drm/i915: Move HAS_GUC definition to platform definition
authorCarlos Santa <carlos.santa@intel.com>
Wed, 17 Aug 2016 19:30:57 +0000 (12:30 -0700)
committerRodrigo Vivi <rodrigo.vivi@intel.com>
Wed, 7 Sep 2016 23:07:09 +0000 (16:07 -0700)
Moving all GPU features to the platform definition allows for
        - standard place when adding new features from new platform
        - possible to see supported features when dumping struct
          definitions

Signed-off-by: Carlos Santa <carlos.santa@intel.com>
Reviewed-by: Rodrigo Vivi <rodrigo.vivi@intel.com>
Signed-off-by: Rodrigo Vivi <rodrigo.vivi@intel.com>
drivers/gpu/drm/i915/i915_drv.h
drivers/gpu/drm/i915/i915_pci.c

index 755799e06a210834eb66ab794d047ab990bcc617..f39bede7664c24cbab2d2ae50c1ad0177c29b7ac 100644 (file)
@@ -666,6 +666,7 @@ struct intel_csr {
        func(has_logical_ring_contexts) sep \
        func(has_l3_dpf) sep \
        func(has_gmch_display) sep \
+       func(has_guc) sep \
        func(has_pipe_cxsr) sep \
        func(has_hotplug) sep \
        func(cursor_needs_physical) sep \
@@ -2807,7 +2808,7 @@ struct drm_i915_cmd_table {
  * command submission once loaded. But these are logically independent
  * properties, so we have separate macros to test them.
  */
-#define HAS_GUC(dev)           (IS_GEN9(dev))
+#define HAS_GUC(dev)           (INTEL_INFO(dev)->has_guc)
 #define HAS_GUC_UCODE(dev)     (HAS_GUC(dev))
 #define HAS_GUC_SCHED(dev)     (HAS_GUC(dev))
 
index 05603b151acd08eb9e97c13fb82c3516c735649c..d771870ddd2b108f4416025b349db65f6d8849b7 100644 (file)
@@ -327,6 +327,7 @@ static const struct intel_device_info intel_skylake_info = {
        .is_skylake = 1,
        .gen = 9,
        .has_csr = 1,
+       .has_guc = 1,
 };
 
 static const struct intel_device_info intel_skylake_gt3_info = {
@@ -334,6 +335,7 @@ static const struct intel_device_info intel_skylake_gt3_info = {
        .is_skylake = 1,
        .gen = 9,
        .has_csr = 1,
+       .has_guc = 1,
        .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
 };
 
@@ -355,6 +357,7 @@ static const struct intel_device_info intel_broxton_info = {
        .has_gmbus_irq = 1,
        .has_hw_contexts = 1,
        .has_logical_ring_contexts = 1,
+       .has_guc = 1,
        GEN_DEFAULT_PIPEOFFSETS,
        IVB_CURSOR_OFFSETS,
        BDW_COLORS,
@@ -365,6 +368,7 @@ static const struct intel_device_info intel_kabylake_info = {
        .is_kabylake = 1,
        .gen = 9,
        .has_csr = 1,
+       .has_guc = 1,
 };
 
 static const struct intel_device_info intel_kabylake_gt3_info = {
@@ -372,6 +376,7 @@ static const struct intel_device_info intel_kabylake_gt3_info = {
        .is_kabylake = 1,
        .gen = 9,
        .has_csr = 1,
+       .has_guc = 1,
        .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
 };