hisi_sas: Add v1 hardware interrupt init
authorJohn Garry <john.garry@huawei.com>
Tue, 17 Nov 2015 16:50:47 +0000 (00:50 +0800)
committerMartin K. Petersen <martin.petersen@oracle.com>
Thu, 26 Nov 2015 03:13:00 +0000 (22:13 -0500)
Add code to interrupts, so now we can get a phy up interrupt when a disk
is connected.

Signed-off-by: John Garry <john.garry@huawei.com>
Reviewed-by: Arnd Bergmann <arnd@arndb.de>
Reviewed-by: Hannes Reinecke <hare@suse.de>
Signed-off-by: Martin K. Petersen <martin.petersen@oracle.com>
drivers/scsi/hisi_sas/hisi_sas.h
drivers/scsi/hisi_sas/hisi_sas_v1_hw.c

index ba3bf5eed74559bb01eb68301a7aa2bfa5fc2887..938fa755300b1958e89deedf38b88b7f1f173a2f 100644 (file)
 #define HISI_SAS_NAME_LEN 32
 
 
+enum {
+       PORT_TYPE_SAS = (1U << 1),
+       PORT_TYPE_SATA = (1U << 0),
+};
+
 enum dev_status {
        HISI_SAS_DEV_NORMAL,
        HISI_SAS_DEV_EH,
index 9bfe1aaad971e98ef31d93a18a56e827c092fa60..3ea666f54d489f0b9b0968a4ac54e15a97c5cc0b 100644 (file)
@@ -728,6 +728,159 @@ static void phys_init_v1_hw(struct hisi_hba *hisi_hba)
        mod_timer(timer, jiffies + HZ);
 }
 
+/* Interrupts */
+static irqreturn_t int_phyup_v1_hw(int irq_no, void *p)
+{
+       struct hisi_sas_phy *phy = p;
+       struct hisi_hba *hisi_hba = phy->hisi_hba;
+       struct device *dev = &hisi_hba->pdev->dev;
+       struct asd_sas_phy *sas_phy = &phy->sas_phy;
+       int i, phy_no = sas_phy->id;
+       u32 irq_value, context, port_id, link_rate;
+       u32 *frame_rcvd = (u32 *)sas_phy->frame_rcvd;
+       struct sas_identify_frame *id = (struct sas_identify_frame *)frame_rcvd;
+       irqreturn_t res = IRQ_HANDLED;
+
+       irq_value = hisi_sas_phy_read32(hisi_hba, phy_no, CHL_INT2);
+       if (!(irq_value & CHL_INT2_SL_PHY_ENA_MSK)) {
+               dev_dbg(dev, "phyup: irq_value = %x not set enable bit\n",
+                       irq_value);
+               res = IRQ_NONE;
+               goto end;
+       }
+
+       context = hisi_sas_read32(hisi_hba, PHY_CONTEXT);
+       if (context & 1 << phy_no) {
+               dev_err(dev, "phyup: phy%d SATA attached equipment\n",
+                       phy_no);
+               goto end;
+       }
+
+       port_id = (hisi_sas_read32(hisi_hba, PHY_PORT_NUM_MA) >> (4 * phy_no))
+                 & 0xf;
+       if (port_id == 0xf) {
+               dev_err(dev, "phyup: phy%d invalid portid\n", phy_no);
+               res = IRQ_NONE;
+               goto end;
+       }
+
+       for (i = 0; i < 6; i++) {
+               u32 idaf = hisi_sas_phy_read32(hisi_hba, phy_no,
+                                       RX_IDAF_DWORD0 + (i * 4));
+               frame_rcvd[i] = __swab32(idaf);
+       }
+
+       /* Get the linkrate */
+       link_rate = hisi_sas_read32(hisi_hba, PHY_CONN_RATE);
+       link_rate = (link_rate >> (phy_no * 4)) & 0xf;
+       sas_phy->linkrate = link_rate;
+       sas_phy->oob_mode = SAS_OOB_MODE;
+       memcpy(sas_phy->attached_sas_addr,
+               &id->sas_addr, SAS_ADDR_SIZE);
+       dev_info(dev, "phyup: phy%d link_rate=%d\n",
+                phy_no, link_rate);
+       phy->port_id = port_id;
+       phy->phy_type &= ~(PORT_TYPE_SAS | PORT_TYPE_SATA);
+       phy->phy_type |= PORT_TYPE_SAS;
+       phy->phy_attached = 1;
+       phy->identify.device_type = id->dev_type;
+       phy->frame_rcvd_size =  sizeof(struct sas_identify_frame);
+       if (phy->identify.device_type == SAS_END_DEVICE)
+               phy->identify.target_port_protocols =
+                       SAS_PROTOCOL_SSP;
+       else if (phy->identify.device_type != SAS_PHY_UNUSED)
+               phy->identify.target_port_protocols =
+                       SAS_PROTOCOL_SMP;
+
+end:
+       hisi_sas_phy_write32(hisi_hba, phy_no, CHL_INT2,
+                            CHL_INT2_SL_PHY_ENA_MSK);
+
+       if (irq_value & CHL_INT2_SL_PHY_ENA_MSK) {
+               u32 chl_int0 = hisi_sas_phy_read32(hisi_hba, phy_no, CHL_INT0);
+
+               chl_int0 &= ~CHL_INT0_PHYCTRL_NOTRDY_MSK;
+               hisi_sas_phy_write32(hisi_hba, phy_no, CHL_INT0, chl_int0);
+               hisi_sas_phy_write32(hisi_hba, phy_no, CHL_INT0_MSK, 0x3ce3ee);
+       }
+
+       return res;
+}
+static const char phy_int_names[HISI_SAS_PHY_INT_NR][32] = {
+       {"Phy Up"},
+};
+static irq_handler_t phy_interrupts[HISI_SAS_PHY_INT_NR] = {
+       int_phyup_v1_hw,
+};
+
+static int interrupt_init_v1_hw(struct hisi_hba *hisi_hba)
+{
+       struct device *dev = &hisi_hba->pdev->dev;
+       struct device_node *np = dev->of_node;
+       char *int_names = hisi_hba->int_names;
+       int i, j, irq, rc, idx;
+
+       if (!np)
+               return -ENOENT;
+
+       for (i = 0; i < hisi_hba->n_phy; i++) {
+               struct hisi_sas_phy *phy = &hisi_hba->phy[i];
+
+               idx = i * HISI_SAS_PHY_INT_NR;
+               for (j = 0; j < HISI_SAS_PHY_INT_NR; j++, idx++) {
+                       irq = irq_of_parse_and_map(np, idx);
+                       if (!irq) {
+                               dev_err(dev,
+                                       "irq init: fail map phy interrupt %d\n",
+                                       idx);
+                               return -ENOENT;
+                       }
+
+                       (void)snprintf(&int_names[idx * HISI_SAS_NAME_LEN],
+                                      HISI_SAS_NAME_LEN,
+                                      "%s %s:%d", dev_name(dev),
+                                      phy_int_names[j], i);
+                       rc = devm_request_irq(dev, irq, phy_interrupts[j], 0,
+                                       &int_names[idx * HISI_SAS_NAME_LEN],
+                                       phy);
+                       if (rc) {
+                               dev_err(dev, "irq init: could not request "
+                                       "phy interrupt %d, rc=%d\n",
+                                       irq, rc);
+                               return -ENOENT;
+                       }
+               }
+       }
+       return 0;
+}
+
+static int interrupt_openall_v1_hw(struct hisi_hba *hisi_hba)
+{
+       int i;
+       u32 val;
+
+       for (i = 0; i < hisi_hba->n_phy; i++) {
+               /* Clear interrupt status */
+               val = hisi_sas_phy_read32(hisi_hba, i, CHL_INT0);
+               hisi_sas_phy_write32(hisi_hba, i, CHL_INT0, val);
+               val = hisi_sas_phy_read32(hisi_hba, i, CHL_INT1);
+               hisi_sas_phy_write32(hisi_hba, i, CHL_INT1, val);
+               val = hisi_sas_phy_read32(hisi_hba, i, CHL_INT2);
+               hisi_sas_phy_write32(hisi_hba, i, CHL_INT2, val);
+
+               /* Unmask interrupt */
+               hisi_sas_phy_write32(hisi_hba, i, CHL_INT0_MSK, 0x3ce3ee);
+               hisi_sas_phy_write32(hisi_hba, i, CHL_INT1_MSK, 0x17fff);
+               hisi_sas_phy_write32(hisi_hba, i, CHL_INT2_MSK, 0x8000012a);
+
+               /* bypass chip bug mask abnormal intr */
+               hisi_sas_phy_write32(hisi_hba, i, CHL_INT0_MSK,
+                               0x3fffff & ~CHL_INT0_MSK_PHYCTRL_NOTRDY_MSK);
+       }
+
+       return 0;
+}
+
 static int hisi_sas_v1_init(struct hisi_hba *hisi_hba)
 {
        int rc;
@@ -736,6 +889,14 @@ static int hisi_sas_v1_init(struct hisi_hba *hisi_hba)
        if (rc)
                return rc;
 
+       rc = interrupt_init_v1_hw(hisi_hba);
+       if (rc)
+               return rc;
+
+       rc = interrupt_openall_v1_hw(hisi_hba);
+       if (rc)
+               return rc;
+
        phys_init_v1_hw(hisi_hba);
 
        return 0;