Merge remote-tracking branches 'regulator/fix/da9211', 'regulator/fix/ltc3589' and...
[sfrench/cifs-2.6.git] / drivers / net / ethernet / broadcom / tg3.c
1 /*
2  * tg3.c: Broadcom Tigon3 ethernet driver.
3  *
4  * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
5  * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
6  * Copyright (C) 2004 Sun Microsystems Inc.
7  * Copyright (C) 2005-2014 Broadcom Corporation.
8  *
9  * Firmware is:
10  *      Derived from proprietary unpublished source code,
11  *      Copyright (C) 2000-2003 Broadcom Corporation.
12  *
13  *      Permission is hereby granted for the distribution of this firmware
14  *      data in hexadecimal or equivalent format, provided this copyright
15  *      notice is accompanying it.
16  */
17
18
19 #include <linux/module.h>
20 #include <linux/moduleparam.h>
21 #include <linux/stringify.h>
22 #include <linux/kernel.h>
23 #include <linux/types.h>
24 #include <linux/compiler.h>
25 #include <linux/slab.h>
26 #include <linux/delay.h>
27 #include <linux/in.h>
28 #include <linux/interrupt.h>
29 #include <linux/ioport.h>
30 #include <linux/pci.h>
31 #include <linux/netdevice.h>
32 #include <linux/etherdevice.h>
33 #include <linux/skbuff.h>
34 #include <linux/ethtool.h>
35 #include <linux/mdio.h>
36 #include <linux/mii.h>
37 #include <linux/phy.h>
38 #include <linux/brcmphy.h>
39 #include <linux/if.h>
40 #include <linux/if_vlan.h>
41 #include <linux/ip.h>
42 #include <linux/tcp.h>
43 #include <linux/workqueue.h>
44 #include <linux/prefetch.h>
45 #include <linux/dma-mapping.h>
46 #include <linux/firmware.h>
47 #include <linux/ssb/ssb_driver_gige.h>
48 #include <linux/hwmon.h>
49 #include <linux/hwmon-sysfs.h>
50
51 #include <net/checksum.h>
52 #include <net/ip.h>
53
54 #include <linux/io.h>
55 #include <asm/byteorder.h>
56 #include <linux/uaccess.h>
57
58 #include <uapi/linux/net_tstamp.h>
59 #include <linux/ptp_clock_kernel.h>
60
61 #ifdef CONFIG_SPARC
62 #include <asm/idprom.h>
63 #include <asm/prom.h>
64 #endif
65
66 #define BAR_0   0
67 #define BAR_2   2
68
69 #include "tg3.h"
70
71 /* Functions & macros to verify TG3_FLAGS types */
72
73 static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
74 {
75         return test_bit(flag, bits);
76 }
77
78 static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
79 {
80         set_bit(flag, bits);
81 }
82
83 static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
84 {
85         clear_bit(flag, bits);
86 }
87
88 #define tg3_flag(tp, flag)                              \
89         _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
90 #define tg3_flag_set(tp, flag)                          \
91         _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
92 #define tg3_flag_clear(tp, flag)                        \
93         _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
94
95 #define DRV_MODULE_NAME         "tg3"
96 #define TG3_MAJ_NUM                     3
97 #define TG3_MIN_NUM                     137
98 #define DRV_MODULE_VERSION      \
99         __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
100 #define DRV_MODULE_RELDATE      "May 11, 2014"
101
102 #define RESET_KIND_SHUTDOWN     0
103 #define RESET_KIND_INIT         1
104 #define RESET_KIND_SUSPEND      2
105
106 #define TG3_DEF_RX_MODE         0
107 #define TG3_DEF_TX_MODE         0
108 #define TG3_DEF_MSG_ENABLE        \
109         (NETIF_MSG_DRV          | \
110          NETIF_MSG_PROBE        | \
111          NETIF_MSG_LINK         | \
112          NETIF_MSG_TIMER        | \
113          NETIF_MSG_IFDOWN       | \
114          NETIF_MSG_IFUP         | \
115          NETIF_MSG_RX_ERR       | \
116          NETIF_MSG_TX_ERR)
117
118 #define TG3_GRC_LCLCTL_PWRSW_DELAY      100
119
120 /* length of time before we decide the hardware is borked,
121  * and dev->tx_timeout() should be called to fix the problem
122  */
123
124 #define TG3_TX_TIMEOUT                  (5 * HZ)
125
126 /* hardware minimum and maximum for a single frame's data payload */
127 #define TG3_MIN_MTU                     60
128 #define TG3_MAX_MTU(tp) \
129         (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
130
131 /* These numbers seem to be hard coded in the NIC firmware somehow.
132  * You can't change the ring sizes, but you can change where you place
133  * them in the NIC onboard memory.
134  */
135 #define TG3_RX_STD_RING_SIZE(tp) \
136         (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
137          TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
138 #define TG3_DEF_RX_RING_PENDING         200
139 #define TG3_RX_JMB_RING_SIZE(tp) \
140         (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
141          TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
142 #define TG3_DEF_RX_JUMBO_RING_PENDING   100
143
144 /* Do not place this n-ring entries value into the tp struct itself,
145  * we really want to expose these constants to GCC so that modulo et
146  * al.  operations are done with shifts and masks instead of with
147  * hw multiply/modulo instructions.  Another solution would be to
148  * replace things like '% foo' with '& (foo - 1)'.
149  */
150
151 #define TG3_TX_RING_SIZE                512
152 #define TG3_DEF_TX_RING_PENDING         (TG3_TX_RING_SIZE - 1)
153
154 #define TG3_RX_STD_RING_BYTES(tp) \
155         (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
156 #define TG3_RX_JMB_RING_BYTES(tp) \
157         (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
158 #define TG3_RX_RCB_RING_BYTES(tp) \
159         (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
160 #define TG3_TX_RING_BYTES       (sizeof(struct tg3_tx_buffer_desc) * \
161                                  TG3_TX_RING_SIZE)
162 #define NEXT_TX(N)              (((N) + 1) & (TG3_TX_RING_SIZE - 1))
163
164 #define TG3_DMA_BYTE_ENAB               64
165
166 #define TG3_RX_STD_DMA_SZ               1536
167 #define TG3_RX_JMB_DMA_SZ               9046
168
169 #define TG3_RX_DMA_TO_MAP_SZ(x)         ((x) + TG3_DMA_BYTE_ENAB)
170
171 #define TG3_RX_STD_MAP_SZ               TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
172 #define TG3_RX_JMB_MAP_SZ               TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
173
174 #define TG3_RX_STD_BUFF_RING_SIZE(tp) \
175         (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
176
177 #define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
178         (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
179
180 /* Due to a hardware bug, the 5701 can only DMA to memory addresses
181  * that are at least dword aligned when used in PCIX mode.  The driver
182  * works around this bug by double copying the packet.  This workaround
183  * is built into the normal double copy length check for efficiency.
184  *
185  * However, the double copy is only necessary on those architectures
186  * where unaligned memory accesses are inefficient.  For those architectures
187  * where unaligned memory accesses incur little penalty, we can reintegrate
188  * the 5701 in the normal rx path.  Doing so saves a device structure
189  * dereference by hardcoding the double copy threshold in place.
190  */
191 #define TG3_RX_COPY_THRESHOLD           256
192 #if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
193         #define TG3_RX_COPY_THRESH(tp)  TG3_RX_COPY_THRESHOLD
194 #else
195         #define TG3_RX_COPY_THRESH(tp)  ((tp)->rx_copy_thresh)
196 #endif
197
198 #if (NET_IP_ALIGN != 0)
199 #define TG3_RX_OFFSET(tp)       ((tp)->rx_offset)
200 #else
201 #define TG3_RX_OFFSET(tp)       (NET_SKB_PAD)
202 #endif
203
204 /* minimum number of free TX descriptors required to wake up TX process */
205 #define TG3_TX_WAKEUP_THRESH(tnapi)             ((tnapi)->tx_pending / 4)
206 #define TG3_TX_BD_DMA_MAX_2K            2048
207 #define TG3_TX_BD_DMA_MAX_4K            4096
208
209 #define TG3_RAW_IP_ALIGN 2
210
211 #define TG3_MAX_UCAST_ADDR(tp) (tg3_flag((tp), ENABLE_ASF) ? 2 : 3)
212 #define TG3_UCAST_ADDR_IDX(tp) (tg3_flag((tp), ENABLE_ASF) ? 2 : 1)
213
214 #define TG3_FW_UPDATE_TIMEOUT_SEC       5
215 #define TG3_FW_UPDATE_FREQ_SEC          (TG3_FW_UPDATE_TIMEOUT_SEC / 2)
216
217 #define FIRMWARE_TG3            "tigon/tg3.bin"
218 #define FIRMWARE_TG357766       "tigon/tg357766.bin"
219 #define FIRMWARE_TG3TSO         "tigon/tg3_tso.bin"
220 #define FIRMWARE_TG3TSO5        "tigon/tg3_tso5.bin"
221
222 static char version[] =
223         DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
224
225 MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
226 MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
227 MODULE_LICENSE("GPL");
228 MODULE_VERSION(DRV_MODULE_VERSION);
229 MODULE_FIRMWARE(FIRMWARE_TG3);
230 MODULE_FIRMWARE(FIRMWARE_TG3TSO);
231 MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
232
233 static int tg3_debug = -1;      /* -1 == use TG3_DEF_MSG_ENABLE as value */
234 module_param(tg3_debug, int, 0);
235 MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
236
237 #define TG3_DRV_DATA_FLAG_10_100_ONLY   0x0001
238 #define TG3_DRV_DATA_FLAG_5705_10_100   0x0002
239
240 static const struct pci_device_id tg3_pci_tbl[] = {
241         {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
242         {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
243         {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
244         {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
245         {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
246         {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
247         {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
248         {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
249         {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
250         {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
251         {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
252         {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
253         {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
254         {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
255         {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
256         {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
257         {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
258         {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
259         {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901),
260          .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
261                         TG3_DRV_DATA_FLAG_5705_10_100},
262         {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2),
263          .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
264                         TG3_DRV_DATA_FLAG_5705_10_100},
265         {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
266         {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F),
267          .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
268                         TG3_DRV_DATA_FLAG_5705_10_100},
269         {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
270         {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
271         {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
272         {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
273         {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
274         {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F),
275          .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
276         {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
277         {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
278         {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
279         {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
280         {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F),
281          .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
282         {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
283         {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
284         {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
285         {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
286         {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
287         {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
288         {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
289         {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5787M,
290                         PCI_VENDOR_ID_LENOVO,
291                         TG3PCI_SUBDEVICE_ID_LENOVO_5787M),
292          .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
293         {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
294         {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F),
295          .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
296         {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
297         {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
298         {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
299         {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
300         {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
301         {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
302         {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
303         {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
304         {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
305         {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
306         {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
307         {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
308         {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
309         {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
310         {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
311         {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
312         {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
313         {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
314         {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780,
315                         PCI_VENDOR_ID_AI, TG3PCI_SUBDEVICE_ID_ACER_57780_A),
316          .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
317         {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780,
318                         PCI_VENDOR_ID_AI, TG3PCI_SUBDEVICE_ID_ACER_57780_B),
319          .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
320         {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
321         {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
322         {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790),
323          .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
324         {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
325         {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
326         {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717_C)},
327         {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
328         {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
329         {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
330         {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
331         {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
332         {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791),
333          .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
334         {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795),
335          .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
336         {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
337         {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
338         {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57762)},
339         {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57766)},
340         {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5762)},
341         {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5725)},
342         {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5727)},
343         {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57764)},
344         {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57767)},
345         {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57787)},
346         {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57782)},
347         {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57786)},
348         {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
349         {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
350         {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
351         {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
352         {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
353         {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
354         {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
355         {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
356         {}
357 };
358
359 MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
360
361 static const struct {
362         const char string[ETH_GSTRING_LEN];
363 } ethtool_stats_keys[] = {
364         { "rx_octets" },
365         { "rx_fragments" },
366         { "rx_ucast_packets" },
367         { "rx_mcast_packets" },
368         { "rx_bcast_packets" },
369         { "rx_fcs_errors" },
370         { "rx_align_errors" },
371         { "rx_xon_pause_rcvd" },
372         { "rx_xoff_pause_rcvd" },
373         { "rx_mac_ctrl_rcvd" },
374         { "rx_xoff_entered" },
375         { "rx_frame_too_long_errors" },
376         { "rx_jabbers" },
377         { "rx_undersize_packets" },
378         { "rx_in_length_errors" },
379         { "rx_out_length_errors" },
380         { "rx_64_or_less_octet_packets" },
381         { "rx_65_to_127_octet_packets" },
382         { "rx_128_to_255_octet_packets" },
383         { "rx_256_to_511_octet_packets" },
384         { "rx_512_to_1023_octet_packets" },
385         { "rx_1024_to_1522_octet_packets" },
386         { "rx_1523_to_2047_octet_packets" },
387         { "rx_2048_to_4095_octet_packets" },
388         { "rx_4096_to_8191_octet_packets" },
389         { "rx_8192_to_9022_octet_packets" },
390
391         { "tx_octets" },
392         { "tx_collisions" },
393
394         { "tx_xon_sent" },
395         { "tx_xoff_sent" },
396         { "tx_flow_control" },
397         { "tx_mac_errors" },
398         { "tx_single_collisions" },
399         { "tx_mult_collisions" },
400         { "tx_deferred" },
401         { "tx_excessive_collisions" },
402         { "tx_late_collisions" },
403         { "tx_collide_2times" },
404         { "tx_collide_3times" },
405         { "tx_collide_4times" },
406         { "tx_collide_5times" },
407         { "tx_collide_6times" },
408         { "tx_collide_7times" },
409         { "tx_collide_8times" },
410         { "tx_collide_9times" },
411         { "tx_collide_10times" },
412         { "tx_collide_11times" },
413         { "tx_collide_12times" },
414         { "tx_collide_13times" },
415         { "tx_collide_14times" },
416         { "tx_collide_15times" },
417         { "tx_ucast_packets" },
418         { "tx_mcast_packets" },
419         { "tx_bcast_packets" },
420         { "tx_carrier_sense_errors" },
421         { "tx_discards" },
422         { "tx_errors" },
423
424         { "dma_writeq_full" },
425         { "dma_write_prioq_full" },
426         { "rxbds_empty" },
427         { "rx_discards" },
428         { "rx_errors" },
429         { "rx_threshold_hit" },
430
431         { "dma_readq_full" },
432         { "dma_read_prioq_full" },
433         { "tx_comp_queue_full" },
434
435         { "ring_set_send_prod_index" },
436         { "ring_status_update" },
437         { "nic_irqs" },
438         { "nic_avoided_irqs" },
439         { "nic_tx_threshold_hit" },
440
441         { "mbuf_lwm_thresh_hit" },
442 };
443
444 #define TG3_NUM_STATS   ARRAY_SIZE(ethtool_stats_keys)
445 #define TG3_NVRAM_TEST          0
446 #define TG3_LINK_TEST           1
447 #define TG3_REGISTER_TEST       2
448 #define TG3_MEMORY_TEST         3
449 #define TG3_MAC_LOOPB_TEST      4
450 #define TG3_PHY_LOOPB_TEST      5
451 #define TG3_EXT_LOOPB_TEST      6
452 #define TG3_INTERRUPT_TEST      7
453
454
455 static const struct {
456         const char string[ETH_GSTRING_LEN];
457 } ethtool_test_keys[] = {
458         [TG3_NVRAM_TEST]        = { "nvram test        (online) " },
459         [TG3_LINK_TEST]         = { "link test         (online) " },
460         [TG3_REGISTER_TEST]     = { "register test     (offline)" },
461         [TG3_MEMORY_TEST]       = { "memory test       (offline)" },
462         [TG3_MAC_LOOPB_TEST]    = { "mac loopback test (offline)" },
463         [TG3_PHY_LOOPB_TEST]    = { "phy loopback test (offline)" },
464         [TG3_EXT_LOOPB_TEST]    = { "ext loopback test (offline)" },
465         [TG3_INTERRUPT_TEST]    = { "interrupt test    (offline)" },
466 };
467
468 #define TG3_NUM_TEST    ARRAY_SIZE(ethtool_test_keys)
469
470
471 static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
472 {
473         writel(val, tp->regs + off);
474 }
475
476 static u32 tg3_read32(struct tg3 *tp, u32 off)
477 {
478         return readl(tp->regs + off);
479 }
480
481 static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
482 {
483         writel(val, tp->aperegs + off);
484 }
485
486 static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
487 {
488         return readl(tp->aperegs + off);
489 }
490
491 static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
492 {
493         unsigned long flags;
494
495         spin_lock_irqsave(&tp->indirect_lock, flags);
496         pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
497         pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
498         spin_unlock_irqrestore(&tp->indirect_lock, flags);
499 }
500
501 static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
502 {
503         writel(val, tp->regs + off);
504         readl(tp->regs + off);
505 }
506
507 static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
508 {
509         unsigned long flags;
510         u32 val;
511
512         spin_lock_irqsave(&tp->indirect_lock, flags);
513         pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
514         pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
515         spin_unlock_irqrestore(&tp->indirect_lock, flags);
516         return val;
517 }
518
519 static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
520 {
521         unsigned long flags;
522
523         if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
524                 pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
525                                        TG3_64BIT_REG_LOW, val);
526                 return;
527         }
528         if (off == TG3_RX_STD_PROD_IDX_REG) {
529                 pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
530                                        TG3_64BIT_REG_LOW, val);
531                 return;
532         }
533
534         spin_lock_irqsave(&tp->indirect_lock, flags);
535         pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
536         pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
537         spin_unlock_irqrestore(&tp->indirect_lock, flags);
538
539         /* In indirect mode when disabling interrupts, we also need
540          * to clear the interrupt bit in the GRC local ctrl register.
541          */
542         if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
543             (val == 0x1)) {
544                 pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
545                                        tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
546         }
547 }
548
549 static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
550 {
551         unsigned long flags;
552         u32 val;
553
554         spin_lock_irqsave(&tp->indirect_lock, flags);
555         pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
556         pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
557         spin_unlock_irqrestore(&tp->indirect_lock, flags);
558         return val;
559 }
560
561 /* usec_wait specifies the wait time in usec when writing to certain registers
562  * where it is unsafe to read back the register without some delay.
563  * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
564  * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
565  */
566 static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
567 {
568         if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
569                 /* Non-posted methods */
570                 tp->write32(tp, off, val);
571         else {
572                 /* Posted method */
573                 tg3_write32(tp, off, val);
574                 if (usec_wait)
575                         udelay(usec_wait);
576                 tp->read32(tp, off);
577         }
578         /* Wait again after the read for the posted method to guarantee that
579          * the wait time is met.
580          */
581         if (usec_wait)
582                 udelay(usec_wait);
583 }
584
585 static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
586 {
587         tp->write32_mbox(tp, off, val);
588         if (tg3_flag(tp, FLUSH_POSTED_WRITES) ||
589             (!tg3_flag(tp, MBOX_WRITE_REORDER) &&
590              !tg3_flag(tp, ICH_WORKAROUND)))
591                 tp->read32_mbox(tp, off);
592 }
593
594 static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
595 {
596         void __iomem *mbox = tp->regs + off;
597         writel(val, mbox);
598         if (tg3_flag(tp, TXD_MBOX_HWBUG))
599                 writel(val, mbox);
600         if (tg3_flag(tp, MBOX_WRITE_REORDER) ||
601             tg3_flag(tp, FLUSH_POSTED_WRITES))
602                 readl(mbox);
603 }
604
605 static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
606 {
607         return readl(tp->regs + off + GRCMBOX_BASE);
608 }
609
610 static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
611 {
612         writel(val, tp->regs + off + GRCMBOX_BASE);
613 }
614
615 #define tw32_mailbox(reg, val)          tp->write32_mbox(tp, reg, val)
616 #define tw32_mailbox_f(reg, val)        tw32_mailbox_flush(tp, (reg), (val))
617 #define tw32_rx_mbox(reg, val)          tp->write32_rx_mbox(tp, reg, val)
618 #define tw32_tx_mbox(reg, val)          tp->write32_tx_mbox(tp, reg, val)
619 #define tr32_mailbox(reg)               tp->read32_mbox(tp, reg)
620
621 #define tw32(reg, val)                  tp->write32(tp, reg, val)
622 #define tw32_f(reg, val)                _tw32_flush(tp, (reg), (val), 0)
623 #define tw32_wait_f(reg, val, us)       _tw32_flush(tp, (reg), (val), (us))
624 #define tr32(reg)                       tp->read32(tp, reg)
625
626 static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
627 {
628         unsigned long flags;
629
630         if (tg3_asic_rev(tp) == ASIC_REV_5906 &&
631             (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
632                 return;
633
634         spin_lock_irqsave(&tp->indirect_lock, flags);
635         if (tg3_flag(tp, SRAM_USE_CONFIG)) {
636                 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
637                 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
638
639                 /* Always leave this as zero. */
640                 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
641         } else {
642                 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
643                 tw32_f(TG3PCI_MEM_WIN_DATA, val);
644
645                 /* Always leave this as zero. */
646                 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
647         }
648         spin_unlock_irqrestore(&tp->indirect_lock, flags);
649 }
650
651 static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
652 {
653         unsigned long flags;
654
655         if (tg3_asic_rev(tp) == ASIC_REV_5906 &&
656             (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
657                 *val = 0;
658                 return;
659         }
660
661         spin_lock_irqsave(&tp->indirect_lock, flags);
662         if (tg3_flag(tp, SRAM_USE_CONFIG)) {
663                 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
664                 pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
665
666                 /* Always leave this as zero. */
667                 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
668         } else {
669                 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
670                 *val = tr32(TG3PCI_MEM_WIN_DATA);
671
672                 /* Always leave this as zero. */
673                 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
674         }
675         spin_unlock_irqrestore(&tp->indirect_lock, flags);
676 }
677
678 static void tg3_ape_lock_init(struct tg3 *tp)
679 {
680         int i;
681         u32 regbase, bit;
682
683         if (tg3_asic_rev(tp) == ASIC_REV_5761)
684                 regbase = TG3_APE_LOCK_GRANT;
685         else
686                 regbase = TG3_APE_PER_LOCK_GRANT;
687
688         /* Make sure the driver hasn't any stale locks. */
689         for (i = TG3_APE_LOCK_PHY0; i <= TG3_APE_LOCK_GPIO; i++) {
690                 switch (i) {
691                 case TG3_APE_LOCK_PHY0:
692                 case TG3_APE_LOCK_PHY1:
693                 case TG3_APE_LOCK_PHY2:
694                 case TG3_APE_LOCK_PHY3:
695                         bit = APE_LOCK_GRANT_DRIVER;
696                         break;
697                 default:
698                         if (!tp->pci_fn)
699                                 bit = APE_LOCK_GRANT_DRIVER;
700                         else
701                                 bit = 1 << tp->pci_fn;
702                 }
703                 tg3_ape_write32(tp, regbase + 4 * i, bit);
704         }
705
706 }
707
708 static int tg3_ape_lock(struct tg3 *tp, int locknum)
709 {
710         int i, off;
711         int ret = 0;
712         u32 status, req, gnt, bit;
713
714         if (!tg3_flag(tp, ENABLE_APE))
715                 return 0;
716
717         switch (locknum) {
718         case TG3_APE_LOCK_GPIO:
719                 if (tg3_asic_rev(tp) == ASIC_REV_5761)
720                         return 0;
721         case TG3_APE_LOCK_GRC:
722         case TG3_APE_LOCK_MEM:
723                 if (!tp->pci_fn)
724                         bit = APE_LOCK_REQ_DRIVER;
725                 else
726                         bit = 1 << tp->pci_fn;
727                 break;
728         case TG3_APE_LOCK_PHY0:
729         case TG3_APE_LOCK_PHY1:
730         case TG3_APE_LOCK_PHY2:
731         case TG3_APE_LOCK_PHY3:
732                 bit = APE_LOCK_REQ_DRIVER;
733                 break;
734         default:
735                 return -EINVAL;
736         }
737
738         if (tg3_asic_rev(tp) == ASIC_REV_5761) {
739                 req = TG3_APE_LOCK_REQ;
740                 gnt = TG3_APE_LOCK_GRANT;
741         } else {
742                 req = TG3_APE_PER_LOCK_REQ;
743                 gnt = TG3_APE_PER_LOCK_GRANT;
744         }
745
746         off = 4 * locknum;
747
748         tg3_ape_write32(tp, req + off, bit);
749
750         /* Wait for up to 1 millisecond to acquire lock. */
751         for (i = 0; i < 100; i++) {
752                 status = tg3_ape_read32(tp, gnt + off);
753                 if (status == bit)
754                         break;
755                 if (pci_channel_offline(tp->pdev))
756                         break;
757
758                 udelay(10);
759         }
760
761         if (status != bit) {
762                 /* Revoke the lock request. */
763                 tg3_ape_write32(tp, gnt + off, bit);
764                 ret = -EBUSY;
765         }
766
767         return ret;
768 }
769
770 static void tg3_ape_unlock(struct tg3 *tp, int locknum)
771 {
772         u32 gnt, bit;
773
774         if (!tg3_flag(tp, ENABLE_APE))
775                 return;
776
777         switch (locknum) {
778         case TG3_APE_LOCK_GPIO:
779                 if (tg3_asic_rev(tp) == ASIC_REV_5761)
780                         return;
781         case TG3_APE_LOCK_GRC:
782         case TG3_APE_LOCK_MEM:
783                 if (!tp->pci_fn)
784                         bit = APE_LOCK_GRANT_DRIVER;
785                 else
786                         bit = 1 << tp->pci_fn;
787                 break;
788         case TG3_APE_LOCK_PHY0:
789         case TG3_APE_LOCK_PHY1:
790         case TG3_APE_LOCK_PHY2:
791         case TG3_APE_LOCK_PHY3:
792                 bit = APE_LOCK_GRANT_DRIVER;
793                 break;
794         default:
795                 return;
796         }
797
798         if (tg3_asic_rev(tp) == ASIC_REV_5761)
799                 gnt = TG3_APE_LOCK_GRANT;
800         else
801                 gnt = TG3_APE_PER_LOCK_GRANT;
802
803         tg3_ape_write32(tp, gnt + 4 * locknum, bit);
804 }
805
806 static int tg3_ape_event_lock(struct tg3 *tp, u32 timeout_us)
807 {
808         u32 apedata;
809
810         while (timeout_us) {
811                 if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
812                         return -EBUSY;
813
814                 apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
815                 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
816                         break;
817
818                 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
819
820                 udelay(10);
821                 timeout_us -= (timeout_us > 10) ? 10 : timeout_us;
822         }
823
824         return timeout_us ? 0 : -EBUSY;
825 }
826
827 static int tg3_ape_wait_for_event(struct tg3 *tp, u32 timeout_us)
828 {
829         u32 i, apedata;
830
831         for (i = 0; i < timeout_us / 10; i++) {
832                 apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
833
834                 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
835                         break;
836
837                 udelay(10);
838         }
839
840         return i == timeout_us / 10;
841 }
842
843 static int tg3_ape_scratchpad_read(struct tg3 *tp, u32 *data, u32 base_off,
844                                    u32 len)
845 {
846         int err;
847         u32 i, bufoff, msgoff, maxlen, apedata;
848
849         if (!tg3_flag(tp, APE_HAS_NCSI))
850                 return 0;
851
852         apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
853         if (apedata != APE_SEG_SIG_MAGIC)
854                 return -ENODEV;
855
856         apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
857         if (!(apedata & APE_FW_STATUS_READY))
858                 return -EAGAIN;
859
860         bufoff = tg3_ape_read32(tp, TG3_APE_SEG_MSG_BUF_OFF) +
861                  TG3_APE_SHMEM_BASE;
862         msgoff = bufoff + 2 * sizeof(u32);
863         maxlen = tg3_ape_read32(tp, TG3_APE_SEG_MSG_BUF_LEN);
864
865         while (len) {
866                 u32 length;
867
868                 /* Cap xfer sizes to scratchpad limits. */
869                 length = (len > maxlen) ? maxlen : len;
870                 len -= length;
871
872                 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
873                 if (!(apedata & APE_FW_STATUS_READY))
874                         return -EAGAIN;
875
876                 /* Wait for up to 1 msec for APE to service previous event. */
877                 err = tg3_ape_event_lock(tp, 1000);
878                 if (err)
879                         return err;
880
881                 apedata = APE_EVENT_STATUS_DRIVER_EVNT |
882                           APE_EVENT_STATUS_SCRTCHPD_READ |
883                           APE_EVENT_STATUS_EVENT_PENDING;
884                 tg3_ape_write32(tp, TG3_APE_EVENT_STATUS, apedata);
885
886                 tg3_ape_write32(tp, bufoff, base_off);
887                 tg3_ape_write32(tp, bufoff + sizeof(u32), length);
888
889                 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
890                 tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
891
892                 base_off += length;
893
894                 if (tg3_ape_wait_for_event(tp, 30000))
895                         return -EAGAIN;
896
897                 for (i = 0; length; i += 4, length -= 4) {
898                         u32 val = tg3_ape_read32(tp, msgoff + i);
899                         memcpy(data, &val, sizeof(u32));
900                         data++;
901                 }
902         }
903
904         return 0;
905 }
906
907 static int tg3_ape_send_event(struct tg3 *tp, u32 event)
908 {
909         int err;
910         u32 apedata;
911
912         apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
913         if (apedata != APE_SEG_SIG_MAGIC)
914                 return -EAGAIN;
915
916         apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
917         if (!(apedata & APE_FW_STATUS_READY))
918                 return -EAGAIN;
919
920         /* Wait for up to 1 millisecond for APE to service previous event. */
921         err = tg3_ape_event_lock(tp, 1000);
922         if (err)
923                 return err;
924
925         tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
926                         event | APE_EVENT_STATUS_EVENT_PENDING);
927
928         tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
929         tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
930
931         return 0;
932 }
933
934 static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
935 {
936         u32 event;
937         u32 apedata;
938
939         if (!tg3_flag(tp, ENABLE_APE))
940                 return;
941
942         switch (kind) {
943         case RESET_KIND_INIT:
944                 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
945                                 APE_HOST_SEG_SIG_MAGIC);
946                 tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
947                                 APE_HOST_SEG_LEN_MAGIC);
948                 apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
949                 tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
950                 tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
951                         APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
952                 tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
953                                 APE_HOST_BEHAV_NO_PHYLOCK);
954                 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
955                                     TG3_APE_HOST_DRVR_STATE_START);
956
957                 event = APE_EVENT_STATUS_STATE_START;
958                 break;
959         case RESET_KIND_SHUTDOWN:
960                 /* With the interface we are currently using,
961                  * APE does not track driver state.  Wiping
962                  * out the HOST SEGMENT SIGNATURE forces
963                  * the APE to assume OS absent status.
964                  */
965                 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
966
967                 if (device_may_wakeup(&tp->pdev->dev) &&
968                     tg3_flag(tp, WOL_ENABLE)) {
969                         tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
970                                             TG3_APE_HOST_WOL_SPEED_AUTO);
971                         apedata = TG3_APE_HOST_DRVR_STATE_WOL;
972                 } else
973                         apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
974
975                 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
976
977                 event = APE_EVENT_STATUS_STATE_UNLOAD;
978                 break;
979         default:
980                 return;
981         }
982
983         event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
984
985         tg3_ape_send_event(tp, event);
986 }
987
988 static void tg3_disable_ints(struct tg3 *tp)
989 {
990         int i;
991
992         tw32(TG3PCI_MISC_HOST_CTRL,
993              (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
994         for (i = 0; i < tp->irq_max; i++)
995                 tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
996 }
997
998 static void tg3_enable_ints(struct tg3 *tp)
999 {
1000         int i;
1001
1002         tp->irq_sync = 0;
1003         wmb();
1004
1005         tw32(TG3PCI_MISC_HOST_CTRL,
1006              (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
1007
1008         tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
1009         for (i = 0; i < tp->irq_cnt; i++) {
1010                 struct tg3_napi *tnapi = &tp->napi[i];
1011
1012                 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
1013                 if (tg3_flag(tp, 1SHOT_MSI))
1014                         tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
1015
1016                 tp->coal_now |= tnapi->coal_now;
1017         }
1018
1019         /* Force an initial interrupt */
1020         if (!tg3_flag(tp, TAGGED_STATUS) &&
1021             (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
1022                 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
1023         else
1024                 tw32(HOSTCC_MODE, tp->coal_now);
1025
1026         tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
1027 }
1028
1029 static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
1030 {
1031         struct tg3 *tp = tnapi->tp;
1032         struct tg3_hw_status *sblk = tnapi->hw_status;
1033         unsigned int work_exists = 0;
1034
1035         /* check for phy events */
1036         if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
1037                 if (sblk->status & SD_STATUS_LINK_CHG)
1038                         work_exists = 1;
1039         }
1040
1041         /* check for TX work to do */
1042         if (sblk->idx[0].tx_consumer != tnapi->tx_cons)
1043                 work_exists = 1;
1044
1045         /* check for RX work to do */
1046         if (tnapi->rx_rcb_prod_idx &&
1047             *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
1048                 work_exists = 1;
1049
1050         return work_exists;
1051 }
1052
1053 /* tg3_int_reenable
1054  *  similar to tg3_enable_ints, but it accurately determines whether there
1055  *  is new work pending and can return without flushing the PIO write
1056  *  which reenables interrupts
1057  */
1058 static void tg3_int_reenable(struct tg3_napi *tnapi)
1059 {
1060         struct tg3 *tp = tnapi->tp;
1061
1062         tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
1063         mmiowb();
1064
1065         /* When doing tagged status, this work check is unnecessary.
1066          * The last_tag we write above tells the chip which piece of
1067          * work we've completed.
1068          */
1069         if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
1070                 tw32(HOSTCC_MODE, tp->coalesce_mode |
1071                      HOSTCC_MODE_ENABLE | tnapi->coal_now);
1072 }
1073
1074 static void tg3_switch_clocks(struct tg3 *tp)
1075 {
1076         u32 clock_ctrl;
1077         u32 orig_clock_ctrl;
1078
1079         if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
1080                 return;
1081
1082         clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
1083
1084         orig_clock_ctrl = clock_ctrl;
1085         clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
1086                        CLOCK_CTRL_CLKRUN_OENABLE |
1087                        0x1f);
1088         tp->pci_clock_ctrl = clock_ctrl;
1089
1090         if (tg3_flag(tp, 5705_PLUS)) {
1091                 if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
1092                         tw32_wait_f(TG3PCI_CLOCK_CTRL,
1093                                     clock_ctrl | CLOCK_CTRL_625_CORE, 40);
1094                 }
1095         } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
1096                 tw32_wait_f(TG3PCI_CLOCK_CTRL,
1097                             clock_ctrl |
1098                             (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
1099                             40);
1100                 tw32_wait_f(TG3PCI_CLOCK_CTRL,
1101                             clock_ctrl | (CLOCK_CTRL_ALTCLK),
1102                             40);
1103         }
1104         tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
1105 }
1106
1107 #define PHY_BUSY_LOOPS  5000
1108
1109 static int __tg3_readphy(struct tg3 *tp, unsigned int phy_addr, int reg,
1110                          u32 *val)
1111 {
1112         u32 frame_val;
1113         unsigned int loops;
1114         int ret;
1115
1116         if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1117                 tw32_f(MAC_MI_MODE,
1118                      (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
1119                 udelay(80);
1120         }
1121
1122         tg3_ape_lock(tp, tp->phy_ape_lock);
1123
1124         *val = 0x0;
1125
1126         frame_val  = ((phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1127                       MI_COM_PHY_ADDR_MASK);
1128         frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
1129                       MI_COM_REG_ADDR_MASK);
1130         frame_val |= (MI_COM_CMD_READ | MI_COM_START);
1131
1132         tw32_f(MAC_MI_COM, frame_val);
1133
1134         loops = PHY_BUSY_LOOPS;
1135         while (loops != 0) {
1136                 udelay(10);
1137                 frame_val = tr32(MAC_MI_COM);
1138
1139                 if ((frame_val & MI_COM_BUSY) == 0) {
1140                         udelay(5);
1141                         frame_val = tr32(MAC_MI_COM);
1142                         break;
1143                 }
1144                 loops -= 1;
1145         }
1146
1147         ret = -EBUSY;
1148         if (loops != 0) {
1149                 *val = frame_val & MI_COM_DATA_MASK;
1150                 ret = 0;
1151         }
1152
1153         if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1154                 tw32_f(MAC_MI_MODE, tp->mi_mode);
1155                 udelay(80);
1156         }
1157
1158         tg3_ape_unlock(tp, tp->phy_ape_lock);
1159
1160         return ret;
1161 }
1162
1163 static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
1164 {
1165         return __tg3_readphy(tp, tp->phy_addr, reg, val);
1166 }
1167
1168 static int __tg3_writephy(struct tg3 *tp, unsigned int phy_addr, int reg,
1169                           u32 val)
1170 {
1171         u32 frame_val;
1172         unsigned int loops;
1173         int ret;
1174
1175         if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
1176             (reg == MII_CTRL1000 || reg == MII_TG3_AUX_CTRL))
1177                 return 0;
1178
1179         if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1180                 tw32_f(MAC_MI_MODE,
1181                      (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
1182                 udelay(80);
1183         }
1184
1185         tg3_ape_lock(tp, tp->phy_ape_lock);
1186
1187         frame_val  = ((phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1188                       MI_COM_PHY_ADDR_MASK);
1189         frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
1190                       MI_COM_REG_ADDR_MASK);
1191         frame_val |= (val & MI_COM_DATA_MASK);
1192         frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
1193
1194         tw32_f(MAC_MI_COM, frame_val);
1195
1196         loops = PHY_BUSY_LOOPS;
1197         while (loops != 0) {
1198                 udelay(10);
1199                 frame_val = tr32(MAC_MI_COM);
1200                 if ((frame_val & MI_COM_BUSY) == 0) {
1201                         udelay(5);
1202                         frame_val = tr32(MAC_MI_COM);
1203                         break;
1204                 }
1205                 loops -= 1;
1206         }
1207
1208         ret = -EBUSY;
1209         if (loops != 0)
1210                 ret = 0;
1211
1212         if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1213                 tw32_f(MAC_MI_MODE, tp->mi_mode);
1214                 udelay(80);
1215         }
1216
1217         tg3_ape_unlock(tp, tp->phy_ape_lock);
1218
1219         return ret;
1220 }
1221
1222 static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
1223 {
1224         return __tg3_writephy(tp, tp->phy_addr, reg, val);
1225 }
1226
1227 static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
1228 {
1229         int err;
1230
1231         err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
1232         if (err)
1233                 goto done;
1234
1235         err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
1236         if (err)
1237                 goto done;
1238
1239         err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
1240                            MII_TG3_MMD_CTRL_DATA_NOINC | devad);
1241         if (err)
1242                 goto done;
1243
1244         err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
1245
1246 done:
1247         return err;
1248 }
1249
1250 static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
1251 {
1252         int err;
1253
1254         err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
1255         if (err)
1256                 goto done;
1257
1258         err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
1259         if (err)
1260                 goto done;
1261
1262         err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
1263                            MII_TG3_MMD_CTRL_DATA_NOINC | devad);
1264         if (err)
1265                 goto done;
1266
1267         err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
1268
1269 done:
1270         return err;
1271 }
1272
1273 static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
1274 {
1275         int err;
1276
1277         err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1278         if (!err)
1279                 err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
1280
1281         return err;
1282 }
1283
1284 static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
1285 {
1286         int err;
1287
1288         err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1289         if (!err)
1290                 err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
1291
1292         return err;
1293 }
1294
1295 static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
1296 {
1297         int err;
1298
1299         err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
1300                            (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
1301                            MII_TG3_AUXCTL_SHDWSEL_MISC);
1302         if (!err)
1303                 err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
1304
1305         return err;
1306 }
1307
1308 static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
1309 {
1310         if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
1311                 set |= MII_TG3_AUXCTL_MISC_WREN;
1312
1313         return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
1314 }
1315
1316 static int tg3_phy_toggle_auxctl_smdsp(struct tg3 *tp, bool enable)
1317 {
1318         u32 val;
1319         int err;
1320
1321         err = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
1322
1323         if (err)
1324                 return err;
1325
1326         if (enable)
1327                 val |= MII_TG3_AUXCTL_ACTL_SMDSP_ENA;
1328         else
1329                 val &= ~MII_TG3_AUXCTL_ACTL_SMDSP_ENA;
1330
1331         err = tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
1332                                    val | MII_TG3_AUXCTL_ACTL_TX_6DB);
1333
1334         return err;
1335 }
1336
1337 static int tg3_phy_shdw_write(struct tg3 *tp, int reg, u32 val)
1338 {
1339         return tg3_writephy(tp, MII_TG3_MISC_SHDW,
1340                             reg | val | MII_TG3_MISC_SHDW_WREN);
1341 }
1342
1343 static int tg3_bmcr_reset(struct tg3 *tp)
1344 {
1345         u32 phy_control;
1346         int limit, err;
1347
1348         /* OK, reset it, and poll the BMCR_RESET bit until it
1349          * clears or we time out.
1350          */
1351         phy_control = BMCR_RESET;
1352         err = tg3_writephy(tp, MII_BMCR, phy_control);
1353         if (err != 0)
1354                 return -EBUSY;
1355
1356         limit = 5000;
1357         while (limit--) {
1358                 err = tg3_readphy(tp, MII_BMCR, &phy_control);
1359                 if (err != 0)
1360                         return -EBUSY;
1361
1362                 if ((phy_control & BMCR_RESET) == 0) {
1363                         udelay(40);
1364                         break;
1365                 }
1366                 udelay(10);
1367         }
1368         if (limit < 0)
1369                 return -EBUSY;
1370
1371         return 0;
1372 }
1373
1374 static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
1375 {
1376         struct tg3 *tp = bp->priv;
1377         u32 val;
1378
1379         spin_lock_bh(&tp->lock);
1380
1381         if (__tg3_readphy(tp, mii_id, reg, &val))
1382                 val = -EIO;
1383
1384         spin_unlock_bh(&tp->lock);
1385
1386         return val;
1387 }
1388
1389 static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
1390 {
1391         struct tg3 *tp = bp->priv;
1392         u32 ret = 0;
1393
1394         spin_lock_bh(&tp->lock);
1395
1396         if (__tg3_writephy(tp, mii_id, reg, val))
1397                 ret = -EIO;
1398
1399         spin_unlock_bh(&tp->lock);
1400
1401         return ret;
1402 }
1403
1404 static void tg3_mdio_config_5785(struct tg3 *tp)
1405 {
1406         u32 val;
1407         struct phy_device *phydev;
1408
1409         phydev = tp->mdio_bus->phy_map[tp->phy_addr];
1410         switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
1411         case PHY_ID_BCM50610:
1412         case PHY_ID_BCM50610M:
1413                 val = MAC_PHYCFG2_50610_LED_MODES;
1414                 break;
1415         case PHY_ID_BCMAC131:
1416                 val = MAC_PHYCFG2_AC131_LED_MODES;
1417                 break;
1418         case PHY_ID_RTL8211C:
1419                 val = MAC_PHYCFG2_RTL8211C_LED_MODES;
1420                 break;
1421         case PHY_ID_RTL8201E:
1422                 val = MAC_PHYCFG2_RTL8201E_LED_MODES;
1423                 break;
1424         default:
1425                 return;
1426         }
1427
1428         if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
1429                 tw32(MAC_PHYCFG2, val);
1430
1431                 val = tr32(MAC_PHYCFG1);
1432                 val &= ~(MAC_PHYCFG1_RGMII_INT |
1433                          MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
1434                 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
1435                 tw32(MAC_PHYCFG1, val);
1436
1437                 return;
1438         }
1439
1440         if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
1441                 val |= MAC_PHYCFG2_EMODE_MASK_MASK |
1442                        MAC_PHYCFG2_FMODE_MASK_MASK |
1443                        MAC_PHYCFG2_GMODE_MASK_MASK |
1444                        MAC_PHYCFG2_ACT_MASK_MASK   |
1445                        MAC_PHYCFG2_QUAL_MASK_MASK |
1446                        MAC_PHYCFG2_INBAND_ENABLE;
1447
1448         tw32(MAC_PHYCFG2, val);
1449
1450         val = tr32(MAC_PHYCFG1);
1451         val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
1452                  MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
1453         if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1454                 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
1455                         val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
1456                 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
1457                         val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
1458         }
1459         val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
1460                MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
1461         tw32(MAC_PHYCFG1, val);
1462
1463         val = tr32(MAC_EXT_RGMII_MODE);
1464         val &= ~(MAC_RGMII_MODE_RX_INT_B |
1465                  MAC_RGMII_MODE_RX_QUALITY |
1466                  MAC_RGMII_MODE_RX_ACTIVITY |
1467                  MAC_RGMII_MODE_RX_ENG_DET |
1468                  MAC_RGMII_MODE_TX_ENABLE |
1469                  MAC_RGMII_MODE_TX_LOWPWR |
1470                  MAC_RGMII_MODE_TX_RESET);
1471         if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1472                 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
1473                         val |= MAC_RGMII_MODE_RX_INT_B |
1474                                MAC_RGMII_MODE_RX_QUALITY |
1475                                MAC_RGMII_MODE_RX_ACTIVITY |
1476                                MAC_RGMII_MODE_RX_ENG_DET;
1477                 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
1478                         val |= MAC_RGMII_MODE_TX_ENABLE |
1479                                MAC_RGMII_MODE_TX_LOWPWR |
1480                                MAC_RGMII_MODE_TX_RESET;
1481         }
1482         tw32(MAC_EXT_RGMII_MODE, val);
1483 }
1484
1485 static void tg3_mdio_start(struct tg3 *tp)
1486 {
1487         tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
1488         tw32_f(MAC_MI_MODE, tp->mi_mode);
1489         udelay(80);
1490
1491         if (tg3_flag(tp, MDIOBUS_INITED) &&
1492             tg3_asic_rev(tp) == ASIC_REV_5785)
1493                 tg3_mdio_config_5785(tp);
1494 }
1495
1496 static int tg3_mdio_init(struct tg3 *tp)
1497 {
1498         int i;
1499         u32 reg;
1500         struct phy_device *phydev;
1501
1502         if (tg3_flag(tp, 5717_PLUS)) {
1503                 u32 is_serdes;
1504
1505                 tp->phy_addr = tp->pci_fn + 1;
1506
1507                 if (tg3_chip_rev_id(tp) != CHIPREV_ID_5717_A0)
1508                         is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
1509                 else
1510                         is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
1511                                     TG3_CPMU_PHY_STRAP_IS_SERDES;
1512                 if (is_serdes)
1513                         tp->phy_addr += 7;
1514         } else if (tg3_flag(tp, IS_SSB_CORE) && tg3_flag(tp, ROBOSWITCH)) {
1515                 int addr;
1516
1517                 addr = ssb_gige_get_phyaddr(tp->pdev);
1518                 if (addr < 0)
1519                         return addr;
1520                 tp->phy_addr = addr;
1521         } else
1522                 tp->phy_addr = TG3_PHY_MII_ADDR;
1523
1524         tg3_mdio_start(tp);
1525
1526         if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
1527                 return 0;
1528
1529         tp->mdio_bus = mdiobus_alloc();
1530         if (tp->mdio_bus == NULL)
1531                 return -ENOMEM;
1532
1533         tp->mdio_bus->name     = "tg3 mdio bus";
1534         snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
1535                  (tp->pdev->bus->number << 8) | tp->pdev->devfn);
1536         tp->mdio_bus->priv     = tp;
1537         tp->mdio_bus->parent   = &tp->pdev->dev;
1538         tp->mdio_bus->read     = &tg3_mdio_read;
1539         tp->mdio_bus->write    = &tg3_mdio_write;
1540         tp->mdio_bus->phy_mask = ~(1 << tp->phy_addr);
1541         tp->mdio_bus->irq      = &tp->mdio_irq[0];
1542
1543         for (i = 0; i < PHY_MAX_ADDR; i++)
1544                 tp->mdio_bus->irq[i] = PHY_POLL;
1545
1546         /* The bus registration will look for all the PHYs on the mdio bus.
1547          * Unfortunately, it does not ensure the PHY is powered up before
1548          * accessing the PHY ID registers.  A chip reset is the
1549          * quickest way to bring the device back to an operational state..
1550          */
1551         if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
1552                 tg3_bmcr_reset(tp);
1553
1554         i = mdiobus_register(tp->mdio_bus);
1555         if (i) {
1556                 dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
1557                 mdiobus_free(tp->mdio_bus);
1558                 return i;
1559         }
1560
1561         phydev = tp->mdio_bus->phy_map[tp->phy_addr];
1562
1563         if (!phydev || !phydev->drv) {
1564                 dev_warn(&tp->pdev->dev, "No PHY devices\n");
1565                 mdiobus_unregister(tp->mdio_bus);
1566                 mdiobus_free(tp->mdio_bus);
1567                 return -ENODEV;
1568         }
1569
1570         switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
1571         case PHY_ID_BCM57780:
1572                 phydev->interface = PHY_INTERFACE_MODE_GMII;
1573                 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
1574                 break;
1575         case PHY_ID_BCM50610:
1576         case PHY_ID_BCM50610M:
1577                 phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
1578                                      PHY_BRCM_RX_REFCLK_UNUSED |
1579                                      PHY_BRCM_DIS_TXCRXC_NOENRGY |
1580                                      PHY_BRCM_AUTO_PWRDWN_ENABLE;
1581                 if (tg3_flag(tp, RGMII_INBAND_DISABLE))
1582                         phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
1583                 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
1584                         phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
1585                 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
1586                         phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
1587                 /* fallthru */
1588         case PHY_ID_RTL8211C:
1589                 phydev->interface = PHY_INTERFACE_MODE_RGMII;
1590                 break;
1591         case PHY_ID_RTL8201E:
1592         case PHY_ID_BCMAC131:
1593                 phydev->interface = PHY_INTERFACE_MODE_MII;
1594                 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
1595                 tp->phy_flags |= TG3_PHYFLG_IS_FET;
1596                 break;
1597         }
1598
1599         tg3_flag_set(tp, MDIOBUS_INITED);
1600
1601         if (tg3_asic_rev(tp) == ASIC_REV_5785)
1602                 tg3_mdio_config_5785(tp);
1603
1604         return 0;
1605 }
1606
1607 static void tg3_mdio_fini(struct tg3 *tp)
1608 {
1609         if (tg3_flag(tp, MDIOBUS_INITED)) {
1610                 tg3_flag_clear(tp, MDIOBUS_INITED);
1611                 mdiobus_unregister(tp->mdio_bus);
1612                 mdiobus_free(tp->mdio_bus);
1613         }
1614 }
1615
1616 /* tp->lock is held. */
1617 static inline void tg3_generate_fw_event(struct tg3 *tp)
1618 {
1619         u32 val;
1620
1621         val = tr32(GRC_RX_CPU_EVENT);
1622         val |= GRC_RX_CPU_DRIVER_EVENT;
1623         tw32_f(GRC_RX_CPU_EVENT, val);
1624
1625         tp->last_event_jiffies = jiffies;
1626 }
1627
1628 #define TG3_FW_EVENT_TIMEOUT_USEC 2500
1629
1630 /* tp->lock is held. */
1631 static void tg3_wait_for_event_ack(struct tg3 *tp)
1632 {
1633         int i;
1634         unsigned int delay_cnt;
1635         long time_remain;
1636
1637         /* If enough time has passed, no wait is necessary. */
1638         time_remain = (long)(tp->last_event_jiffies + 1 +
1639                       usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
1640                       (long)jiffies;
1641         if (time_remain < 0)
1642                 return;
1643
1644         /* Check if we can shorten the wait time. */
1645         delay_cnt = jiffies_to_usecs(time_remain);
1646         if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
1647                 delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
1648         delay_cnt = (delay_cnt >> 3) + 1;
1649
1650         for (i = 0; i < delay_cnt; i++) {
1651                 if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
1652                         break;
1653                 if (pci_channel_offline(tp->pdev))
1654                         break;
1655
1656                 udelay(8);
1657         }
1658 }
1659
1660 /* tp->lock is held. */
1661 static void tg3_phy_gather_ump_data(struct tg3 *tp, u32 *data)
1662 {
1663         u32 reg, val;
1664
1665         val = 0;
1666         if (!tg3_readphy(tp, MII_BMCR, &reg))
1667                 val = reg << 16;
1668         if (!tg3_readphy(tp, MII_BMSR, &reg))
1669                 val |= (reg & 0xffff);
1670         *data++ = val;
1671
1672         val = 0;
1673         if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
1674                 val = reg << 16;
1675         if (!tg3_readphy(tp, MII_LPA, &reg))
1676                 val |= (reg & 0xffff);
1677         *data++ = val;
1678
1679         val = 0;
1680         if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
1681                 if (!tg3_readphy(tp, MII_CTRL1000, &reg))
1682                         val = reg << 16;
1683                 if (!tg3_readphy(tp, MII_STAT1000, &reg))
1684                         val |= (reg & 0xffff);
1685         }
1686         *data++ = val;
1687
1688         if (!tg3_readphy(tp, MII_PHYADDR, &reg))
1689                 val = reg << 16;
1690         else
1691                 val = 0;
1692         *data++ = val;
1693 }
1694
1695 /* tp->lock is held. */
1696 static void tg3_ump_link_report(struct tg3 *tp)
1697 {
1698         u32 data[4];
1699
1700         if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
1701                 return;
1702
1703         tg3_phy_gather_ump_data(tp, data);
1704
1705         tg3_wait_for_event_ack(tp);
1706
1707         tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
1708         tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
1709         tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x0, data[0]);
1710         tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x4, data[1]);
1711         tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x8, data[2]);
1712         tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0xc, data[3]);
1713
1714         tg3_generate_fw_event(tp);
1715 }
1716
1717 /* tp->lock is held. */
1718 static void tg3_stop_fw(struct tg3 *tp)
1719 {
1720         if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
1721                 /* Wait for RX cpu to ACK the previous event. */
1722                 tg3_wait_for_event_ack(tp);
1723
1724                 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
1725
1726                 tg3_generate_fw_event(tp);
1727
1728                 /* Wait for RX cpu to ACK this event. */
1729                 tg3_wait_for_event_ack(tp);
1730         }
1731 }
1732
1733 /* tp->lock is held. */
1734 static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
1735 {
1736         tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
1737                       NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
1738
1739         if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
1740                 switch (kind) {
1741                 case RESET_KIND_INIT:
1742                         tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1743                                       DRV_STATE_START);
1744                         break;
1745
1746                 case RESET_KIND_SHUTDOWN:
1747                         tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1748                                       DRV_STATE_UNLOAD);
1749                         break;
1750
1751                 case RESET_KIND_SUSPEND:
1752                         tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1753                                       DRV_STATE_SUSPEND);
1754                         break;
1755
1756                 default:
1757                         break;
1758                 }
1759         }
1760 }
1761
1762 /* tp->lock is held. */
1763 static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
1764 {
1765         if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
1766                 switch (kind) {
1767                 case RESET_KIND_INIT:
1768                         tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1769                                       DRV_STATE_START_DONE);
1770                         break;
1771
1772                 case RESET_KIND_SHUTDOWN:
1773                         tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1774                                       DRV_STATE_UNLOAD_DONE);
1775                         break;
1776
1777                 default:
1778                         break;
1779                 }
1780         }
1781 }
1782
1783 /* tp->lock is held. */
1784 static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
1785 {
1786         if (tg3_flag(tp, ENABLE_ASF)) {
1787                 switch (kind) {
1788                 case RESET_KIND_INIT:
1789                         tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1790                                       DRV_STATE_START);
1791                         break;
1792
1793                 case RESET_KIND_SHUTDOWN:
1794                         tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1795                                       DRV_STATE_UNLOAD);
1796                         break;
1797
1798                 case RESET_KIND_SUSPEND:
1799                         tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1800                                       DRV_STATE_SUSPEND);
1801                         break;
1802
1803                 default:
1804                         break;
1805                 }
1806         }
1807 }
1808
1809 static int tg3_poll_fw(struct tg3 *tp)
1810 {
1811         int i;
1812         u32 val;
1813
1814         if (tg3_flag(tp, NO_FWARE_REPORTED))
1815                 return 0;
1816
1817         if (tg3_flag(tp, IS_SSB_CORE)) {
1818                 /* We don't use firmware. */
1819                 return 0;
1820         }
1821
1822         if (tg3_asic_rev(tp) == ASIC_REV_5906) {
1823                 /* Wait up to 20ms for init done. */
1824                 for (i = 0; i < 200; i++) {
1825                         if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
1826                                 return 0;
1827                         if (pci_channel_offline(tp->pdev))
1828                                 return -ENODEV;
1829
1830                         udelay(100);
1831                 }
1832                 return -ENODEV;
1833         }
1834
1835         /* Wait for firmware initialization to complete. */
1836         for (i = 0; i < 100000; i++) {
1837                 tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
1838                 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
1839                         break;
1840                 if (pci_channel_offline(tp->pdev)) {
1841                         if (!tg3_flag(tp, NO_FWARE_REPORTED)) {
1842                                 tg3_flag_set(tp, NO_FWARE_REPORTED);
1843                                 netdev_info(tp->dev, "No firmware running\n");
1844                         }
1845
1846                         break;
1847                 }
1848
1849                 udelay(10);
1850         }
1851
1852         /* Chip might not be fitted with firmware.  Some Sun onboard
1853          * parts are configured like that.  So don't signal the timeout
1854          * of the above loop as an error, but do report the lack of
1855          * running firmware once.
1856          */
1857         if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
1858                 tg3_flag_set(tp, NO_FWARE_REPORTED);
1859
1860                 netdev_info(tp->dev, "No firmware running\n");
1861         }
1862
1863         if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0) {
1864                 /* The 57765 A0 needs a little more
1865                  * time to do some important work.
1866                  */
1867                 mdelay(10);
1868         }
1869
1870         return 0;
1871 }
1872
1873 static void tg3_link_report(struct tg3 *tp)
1874 {
1875         if (!netif_carrier_ok(tp->dev)) {
1876                 netif_info(tp, link, tp->dev, "Link is down\n");
1877                 tg3_ump_link_report(tp);
1878         } else if (netif_msg_link(tp)) {
1879                 netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
1880                             (tp->link_config.active_speed == SPEED_1000 ?
1881                              1000 :
1882                              (tp->link_config.active_speed == SPEED_100 ?
1883                               100 : 10)),
1884                             (tp->link_config.active_duplex == DUPLEX_FULL ?
1885                              "full" : "half"));
1886
1887                 netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
1888                             (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
1889                             "on" : "off",
1890                             (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
1891                             "on" : "off");
1892
1893                 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
1894                         netdev_info(tp->dev, "EEE is %s\n",
1895                                     tp->setlpicnt ? "enabled" : "disabled");
1896
1897                 tg3_ump_link_report(tp);
1898         }
1899
1900         tp->link_up = netif_carrier_ok(tp->dev);
1901 }
1902
1903 static u32 tg3_decode_flowctrl_1000T(u32 adv)
1904 {
1905         u32 flowctrl = 0;
1906
1907         if (adv & ADVERTISE_PAUSE_CAP) {
1908                 flowctrl |= FLOW_CTRL_RX;
1909                 if (!(adv & ADVERTISE_PAUSE_ASYM))
1910                         flowctrl |= FLOW_CTRL_TX;
1911         } else if (adv & ADVERTISE_PAUSE_ASYM)
1912                 flowctrl |= FLOW_CTRL_TX;
1913
1914         return flowctrl;
1915 }
1916
1917 static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
1918 {
1919         u16 miireg;
1920
1921         if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
1922                 miireg = ADVERTISE_1000XPAUSE;
1923         else if (flow_ctrl & FLOW_CTRL_TX)
1924                 miireg = ADVERTISE_1000XPSE_ASYM;
1925         else if (flow_ctrl & FLOW_CTRL_RX)
1926                 miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1927         else
1928                 miireg = 0;
1929
1930         return miireg;
1931 }
1932
1933 static u32 tg3_decode_flowctrl_1000X(u32 adv)
1934 {
1935         u32 flowctrl = 0;
1936
1937         if (adv & ADVERTISE_1000XPAUSE) {
1938                 flowctrl |= FLOW_CTRL_RX;
1939                 if (!(adv & ADVERTISE_1000XPSE_ASYM))
1940                         flowctrl |= FLOW_CTRL_TX;
1941         } else if (adv & ADVERTISE_1000XPSE_ASYM)
1942                 flowctrl |= FLOW_CTRL_TX;
1943
1944         return flowctrl;
1945 }
1946
1947 static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
1948 {
1949         u8 cap = 0;
1950
1951         if (lcladv & rmtadv & ADVERTISE_1000XPAUSE) {
1952                 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
1953         } else if (lcladv & rmtadv & ADVERTISE_1000XPSE_ASYM) {
1954                 if (lcladv & ADVERTISE_1000XPAUSE)
1955                         cap = FLOW_CTRL_RX;
1956                 if (rmtadv & ADVERTISE_1000XPAUSE)
1957                         cap = FLOW_CTRL_TX;
1958         }
1959
1960         return cap;
1961 }
1962
1963 static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
1964 {
1965         u8 autoneg;
1966         u8 flowctrl = 0;
1967         u32 old_rx_mode = tp->rx_mode;
1968         u32 old_tx_mode = tp->tx_mode;
1969
1970         if (tg3_flag(tp, USE_PHYLIB))
1971                 autoneg = tp->mdio_bus->phy_map[tp->phy_addr]->autoneg;
1972         else
1973                 autoneg = tp->link_config.autoneg;
1974
1975         if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
1976                 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
1977                         flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
1978                 else
1979                         flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
1980         } else
1981                 flowctrl = tp->link_config.flowctrl;
1982
1983         tp->link_config.active_flowctrl = flowctrl;
1984
1985         if (flowctrl & FLOW_CTRL_RX)
1986                 tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
1987         else
1988                 tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
1989
1990         if (old_rx_mode != tp->rx_mode)
1991                 tw32_f(MAC_RX_MODE, tp->rx_mode);
1992
1993         if (flowctrl & FLOW_CTRL_TX)
1994                 tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
1995         else
1996                 tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
1997
1998         if (old_tx_mode != tp->tx_mode)
1999                 tw32_f(MAC_TX_MODE, tp->tx_mode);
2000 }
2001
2002 static void tg3_adjust_link(struct net_device *dev)
2003 {
2004         u8 oldflowctrl, linkmesg = 0;
2005         u32 mac_mode, lcl_adv, rmt_adv;
2006         struct tg3 *tp = netdev_priv(dev);
2007         struct phy_device *phydev = tp->mdio_bus->phy_map[tp->phy_addr];
2008
2009         spin_lock_bh(&tp->lock);
2010
2011         mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
2012                                     MAC_MODE_HALF_DUPLEX);
2013
2014         oldflowctrl = tp->link_config.active_flowctrl;
2015
2016         if (phydev->link) {
2017                 lcl_adv = 0;
2018                 rmt_adv = 0;
2019
2020                 if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
2021                         mac_mode |= MAC_MODE_PORT_MODE_MII;
2022                 else if (phydev->speed == SPEED_1000 ||
2023                          tg3_asic_rev(tp) != ASIC_REV_5785)
2024                         mac_mode |= MAC_MODE_PORT_MODE_GMII;
2025                 else
2026                         mac_mode |= MAC_MODE_PORT_MODE_MII;
2027
2028                 if (phydev->duplex == DUPLEX_HALF)
2029                         mac_mode |= MAC_MODE_HALF_DUPLEX;
2030                 else {
2031                         lcl_adv = mii_advertise_flowctrl(
2032                                   tp->link_config.flowctrl);
2033
2034                         if (phydev->pause)
2035                                 rmt_adv = LPA_PAUSE_CAP;
2036                         if (phydev->asym_pause)
2037                                 rmt_adv |= LPA_PAUSE_ASYM;
2038                 }
2039
2040                 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
2041         } else
2042                 mac_mode |= MAC_MODE_PORT_MODE_GMII;
2043
2044         if (mac_mode != tp->mac_mode) {
2045                 tp->mac_mode = mac_mode;
2046                 tw32_f(MAC_MODE, tp->mac_mode);
2047                 udelay(40);
2048         }
2049
2050         if (tg3_asic_rev(tp) == ASIC_REV_5785) {
2051                 if (phydev->speed == SPEED_10)
2052                         tw32(MAC_MI_STAT,
2053                              MAC_MI_STAT_10MBPS_MODE |
2054                              MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
2055                 else
2056                         tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
2057         }
2058
2059         if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
2060                 tw32(MAC_TX_LENGTHS,
2061                      ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
2062                       (6 << TX_LENGTHS_IPG_SHIFT) |
2063                       (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
2064         else
2065                 tw32(MAC_TX_LENGTHS,
2066                      ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
2067                       (6 << TX_LENGTHS_IPG_SHIFT) |
2068                       (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
2069
2070         if (phydev->link != tp->old_link ||
2071             phydev->speed != tp->link_config.active_speed ||
2072             phydev->duplex != tp->link_config.active_duplex ||
2073             oldflowctrl != tp->link_config.active_flowctrl)
2074                 linkmesg = 1;
2075
2076         tp->old_link = phydev->link;
2077         tp->link_config.active_speed = phydev->speed;
2078         tp->link_config.active_duplex = phydev->duplex;
2079
2080         spin_unlock_bh(&tp->lock);
2081
2082         if (linkmesg)
2083                 tg3_link_report(tp);
2084 }
2085
2086 static int tg3_phy_init(struct tg3 *tp)
2087 {
2088         struct phy_device *phydev;
2089
2090         if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
2091                 return 0;
2092
2093         /* Bring the PHY back to a known state. */
2094         tg3_bmcr_reset(tp);
2095
2096         phydev = tp->mdio_bus->phy_map[tp->phy_addr];
2097
2098         /* Attach the MAC to the PHY. */
2099         phydev = phy_connect(tp->dev, dev_name(&phydev->dev),
2100                              tg3_adjust_link, phydev->interface);
2101         if (IS_ERR(phydev)) {
2102                 dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
2103                 return PTR_ERR(phydev);
2104         }
2105
2106         /* Mask with MAC supported features. */
2107         switch (phydev->interface) {
2108         case PHY_INTERFACE_MODE_GMII:
2109         case PHY_INTERFACE_MODE_RGMII:
2110                 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
2111                         phydev->supported &= (PHY_GBIT_FEATURES |
2112                                               SUPPORTED_Pause |
2113                                               SUPPORTED_Asym_Pause);
2114                         break;
2115                 }
2116                 /* fallthru */
2117         case PHY_INTERFACE_MODE_MII:
2118                 phydev->supported &= (PHY_BASIC_FEATURES |
2119                                       SUPPORTED_Pause |
2120                                       SUPPORTED_Asym_Pause);
2121                 break;
2122         default:
2123                 phy_disconnect(tp->mdio_bus->phy_map[tp->phy_addr]);
2124                 return -EINVAL;
2125         }
2126
2127         tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
2128
2129         phydev->advertising = phydev->supported;
2130
2131         return 0;
2132 }
2133
2134 static void tg3_phy_start(struct tg3 *tp)
2135 {
2136         struct phy_device *phydev;
2137
2138         if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
2139                 return;
2140
2141         phydev = tp->mdio_bus->phy_map[tp->phy_addr];
2142
2143         if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
2144                 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
2145                 phydev->speed = tp->link_config.speed;
2146                 phydev->duplex = tp->link_config.duplex;
2147                 phydev->autoneg = tp->link_config.autoneg;
2148                 phydev->advertising = tp->link_config.advertising;
2149         }
2150
2151         phy_start(phydev);
2152
2153         phy_start_aneg(phydev);
2154 }
2155
2156 static void tg3_phy_stop(struct tg3 *tp)
2157 {
2158         if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
2159                 return;
2160
2161         phy_stop(tp->mdio_bus->phy_map[tp->phy_addr]);
2162 }
2163
2164 static void tg3_phy_fini(struct tg3 *tp)
2165 {
2166         if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
2167                 phy_disconnect(tp->mdio_bus->phy_map[tp->phy_addr]);
2168                 tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
2169         }
2170 }
2171
2172 static int tg3_phy_set_extloopbk(struct tg3 *tp)
2173 {
2174         int err;
2175         u32 val;
2176
2177         if (tp->phy_flags & TG3_PHYFLG_IS_FET)
2178                 return 0;
2179
2180         if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
2181                 /* Cannot do read-modify-write on 5401 */
2182                 err = tg3_phy_auxctl_write(tp,
2183                                            MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
2184                                            MII_TG3_AUXCTL_ACTL_EXTLOOPBK |
2185                                            0x4c20);
2186                 goto done;
2187         }
2188
2189         err = tg3_phy_auxctl_read(tp,
2190                                   MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
2191         if (err)
2192                 return err;
2193
2194         val |= MII_TG3_AUXCTL_ACTL_EXTLOOPBK;
2195         err = tg3_phy_auxctl_write(tp,
2196                                    MII_TG3_AUXCTL_SHDWSEL_AUXCTL, val);
2197
2198 done:
2199         return err;
2200 }
2201
2202 static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
2203 {
2204         u32 phytest;
2205
2206         if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
2207                 u32 phy;
2208
2209                 tg3_writephy(tp, MII_TG3_FET_TEST,
2210                              phytest | MII_TG3_FET_SHADOW_EN);
2211                 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
2212                         if (enable)
2213                                 phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
2214                         else
2215                                 phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
2216                         tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
2217                 }
2218                 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
2219         }
2220 }
2221
2222 static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
2223 {
2224         u32 reg;
2225
2226         if (!tg3_flag(tp, 5705_PLUS) ||
2227             (tg3_flag(tp, 5717_PLUS) &&
2228              (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
2229                 return;
2230
2231         if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
2232                 tg3_phy_fet_toggle_apd(tp, enable);
2233                 return;
2234         }
2235
2236         reg = MII_TG3_MISC_SHDW_SCR5_LPED |
2237               MII_TG3_MISC_SHDW_SCR5_DLPTLM |
2238               MII_TG3_MISC_SHDW_SCR5_SDTL |
2239               MII_TG3_MISC_SHDW_SCR5_C125OE;
2240         if (tg3_asic_rev(tp) != ASIC_REV_5784 || !enable)
2241                 reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
2242
2243         tg3_phy_shdw_write(tp, MII_TG3_MISC_SHDW_SCR5_SEL, reg);
2244
2245
2246         reg = MII_TG3_MISC_SHDW_APD_WKTM_84MS;
2247         if (enable)
2248                 reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
2249
2250         tg3_phy_shdw_write(tp, MII_TG3_MISC_SHDW_APD_SEL, reg);
2251 }
2252
2253 static void tg3_phy_toggle_automdix(struct tg3 *tp, bool enable)
2254 {
2255         u32 phy;
2256
2257         if (!tg3_flag(tp, 5705_PLUS) ||
2258             (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
2259                 return;
2260
2261         if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
2262                 u32 ephy;
2263
2264                 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
2265                         u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
2266
2267                         tg3_writephy(tp, MII_TG3_FET_TEST,
2268                                      ephy | MII_TG3_FET_SHADOW_EN);
2269                         if (!tg3_readphy(tp, reg, &phy)) {
2270                                 if (enable)
2271                                         phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
2272                                 else
2273                                         phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
2274                                 tg3_writephy(tp, reg, phy);
2275                         }
2276                         tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
2277                 }
2278         } else {
2279                 int ret;
2280
2281                 ret = tg3_phy_auxctl_read(tp,
2282                                           MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
2283                 if (!ret) {
2284                         if (enable)
2285                                 phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
2286                         else
2287                                 phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
2288                         tg3_phy_auxctl_write(tp,
2289                                              MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
2290                 }
2291         }
2292 }
2293
2294 static void tg3_phy_set_wirespeed(struct tg3 *tp)
2295 {
2296         int ret;
2297         u32 val;
2298
2299         if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
2300                 return;
2301
2302         ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
2303         if (!ret)
2304                 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
2305                                      val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
2306 }
2307
2308 static void tg3_phy_apply_otp(struct tg3 *tp)
2309 {
2310         u32 otp, phy;
2311
2312         if (!tp->phy_otp)
2313                 return;
2314
2315         otp = tp->phy_otp;
2316
2317         if (tg3_phy_toggle_auxctl_smdsp(tp, true))
2318                 return;
2319
2320         phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
2321         phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
2322         tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
2323
2324         phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
2325               ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
2326         tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
2327
2328         phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
2329         phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
2330         tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
2331
2332         phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
2333         tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
2334
2335         phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
2336         tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
2337
2338         phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
2339               ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
2340         tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
2341
2342         tg3_phy_toggle_auxctl_smdsp(tp, false);
2343 }
2344
2345 static void tg3_eee_pull_config(struct tg3 *tp, struct ethtool_eee *eee)
2346 {
2347         u32 val;
2348         struct ethtool_eee *dest = &tp->eee;
2349
2350         if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
2351                 return;
2352
2353         if (eee)
2354                 dest = eee;
2355
2356         if (tg3_phy_cl45_read(tp, MDIO_MMD_AN, TG3_CL45_D7_EEERES_STAT, &val))
2357                 return;
2358
2359         /* Pull eee_active */
2360         if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
2361             val == TG3_CL45_D7_EEERES_STAT_LP_100TX) {
2362                 dest->eee_active = 1;
2363         } else
2364                 dest->eee_active = 0;
2365
2366         /* Pull lp advertised settings */
2367         if (tg3_phy_cl45_read(tp, MDIO_MMD_AN, MDIO_AN_EEE_LPABLE, &val))
2368                 return;
2369         dest->lp_advertised = mmd_eee_adv_to_ethtool_adv_t(val);
2370
2371         /* Pull advertised and eee_enabled settings */
2372         if (tg3_phy_cl45_read(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, &val))
2373                 return;
2374         dest->eee_enabled = !!val;
2375         dest->advertised = mmd_eee_adv_to_ethtool_adv_t(val);
2376
2377         /* Pull tx_lpi_enabled */
2378         val = tr32(TG3_CPMU_EEE_MODE);
2379         dest->tx_lpi_enabled = !!(val & TG3_CPMU_EEEMD_LPI_IN_TX);
2380
2381         /* Pull lpi timer value */
2382         dest->tx_lpi_timer = tr32(TG3_CPMU_EEE_DBTMR1) & 0xffff;
2383 }
2384
2385 static void tg3_phy_eee_adjust(struct tg3 *tp, bool current_link_up)
2386 {
2387         u32 val;
2388
2389         if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
2390                 return;
2391
2392         tp->setlpicnt = 0;
2393
2394         if (tp->link_config.autoneg == AUTONEG_ENABLE &&
2395             current_link_up &&
2396             tp->link_config.active_duplex == DUPLEX_FULL &&
2397             (tp->link_config.active_speed == SPEED_100 ||
2398              tp->link_config.active_speed == SPEED_1000)) {
2399                 u32 eeectl;
2400
2401                 if (tp->link_config.active_speed == SPEED_1000)
2402                         eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
2403                 else
2404                         eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
2405
2406                 tw32(TG3_CPMU_EEE_CTRL, eeectl);
2407
2408                 tg3_eee_pull_config(tp, NULL);
2409                 if (tp->eee.eee_active)
2410                         tp->setlpicnt = 2;
2411         }
2412
2413         if (!tp->setlpicnt) {
2414                 if (current_link_up &&
2415                    !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
2416                         tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
2417                         tg3_phy_toggle_auxctl_smdsp(tp, false);
2418                 }
2419
2420                 val = tr32(TG3_CPMU_EEE_MODE);
2421                 tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
2422         }
2423 }
2424
2425 static void tg3_phy_eee_enable(struct tg3 *tp)
2426 {
2427         u32 val;
2428
2429         if (tp->link_config.active_speed == SPEED_1000 &&
2430             (tg3_asic_rev(tp) == ASIC_REV_5717 ||
2431              tg3_asic_rev(tp) == ASIC_REV_5719 ||
2432              tg3_flag(tp, 57765_CLASS)) &&
2433             !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
2434                 val = MII_TG3_DSP_TAP26_ALNOKO |
2435                       MII_TG3_DSP_TAP26_RMRXSTO;
2436                 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
2437                 tg3_phy_toggle_auxctl_smdsp(tp, false);
2438         }
2439
2440         val = tr32(TG3_CPMU_EEE_MODE);
2441         tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
2442 }
2443
2444 static int tg3_wait_macro_done(struct tg3 *tp)
2445 {
2446         int limit = 100;
2447
2448         while (limit--) {
2449                 u32 tmp32;
2450
2451                 if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
2452                         if ((tmp32 & 0x1000) == 0)
2453                                 break;
2454                 }
2455         }
2456         if (limit < 0)
2457                 return -EBUSY;
2458
2459         return 0;
2460 }
2461
2462 static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
2463 {
2464         static const u32 test_pat[4][6] = {
2465         { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
2466         { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
2467         { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
2468         { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
2469         };
2470         int chan;
2471
2472         for (chan = 0; chan < 4; chan++) {
2473                 int i;
2474
2475                 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2476                              (chan * 0x2000) | 0x0200);
2477                 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
2478
2479                 for (i = 0; i < 6; i++)
2480                         tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
2481                                      test_pat[chan][i]);
2482
2483                 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
2484                 if (tg3_wait_macro_done(tp)) {
2485                         *resetp = 1;
2486                         return -EBUSY;
2487                 }
2488
2489                 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2490                              (chan * 0x2000) | 0x0200);
2491                 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
2492                 if (tg3_wait_macro_done(tp)) {
2493                         *resetp = 1;
2494                         return -EBUSY;
2495                 }
2496
2497                 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
2498                 if (tg3_wait_macro_done(tp)) {
2499                         *resetp = 1;
2500                         return -EBUSY;
2501                 }
2502
2503                 for (i = 0; i < 6; i += 2) {
2504                         u32 low, high;
2505
2506                         if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
2507                             tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
2508                             tg3_wait_macro_done(tp)) {
2509                                 *resetp = 1;
2510                                 return -EBUSY;
2511                         }
2512                         low &= 0x7fff;
2513                         high &= 0x000f;
2514                         if (low != test_pat[chan][i] ||
2515                             high != test_pat[chan][i+1]) {
2516                                 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
2517                                 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
2518                                 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
2519
2520                                 return -EBUSY;
2521                         }
2522                 }
2523         }
2524
2525         return 0;
2526 }
2527
2528 static int tg3_phy_reset_chanpat(struct tg3 *tp)
2529 {
2530         int chan;
2531
2532         for (chan = 0; chan < 4; chan++) {
2533                 int i;
2534
2535                 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2536                              (chan * 0x2000) | 0x0200);
2537                 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
2538                 for (i = 0; i < 6; i++)
2539                         tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
2540                 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
2541                 if (tg3_wait_macro_done(tp))
2542                         return -EBUSY;
2543         }
2544
2545         return 0;
2546 }
2547
2548 static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
2549 {
2550         u32 reg32, phy9_orig;
2551         int retries, do_phy_reset, err;
2552
2553         retries = 10;
2554         do_phy_reset = 1;
2555         do {
2556                 if (do_phy_reset) {
2557                         err = tg3_bmcr_reset(tp);
2558                         if (err)
2559                                 return err;
2560                         do_phy_reset = 0;
2561                 }
2562
2563                 /* Disable transmitter and interrupt.  */
2564                 if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
2565                         continue;
2566
2567                 reg32 |= 0x3000;
2568                 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
2569
2570                 /* Set full-duplex, 1000 mbps.  */
2571                 tg3_writephy(tp, MII_BMCR,
2572                              BMCR_FULLDPLX | BMCR_SPEED1000);
2573
2574                 /* Set to master mode.  */
2575                 if (tg3_readphy(tp, MII_CTRL1000, &phy9_orig))
2576                         continue;
2577
2578                 tg3_writephy(tp, MII_CTRL1000,
2579                              CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
2580
2581                 err = tg3_phy_toggle_auxctl_smdsp(tp, true);
2582                 if (err)
2583                         return err;
2584
2585                 /* Block the PHY control access.  */
2586                 tg3_phydsp_write(tp, 0x8005, 0x0800);
2587
2588                 err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
2589                 if (!err)
2590                         break;
2591         } while (--retries);
2592
2593         err = tg3_phy_reset_chanpat(tp);
2594         if (err)
2595                 return err;
2596
2597         tg3_phydsp_write(tp, 0x8005, 0x0000);
2598
2599         tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
2600         tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
2601
2602         tg3_phy_toggle_auxctl_smdsp(tp, false);
2603
2604         tg3_writephy(tp, MII_CTRL1000, phy9_orig);
2605
2606         err = tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32);
2607         if (err)
2608                 return err;
2609
2610         reg32 &= ~0x3000;
2611         tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
2612
2613         return 0;
2614 }
2615
2616 static void tg3_carrier_off(struct tg3 *tp)
2617 {
2618         netif_carrier_off(tp->dev);
2619         tp->link_up = false;
2620 }
2621
2622 static void tg3_warn_mgmt_link_flap(struct tg3 *tp)
2623 {
2624         if (tg3_flag(tp, ENABLE_ASF))
2625                 netdev_warn(tp->dev,
2626                             "Management side-band traffic will be interrupted during phy settings change\n");
2627 }
2628
2629 /* This will reset the tigon3 PHY if there is no valid
2630  * link unless the FORCE argument is non-zero.
2631  */
2632 static int tg3_phy_reset(struct tg3 *tp)
2633 {
2634         u32 val, cpmuctrl;
2635         int err;
2636
2637         if (tg3_asic_rev(tp) == ASIC_REV_5906) {
2638                 val = tr32(GRC_MISC_CFG);
2639                 tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
2640                 udelay(40);
2641         }
2642         err  = tg3_readphy(tp, MII_BMSR, &val);
2643         err |= tg3_readphy(tp, MII_BMSR, &val);
2644         if (err != 0)
2645                 return -EBUSY;
2646
2647         if (netif_running(tp->dev) && tp->link_up) {
2648                 netif_carrier_off(tp->dev);
2649                 tg3_link_report(tp);
2650         }
2651
2652         if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
2653             tg3_asic_rev(tp) == ASIC_REV_5704 ||
2654             tg3_asic_rev(tp) == ASIC_REV_5705) {
2655                 err = tg3_phy_reset_5703_4_5(tp);
2656                 if (err)
2657                         return err;
2658                 goto out;
2659         }
2660
2661         cpmuctrl = 0;
2662         if (tg3_asic_rev(tp) == ASIC_REV_5784 &&
2663             tg3_chip_rev(tp) != CHIPREV_5784_AX) {
2664                 cpmuctrl = tr32(TG3_CPMU_CTRL);
2665                 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
2666                         tw32(TG3_CPMU_CTRL,
2667                              cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
2668         }
2669
2670         err = tg3_bmcr_reset(tp);
2671         if (err)
2672                 return err;
2673
2674         if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
2675                 val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
2676                 tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
2677
2678                 tw32(TG3_CPMU_CTRL, cpmuctrl);
2679         }
2680
2681         if (tg3_chip_rev(tp) == CHIPREV_5784_AX ||
2682             tg3_chip_rev(tp) == CHIPREV_5761_AX) {
2683                 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2684                 if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
2685                     CPMU_LSPD_1000MB_MACCLK_12_5) {
2686                         val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2687                         udelay(40);
2688                         tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2689                 }
2690         }
2691
2692         if (tg3_flag(tp, 5717_PLUS) &&
2693             (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
2694                 return 0;
2695
2696         tg3_phy_apply_otp(tp);
2697
2698         if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
2699                 tg3_phy_toggle_apd(tp, true);
2700         else
2701                 tg3_phy_toggle_apd(tp, false);
2702
2703 out:
2704         if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
2705             !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
2706                 tg3_phydsp_write(tp, 0x201f, 0x2aaa);
2707                 tg3_phydsp_write(tp, 0x000a, 0x0323);
2708                 tg3_phy_toggle_auxctl_smdsp(tp, false);
2709         }
2710
2711         if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
2712                 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
2713                 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
2714         }
2715
2716         if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
2717                 if (!tg3_phy_toggle_auxctl_smdsp(tp, true)) {
2718                         tg3_phydsp_write(tp, 0x000a, 0x310b);
2719                         tg3_phydsp_write(tp, 0x201f, 0x9506);
2720                         tg3_phydsp_write(tp, 0x401f, 0x14e2);
2721                         tg3_phy_toggle_auxctl_smdsp(tp, false);
2722                 }
2723         } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
2724                 if (!tg3_phy_toggle_auxctl_smdsp(tp, true)) {
2725                         tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
2726                         if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
2727                                 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
2728                                 tg3_writephy(tp, MII_TG3_TEST1,
2729                                              MII_TG3_TEST1_TRIM_EN | 0x4);
2730                         } else
2731                                 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
2732
2733                         tg3_phy_toggle_auxctl_smdsp(tp, false);
2734                 }
2735         }
2736
2737         /* Set Extended packet length bit (bit 14) on all chips that */
2738         /* support jumbo frames */
2739         if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
2740                 /* Cannot do read-modify-write on 5401 */
2741                 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
2742         } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
2743                 /* Set bit 14 with read-modify-write to preserve other bits */
2744                 err = tg3_phy_auxctl_read(tp,
2745                                           MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
2746                 if (!err)
2747                         tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
2748                                            val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
2749         }
2750
2751         /* Set phy register 0x10 bit 0 to high fifo elasticity to support
2752          * jumbo frames transmission.
2753          */
2754         if (tg3_flag(tp, JUMBO_CAPABLE)) {
2755                 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
2756                         tg3_writephy(tp, MII_TG3_EXT_CTRL,
2757                                      val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
2758         }
2759
2760         if (tg3_asic_rev(tp) == ASIC_REV_5906) {
2761                 /* adjust output voltage */
2762                 tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
2763         }
2764
2765         if (tg3_chip_rev_id(tp) == CHIPREV_ID_5762_A0)
2766                 tg3_phydsp_write(tp, 0xffb, 0x4000);
2767
2768         tg3_phy_toggle_automdix(tp, true);
2769         tg3_phy_set_wirespeed(tp);
2770         return 0;
2771 }
2772
2773 #define TG3_GPIO_MSG_DRVR_PRES           0x00000001
2774 #define TG3_GPIO_MSG_NEED_VAUX           0x00000002
2775 #define TG3_GPIO_MSG_MASK                (TG3_GPIO_MSG_DRVR_PRES | \
2776                                           TG3_GPIO_MSG_NEED_VAUX)
2777 #define TG3_GPIO_MSG_ALL_DRVR_PRES_MASK \
2778         ((TG3_GPIO_MSG_DRVR_PRES << 0) | \
2779          (TG3_GPIO_MSG_DRVR_PRES << 4) | \
2780          (TG3_GPIO_MSG_DRVR_PRES << 8) | \
2781          (TG3_GPIO_MSG_DRVR_PRES << 12))
2782
2783 #define TG3_GPIO_MSG_ALL_NEED_VAUX_MASK \
2784         ((TG3_GPIO_MSG_NEED_VAUX << 0) | \
2785          (TG3_GPIO_MSG_NEED_VAUX << 4) | \
2786          (TG3_GPIO_MSG_NEED_VAUX << 8) | \
2787          (TG3_GPIO_MSG_NEED_VAUX << 12))
2788
2789 static inline u32 tg3_set_function_status(struct tg3 *tp, u32 newstat)
2790 {
2791         u32 status, shift;
2792
2793         if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
2794             tg3_asic_rev(tp) == ASIC_REV_5719)
2795                 status = tg3_ape_read32(tp, TG3_APE_GPIO_MSG);
2796         else
2797                 status = tr32(TG3_CPMU_DRV_STATUS);
2798
2799         shift = TG3_APE_GPIO_MSG_SHIFT + 4 * tp->pci_fn;
2800         status &= ~(TG3_GPIO_MSG_MASK << shift);
2801         status |= (newstat << shift);
2802
2803         if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
2804             tg3_asic_rev(tp) == ASIC_REV_5719)
2805                 tg3_ape_write32(tp, TG3_APE_GPIO_MSG, status);
2806         else
2807                 tw32(TG3_CPMU_DRV_STATUS, status);
2808
2809         return status >> TG3_APE_GPIO_MSG_SHIFT;
2810 }
2811
2812 static inline int tg3_pwrsrc_switch_to_vmain(struct tg3 *tp)
2813 {
2814         if (!tg3_flag(tp, IS_NIC))
2815                 return 0;
2816
2817         if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
2818             tg3_asic_rev(tp) == ASIC_REV_5719 ||
2819             tg3_asic_rev(tp) == ASIC_REV_5720) {
2820                 if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
2821                         return -EIO;
2822
2823                 tg3_set_function_status(tp, TG3_GPIO_MSG_DRVR_PRES);
2824
2825                 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
2826                             TG3_GRC_LCLCTL_PWRSW_DELAY);
2827
2828                 tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
2829         } else {
2830                 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
2831                             TG3_GRC_LCLCTL_PWRSW_DELAY);
2832         }
2833
2834         return 0;
2835 }
2836
2837 static void tg3_pwrsrc_die_with_vmain(struct tg3 *tp)
2838 {
2839         u32 grc_local_ctrl;
2840
2841         if (!tg3_flag(tp, IS_NIC) ||
2842             tg3_asic_rev(tp) == ASIC_REV_5700 ||
2843             tg3_asic_rev(tp) == ASIC_REV_5701)
2844                 return;
2845
2846         grc_local_ctrl = tp->grc_local_ctrl | GRC_LCLCTRL_GPIO_OE1;
2847
2848         tw32_wait_f(GRC_LOCAL_CTRL,
2849                     grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
2850                     TG3_GRC_LCLCTL_PWRSW_DELAY);
2851
2852         tw32_wait_f(GRC_LOCAL_CTRL,
2853                     grc_local_ctrl,
2854                     TG3_GRC_LCLCTL_PWRSW_DELAY);
2855
2856         tw32_wait_f(GRC_LOCAL_CTRL,
2857                     grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
2858                     TG3_GRC_LCLCTL_PWRSW_DELAY);
2859 }
2860
2861 static void tg3_pwrsrc_switch_to_vaux(struct tg3 *tp)
2862 {
2863         if (!tg3_flag(tp, IS_NIC))
2864                 return;
2865
2866         if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
2867             tg3_asic_rev(tp) == ASIC_REV_5701) {
2868                 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2869                             (GRC_LCLCTRL_GPIO_OE0 |
2870                              GRC_LCLCTRL_GPIO_OE1 |
2871                              GRC_LCLCTRL_GPIO_OE2 |
2872                              GRC_LCLCTRL_GPIO_OUTPUT0 |
2873                              GRC_LCLCTRL_GPIO_OUTPUT1),
2874                             TG3_GRC_LCLCTL_PWRSW_DELAY);
2875         } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
2876                    tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
2877                 /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
2878                 u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
2879                                      GRC_LCLCTRL_GPIO_OE1 |
2880                                      GRC_LCLCTRL_GPIO_OE2 |
2881                                      GRC_LCLCTRL_GPIO_OUTPUT0 |
2882                                      GRC_LCLCTRL_GPIO_OUTPUT1 |
2883                                      tp->grc_local_ctrl;
2884                 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2885                             TG3_GRC_LCLCTL_PWRSW_DELAY);
2886
2887                 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
2888                 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2889                             TG3_GRC_LCLCTL_PWRSW_DELAY);
2890
2891                 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
2892                 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2893                             TG3_GRC_LCLCTL_PWRSW_DELAY);
2894         } else {
2895                 u32 no_gpio2;
2896                 u32 grc_local_ctrl = 0;
2897
2898                 /* Workaround to prevent overdrawing Amps. */
2899                 if (tg3_asic_rev(tp) == ASIC_REV_5714) {
2900                         grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
2901                         tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2902                                     grc_local_ctrl,
2903                                     TG3_GRC_LCLCTL_PWRSW_DELAY);
2904                 }
2905
2906                 /* On 5753 and variants, GPIO2 cannot be used. */
2907                 no_gpio2 = tp->nic_sram_data_cfg &
2908                            NIC_SRAM_DATA_CFG_NO_GPIO2;
2909
2910                 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
2911                                   GRC_LCLCTRL_GPIO_OE1 |
2912                                   GRC_LCLCTRL_GPIO_OE2 |
2913                                   GRC_LCLCTRL_GPIO_OUTPUT1 |
2914                                   GRC_LCLCTRL_GPIO_OUTPUT2;
2915                 if (no_gpio2) {
2916                         grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
2917                                             GRC_LCLCTRL_GPIO_OUTPUT2);
2918                 }
2919                 tw32_wait_f(GRC_LOCAL_CTRL,
2920                             tp->grc_local_ctrl | grc_local_ctrl,
2921                             TG3_GRC_LCLCTL_PWRSW_DELAY);
2922
2923                 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
2924
2925                 tw32_wait_f(GRC_LOCAL_CTRL,
2926                             tp->grc_local_ctrl | grc_local_ctrl,
2927                             TG3_GRC_LCLCTL_PWRSW_DELAY);
2928
2929                 if (!no_gpio2) {
2930                         grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
2931                         tw32_wait_f(GRC_LOCAL_CTRL,
2932                                     tp->grc_local_ctrl | grc_local_ctrl,
2933                                     TG3_GRC_LCLCTL_PWRSW_DELAY);
2934                 }
2935         }
2936 }
2937
2938 static void tg3_frob_aux_power_5717(struct tg3 *tp, bool wol_enable)
2939 {
2940         u32 msg = 0;
2941
2942         /* Serialize power state transitions */
2943         if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
2944                 return;
2945
2946         if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || wol_enable)
2947                 msg = TG3_GPIO_MSG_NEED_VAUX;
2948
2949         msg = tg3_set_function_status(tp, msg);
2950
2951         if (msg & TG3_GPIO_MSG_ALL_DRVR_PRES_MASK)
2952                 goto done;
2953
2954         if (msg & TG3_GPIO_MSG_ALL_NEED_VAUX_MASK)
2955                 tg3_pwrsrc_switch_to_vaux(tp);
2956         else
2957                 tg3_pwrsrc_die_with_vmain(tp);
2958
2959 done:
2960         tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
2961 }
2962
2963 static void tg3_frob_aux_power(struct tg3 *tp, bool include_wol)
2964 {
2965         bool need_vaux = false;
2966
2967         /* The GPIOs do something completely different on 57765. */
2968         if (!tg3_flag(tp, IS_NIC) || tg3_flag(tp, 57765_CLASS))
2969                 return;
2970
2971         if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
2972             tg3_asic_rev(tp) == ASIC_REV_5719 ||
2973             tg3_asic_rev(tp) == ASIC_REV_5720) {
2974                 tg3_frob_aux_power_5717(tp, include_wol ?
2975                                         tg3_flag(tp, WOL_ENABLE) != 0 : 0);
2976                 return;
2977         }
2978
2979         if (tp->pdev_peer && tp->pdev_peer != tp->pdev) {
2980                 struct net_device *dev_peer;
2981
2982                 dev_peer = pci_get_drvdata(tp->pdev_peer);
2983
2984                 /* remove_one() may have been run on the peer. */
2985                 if (dev_peer) {
2986                         struct tg3 *tp_peer = netdev_priv(dev_peer);
2987
2988                         if (tg3_flag(tp_peer, INIT_COMPLETE))
2989                                 return;
2990
2991                         if ((include_wol && tg3_flag(tp_peer, WOL_ENABLE)) ||
2992                             tg3_flag(tp_peer, ENABLE_ASF))
2993                                 need_vaux = true;
2994                 }
2995         }
2996
2997         if ((include_wol && tg3_flag(tp, WOL_ENABLE)) ||
2998             tg3_flag(tp, ENABLE_ASF))
2999                 need_vaux = true;
3000
3001         if (need_vaux)
3002                 tg3_pwrsrc_switch_to_vaux(tp);
3003         else
3004                 tg3_pwrsrc_die_with_vmain(tp);
3005 }
3006
3007 static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
3008 {
3009         if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
3010                 return 1;
3011         else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
3012                 if (speed != SPEED_10)
3013                         return 1;
3014         } else if (speed == SPEED_10)
3015                 return 1;
3016
3017         return 0;
3018 }
3019
3020 static bool tg3_phy_power_bug(struct tg3 *tp)
3021 {
3022         switch (tg3_asic_rev(tp)) {
3023         case ASIC_REV_5700:
3024         case ASIC_REV_5704:
3025                 return true;
3026         case ASIC_REV_5780:
3027                 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
3028                         return true;
3029                 return false;
3030         case ASIC_REV_5717:
3031                 if (!tp->pci_fn)
3032                         return true;
3033                 return false;
3034         case ASIC_REV_5719:
3035         case ASIC_REV_5720:
3036                 if ((tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
3037                     !tp->pci_fn)
3038                         return true;
3039                 return false;
3040         }
3041
3042         return false;
3043 }
3044
3045 static bool tg3_phy_led_bug(struct tg3 *tp)
3046 {
3047         switch (tg3_asic_rev(tp)) {
3048         case ASIC_REV_5719:
3049         case ASIC_REV_5720:
3050                 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
3051                     !tp->pci_fn)
3052                         return true;
3053                 return false;
3054         }
3055
3056         return false;
3057 }
3058
3059 static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
3060 {
3061         u32 val;
3062
3063         if (tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN)
3064                 return;
3065
3066         if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
3067                 if (tg3_asic_rev(tp) == ASIC_REV_5704) {
3068                         u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
3069                         u32 serdes_cfg = tr32(MAC_SERDES_CFG);
3070
3071                         sg_dig_ctrl |=
3072                                 SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
3073                         tw32(SG_DIG_CTRL, sg_dig_ctrl);
3074                         tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
3075                 }
3076                 return;
3077         }
3078
3079         if (tg3_asic_rev(tp) == ASIC_REV_5906) {
3080                 tg3_bmcr_reset(tp);
3081                 val = tr32(GRC_MISC_CFG);
3082                 tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
3083                 udelay(40);
3084                 return;
3085         } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
3086                 u32 phytest;
3087                 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
3088                         u32 phy;
3089
3090                         tg3_writephy(tp, MII_ADVERTISE, 0);
3091                         tg3_writephy(tp, MII_BMCR,
3092                                      BMCR_ANENABLE | BMCR_ANRESTART);
3093
3094                         tg3_writephy(tp, MII_TG3_FET_TEST,
3095                                      phytest | MII_TG3_FET_SHADOW_EN);
3096                         if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
3097                                 phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
3098                                 tg3_writephy(tp,
3099                                              MII_TG3_FET_SHDW_AUXMODE4,
3100                                              phy);
3101                         }
3102                         tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
3103                 }
3104                 return;
3105         } else if (do_low_power) {
3106                 if (!tg3_phy_led_bug(tp))
3107                         tg3_writephy(tp, MII_TG3_EXT_CTRL,
3108                                      MII_TG3_EXT_CTRL_FORCE_LED_OFF);
3109
3110                 val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
3111                       MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
3112                       MII_TG3_AUXCTL_PCTL_VREG_11V;
3113                 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
3114         }
3115
3116         /* The PHY should not be powered down on some chips because
3117          * of bugs.
3118          */
3119         if (tg3_phy_power_bug(tp))
3120                 return;
3121
3122         if (tg3_chip_rev(tp) == CHIPREV_5784_AX ||
3123             tg3_chip_rev(tp) == CHIPREV_5761_AX) {
3124                 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
3125                 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
3126                 val |= CPMU_LSPD_1000MB_MACCLK_12_5;
3127                 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
3128         }
3129
3130         tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
3131 }
3132
3133 /* tp->lock is held. */
3134 static int tg3_nvram_lock(struct tg3 *tp)
3135 {
3136         if (tg3_flag(tp, NVRAM)) {
3137                 int i;
3138
3139                 if (tp->nvram_lock_cnt == 0) {
3140                         tw32(NVRAM_SWARB, SWARB_REQ_SET1);
3141                         for (i = 0; i < 8000; i++) {
3142                                 if (tr32(NVRAM_SWARB) & SWARB_GNT1)
3143                                         break;
3144                                 udelay(20);
3145                         }
3146                         if (i == 8000) {
3147                                 tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
3148                                 return -ENODEV;
3149                         }
3150                 }
3151                 tp->nvram_lock_cnt++;
3152         }
3153         return 0;
3154 }
3155
3156 /* tp->lock is held. */
3157 static void tg3_nvram_unlock(struct tg3 *tp)
3158 {
3159         if (tg3_flag(tp, NVRAM)) {
3160                 if (tp->nvram_lock_cnt > 0)
3161                         tp->nvram_lock_cnt--;
3162                 if (tp->nvram_lock_cnt == 0)
3163                         tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
3164         }
3165 }
3166
3167 /* tp->lock is held. */
3168 static void tg3_enable_nvram_access(struct tg3 *tp)
3169 {
3170         if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
3171                 u32 nvaccess = tr32(NVRAM_ACCESS);
3172
3173                 tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
3174         }
3175 }
3176
3177 /* tp->lock is held. */
3178 static void tg3_disable_nvram_access(struct tg3 *tp)
3179 {
3180         if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
3181                 u32 nvaccess = tr32(NVRAM_ACCESS);
3182
3183                 tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
3184         }
3185 }
3186
3187 static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
3188                                         u32 offset, u32 *val)
3189 {
3190         u32 tmp;
3191         int i;
3192
3193         if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
3194                 return -EINVAL;
3195
3196         tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
3197                                         EEPROM_ADDR_DEVID_MASK |
3198                                         EEPROM_ADDR_READ);
3199         tw32(GRC_EEPROM_ADDR,
3200              tmp |
3201              (0 << EEPROM_ADDR_DEVID_SHIFT) |
3202              ((offset << EEPROM_ADDR_ADDR_SHIFT) &
3203               EEPROM_ADDR_ADDR_MASK) |
3204              EEPROM_ADDR_READ | EEPROM_ADDR_START);
3205
3206         for (i = 0; i < 1000; i++) {
3207                 tmp = tr32(GRC_EEPROM_ADDR);
3208
3209                 if (tmp & EEPROM_ADDR_COMPLETE)
3210                         break;
3211                 msleep(1);
3212         }
3213         if (!(tmp & EEPROM_ADDR_COMPLETE))
3214                 return -EBUSY;
3215
3216         tmp = tr32(GRC_EEPROM_DATA);
3217
3218         /*
3219          * The data will always be opposite the native endian
3220          * format.  Perform a blind byteswap to compensate.
3221          */
3222         *val = swab32(tmp);
3223
3224         return 0;
3225 }
3226
3227 #define NVRAM_CMD_TIMEOUT 5000
3228
3229 static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
3230 {
3231         int i;
3232
3233         tw32(NVRAM_CMD, nvram_cmd);
3234         for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
3235                 usleep_range(10, 40);
3236                 if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
3237                         udelay(10);
3238                         break;
3239                 }
3240         }
3241
3242         if (i == NVRAM_CMD_TIMEOUT)
3243                 return -EBUSY;
3244
3245         return 0;
3246 }
3247
3248 static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
3249 {
3250         if (tg3_flag(tp, NVRAM) &&
3251             tg3_flag(tp, NVRAM_BUFFERED) &&
3252             tg3_flag(tp, FLASH) &&
3253             !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
3254             (tp->nvram_jedecnum == JEDEC_ATMEL))
3255
3256                 addr = ((addr / tp->nvram_pagesize) <<
3257                         ATMEL_AT45DB0X1B_PAGE_POS) +
3258                        (addr % tp->nvram_pagesize);
3259
3260         return addr;
3261 }
3262
3263 static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
3264 {
3265         if (tg3_flag(tp, NVRAM) &&
3266             tg3_flag(tp, NVRAM_BUFFERED) &&
3267             tg3_flag(tp, FLASH) &&
3268             !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
3269             (tp->nvram_jedecnum == JEDEC_ATMEL))
3270
3271                 addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
3272                         tp->nvram_pagesize) +
3273                        (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
3274
3275         return addr;
3276 }
3277
3278 /* NOTE: Data read in from NVRAM is byteswapped according to
3279  * the byteswapping settings for all other register accesses.
3280  * tg3 devices are BE devices, so on a BE machine, the data
3281  * returned will be exactly as it is seen in NVRAM.  On a LE
3282  * machine, the 32-bit value will be byteswapped.
3283  */
3284 static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
3285 {
3286         int ret;
3287
3288         if (!tg3_flag(tp, NVRAM))
3289                 return tg3_nvram_read_using_eeprom(tp, offset, val);
3290
3291         offset = tg3_nvram_phys_addr(tp, offset);
3292
3293         if (offset > NVRAM_ADDR_MSK)
3294                 return -EINVAL;
3295
3296         ret = tg3_nvram_lock(tp);
3297         if (ret)
3298                 return ret;
3299
3300         tg3_enable_nvram_access(tp);
3301
3302         tw32(NVRAM_ADDR, offset);
3303         ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
3304                 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
3305
3306         if (ret == 0)
3307                 *val = tr32(NVRAM_RDDATA);
3308
3309         tg3_disable_nvram_access(tp);
3310
3311         tg3_nvram_unlock(tp);
3312
3313         return ret;
3314 }
3315
3316 /* Ensures NVRAM data is in bytestream format. */
3317 static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
3318 {
3319         u32 v;
3320         int res = tg3_nvram_read(tp, offset, &v);
3321         if (!res)
3322                 *val = cpu_to_be32(v);
3323         return res;
3324 }
3325
3326 static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
3327                                     u32 offset, u32 len, u8 *buf)
3328 {
3329         int i, j, rc = 0;
3330         u32 val;
3331
3332         for (i = 0; i < len; i += 4) {
3333                 u32 addr;
3334                 __be32 data;
3335
3336                 addr = offset + i;
3337
3338                 memcpy(&data, buf + i, 4);
3339
3340                 /*
3341                  * The SEEPROM interface expects the data to always be opposite
3342                  * the native endian format.  We accomplish this by reversing
3343                  * all the operations that would have been performed on the
3344                  * data from a call to tg3_nvram_read_be32().
3345                  */
3346                 tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
3347
3348                 val = tr32(GRC_EEPROM_ADDR);
3349                 tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
3350
3351                 val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
3352                         EEPROM_ADDR_READ);
3353                 tw32(GRC_EEPROM_ADDR, val |
3354                         (0 << EEPROM_ADDR_DEVID_SHIFT) |
3355                         (addr & EEPROM_ADDR_ADDR_MASK) |
3356                         EEPROM_ADDR_START |
3357                         EEPROM_ADDR_WRITE);
3358
3359                 for (j = 0; j < 1000; j++) {
3360                         val = tr32(GRC_EEPROM_ADDR);
3361
3362                         if (val & EEPROM_ADDR_COMPLETE)
3363                                 break;
3364                         msleep(1);
3365                 }
3366                 if (!(val & EEPROM_ADDR_COMPLETE)) {
3367                         rc = -EBUSY;
3368                         break;
3369                 }
3370         }
3371
3372         return rc;
3373 }
3374
3375 /* offset and length are dword aligned */
3376 static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
3377                 u8 *buf)
3378 {
3379         int ret = 0;
3380         u32 pagesize = tp->nvram_pagesize;
3381         u32 pagemask = pagesize - 1;
3382         u32 nvram_cmd;
3383         u8 *tmp;
3384
3385         tmp = kmalloc(pagesize, GFP_KERNEL);
3386         if (tmp == NULL)
3387                 return -ENOMEM;
3388
3389         while (len) {
3390                 int j;
3391                 u32 phy_addr, page_off, size;
3392
3393                 phy_addr = offset & ~pagemask;
3394
3395                 for (j = 0; j < pagesize; j += 4) {
3396                         ret = tg3_nvram_read_be32(tp, phy_addr + j,
3397                                                   (__be32 *) (tmp + j));
3398                         if (ret)
3399                                 break;
3400                 }
3401                 if (ret)
3402                         break;
3403
3404                 page_off = offset & pagemask;
3405                 size = pagesize;
3406                 if (len < size)
3407                         size = len;
3408
3409                 len -= size;
3410
3411                 memcpy(tmp + page_off, buf, size);
3412
3413                 offset = offset + (pagesize - page_off);
3414
3415                 tg3_enable_nvram_access(tp);
3416
3417                 /*
3418                  * Before we can erase the flash page, we need
3419                  * to issue a special "write enable" command.
3420                  */
3421                 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
3422
3423                 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
3424                         break;
3425
3426                 /* Erase the target page */
3427                 tw32(NVRAM_ADDR, phy_addr);
3428
3429                 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
3430                         NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
3431
3432                 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
3433                         break;
3434
3435                 /* Issue another write enable to start the write. */
3436                 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
3437
3438                 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
3439                         break;
3440
3441                 for (j = 0; j < pagesize; j += 4) {
3442                         __be32 data;
3443
3444                         data = *((__be32 *) (tmp + j));
3445
3446                         tw32(NVRAM_WRDATA, be32_to_cpu(data));
3447
3448                         tw32(NVRAM_ADDR, phy_addr + j);
3449
3450                         nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
3451                                 NVRAM_CMD_WR;
3452
3453                         if (j == 0)
3454                                 nvram_cmd |= NVRAM_CMD_FIRST;
3455                         else if (j == (pagesize - 4))
3456                                 nvram_cmd |= NVRAM_CMD_LAST;
3457
3458                         ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
3459                         if (ret)
3460                                 break;
3461                 }
3462                 if (ret)
3463                         break;
3464         }
3465
3466         nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
3467         tg3_nvram_exec_cmd(tp, nvram_cmd);
3468
3469         kfree(tmp);
3470
3471         return ret;
3472 }
3473
3474 /* offset and length are dword aligned */
3475 static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
3476                 u8 *buf)
3477 {
3478         int i, ret = 0;
3479
3480         for (i = 0; i < len; i += 4, offset += 4) {
3481                 u32 page_off, phy_addr, nvram_cmd;
3482                 __be32 data;
3483
3484                 memcpy(&data, buf + i, 4);
3485                 tw32(NVRAM_WRDATA, be32_to_cpu(data));
3486
3487                 page_off = offset % tp->nvram_pagesize;
3488
3489                 phy_addr = tg3_nvram_phys_addr(tp, offset);
3490
3491                 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
3492
3493                 if (page_off == 0 || i == 0)
3494                         nvram_cmd |= NVRAM_CMD_FIRST;
3495                 if (page_off == (tp->nvram_pagesize - 4))
3496                         nvram_cmd |= NVRAM_CMD_LAST;
3497
3498                 if (i == (len - 4))
3499                         nvram_cmd |= NVRAM_CMD_LAST;
3500
3501                 if ((nvram_cmd & NVRAM_CMD_FIRST) ||
3502                     !tg3_flag(tp, FLASH) ||
3503                     !tg3_flag(tp, 57765_PLUS))
3504                         tw32(NVRAM_ADDR, phy_addr);
3505
3506                 if (tg3_asic_rev(tp) != ASIC_REV_5752 &&
3507                     !tg3_flag(tp, 5755_PLUS) &&
3508                     (tp->nvram_jedecnum == JEDEC_ST) &&
3509                     (nvram_cmd & NVRAM_CMD_FIRST)) {
3510                         u32 cmd;
3511
3512                         cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
3513                         ret = tg3_nvram_exec_cmd(tp, cmd);
3514                         if (ret)
3515                                 break;
3516                 }
3517                 if (!tg3_flag(tp, FLASH)) {
3518                         /* We always do complete word writes to eeprom. */
3519                         nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
3520                 }
3521
3522                 ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
3523                 if (ret)
3524                         break;
3525         }
3526         return ret;
3527 }
3528
3529 /* offset and length are dword aligned */
3530 static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
3531 {
3532         int ret;
3533
3534         if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
3535                 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
3536                        ~GRC_LCLCTRL_GPIO_OUTPUT1);
3537                 udelay(40);
3538         }
3539
3540         if (!tg3_flag(tp, NVRAM)) {
3541                 ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
3542         } else {
3543                 u32 grc_mode;
3544
3545                 ret = tg3_nvram_lock(tp);
3546                 if (ret)
3547                         return ret;
3548
3549                 tg3_enable_nvram_access(tp);
3550                 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
3551                         tw32(NVRAM_WRITE1, 0x406);
3552
3553                 grc_mode = tr32(GRC_MODE);
3554                 tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
3555
3556                 if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
3557                         ret = tg3_nvram_write_block_buffered(tp, offset, len,
3558                                 buf);
3559                 } else {
3560                         ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
3561                                 buf);
3562                 }
3563
3564                 grc_mode = tr32(GRC_MODE);
3565                 tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
3566
3567                 tg3_disable_nvram_access(tp);
3568                 tg3_nvram_unlock(tp);
3569         }
3570
3571         if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
3572                 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
3573                 udelay(40);
3574         }
3575
3576         return ret;
3577 }
3578
3579 #define RX_CPU_SCRATCH_BASE     0x30000
3580 #define RX_CPU_SCRATCH_SIZE     0x04000
3581 #define TX_CPU_SCRATCH_BASE     0x34000
3582 #define TX_CPU_SCRATCH_SIZE     0x04000
3583
3584 /* tp->lock is held. */
3585 static int tg3_pause_cpu(struct tg3 *tp, u32 cpu_base)
3586 {
3587         int i;
3588         const int iters = 10000;
3589
3590         for (i = 0; i < iters; i++) {
3591                 tw32(cpu_base + CPU_STATE, 0xffffffff);
3592                 tw32(cpu_base + CPU_MODE,  CPU_MODE_HALT);
3593                 if (tr32(cpu_base + CPU_MODE) & CPU_MODE_HALT)
3594                         break;
3595                 if (pci_channel_offline(tp->pdev))
3596                         return -EBUSY;
3597         }
3598
3599         return (i == iters) ? -EBUSY : 0;
3600 }
3601
3602 /* tp->lock is held. */
3603 static int tg3_rxcpu_pause(struct tg3 *tp)
3604 {
3605         int rc = tg3_pause_cpu(tp, RX_CPU_BASE);
3606
3607         tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
3608         tw32_f(RX_CPU_BASE + CPU_MODE,  CPU_MODE_HALT);
3609         udelay(10);
3610
3611         return rc;
3612 }
3613
3614 /* tp->lock is held. */
3615 static int tg3_txcpu_pause(struct tg3 *tp)
3616 {
3617         return tg3_pause_cpu(tp, TX_CPU_BASE);
3618 }
3619
3620 /* tp->lock is held. */
3621 static void tg3_resume_cpu(struct tg3 *tp, u32 cpu_base)
3622 {
3623         tw32(cpu_base + CPU_STATE, 0xffffffff);
3624         tw32_f(cpu_base + CPU_MODE,  0x00000000);
3625 }
3626
3627 /* tp->lock is held. */
3628 static void tg3_rxcpu_resume(struct tg3 *tp)
3629 {
3630         tg3_resume_cpu(tp, RX_CPU_BASE);
3631 }
3632
3633 /* tp->lock is held. */
3634 static int tg3_halt_cpu(struct tg3 *tp, u32 cpu_base)
3635 {
3636         int rc;
3637
3638         BUG_ON(cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
3639
3640         if (tg3_asic_rev(tp) == ASIC_REV_5906) {
3641                 u32 val = tr32(GRC_VCPU_EXT_CTRL);
3642
3643                 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
3644                 return 0;
3645         }
3646         if (cpu_base == RX_CPU_BASE) {
3647                 rc = tg3_rxcpu_pause(tp);
3648         } else {
3649                 /*
3650                  * There is only an Rx CPU for the 5750 derivative in the
3651                  * BCM4785.
3652                  */
3653                 if (tg3_flag(tp, IS_SSB_CORE))
3654                         return 0;
3655
3656                 rc = tg3_txcpu_pause(tp);
3657         }
3658
3659         if (rc) {
3660                 netdev_err(tp->dev, "%s timed out, %s CPU\n",
3661                            __func__, cpu_base == RX_CPU_BASE ? "RX" : "TX");
3662                 return -ENODEV;
3663         }
3664
3665         /* Clear firmware's nvram arbitration. */
3666         if (tg3_flag(tp, NVRAM))
3667                 tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
3668         return 0;
3669 }
3670
3671 static int tg3_fw_data_len(struct tg3 *tp,
3672                            const struct tg3_firmware_hdr *fw_hdr)
3673 {
3674         int fw_len;
3675
3676         /* Non fragmented firmware have one firmware header followed by a
3677          * contiguous chunk of data to be written. The length field in that
3678          * header is not the length of data to be written but the complete
3679          * length of the bss. The data length is determined based on
3680          * tp->fw->size minus headers.
3681          *
3682          * Fragmented firmware have a main header followed by multiple
3683          * fragments. Each fragment is identical to non fragmented firmware
3684          * with a firmware header followed by a contiguous chunk of data. In
3685          * the main header, the length field is unused and set to 0xffffffff.
3686          * In each fragment header the length is the entire size of that
3687          * fragment i.e. fragment data + header length. Data length is
3688          * therefore length field in the header minus TG3_FW_HDR_LEN.
3689          */
3690         if (tp->fw_len == 0xffffffff)
3691                 fw_len = be32_to_cpu(fw_hdr->len);
3692         else
3693                 fw_len = tp->fw->size;
3694
3695         return (fw_len - TG3_FW_HDR_LEN) / sizeof(u32);
3696 }
3697
3698 /* tp->lock is held. */
3699 static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base,
3700                                  u32 cpu_scratch_base, int cpu_scratch_size,
3701                                  const struct tg3_firmware_hdr *fw_hdr)
3702 {
3703         int err, i;
3704         void (*write_op)(struct tg3 *, u32, u32);
3705         int total_len = tp->fw->size;
3706
3707         if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
3708                 netdev_err(tp->dev,
3709                            "%s: Trying to load TX cpu firmware which is 5705\n",
3710                            __func__);
3711                 return -EINVAL;
3712         }
3713
3714         if (tg3_flag(tp, 5705_PLUS) && tg3_asic_rev(tp) != ASIC_REV_57766)
3715                 write_op = tg3_write_mem;
3716         else
3717                 write_op = tg3_write_indirect_reg32;
3718
3719         if (tg3_asic_rev(tp) != ASIC_REV_57766) {
3720                 /* It is possible that bootcode is still loading at this point.
3721                  * Get the nvram lock first before halting the cpu.
3722                  */
3723                 int lock_err = tg3_nvram_lock(tp);
3724                 err = tg3_halt_cpu(tp, cpu_base);
3725                 if (!lock_err)
3726                         tg3_nvram_unlock(tp);
3727                 if (err)
3728                         goto out;
3729
3730                 for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
3731                         write_op(tp, cpu_scratch_base + i, 0);
3732                 tw32(cpu_base + CPU_STATE, 0xffffffff);
3733                 tw32(cpu_base + CPU_MODE,
3734                      tr32(cpu_base + CPU_MODE) | CPU_MODE_HALT);
3735         } else {
3736                 /* Subtract additional main header for fragmented firmware and
3737                  * advance to the first fragment
3738                  */
3739                 total_len -= TG3_FW_HDR_LEN;
3740                 fw_hdr++;
3741         }
3742
3743         do {
3744                 u32 *fw_data = (u32 *)(fw_hdr + 1);
3745                 for (i = 0; i < tg3_fw_data_len(tp, fw_hdr); i++)
3746                         write_op(tp, cpu_scratch_base +
3747                                      (be32_to_cpu(fw_hdr->base_addr) & 0xffff) +
3748                                      (i * sizeof(u32)),
3749                                  be32_to_cpu(fw_data[i]));
3750
3751                 total_len -= be32_to_cpu(fw_hdr->len);
3752
3753                 /* Advance to next fragment */
3754                 fw_hdr = (struct tg3_firmware_hdr *)
3755                          ((void *)fw_hdr + be32_to_cpu(fw_hdr->len));
3756         } while (total_len > 0);
3757
3758         err = 0;
3759
3760 out:
3761         return err;
3762 }
3763
3764 /* tp->lock is held. */
3765 static int tg3_pause_cpu_and_set_pc(struct tg3 *tp, u32 cpu_base, u32 pc)
3766 {
3767         int i;
3768         const int iters = 5;
3769
3770         tw32(cpu_base + CPU_STATE, 0xffffffff);
3771         tw32_f(cpu_base + CPU_PC, pc);
3772
3773         for (i = 0; i < iters; i++) {
3774                 if (tr32(cpu_base + CPU_PC) == pc)
3775                         break;
3776                 tw32(cpu_base + CPU_STATE, 0xffffffff);
3777                 tw32(cpu_base + CPU_MODE,  CPU_MODE_HALT);
3778                 tw32_f(cpu_base + CPU_PC, pc);
3779                 udelay(1000);
3780         }
3781
3782         return (i == iters) ? -EBUSY : 0;
3783 }
3784
3785 /* tp->lock is held. */
3786 static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
3787 {
3788         const struct tg3_firmware_hdr *fw_hdr;
3789         int err;
3790
3791         fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
3792
3793         /* Firmware blob starts with version numbers, followed by
3794            start address and length. We are setting complete length.
3795            length = end_address_of_bss - start_address_of_text.
3796            Remainder is the blob to be loaded contiguously
3797            from start address. */
3798
3799         err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
3800                                     RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
3801                                     fw_hdr);
3802         if (err)
3803                 return err;
3804
3805         err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
3806                                     TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
3807                                     fw_hdr);
3808         if (err)
3809                 return err;
3810
3811         /* Now startup only the RX cpu. */
3812         err = tg3_pause_cpu_and_set_pc(tp, RX_CPU_BASE,
3813                                        be32_to_cpu(fw_hdr->base_addr));
3814         if (err) {
3815                 netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
3816                            "should be %08x\n", __func__,
3817                            tr32(RX_CPU_BASE + CPU_PC),
3818                                 be32_to_cpu(fw_hdr->base_addr));
3819                 return -ENODEV;
3820         }
3821
3822         tg3_rxcpu_resume(tp);
3823
3824         return 0;
3825 }
3826
3827 static int tg3_validate_rxcpu_state(struct tg3 *tp)
3828 {
3829         const int iters = 1000;
3830         int i;
3831         u32 val;
3832
3833         /* Wait for boot code to complete initialization and enter service
3834          * loop. It is then safe to download service patches
3835          */
3836         for (i = 0; i < iters; i++) {
3837                 if (tr32(RX_CPU_HWBKPT) == TG3_SBROM_IN_SERVICE_LOOP)
3838                         break;
3839
3840                 udelay(10);
3841         }
3842
3843         if (i == iters) {
3844                 netdev_err(tp->dev, "Boot code not ready for service patches\n");
3845                 return -EBUSY;
3846         }
3847
3848         val = tg3_read_indirect_reg32(tp, TG3_57766_FW_HANDSHAKE);
3849         if (val & 0xff) {
3850                 netdev_warn(tp->dev,
3851                             "Other patches exist. Not downloading EEE patch\n");
3852                 return -EEXIST;
3853         }
3854
3855         return 0;
3856 }
3857
3858 /* tp->lock is held. */
3859 static void tg3_load_57766_firmware(struct tg3 *tp)
3860 {
3861         struct tg3_firmware_hdr *fw_hdr;
3862
3863         if (!tg3_flag(tp, NO_NVRAM))
3864                 return;
3865
3866         if (tg3_validate_rxcpu_state(tp))
3867                 return;
3868
3869         if (!tp->fw)
3870                 return;
3871
3872         /* This firmware blob has a different format than older firmware
3873          * releases as given below. The main difference is we have fragmented
3874          * data to be written to non-contiguous locations.
3875          *
3876          * In the beginning we have a firmware header identical to other
3877          * firmware which consists of version, base addr and length. The length
3878          * here is unused and set to 0xffffffff.
3879          *
3880          * This is followed by a series of firmware fragments which are
3881          * individually identical to previous firmware. i.e. they have the
3882          * firmware header and followed by data for that fragment. The version
3883          * field of the individual fragment header is unused.
3884          */
3885
3886         fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
3887         if (be32_to_cpu(fw_hdr->base_addr) != TG3_57766_FW_BASE_ADDR)
3888                 return;
3889
3890         if (tg3_rxcpu_pause(tp))
3891                 return;
3892
3893         /* tg3_load_firmware_cpu() will always succeed for the 57766 */
3894         tg3_load_firmware_cpu(tp, 0, TG3_57766_FW_BASE_ADDR, 0, fw_hdr);
3895
3896         tg3_rxcpu_resume(tp);
3897 }
3898
3899 /* tp->lock is held. */
3900 static int tg3_load_tso_firmware(struct tg3 *tp)
3901 {
3902         const struct tg3_firmware_hdr *fw_hdr;
3903         unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
3904         int err;
3905
3906         if (!tg3_flag(tp, FW_TSO))
3907                 return 0;
3908
3909         fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
3910
3911         /* Firmware blob starts with version numbers, followed by
3912            start address and length. We are setting complete length.
3913            length = end_address_of_bss - start_address_of_text.
3914            Remainder is the blob to be loaded contiguously
3915            from start address. */
3916
3917         cpu_scratch_size = tp->fw_len;
3918
3919         if (tg3_asic_rev(tp) == ASIC_REV_5705) {
3920                 cpu_base = RX_CPU_BASE;
3921                 cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
3922         } else {
3923                 cpu_base = TX_CPU_BASE;
3924                 cpu_scratch_base = TX_CPU_SCRATCH_BASE;
3925                 cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
3926         }
3927
3928         err = tg3_load_firmware_cpu(tp, cpu_base,
3929                                     cpu_scratch_base, cpu_scratch_size,
3930                                     fw_hdr);
3931         if (err)
3932                 return err;
3933
3934         /* Now startup the cpu. */
3935         err = tg3_pause_cpu_and_set_pc(tp, cpu_base,
3936                                        be32_to_cpu(fw_hdr->base_addr));
3937         if (err) {
3938                 netdev_err(tp->dev,
3939                            "%s fails to set CPU PC, is %08x should be %08x\n",
3940                            __func__, tr32(cpu_base + CPU_PC),
3941                            be32_to_cpu(fw_hdr->base_addr));
3942                 return -ENODEV;
3943         }
3944
3945         tg3_resume_cpu(tp, cpu_base);
3946         return 0;
3947 }
3948
3949 /* tp->lock is held. */
3950 static void __tg3_set_one_mac_addr(struct tg3 *tp, u8 *mac_addr, int index)
3951 {
3952         u32 addr_high, addr_low;
3953
3954         addr_high = ((mac_addr[0] << 8) | mac_addr[1]);
3955         addr_low = ((mac_addr[2] << 24) | (mac_addr[3] << 16) |
3956                     (mac_addr[4] <<  8) | mac_addr[5]);
3957
3958         if (index < 4) {
3959                 tw32(MAC_ADDR_0_HIGH + (index * 8), addr_high);
3960                 tw32(MAC_ADDR_0_LOW + (index * 8), addr_low);
3961         } else {
3962                 index -= 4;
3963                 tw32(MAC_EXTADDR_0_HIGH + (index * 8), addr_high);
3964                 tw32(MAC_EXTADDR_0_LOW + (index * 8), addr_low);
3965         }
3966 }
3967
3968 /* tp->lock is held. */
3969 static void __tg3_set_mac_addr(struct tg3 *tp, bool skip_mac_1)
3970 {
3971         u32 addr_high;
3972         int i;
3973
3974         for (i = 0; i < 4; i++) {
3975                 if (i == 1 && skip_mac_1)
3976                         continue;
3977                 __tg3_set_one_mac_addr(tp, tp->dev->dev_addr, i);
3978         }
3979
3980         if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
3981             tg3_asic_rev(tp) == ASIC_REV_5704) {
3982                 for (i = 4; i < 16; i++)
3983                         __tg3_set_one_mac_addr(tp, tp->dev->dev_addr, i);
3984         }
3985
3986         addr_high = (tp->dev->dev_addr[0] +
3987                      tp->dev->dev_addr[1] +
3988                      tp->dev->dev_addr[2] +
3989                      tp->dev->dev_addr[3] +
3990                      tp->dev->dev_addr[4] +
3991                      tp->dev->dev_addr[5]) &
3992                 TX_BACKOFF_SEED_MASK;
3993         tw32(MAC_TX_BACKOFF_SEED, addr_high);
3994 }
3995
3996 static void tg3_enable_register_access(struct tg3 *tp)
3997 {
3998         /*
3999          * Make sure register accesses (indirect or otherwise) will function
4000          * correctly.
4001          */
4002         pci_write_config_dword(tp->pdev,
4003                                TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
4004 }
4005
4006 static int tg3_power_up(struct tg3 *tp)
4007 {
4008         int err;
4009
4010         tg3_enable_register_access(tp);
4011
4012         err = pci_set_power_state(tp->pdev, PCI_D0);
4013         if (!err) {
4014                 /* Switch out of Vaux if it is a NIC */
4015                 tg3_pwrsrc_switch_to_vmain(tp);
4016         } else {
4017                 netdev_err(tp->dev, "Transition to D0 failed\n");
4018         }
4019
4020         return err;
4021 }
4022
4023 static int tg3_setup_phy(struct tg3 *, bool);
4024
4025 static int tg3_power_down_prepare(struct tg3 *tp)
4026 {
4027         u32 misc_host_ctrl;
4028         bool device_should_wake, do_low_power;
4029
4030         tg3_enable_register_access(tp);
4031
4032         /* Restore the CLKREQ setting. */
4033         if (tg3_flag(tp, CLKREQ_BUG))
4034                 pcie_capability_set_word(tp->pdev, PCI_EXP_LNKCTL,
4035                                          PCI_EXP_LNKCTL_CLKREQ_EN);
4036
4037         misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
4038         tw32(TG3PCI_MISC_HOST_CTRL,
4039              misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
4040
4041         device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
4042                              tg3_flag(tp, WOL_ENABLE);
4043
4044         if (tg3_flag(tp, USE_PHYLIB)) {
4045                 do_low_power = false;
4046                 if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
4047                     !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
4048                         struct phy_device *phydev;
4049                         u32 phyid, advertising;
4050
4051                         phydev = tp->mdio_bus->phy_map[tp->phy_addr];
4052
4053                         tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
4054
4055                         tp->link_config.speed = phydev->speed;
4056                         tp->link_config.duplex = phydev->duplex;
4057                         tp->link_config.autoneg = phydev->autoneg;
4058                         tp->link_config.advertising = phydev->advertising;
4059
4060                         advertising = ADVERTISED_TP |
4061                                       ADVERTISED_Pause |
4062                                       ADVERTISED_Autoneg |
4063                                       ADVERTISED_10baseT_Half;
4064
4065                         if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
4066                                 if (tg3_flag(tp, WOL_SPEED_100MB))
4067                                         advertising |=
4068                                                 ADVERTISED_100baseT_Half |
4069                                                 ADVERTISED_100baseT_Full |
4070                                                 ADVERTISED_10baseT_Full;
4071                                 else
4072                                         advertising |= ADVERTISED_10baseT_Full;
4073                         }
4074
4075                         phydev->advertising = advertising;
4076
4077                         phy_start_aneg(phydev);
4078
4079                         phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
4080                         if (phyid != PHY_ID_BCMAC131) {
4081                                 phyid &= PHY_BCM_OUI_MASK;
4082                                 if (phyid == PHY_BCM_OUI_1 ||
4083                                     phyid == PHY_BCM_OUI_2 ||
4084                                     phyid == PHY_BCM_OUI_3)
4085                                         do_low_power = true;
4086                         }
4087                 }
4088         } else {
4089                 do_low_power = true;
4090
4091                 if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER))
4092                         tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
4093
4094                 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
4095                         tg3_setup_phy(tp, false);
4096         }
4097
4098         if (tg3_asic_rev(tp) == ASIC_REV_5906) {
4099                 u32 val;
4100
4101                 val = tr32(GRC_VCPU_EXT_CTRL);
4102                 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
4103         } else if (!tg3_flag(tp, ENABLE_ASF)) {
4104                 int i;
4105                 u32 val;
4106
4107                 for (i = 0; i < 200; i++) {
4108                         tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
4109                         if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
4110                                 break;
4111                         msleep(1);
4112                 }
4113         }
4114         if (tg3_flag(tp, WOL_CAP))
4115                 tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
4116                                                      WOL_DRV_STATE_SHUTDOWN |
4117                                                      WOL_DRV_WOL |
4118                                                      WOL_SET_MAGIC_PKT);
4119
4120         if (device_should_wake) {
4121                 u32 mac_mode;
4122
4123                 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
4124                         if (do_low_power &&
4125                             !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
4126                                 tg3_phy_auxctl_write(tp,
4127                                                MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
4128                                                MII_TG3_AUXCTL_PCTL_WOL_EN |
4129                                                MII_TG3_AUXCTL_PCTL_100TX_LPWR |
4130                                                MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
4131                                 udelay(40);
4132                         }
4133
4134                         if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
4135                                 mac_mode = MAC_MODE_PORT_MODE_GMII;
4136                         else if (tp->phy_flags &
4137                                  TG3_PHYFLG_KEEP_LINK_ON_PWRDN) {
4138                                 if (tp->link_config.active_speed == SPEED_1000)
4139                                         mac_mode = MAC_MODE_PORT_MODE_GMII;
4140                                 else
4141                                         mac_mode = MAC_MODE_PORT_MODE_MII;
4142                         } else
4143                                 mac_mode = MAC_MODE_PORT_MODE_MII;
4144
4145                         mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
4146                         if (tg3_asic_rev(tp) == ASIC_REV_5700) {
4147                                 u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
4148                                              SPEED_100 : SPEED_10;
4149                                 if (tg3_5700_link_polarity(tp, speed))
4150                                         mac_mode |= MAC_MODE_LINK_POLARITY;
4151                                 else
4152                                         mac_mode &= ~MAC_MODE_LINK_POLARITY;
4153                         }
4154                 } else {
4155                         mac_mode = MAC_MODE_PORT_MODE_TBI;
4156                 }
4157
4158                 if (!tg3_flag(tp, 5750_PLUS))
4159                         tw32(MAC_LED_CTRL, tp->led_ctrl);
4160
4161                 mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
4162                 if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
4163                     (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
4164                         mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
4165
4166                 if (tg3_flag(tp, ENABLE_APE))
4167                         mac_mode |= MAC_MODE_APE_TX_EN |
4168                                     MAC_MODE_APE_RX_EN |
4169                                     MAC_MODE_TDE_ENABLE;
4170
4171                 tw32_f(MAC_MODE, mac_mode);
4172                 udelay(100);
4173
4174                 tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
4175                 udelay(10);
4176         }
4177
4178         if (!tg3_flag(tp, WOL_SPEED_100MB) &&
4179             (tg3_asic_rev(tp) == ASIC_REV_5700 ||
4180              tg3_asic_rev(tp) == ASIC_REV_5701)) {
4181                 u32 base_val;
4182
4183                 base_val = tp->pci_clock_ctrl;
4184                 base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
4185                              CLOCK_CTRL_TXCLK_DISABLE);
4186
4187                 tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
4188                             CLOCK_CTRL_PWRDOWN_PLL133, 40);
4189         } else if (tg3_flag(tp, 5780_CLASS) ||
4190                    tg3_flag(tp, CPMU_PRESENT) ||
4191                    tg3_asic_rev(tp) == ASIC_REV_5906) {
4192                 /* do nothing */
4193         } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
4194                 u32 newbits1, newbits2;
4195
4196                 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
4197                     tg3_asic_rev(tp) == ASIC_REV_5701) {
4198                         newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
4199                                     CLOCK_CTRL_TXCLK_DISABLE |
4200                                     CLOCK_CTRL_ALTCLK);
4201                         newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
4202                 } else if (tg3_flag(tp, 5705_PLUS)) {
4203                         newbits1 = CLOCK_CTRL_625_CORE;
4204                         newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
4205                 } else {
4206                         newbits1 = CLOCK_CTRL_ALTCLK;
4207                         newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
4208                 }
4209
4210                 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
4211                             40);
4212
4213                 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
4214                             40);
4215
4216                 if (!tg3_flag(tp, 5705_PLUS)) {
4217                         u32 newbits3;
4218
4219                         if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
4220                             tg3_asic_rev(tp) == ASIC_REV_5701) {
4221                                 newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
4222                                             CLOCK_CTRL_TXCLK_DISABLE |
4223                                             CLOCK_CTRL_44MHZ_CORE);
4224                         } else {
4225                                 newbits3 = CLOCK_CTRL_44MHZ_CORE;
4226                         }
4227
4228                         tw32_wait_f(TG3PCI_CLOCK_CTRL,
4229                                     tp->pci_clock_ctrl | newbits3, 40);
4230                 }
4231         }
4232
4233         if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
4234                 tg3_power_down_phy(tp, do_low_power);
4235
4236         tg3_frob_aux_power(tp, true);
4237
4238         /* Workaround for unstable PLL clock */
4239         if ((!tg3_flag(tp, IS_SSB_CORE)) &&
4240             ((tg3_chip_rev(tp) == CHIPREV_5750_AX) ||
4241              (tg3_chip_rev(tp) == CHIPREV_5750_BX))) {
4242                 u32 val = tr32(0x7d00);
4243
4244                 val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
4245                 tw32(0x7d00, val);
4246                 if (!tg3_flag(tp, ENABLE_ASF)) {
4247                         int err;
4248
4249                         err = tg3_nvram_lock(tp);
4250                         tg3_halt_cpu(tp, RX_CPU_BASE);
4251                         if (!err)
4252                                 tg3_nvram_unlock(tp);
4253                 }
4254         }
4255
4256         tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
4257
4258         tg3_ape_driver_state_change(tp, RESET_KIND_SHUTDOWN);
4259
4260         return 0;
4261 }
4262
4263 static void tg3_power_down(struct tg3 *tp)
4264 {
4265         pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
4266         pci_set_power_state(tp->pdev, PCI_D3hot);
4267 }
4268
4269 static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
4270 {
4271         switch (val & MII_TG3_AUX_STAT_SPDMASK) {
4272         case MII_TG3_AUX_STAT_10HALF:
4273                 *speed = SPEED_10;
4274                 *duplex = DUPLEX_HALF;
4275                 break;
4276
4277         case MII_TG3_AUX_STAT_10FULL:
4278                 *speed = SPEED_10;
4279                 *duplex = DUPLEX_FULL;
4280                 break;
4281
4282         case MII_TG3_AUX_STAT_100HALF:
4283                 *speed = SPEED_100;
4284                 *duplex = DUPLEX_HALF;
4285                 break;
4286
4287         case MII_TG3_AUX_STAT_100FULL:
4288                 *speed = SPEED_100;
4289                 *duplex = DUPLEX_FULL;
4290                 break;
4291
4292         case MII_TG3_AUX_STAT_1000HALF:
4293                 *speed = SPEED_1000;
4294                 *duplex = DUPLEX_HALF;
4295                 break;
4296
4297         case MII_TG3_AUX_STAT_1000FULL:
4298                 *speed = SPEED_1000;
4299                 *duplex = DUPLEX_FULL;
4300                 break;
4301
4302         default:
4303                 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
4304                         *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
4305                                  SPEED_10;
4306                         *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
4307                                   DUPLEX_HALF;
4308                         break;
4309                 }
4310                 *speed = SPEED_UNKNOWN;
4311                 *duplex = DUPLEX_UNKNOWN;
4312                 break;
4313         }
4314 }
4315
4316 static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
4317 {
4318         int err = 0;
4319         u32 val, new_adv;
4320
4321         new_adv = ADVERTISE_CSMA;
4322         new_adv |= ethtool_adv_to_mii_adv_t(advertise) & ADVERTISE_ALL;
4323         new_adv |= mii_advertise_flowctrl(flowctrl);
4324
4325         err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
4326         if (err)
4327                 goto done;
4328
4329         if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
4330                 new_adv = ethtool_adv_to_mii_ctrl1000_t(advertise);
4331
4332                 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
4333                     tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0)
4334                         new_adv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
4335
4336                 err = tg3_writephy(tp, MII_CTRL1000, new_adv);
4337                 if (err)
4338                         goto done;
4339         }
4340
4341         if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
4342                 goto done;
4343
4344         tw32(TG3_CPMU_EEE_MODE,
4345              tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
4346
4347         err = tg3_phy_toggle_auxctl_smdsp(tp, true);
4348         if (!err) {
4349                 u32 err2;
4350
4351                 val = 0;
4352                 /* Advertise 100-BaseTX EEE ability */
4353                 if (advertise & ADVERTISED_100baseT_Full)
4354                         val |= MDIO_AN_EEE_ADV_100TX;
4355                 /* Advertise 1000-BaseT EEE ability */
4356                 if (advertise & ADVERTISED_1000baseT_Full)
4357                         val |= MDIO_AN_EEE_ADV_1000T;
4358
4359                 if (!tp->eee.eee_enabled) {
4360                         val = 0;
4361                         tp->eee.advertised = 0;
4362                 } else {
4363                         tp->eee.advertised = advertise &
4364                                              (ADVERTISED_100baseT_Full |
4365                                               ADVERTISED_1000baseT_Full);
4366                 }
4367
4368                 err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
4369                 if (err)
4370                         val = 0;
4371
4372                 switch (tg3_asic_rev(tp)) {
4373                 case ASIC_REV_5717:
4374                 case ASIC_REV_57765:
4375                 case ASIC_REV_57766:
4376                 case ASIC_REV_5719:
4377                         /* If we advertised any eee advertisements above... */
4378                         if (val)
4379                                 val = MII_TG3_DSP_TAP26_ALNOKO |
4380                                       MII_TG3_DSP_TAP26_RMRXSTO |
4381                                       MII_TG3_DSP_TAP26_OPCSINPT;
4382                         tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
4383                         /* Fall through */
4384                 case ASIC_REV_5720:
4385                 case ASIC_REV_5762:
4386                         if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
4387                                 tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
4388                                                  MII_TG3_DSP_CH34TP2_HIBW01);
4389                 }
4390
4391                 err2 = tg3_phy_toggle_auxctl_smdsp(tp, false);
4392                 if (!err)
4393                         err = err2;
4394         }
4395
4396 done:
4397         return err;
4398 }
4399
4400 static void tg3_phy_copper_begin(struct tg3 *tp)
4401 {
4402         if (tp->link_config.autoneg == AUTONEG_ENABLE ||
4403             (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
4404                 u32 adv, fc;
4405
4406                 if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
4407                     !(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN)) {
4408                         adv = ADVERTISED_10baseT_Half |
4409                               ADVERTISED_10baseT_Full;
4410                         if (tg3_flag(tp, WOL_SPEED_100MB))
4411                                 adv |= ADVERTISED_100baseT_Half |
4412                                        ADVERTISED_100baseT_Full;
4413                         if (tp->phy_flags & TG3_PHYFLG_1G_ON_VAUX_OK) {
4414                                 if (!(tp->phy_flags &
4415                                       TG3_PHYFLG_DISABLE_1G_HD_ADV))
4416                                         adv |= ADVERTISED_1000baseT_Half;
4417                                 adv |= ADVERTISED_1000baseT_Full;
4418                         }
4419
4420                         fc = FLOW_CTRL_TX | FLOW_CTRL_RX;
4421                 } else {
4422                         adv = tp->link_config.advertising;
4423                         if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
4424                                 adv &= ~(ADVERTISED_1000baseT_Half |
4425                                          ADVERTISED_1000baseT_Full);
4426
4427                         fc = tp->link_config.flowctrl;
4428                 }
4429
4430                 tg3_phy_autoneg_cfg(tp, adv, fc);
4431
4432                 if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
4433                     (tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN)) {
4434                         /* Normally during power down we want to autonegotiate
4435                          * the lowest possible speed for WOL. However, to avoid
4436                          * link flap, we leave it untouched.
4437                          */
4438                         return;
4439                 }
4440
4441                 tg3_writephy(tp, MII_BMCR,
4442                              BMCR_ANENABLE | BMCR_ANRESTART);
4443         } else {
4444                 int i;
4445                 u32 bmcr, orig_bmcr;
4446
4447                 tp->link_config.active_speed = tp->link_config.speed;
4448                 tp->link_config.active_duplex = tp->link_config.duplex;
4449
4450                 if (tg3_asic_rev(tp) == ASIC_REV_5714) {
4451                         /* With autoneg disabled, 5715 only links up when the
4452                          * advertisement register has the configured speed
4453                          * enabled.
4454                          */
4455                         tg3_writephy(tp, MII_ADVERTISE, ADVERTISE_ALL);
4456                 }
4457
4458                 bmcr = 0;
4459                 switch (tp->link_config.speed) {
4460                 default:
4461                 case SPEED_10:
4462                         break;
4463
4464                 case SPEED_100:
4465                         bmcr |= BMCR_SPEED100;
4466                         break;
4467
4468                 case SPEED_1000:
4469                         bmcr |= BMCR_SPEED1000;
4470                         break;
4471                 }
4472
4473                 if (tp->link_config.duplex == DUPLEX_FULL)
4474                         bmcr |= BMCR_FULLDPLX;
4475
4476                 if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
4477                     (bmcr != orig_bmcr)) {
4478                         tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
4479                         for (i = 0; i < 1500; i++) {
4480                                 u32 tmp;
4481
4482                                 udelay(10);
4483                                 if (tg3_readphy(tp, MII_BMSR, &tmp) ||
4484                                     tg3_readphy(tp, MII_BMSR, &tmp))
4485                                         continue;
4486                                 if (!(tmp & BMSR_LSTATUS)) {
4487                                         udelay(40);
4488                                         break;
4489                                 }
4490                         }
4491                         tg3_writephy(tp, MII_BMCR, bmcr);
4492                         udelay(40);
4493                 }
4494         }
4495 }
4496
4497 static int tg3_phy_pull_config(struct tg3 *tp)
4498 {
4499         int err;
4500         u32 val;
4501
4502         err = tg3_readphy(tp, MII_BMCR, &val);
4503         if (err)
4504                 goto done;
4505
4506         if (!(val & BMCR_ANENABLE)) {
4507                 tp->link_config.autoneg = AUTONEG_DISABLE;
4508                 tp->link_config.advertising = 0;
4509                 tg3_flag_clear(tp, PAUSE_AUTONEG);
4510
4511                 err = -EIO;
4512
4513                 switch (val & (BMCR_SPEED1000 | BMCR_SPEED100)) {
4514                 case 0:
4515                         if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
4516                                 goto done;
4517
4518                         tp->link_config.speed = SPEED_10;
4519                         break;
4520                 case BMCR_SPEED100:
4521                         if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
4522                                 goto done;
4523
4524                         tp->link_config.speed = SPEED_100;
4525                         break;
4526                 case BMCR_SPEED1000:
4527                         if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
4528                                 tp->link_config.speed = SPEED_1000;
4529                                 break;
4530                         }
4531                         /* Fall through */
4532                 default:
4533                         goto done;
4534                 }
4535
4536                 if (val & BMCR_FULLDPLX)
4537                         tp->link_config.duplex = DUPLEX_FULL;
4538                 else
4539                         tp->link_config.duplex = DUPLEX_HALF;
4540
4541                 tp->link_config.flowctrl = FLOW_CTRL_RX | FLOW_CTRL_TX;
4542
4543                 err = 0;
4544                 goto done;
4545         }
4546
4547         tp->link_config.autoneg = AUTONEG_ENABLE;
4548         tp->link_config.advertising = ADVERTISED_Autoneg;
4549         tg3_flag_set(tp, PAUSE_AUTONEG);
4550
4551         if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
4552                 u32 adv;
4553
4554                 err = tg3_readphy(tp, MII_ADVERTISE, &val);
4555                 if (err)
4556                         goto done;
4557
4558                 adv = mii_adv_to_ethtool_adv_t(val & ADVERTISE_ALL);
4559                 tp->link_config.advertising |= adv | ADVERTISED_TP;
4560
4561                 tp->link_config.flowctrl = tg3_decode_flowctrl_1000T(val);
4562         } else {
4563                 tp->link_config.advertising |= ADVERTISED_FIBRE;
4564         }
4565
4566         if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
4567                 u32 adv;
4568
4569                 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
4570                         err = tg3_readphy(tp, MII_CTRL1000, &val);
4571                         if (err)
4572                                 goto done;
4573
4574                         adv = mii_ctrl1000_to_ethtool_adv_t(val);
4575                 } else {
4576                         err = tg3_readphy(tp, MII_ADVERTISE, &val);
4577                         if (err)
4578                                 goto done;
4579
4580                         adv = tg3_decode_flowctrl_1000X(val);
4581                         tp->link_config.flowctrl = adv;
4582
4583                         val &= (ADVERTISE_1000XHALF | ADVERTISE_1000XFULL);
4584                         adv = mii_adv_to_ethtool_adv_x(val);
4585                 }
4586
4587                 tp->link_config.advertising |= adv;
4588         }
4589
4590 done:
4591         return err;
4592 }
4593
4594 static int tg3_init_5401phy_dsp(struct tg3 *tp)
4595 {
4596         int err;
4597
4598         /* Turn off tap power management. */
4599         /* Set Extended packet length bit */
4600         err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
4601
4602         err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
4603         err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
4604         err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
4605         err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
4606         err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
4607
4608         udelay(40);
4609
4610         return err;
4611 }
4612
4613 static bool tg3_phy_eee_config_ok(struct tg3 *tp)
4614 {
4615         struct ethtool_eee eee;
4616
4617         if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
4618                 return true;
4619
4620         tg3_eee_pull_config(tp, &eee);
4621
4622         if (tp->eee.eee_enabled) {
4623                 if (tp->eee.advertised != eee.advertised ||
4624                     tp->eee.tx_lpi_timer != eee.tx_lpi_timer ||
4625                     tp->eee.tx_lpi_enabled != eee.tx_lpi_enabled)
4626                         return false;
4627         } else {
4628                 /* EEE is disabled but we're advertising */
4629                 if (eee.advertised)
4630                         return false;
4631         }
4632
4633         return true;
4634 }
4635
4636 static bool tg3_phy_copper_an_config_ok(struct tg3 *tp, u32 *lcladv)
4637 {
4638         u32 advmsk, tgtadv, advertising;
4639
4640         advertising = tp->link_config.advertising;
4641         tgtadv = ethtool_adv_to_mii_adv_t(advertising) & ADVERTISE_ALL;
4642
4643         advmsk = ADVERTISE_ALL;
4644         if (tp->link_config.active_duplex == DUPLEX_FULL) {
4645                 tgtadv |= mii_advertise_flowctrl(tp->link_config.flowctrl);
4646                 advmsk |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
4647         }
4648
4649         if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
4650                 return false;
4651
4652         if ((*lcladv & advmsk) != tgtadv)
4653                 return false;
4654
4655         if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
4656                 u32 tg3_ctrl;
4657
4658                 tgtadv = ethtool_adv_to_mii_ctrl1000_t(advertising);
4659
4660                 if (tg3_readphy(tp, MII_CTRL1000, &tg3_ctrl))
4661                         return false;
4662
4663                 if (tgtadv &&
4664                     (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
4665                      tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0)) {
4666                         tgtadv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
4667                         tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL |
4668                                      CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
4669                 } else {
4670                         tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL);
4671                 }
4672
4673                 if (tg3_ctrl != tgtadv)
4674                         return false;
4675         }
4676
4677         return true;
4678 }
4679
4680 static bool tg3_phy_copper_fetch_rmtadv(struct tg3 *tp, u32 *rmtadv)
4681 {
4682         u32 lpeth = 0;
4683
4684         if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
4685                 u32 val;
4686
4687                 if (tg3_readphy(tp, MII_STAT1000, &val))
4688                         return false;
4689
4690                 lpeth = mii_stat1000_to_ethtool_lpa_t(val);
4691         }
4692
4693         if (tg3_readphy(tp, MII_LPA, rmtadv))
4694                 return false;
4695
4696         lpeth |= mii_lpa_to_ethtool_lpa_t(*rmtadv);
4697         tp->link_config.rmt_adv = lpeth;
4698
4699         return true;
4700 }
4701
4702 static bool tg3_test_and_report_link_chg(struct tg3 *tp, bool curr_link_up)
4703 {
4704         if (curr_link_up != tp->link_up) {
4705                 if (curr_link_up) {
4706                         netif_carrier_on(tp->dev);
4707                 } else {
4708                         netif_carrier_off(tp->dev);
4709                         if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
4710                                 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
4711                 }
4712
4713                 tg3_link_report(tp);
4714                 return true;
4715         }
4716
4717         return false;
4718 }
4719
4720 static void tg3_clear_mac_status(struct tg3 *tp)
4721 {
4722         tw32(MAC_EVENT, 0);
4723
4724         tw32_f(MAC_STATUS,
4725                MAC_STATUS_SYNC_CHANGED |
4726                MAC_STATUS_CFG_CHANGED |
4727                MAC_STATUS_MI_COMPLETION |
4728                MAC_STATUS_LNKSTATE_CHANGED);
4729         udelay(40);
4730 }
4731
4732 static void tg3_setup_eee(struct tg3 *tp)
4733 {
4734         u32 val;
4735
4736         val = TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
4737               TG3_CPMU_EEE_LNKIDL_UART_IDL;
4738         if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0)
4739                 val |= TG3_CPMU_EEE_LNKIDL_APE_TX_MT;
4740
4741         tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL, val);
4742
4743         tw32_f(TG3_CPMU_EEE_CTRL,
4744                TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
4745
4746         val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
4747               (tp->eee.tx_lpi_enabled ? TG3_CPMU_EEEMD_LPI_IN_TX : 0) |
4748               TG3_CPMU_EEEMD_LPI_IN_RX |
4749               TG3_CPMU_EEEMD_EEE_ENABLE;
4750
4751         if (tg3_asic_rev(tp) != ASIC_REV_5717)
4752                 val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
4753
4754         if (tg3_flag(tp, ENABLE_APE))
4755                 val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
4756
4757         tw32_f(TG3_CPMU_EEE_MODE, tp->eee.eee_enabled ? val : 0);
4758
4759         tw32_f(TG3_CPMU_EEE_DBTMR1,
4760                TG3_CPMU_DBTMR1_PCIEXIT_2047US |
4761                (tp->eee.tx_lpi_timer & 0xffff));
4762
4763         tw32_f(TG3_CPMU_EEE_DBTMR2,
4764                TG3_CPMU_DBTMR2_APE_TX_2047US |
4765                TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
4766 }
4767
4768 static int tg3_setup_copper_phy(struct tg3 *tp, bool force_reset)
4769 {
4770         bool current_link_up;
4771         u32 bmsr, val;
4772         u32 lcl_adv, rmt_adv;
4773         u16 current_speed;
4774         u8 current_duplex;
4775         int i, err;
4776
4777         tg3_clear_mac_status(tp);
4778
4779         if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
4780                 tw32_f(MAC_MI_MODE,
4781                      (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
4782                 udelay(80);
4783         }
4784
4785         tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
4786
4787         /* Some third-party PHYs need to be reset on link going
4788          * down.
4789          */
4790         if ((tg3_asic_rev(tp) == ASIC_REV_5703 ||
4791              tg3_asic_rev(tp) == ASIC_REV_5704 ||
4792              tg3_asic_rev(tp) == ASIC_REV_5705) &&
4793             tp->link_up) {
4794                 tg3_readphy(tp, MII_BMSR, &bmsr);
4795                 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
4796                     !(bmsr & BMSR_LSTATUS))
4797                         force_reset = true;
4798         }
4799         if (force_reset)
4800                 tg3_phy_reset(tp);
4801
4802         if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
4803                 tg3_readphy(tp, MII_BMSR, &bmsr);
4804                 if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
4805                     !tg3_flag(tp, INIT_COMPLETE))
4806                         bmsr = 0;
4807
4808                 if (!(bmsr & BMSR_LSTATUS)) {
4809                         err = tg3_init_5401phy_dsp(tp);
4810                         if (err)
4811                                 return err;
4812
4813                         tg3_readphy(tp, MII_BMSR, &bmsr);
4814                         for (i = 0; i < 1000; i++) {
4815                                 udelay(10);
4816                                 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
4817                                     (bmsr & BMSR_LSTATUS)) {
4818                                         udelay(40);
4819                                         break;
4820                                 }
4821                         }
4822
4823                         if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
4824                             TG3_PHY_REV_BCM5401_B0 &&
4825                             !(bmsr & BMSR_LSTATUS) &&
4826                             tp->link_config.active_speed == SPEED_1000) {
4827                                 err = tg3_phy_reset(tp);
4828                                 if (!err)
4829                                         err = tg3_init_5401phy_dsp(tp);
4830                                 if (err)
4831                                         return err;
4832                         }
4833                 }
4834         } else if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
4835                    tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0) {
4836                 /* 5701 {A0,B0} CRC bug workaround */
4837                 tg3_writephy(tp, 0x15, 0x0a75);
4838                 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
4839                 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
4840                 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
4841         }
4842
4843         /* Clear pending interrupts... */
4844         tg3_readphy(tp, MII_TG3_ISTAT, &val);
4845         tg3_readphy(tp, MII_TG3_ISTAT, &val);
4846
4847         if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
4848                 tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
4849         else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
4850                 tg3_writephy(tp, MII_TG3_IMASK, ~0);
4851
4852         if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
4853             tg3_asic_rev(tp) == ASIC_REV_5701) {
4854                 if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
4855                         tg3_writephy(tp, MII_TG3_EXT_CTRL,
4856                                      MII_TG3_EXT_CTRL_LNK3_LED_MODE);
4857                 else
4858                         tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
4859         }
4860
4861         current_link_up = false;
4862         current_speed = SPEED_UNKNOWN;
4863         current_duplex = DUPLEX_UNKNOWN;
4864         tp->phy_flags &= ~TG3_PHYFLG_MDIX_STATE;
4865         tp->link_config.rmt_adv = 0;
4866
4867         if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
4868                 err = tg3_phy_auxctl_read(tp,
4869                                           MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
4870                                           &val);
4871                 if (!err && !(val & (1 << 10))) {
4872                         tg3_phy_auxctl_write(tp,
4873                                              MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
4874                                              val | (1 << 10));
4875                         goto relink;
4876                 }
4877         }
4878
4879         bmsr = 0;
4880         for (i = 0; i < 100; i++) {
4881                 tg3_readphy(tp, MII_BMSR, &bmsr);
4882                 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
4883                     (bmsr & BMSR_LSTATUS))
4884                         break;
4885                 udelay(40);
4886         }
4887
4888         if (bmsr & BMSR_LSTATUS) {
4889                 u32 aux_stat, bmcr;
4890
4891                 tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
4892                 for (i = 0; i < 2000; i++) {
4893                         udelay(10);
4894                         if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
4895                             aux_stat)
4896                                 break;
4897                 }
4898
4899                 tg3_aux_stat_to_speed_duplex(tp, aux_stat,
4900                                              &current_speed,
4901                                              &current_duplex);
4902
4903                 bmcr = 0;
4904                 for (i = 0; i < 200; i++) {
4905                         tg3_readphy(tp, MII_BMCR, &bmcr);
4906                         if (tg3_readphy(tp, MII_BMCR, &bmcr))
4907                                 continue;
4908                         if (bmcr && bmcr != 0x7fff)
4909                                 break;
4910                         udelay(10);
4911                 }
4912
4913                 lcl_adv = 0;
4914                 rmt_adv = 0;
4915
4916                 tp->link_config.active_speed = current_speed;
4917                 tp->link_config.active_duplex = current_duplex;
4918
4919                 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
4920                         bool eee_config_ok = tg3_phy_eee_config_ok(tp);
4921
4922                         if ((bmcr & BMCR_ANENABLE) &&
4923                             eee_config_ok &&
4924                             tg3_phy_copper_an_config_ok(tp, &lcl_adv) &&
4925                             tg3_phy_copper_fetch_rmtadv(tp, &rmt_adv))
4926                                 current_link_up = true;
4927
4928                         /* EEE settings changes take effect only after a phy
4929                          * reset.  If we have skipped a reset due to Link Flap
4930                          * Avoidance being enabled, do it now.
4931                          */
4932                         if (!eee_config_ok &&
4933                             (tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN) &&
4934                             !force_reset) {
4935                                 tg3_setup_eee(tp);
4936                                 tg3_phy_reset(tp);
4937                         }
4938                 } else {
4939                         if (!(bmcr & BMCR_ANENABLE) &&
4940                             tp->link_config.speed == current_speed &&
4941                             tp->link_config.duplex == current_duplex) {
4942                                 current_link_up = true;
4943                         }
4944                 }
4945
4946                 if (current_link_up &&
4947                     tp->link_config.active_duplex == DUPLEX_FULL) {
4948                         u32 reg, bit;
4949
4950                         if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
4951                                 reg = MII_TG3_FET_GEN_STAT;
4952                                 bit = MII_TG3_FET_GEN_STAT_MDIXSTAT;
4953                         } else {
4954                                 reg = MII_TG3_EXT_STAT;
4955                                 bit = MII_TG3_EXT_STAT_MDIX;
4956                         }
4957
4958                         if (!tg3_readphy(tp, reg, &val) && (val & bit))
4959                                 tp->phy_flags |= TG3_PHYFLG_MDIX_STATE;
4960
4961                         tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
4962                 }
4963         }
4964
4965 relink:
4966         if (!current_link_up || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
4967                 tg3_phy_copper_begin(tp);
4968
4969                 if (tg3_flag(tp, ROBOSWITCH)) {
4970                         current_link_up = true;
4971                         /* FIXME: when BCM5325 switch is used use 100 MBit/s */
4972                         current_speed = SPEED_1000;
4973                         current_duplex = DUPLEX_FULL;
4974                         tp->link_config.active_speed = current_speed;
4975                         tp->link_config.active_duplex = current_duplex;
4976                 }
4977
4978                 tg3_readphy(tp, MII_BMSR, &bmsr);
4979                 if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
4980                     (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
4981                         current_link_up = true;
4982         }
4983
4984         tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
4985         if (current_link_up) {
4986                 if (tp->link_config.active_speed == SPEED_100 ||
4987                     tp->link_config.active_speed == SPEED_10)
4988                         tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
4989                 else
4990                         tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
4991         } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
4992                 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
4993         else
4994                 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
4995
4996         /* In order for the 5750 core in BCM4785 chip to work properly
4997          * in RGMII mode, the Led Control Register must be set up.
4998          */
4999         if (tg3_flag(tp, RGMII_MODE)) {
5000                 u32 led_ctrl = tr32(MAC_LED_CTRL);
5001                 led_ctrl &= ~(LED_CTRL_1000MBPS_ON | LED_CTRL_100MBPS_ON);
5002
5003                 if (tp->link_config.active_speed == SPEED_10)
5004                         led_ctrl |= LED_CTRL_LNKLED_OVERRIDE;
5005                 else if (tp->link_config.active_speed == SPEED_100)
5006                         led_ctrl |= (LED_CTRL_LNKLED_OVERRIDE |
5007                                      LED_CTRL_100MBPS_ON);
5008                 else if (tp->link_config.active_speed == SPEED_1000)
5009                         led_ctrl |= (LED_CTRL_LNKLED_OVERRIDE |
5010                                      LED_CTRL_1000MBPS_ON);
5011
5012                 tw32(MAC_LED_CTRL, led_ctrl);
5013                 udelay(40);
5014         }
5015
5016         tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
5017         if (tp->link_config.active_duplex == DUPLEX_HALF)
5018                 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
5019
5020         if (tg3_asic_rev(tp) == ASIC_REV_5700) {
5021                 if (current_link_up &&
5022                     tg3_5700_link_polarity(tp, tp->link_config.active_speed))
5023                         tp->mac_mode |= MAC_MODE_LINK_POLARITY;
5024                 else
5025                         tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
5026         }
5027
5028         /* ??? Without this setting Netgear GA302T PHY does not
5029          * ??? send/receive packets...
5030          */
5031         if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
5032             tg3_chip_rev_id(tp) == CHIPREV_ID_5700_ALTIMA) {
5033                 tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
5034                 tw32_f(MAC_MI_MODE, tp->mi_mode);
5035                 udelay(80);
5036         }
5037
5038         tw32_f(MAC_MODE, tp->mac_mode);
5039         udelay(40);
5040
5041         tg3_phy_eee_adjust(tp, current_link_up);
5042
5043         if (tg3_flag(tp, USE_LINKCHG_REG)) {
5044                 /* Polled via timer. */
5045                 tw32_f(MAC_EVENT, 0);
5046         } else {
5047                 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
5048         }
5049         udelay(40);
5050
5051         if (tg3_asic_rev(tp) == ASIC_REV_5700 &&
5052             current_link_up &&
5053             tp->link_config.active_speed == SPEED_1000 &&
5054             (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
5055                 udelay(120);
5056                 tw32_f(MAC_STATUS,
5057                      (MAC_STATUS_SYNC_CHANGED |
5058                       MAC_STATUS_CFG_CHANGED));
5059                 udelay(40);
5060                 tg3_write_mem(tp,
5061                               NIC_SRAM_FIRMWARE_MBOX,
5062                               NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
5063         }
5064
5065         /* Prevent send BD corruption. */
5066         if (tg3_flag(tp, CLKREQ_BUG)) {
5067                 if (tp->link_config.active_speed == SPEED_100 ||
5068                     tp->link_config.active_speed == SPEED_10)
5069                         pcie_capability_clear_word(tp->pdev, PCI_EXP_LNKCTL,
5070                                                    PCI_EXP_LNKCTL_CLKREQ_EN);
5071                 else
5072                         pcie_capability_set_word(tp->pdev, PCI_EXP_LNKCTL,
5073                                                  PCI_EXP_LNKCTL_CLKREQ_EN);
5074         }
5075
5076         tg3_test_and_report_link_chg(tp, current_link_up);
5077
5078         return 0;
5079 }
5080
5081 struct tg3_fiber_aneginfo {
5082         int state;
5083 #define ANEG_STATE_UNKNOWN              0
5084 #define ANEG_STATE_AN_ENABLE            1
5085 #define ANEG_STATE_RESTART_INIT         2
5086 #define ANEG_STATE_RESTART              3
5087 #define ANEG_STATE_DISABLE_LINK_OK      4
5088 #define ANEG_STATE_ABILITY_DETECT_INIT  5
5089 #define ANEG_STATE_ABILITY_DETECT       6
5090 #define ANEG_STATE_ACK_DETECT_INIT      7
5091 #define ANEG_STATE_ACK_DETECT           8
5092 #define ANEG_STATE_COMPLETE_ACK_INIT    9
5093 #define ANEG_STATE_COMPLETE_ACK         10
5094 #define ANEG_STATE_IDLE_DETECT_INIT     11
5095 #define ANEG_STATE_IDLE_DETECT          12
5096 #define ANEG_STATE_LINK_OK              13
5097 #define ANEG_STATE_NEXT_PAGE_WAIT_INIT  14
5098 #define ANEG_STATE_NEXT_PAGE_WAIT       15
5099
5100         u32 flags;
5101 #define MR_AN_ENABLE            0x00000001
5102 #define MR_RESTART_AN           0x00000002
5103 #define MR_AN_COMPLETE          0x00000004
5104 #define MR_PAGE_RX              0x00000008
5105 #define MR_NP_LOADED            0x00000010
5106 #define MR_TOGGLE_TX            0x00000020
5107 #define MR_LP_ADV_FULL_DUPLEX   0x00000040
5108 #define MR_LP_ADV_HALF_DUPLEX   0x00000080
5109 #define MR_LP_ADV_SYM_PAUSE     0x00000100
5110 #define MR_LP_ADV_ASYM_PAUSE    0x00000200
5111 #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
5112 #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
5113 #define MR_LP_ADV_NEXT_PAGE     0x00001000
5114 #define MR_TOGGLE_RX            0x00002000
5115 #define MR_NP_RX                0x00004000
5116
5117 #define MR_LINK_OK              0x80000000
5118
5119         unsigned long link_time, cur_time;
5120
5121         u32 ability_match_cfg;
5122         int ability_match_count;
5123
5124         char ability_match, idle_match, ack_match;
5125
5126         u32 txconfig, rxconfig;
5127 #define ANEG_CFG_NP             0x00000080
5128 #define ANEG_CFG_ACK            0x00000040
5129 #define ANEG_CFG_RF2            0x00000020
5130 #define ANEG_CFG_RF1            0x00000010
5131 #define ANEG_CFG_PS2            0x00000001
5132 #define ANEG_CFG_PS1            0x00008000
5133 #define ANEG_CFG_HD             0x00004000
5134 #define ANEG_CFG_FD             0x00002000
5135 #define ANEG_CFG_INVAL          0x00001f06
5136
5137 };
5138 #define ANEG_OK         0
5139 #define ANEG_DONE       1
5140 #define ANEG_TIMER_ENAB 2
5141 #define ANEG_FAILED     -1
5142
5143 #define ANEG_STATE_SETTLE_TIME  10000
5144
5145 static int tg3_fiber_aneg_smachine(struct tg3 *tp,
5146                                    struct tg3_fiber_aneginfo *ap)
5147 {
5148         u16 flowctrl;
5149         unsigned long delta;
5150         u32 rx_cfg_reg;
5151         int ret;
5152
5153         if (ap->state == ANEG_STATE_UNKNOWN) {
5154                 ap->rxconfig = 0;
5155                 ap->link_time = 0;
5156                 ap->cur_time = 0;
5157                 ap->ability_match_cfg = 0;
5158                 ap->ability_match_count = 0;
5159                 ap->ability_match = 0;
5160                 ap->idle_match = 0;
5161                 ap->ack_match = 0;
5162         }
5163         ap->cur_time++;
5164
5165         if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
5166                 rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
5167
5168                 if (rx_cfg_reg != ap->ability_match_cfg) {
5169                         ap->ability_match_cfg = rx_cfg_reg;
5170                         ap->ability_match = 0;
5171                         ap->ability_match_count = 0;
5172                 } else {
5173                         if (++ap->ability_match_count > 1) {
5174                                 ap->ability_match = 1;
5175                                 ap->ability_match_cfg = rx_cfg_reg;
5176                         }
5177                 }
5178                 if (rx_cfg_reg & ANEG_CFG_ACK)
5179                         ap->ack_match = 1;
5180                 else
5181                         ap->ack_match = 0;
5182
5183                 ap->idle_match = 0;
5184         } else {
5185                 ap->idle_match = 1;
5186                 ap->ability_match_cfg = 0;
5187                 ap->ability_match_count = 0;
5188                 ap->ability_match = 0;
5189                 ap->ack_match = 0;
5190
5191                 rx_cfg_reg = 0;
5192         }
5193
5194         ap->rxconfig = rx_cfg_reg;
5195         ret = ANEG_OK;
5196
5197         switch (ap->state) {
5198         case ANEG_STATE_UNKNOWN:
5199                 if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
5200                         ap->state = ANEG_STATE_AN_ENABLE;
5201
5202                 /* fallthru */
5203         case ANEG_STATE_AN_ENABLE:
5204                 ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
5205                 if (ap->flags & MR_AN_ENABLE) {
5206                         ap->link_time = 0;
5207                         ap->cur_time = 0;
5208                         ap->ability_match_cfg = 0;
5209                         ap->ability_match_count = 0;
5210                         ap->ability_match = 0;
5211                         ap->idle_match = 0;
5212                         ap->ack_match = 0;
5213
5214                         ap->state = ANEG_STATE_RESTART_INIT;
5215                 } else {
5216                         ap->state = ANEG_STATE_DISABLE_LINK_OK;
5217                 }
5218                 break;
5219
5220         case ANEG_STATE_RESTART_INIT:
5221                 ap->link_time = ap->cur_time;
5222                 ap->flags &= ~(MR_NP_LOADED);
5223                 ap->txconfig = 0;
5224                 tw32(MAC_TX_AUTO_NEG, 0);
5225                 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
5226                 tw32_f(MAC_MODE, tp->mac_mode);
5227                 udelay(40);
5228
5229                 ret = ANEG_TIMER_ENAB;
5230                 ap->state = ANEG_STATE_RESTART;
5231
5232                 /* fallthru */
5233         case ANEG_STATE_RESTART:
5234                 delta = ap->cur_time - ap->link_time;
5235                 if (delta > ANEG_STATE_SETTLE_TIME)
5236                         ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
5237                 else
5238                         ret = ANEG_TIMER_ENAB;
5239                 break;
5240
5241         case ANEG_STATE_DISABLE_LINK_OK:
5242                 ret = ANEG_DONE;
5243                 break;
5244
5245         case ANEG_STATE_ABILITY_DETECT_INIT:
5246                 ap->flags &= ~(MR_TOGGLE_TX);
5247                 ap->txconfig = ANEG_CFG_FD;
5248                 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
5249                 if (flowctrl & ADVERTISE_1000XPAUSE)
5250                         ap->txconfig |= ANEG_CFG_PS1;
5251                 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
5252                         ap->txconfig |= ANEG_CFG_PS2;
5253                 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
5254                 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
5255                 tw32_f(MAC_MODE, tp->mac_mode);
5256                 udelay(40);
5257
5258                 ap->state = ANEG_STATE_ABILITY_DETECT;
5259                 break;
5260
5261         case ANEG_STATE_ABILITY_DETECT:
5262                 if (ap->ability_match != 0 && ap->rxconfig != 0)
5263                         ap->state = ANEG_STATE_ACK_DETECT_INIT;
5264                 break;
5265
5266         case ANEG_STATE_ACK_DETECT_INIT:
5267                 ap->txconfig |= ANEG_CFG_ACK;
5268                 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
5269                 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
5270                 tw32_f(MAC_MODE, tp->mac_mode);
5271                 udelay(40);
5272
5273                 ap->state = ANEG_STATE_ACK_DETECT;
5274
5275                 /* fallthru */
5276         case ANEG_STATE_ACK_DETECT:
5277                 if (ap->ack_match != 0) {
5278                         if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
5279                             (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
5280                                 ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
5281                         } else {
5282                                 ap->state = ANEG_STATE_AN_ENABLE;
5283                         }
5284                 } else if (ap->ability_match != 0 &&
5285                            ap->rxconfig == 0) {
5286                         ap->state = ANEG_STATE_AN_ENABLE;
5287                 }
5288                 break;
5289
5290         case ANEG_STATE_COMPLETE_ACK_INIT:
5291                 if (ap->rxconfig & ANEG_CFG_INVAL) {
5292                         ret = ANEG_FAILED;
5293                         break;
5294                 }
5295                 ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
5296                                MR_LP_ADV_HALF_DUPLEX |
5297                                MR_LP_ADV_SYM_PAUSE |
5298                                MR_LP_ADV_ASYM_PAUSE |
5299                                MR_LP_ADV_REMOTE_FAULT1 |
5300                                MR_LP_ADV_REMOTE_FAULT2 |
5301                                MR_LP_ADV_NEXT_PAGE |
5302                                MR_TOGGLE_RX |
5303                                MR_NP_RX);
5304                 if (ap->rxconfig & ANEG_CFG_FD)
5305                         ap->flags |= MR_LP_ADV_FULL_DUPLEX;
5306                 if (ap->rxconfig & ANEG_CFG_HD)
5307                         ap->flags |= MR_LP_ADV_HALF_DUPLEX;
5308                 if (ap->rxconfig & ANEG_CFG_PS1)
5309                         ap->flags |= MR_LP_ADV_SYM_PAUSE;
5310                 if (ap->rxconfig & ANEG_CFG_PS2)
5311                         ap->flags |= MR_LP_ADV_ASYM_PAUSE;
5312                 if (ap->rxconfig & ANEG_CFG_RF1)
5313                         ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
5314                 if (ap->rxconfig & ANEG_CFG_RF2)
5315                         ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
5316                 if (ap->rxconfig & ANEG_CFG_NP)
5317                         ap->flags |= MR_LP_ADV_NEXT_PAGE;
5318
5319                 ap->link_time = ap->cur_time;
5320
5321                 ap->flags ^= (MR_TOGGLE_TX);
5322                 if (ap->rxconfig & 0x0008)
5323                         ap->flags |= MR_TOGGLE_RX;
5324                 if (ap->rxconfig & ANEG_CFG_NP)
5325                         ap->flags |= MR_NP_RX;
5326                 ap->flags |= MR_PAGE_RX;
5327
5328                 ap->state = ANEG_STATE_COMPLETE_ACK;
5329                 ret = ANEG_TIMER_ENAB;
5330                 break;
5331
5332         case ANEG_STATE_COMPLETE_ACK:
5333                 if (ap->ability_match != 0 &&
5334                     ap->rxconfig == 0) {
5335                         ap->state = ANEG_STATE_AN_ENABLE;
5336                         break;
5337                 }
5338                 delta = ap->cur_time - ap->link_time;
5339                 if (delta > ANEG_STATE_SETTLE_TIME) {
5340                         if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
5341                                 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
5342                         } else {
5343                                 if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
5344                                     !(ap->flags & MR_NP_RX)) {
5345                                         ap->state = ANEG_STATE_IDLE_DETECT_INIT;
5346                                 } else {
5347                                         ret = ANEG_FAILED;
5348                                 }
5349                         }
5350                 }
5351                 break;
5352
5353         case ANEG_STATE_IDLE_DETECT_INIT:
5354                 ap->link_time = ap->cur_time;
5355                 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
5356                 tw32_f(MAC_MODE, tp->mac_mode);
5357                 udelay(40);
5358
5359                 ap->state = ANEG_STATE_IDLE_DETECT;
5360                 ret = ANEG_TIMER_ENAB;
5361                 break;
5362
5363         case ANEG_STATE_IDLE_DETECT:
5364                 if (ap->ability_match != 0 &&
5365                     ap->rxconfig == 0) {
5366                         ap->state = ANEG_STATE_AN_ENABLE;
5367                         break;
5368                 }
5369                 delta = ap->cur_time - ap->link_time;
5370                 if (delta > ANEG_STATE_SETTLE_TIME) {
5371                         /* XXX another gem from the Broadcom driver :( */
5372                         ap->state = ANEG_STATE_LINK_OK;
5373                 }
5374                 break;
5375
5376         case ANEG_STATE_LINK_OK:
5377                 ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
5378                 ret = ANEG_DONE;
5379                 break;
5380
5381         case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
5382                 /* ??? unimplemented */
5383                 break;
5384
5385         case ANEG_STATE_NEXT_PAGE_WAIT:
5386                 /* ??? unimplemented */
5387                 break;
5388
5389         default:
5390                 ret = ANEG_FAILED;
5391                 break;
5392         }
5393
5394         return ret;
5395 }
5396
5397 static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
5398 {
5399         int res = 0;
5400         struct tg3_fiber_aneginfo aninfo;
5401         int status = ANEG_FAILED;
5402         unsigned int tick;
5403         u32 tmp;
5404
5405         tw32_f(MAC_TX_AUTO_NEG, 0);
5406
5407         tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
5408         tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
5409         udelay(40);
5410
5411         tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
5412         udelay(40);
5413
5414         memset(&aninfo, 0, sizeof(aninfo));
5415         aninfo.flags |= MR_AN_ENABLE;
5416         aninfo.state = ANEG_STATE_UNKNOWN;
5417         aninfo.cur_time = 0;
5418         tick = 0;
5419         while (++tick < 195000) {
5420                 status = tg3_fiber_aneg_smachine(tp, &aninfo);
5421                 if (status == ANEG_DONE || status == ANEG_FAILED)
5422                         break;
5423
5424                 udelay(1);
5425         }
5426
5427         tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
5428         tw32_f(MAC_MODE, tp->mac_mode);
5429         udelay(40);
5430
5431         *txflags = aninfo.txconfig;
5432         *rxflags = aninfo.flags;
5433
5434         if (status == ANEG_DONE &&
5435             (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
5436                              MR_LP_ADV_FULL_DUPLEX)))
5437                 res = 1;
5438
5439         return res;
5440 }
5441
5442 static void tg3_init_bcm8002(struct tg3 *tp)
5443 {
5444         u32 mac_status = tr32(MAC_STATUS);
5445         int i;
5446
5447         /* Reset when initting first time or we have a link. */
5448         if (tg3_flag(tp, INIT_COMPLETE) &&
5449             !(mac_status & MAC_STATUS_PCS_SYNCED))
5450                 return;
5451
5452         /* Set PLL lock range. */
5453         tg3_writephy(tp, 0x16, 0x8007);
5454
5455         /* SW reset */
5456         tg3_writephy(tp, MII_BMCR, BMCR_RESET);
5457
5458         /* Wait for reset to complete. */
5459         /* XXX schedule_timeout() ... */
5460         for (i = 0; i < 500; i++)
5461                 udelay(10);
5462
5463         /* Config mode; select PMA/Ch 1 regs. */
5464         tg3_writephy(tp, 0x10, 0x8411);
5465
5466         /* Enable auto-lock and comdet, select txclk for tx. */
5467         tg3_writephy(tp, 0x11, 0x0a10);
5468
5469         tg3_writephy(tp, 0x18, 0x00a0);
5470         tg3_writephy(tp, 0x16, 0x41ff);
5471
5472         /* Assert and deassert POR. */
5473         tg3_writephy(tp, 0x13, 0x0400);
5474         udelay(40);
5475         tg3_writephy(tp, 0x13, 0x0000);
5476
5477         tg3_writephy(tp, 0x11, 0x0a50);
5478         udelay(40);
5479         tg3_writephy(tp, 0x11, 0x0a10);
5480
5481         /* Wait for signal to stabilize */
5482         /* XXX schedule_timeout() ... */
5483         for (i = 0; i < 15000; i++)
5484                 udelay(10);
5485
5486         /* Deselect the channel register so we can read the PHYID
5487          * later.
5488          */
5489         tg3_writephy(tp, 0x10, 0x8011);
5490 }
5491
5492 static bool tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
5493 {
5494         u16 flowctrl;
5495         bool current_link_up;
5496         u32 sg_dig_ctrl, sg_dig_status;
5497         u32 serdes_cfg, expected_sg_dig_ctrl;
5498         int workaround, port_a;
5499
5500         serdes_cfg = 0;
5501         expected_sg_dig_ctrl = 0;
5502         workaround = 0;
5503         port_a = 1;
5504         current_link_up = false;
5505
5506         if (tg3_chip_rev_id(tp) != CHIPREV_ID_5704_A0 &&
5507             tg3_chip_rev_id(tp) != CHIPREV_ID_5704_A1) {
5508                 workaround = 1;
5509                 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
5510                         port_a = 0;
5511
5512                 /* preserve bits 0-11,13,14 for signal pre-emphasis */
5513                 /* preserve bits 20-23 for voltage regulator */
5514                 serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
5515         }
5516
5517         sg_dig_ctrl = tr32(SG_DIG_CTRL);
5518
5519         if (tp->link_config.autoneg != AUTONEG_ENABLE) {
5520                 if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
5521                         if (workaround) {
5522                                 u32 val = serdes_cfg;
5523
5524                                 if (port_a)
5525                                         val |= 0xc010000;
5526                                 else
5527                                         val |= 0x4010000;
5528                                 tw32_f(MAC_SERDES_CFG, val);
5529                         }
5530
5531                         tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
5532                 }
5533                 if (mac_status & MAC_STATUS_PCS_SYNCED) {
5534                         tg3_setup_flow_control(tp, 0, 0);
5535                         current_link_up = true;
5536                 }
5537                 goto out;
5538         }
5539
5540         /* Want auto-negotiation.  */
5541         expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
5542
5543         flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
5544         if (flowctrl & ADVERTISE_1000XPAUSE)
5545                 expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
5546         if (flowctrl & ADVERTISE_1000XPSE_ASYM)
5547                 expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
5548
5549         if (sg_dig_ctrl != expected_sg_dig_ctrl) {
5550                 if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
5551                     tp->serdes_counter &&
5552                     ((mac_status & (MAC_STATUS_PCS_SYNCED |
5553                                     MAC_STATUS_RCVD_CFG)) ==
5554                      MAC_STATUS_PCS_SYNCED)) {
5555                         tp->serdes_counter--;
5556                         current_link_up = true;
5557                         goto out;
5558                 }
5559 restart_autoneg:
5560                 if (workaround)
5561                         tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
5562                 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
5563                 udelay(5);
5564                 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
5565
5566                 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
5567                 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
5568         } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
5569                                  MAC_STATUS_SIGNAL_DET)) {
5570                 sg_dig_status = tr32(SG_DIG_STATUS);
5571                 mac_status = tr32(MAC_STATUS);
5572
5573                 if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
5574                     (mac_status & MAC_STATUS_PCS_SYNCED)) {
5575                         u32 local_adv = 0, remote_adv = 0;
5576
5577                         if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
5578                                 local_adv |= ADVERTISE_1000XPAUSE;
5579                         if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
5580                                 local_adv |= ADVERTISE_1000XPSE_ASYM;
5581
5582                         if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
5583                                 remote_adv |= LPA_1000XPAUSE;
5584                         if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
5585                                 remote_adv |= LPA_1000XPAUSE_ASYM;
5586
5587                         tp->link_config.rmt_adv =
5588                                            mii_adv_to_ethtool_adv_x(remote_adv);
5589
5590                         tg3_setup_flow_control(tp, local_adv, remote_adv);
5591                         current_link_up = true;
5592                         tp->serdes_counter = 0;
5593                         tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
5594                 } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
5595                         if (tp->serdes_counter)
5596                                 tp->serdes_counter--;
5597                         else {
5598                                 if (workaround) {
5599                                         u32 val = serdes_cfg;
5600
5601                                         if (port_a)
5602                                                 val |= 0xc010000;
5603                                         else
5604                                                 val |= 0x4010000;
5605
5606                                         tw32_f(MAC_SERDES_CFG, val);
5607                                 }
5608
5609                                 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
5610                                 udelay(40);
5611
5612                                 /* Link parallel detection - link is up */
5613                                 /* only if we have PCS_SYNC and not */
5614                                 /* receiving config code words */
5615                                 mac_status = tr32(MAC_STATUS);
5616                                 if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
5617                                     !(mac_status & MAC_STATUS_RCVD_CFG)) {
5618                                         tg3_setup_flow_control(tp, 0, 0);
5619                                         current_link_up = true;
5620                                         tp->phy_flags |=
5621                                                 TG3_PHYFLG_PARALLEL_DETECT;
5622                                         tp->serdes_counter =
5623                                                 SERDES_PARALLEL_DET_TIMEOUT;
5624                                 } else
5625                                         goto restart_autoneg;
5626                         }
5627                 }
5628         } else {
5629                 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
5630                 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
5631         }
5632
5633 out:
5634         return current_link_up;
5635 }
5636
5637 static bool tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
5638 {
5639         bool current_link_up = false;
5640
5641         if (!(mac_status & MAC_STATUS_PCS_SYNCED))
5642                 goto out;
5643
5644         if (tp->link_config.autoneg == AUTONEG_ENABLE) {
5645                 u32 txflags, rxflags;
5646                 int i;
5647
5648                 if (fiber_autoneg(tp, &txflags, &rxflags)) {
5649                         u32 local_adv = 0, remote_adv = 0;
5650
5651                         if (txflags & ANEG_CFG_PS1)
5652                                 local_adv |= ADVERTISE_1000XPAUSE;
5653                         if (txflags & ANEG_CFG_PS2)
5654                                 local_adv |= ADVERTISE_1000XPSE_ASYM;
5655
5656                         if (rxflags & MR_LP_ADV_SYM_PAUSE)
5657                                 remote_adv |= LPA_1000XPAUSE;
5658                         if (rxflags & MR_LP_ADV_ASYM_PAUSE)
5659                                 remote_adv |= LPA_1000XPAUSE_ASYM;
5660
5661                         tp->link_config.rmt_adv =
5662                                            mii_adv_to_ethtool_adv_x(remote_adv);
5663
5664                         tg3_setup_flow_control(tp, local_adv, remote_adv);
5665
5666                         current_link_up = true;
5667                 }
5668                 for (i = 0; i < 30; i++) {
5669                         udelay(20);
5670                         tw32_f(MAC_STATUS,
5671                                (MAC_STATUS_SYNC_CHANGED |
5672                                 MAC_STATUS_CFG_CHANGED));
5673                         udelay(40);
5674                         if ((tr32(MAC_STATUS) &
5675                              (MAC_STATUS_SYNC_CHANGED |
5676                               MAC_STATUS_CFG_CHANGED)) == 0)
5677                                 break;
5678                 }
5679
5680                 mac_status = tr32(MAC_STATUS);
5681                 if (!current_link_up &&
5682                     (mac_status & MAC_STATUS_PCS_SYNCED) &&
5683                     !(mac_status & MAC_STATUS_RCVD_CFG))
5684                         current_link_up = true;
5685         } else {
5686                 tg3_setup_flow_control(tp, 0, 0);
5687
5688                 /* Forcing 1000FD link up. */
5689                 current_link_up = true;
5690
5691                 tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
5692                 udelay(40);
5693
5694                 tw32_f(MAC_MODE, tp->mac_mode);
5695                 udelay(40);
5696         }
5697
5698 out:
5699         return current_link_up;
5700 }
5701
5702 static int tg3_setup_fiber_phy(struct tg3 *tp, bool force_reset)
5703 {
5704         u32 orig_pause_cfg;
5705         u16 orig_active_speed;
5706         u8 orig_active_duplex;
5707         u32 mac_status;
5708         bool current_link_up;
5709         int i;
5710
5711         orig_pause_cfg = tp->link_config.active_flowctrl;
5712         orig_active_speed = tp->link_config.active_speed;
5713         orig_active_duplex = tp->link_config.active_duplex;
5714
5715         if (!tg3_flag(tp, HW_AUTONEG) &&
5716             tp->link_up &&
5717             tg3_flag(tp, INIT_COMPLETE)) {
5718                 mac_status = tr32(MAC_STATUS);
5719                 mac_status &= (MAC_STATUS_PCS_SYNCED |
5720                                MAC_STATUS_SIGNAL_DET |
5721                                MAC_STATUS_CFG_CHANGED |
5722                                MAC_STATUS_RCVD_CFG);
5723                 if (mac_status == (MAC_STATUS_PCS_SYNCED |
5724                                    MAC_STATUS_SIGNAL_DET)) {
5725                         tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
5726                                             MAC_STATUS_CFG_CHANGED));
5727                         return 0;
5728                 }
5729         }
5730
5731         tw32_f(MAC_TX_AUTO_NEG, 0);
5732
5733         tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
5734         tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
5735         tw32_f(MAC_MODE, tp->mac_mode);
5736         udelay(40);
5737
5738         if (tp->phy_id == TG3_PHY_ID_BCM8002)
5739                 tg3_init_bcm8002(tp);
5740
5741         /* Enable link change event even when serdes polling.  */
5742         tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
5743         udelay(40);
5744
5745         current_link_up = false;
5746         tp->link_config.rmt_adv = 0;
5747         mac_status = tr32(MAC_STATUS);
5748
5749         if (tg3_flag(tp, HW_AUTONEG))
5750                 current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
5751         else
5752                 current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
5753
5754         tp->napi[0].hw_status->status =
5755                 (SD_STATUS_UPDATED |
5756                  (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
5757
5758         for (i = 0; i < 100; i++) {
5759                 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
5760                                     MAC_STATUS_CFG_CHANGED));
5761                 udelay(5);
5762                 if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
5763                                          MAC_STATUS_CFG_CHANGED |
5764                                          MAC_STATUS_LNKSTATE_CHANGED)) == 0)
5765                         break;
5766         }
5767
5768         mac_status = tr32(MAC_STATUS);
5769         if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
5770                 current_link_up = false;
5771                 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
5772                     tp->serdes_counter == 0) {
5773                         tw32_f(MAC_MODE, (tp->mac_mode |
5774                                           MAC_MODE_SEND_CONFIGS));
5775                         udelay(1);
5776                         tw32_f(MAC_MODE, tp->mac_mode);
5777                 }
5778         }
5779
5780         if (current_link_up) {
5781                 tp->link_config.active_speed = SPEED_1000;
5782                 tp->link_config.active_duplex = DUPLEX_FULL;
5783                 tw32(MAC_LED_CTRL, (tp->led_ctrl |
5784                                     LED_CTRL_LNKLED_OVERRIDE |
5785                                     LED_CTRL_1000MBPS_ON));
5786         } else {
5787                 tp->link_config.active_speed = SPEED_UNKNOWN;
5788                 tp->link_config.active_duplex = DUPLEX_UNKNOWN;
5789                 tw32(MAC_LED_CTRL, (tp->led_ctrl |
5790                                     LED_CTRL_LNKLED_OVERRIDE |
5791                                     LED_CTRL_TRAFFIC_OVERRIDE));
5792         }
5793
5794         if (!tg3_test_and_report_link_chg(tp, current_link_up)) {
5795                 u32 now_pause_cfg = tp->link_config.active_flowctrl;
5796                 if (orig_pause_cfg != now_pause_cfg ||
5797                     orig_active_speed != tp->link_config.active_speed ||
5798                     orig_active_duplex != tp->link_config.active_duplex)
5799                         tg3_link_report(tp);
5800         }
5801
5802         return 0;
5803 }
5804
5805 static int tg3_setup_fiber_mii_phy(struct tg3 *tp, bool force_reset)
5806 {
5807         int err = 0;
5808         u32 bmsr, bmcr;
5809         u16 current_speed = SPEED_UNKNOWN;
5810         u8 current_duplex = DUPLEX_UNKNOWN;
5811         bool current_link_up = false;
5812         u32 local_adv, remote_adv, sgsr;
5813
5814         if ((tg3_asic_rev(tp) == ASIC_REV_5719 ||
5815              tg3_asic_rev(tp) == ASIC_REV_5720) &&
5816              !tg3_readphy(tp, SERDES_TG3_1000X_STATUS, &sgsr) &&
5817              (sgsr & SERDES_TG3_SGMII_MODE)) {
5818
5819                 if (force_reset)
5820                         tg3_phy_reset(tp);
5821
5822                 tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
5823
5824                 if (!(sgsr & SERDES_TG3_LINK_UP)) {
5825                         tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
5826                 } else {
5827                         current_link_up = true;
5828                         if (sgsr & SERDES_TG3_SPEED_1000) {
5829                                 current_speed = SPEED_1000;
5830                                 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
5831                         } else if (sgsr & SERDES_TG3_SPEED_100) {
5832                                 current_speed = SPEED_100;
5833                                 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
5834                         } else {
5835                                 current_speed = SPEED_10;
5836                                 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
5837                         }
5838
5839                         if (sgsr & SERDES_TG3_FULL_DUPLEX)
5840                                 current_duplex = DUPLEX_FULL;
5841                         else
5842                                 current_duplex = DUPLEX_HALF;
5843                 }
5844
5845                 tw32_f(MAC_MODE, tp->mac_mode);
5846                 udelay(40);
5847
5848                 tg3_clear_mac_status(tp);
5849
5850                 goto fiber_setup_done;
5851         }
5852
5853         tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
5854         tw32_f(MAC_MODE, tp->mac_mode);
5855         udelay(40);
5856
5857         tg3_clear_mac_status(tp);
5858
5859         if (force_reset)
5860                 tg3_phy_reset(tp);
5861
5862         tp->link_config.rmt_adv = 0;
5863
5864         err |= tg3_readphy(tp, MII_BMSR, &bmsr);
5865         err |= tg3_readphy(tp, MII_BMSR, &bmsr);
5866         if (tg3_asic_rev(tp) == ASIC_REV_5714) {
5867                 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
5868                         bmsr |= BMSR_LSTATUS;
5869                 else
5870                         bmsr &= ~BMSR_LSTATUS;
5871         }
5872
5873         err |= tg3_readphy(tp, MII_BMCR, &bmcr);
5874
5875         if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
5876             (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
5877                 /* do nothing, just check for link up at the end */
5878         } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
5879                 u32 adv, newadv;
5880
5881                 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
5882                 newadv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
5883                                  ADVERTISE_1000XPAUSE |
5884                                  ADVERTISE_1000XPSE_ASYM |
5885                                  ADVERTISE_SLCT);
5886
5887                 newadv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
5888                 newadv |= ethtool_adv_to_mii_adv_x(tp->link_config.advertising);
5889
5890                 if ((newadv != adv) || !(bmcr & BMCR_ANENABLE)) {
5891                         tg3_writephy(tp, MII_ADVERTISE, newadv);
5892                         bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
5893                         tg3_writephy(tp, MII_BMCR, bmcr);
5894
5895                         tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
5896                         tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
5897                         tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
5898
5899                         return err;
5900                 }
5901         } else {
5902                 u32 new_bmcr;
5903
5904                 bmcr &= ~BMCR_SPEED1000;
5905                 new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
5906
5907                 if (tp->link_config.duplex == DUPLEX_FULL)
5908                         new_bmcr |= BMCR_FULLDPLX;
5909
5910                 if (new_bmcr != bmcr) {
5911                         /* BMCR_SPEED1000 is a reserved bit that needs
5912                          * to be set on write.
5913                          */
5914                         new_bmcr |= BMCR_SPEED1000;
5915
5916                         /* Force a linkdown */
5917                         if (tp->link_up) {
5918                                 u32 adv;
5919
5920                                 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
5921                                 adv &= ~(ADVERTISE_1000XFULL |
5922                                          ADVERTISE_1000XHALF |
5923                                          ADVERTISE_SLCT);
5924                                 tg3_writephy(tp, MII_ADVERTISE, adv);
5925                                 tg3_writephy(tp, MII_BMCR, bmcr |
5926                                                            BMCR_ANRESTART |
5927                                                            BMCR_ANENABLE);
5928                                 udelay(10);
5929                                 tg3_carrier_off(tp);
5930                         }
5931                         tg3_writephy(tp, MII_BMCR, new_bmcr);
5932                         bmcr = new_bmcr;
5933                         err |= tg3_readphy(tp, MII_BMSR, &bmsr);
5934                         err |= tg3_readphy(tp, MII_BMSR, &bmsr);
5935                         if (tg3_asic_rev(tp) == ASIC_REV_5714) {
5936                                 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
5937                                         bmsr |= BMSR_LSTATUS;
5938                                 else
5939                                         bmsr &= ~BMSR_LSTATUS;
5940                         }
5941                         tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
5942                 }
5943         }
5944
5945         if (bmsr & BMSR_LSTATUS) {
5946                 current_speed = SPEED_1000;
5947                 current_link_up = true;
5948                 if (bmcr & BMCR_FULLDPLX)
5949                         current_duplex = DUPLEX_FULL;
5950                 else
5951                         current_duplex = DUPLEX_HALF;
5952
5953                 local_adv = 0;
5954                 remote_adv = 0;
5955
5956                 if (bmcr & BMCR_ANENABLE) {
5957                         u32 common;
5958
5959                         err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
5960                         err |= tg3_readphy(tp, MII_LPA, &remote_adv);
5961                         common = local_adv & remote_adv;
5962                         if (common & (ADVERTISE_1000XHALF |
5963                                       ADVERTISE_1000XFULL)) {
5964                                 if (common & ADVERTISE_1000XFULL)
5965                                         current_duplex = DUPLEX_FULL;
5966                                 else
5967                                         current_duplex = DUPLEX_HALF;
5968
5969                                 tp->link_config.rmt_adv =
5970                                            mii_adv_to_ethtool_adv_x(remote_adv);
5971                         } else if (!tg3_flag(tp, 5780_CLASS)) {
5972                                 /* Link is up via parallel detect */
5973                         } else {
5974                                 current_link_up = false;
5975                         }
5976                 }
5977         }
5978
5979 fiber_setup_done:
5980         if (current_link_up && current_duplex == DUPLEX_FULL)
5981                 tg3_setup_flow_control(tp, local_adv, remote_adv);
5982
5983         tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
5984         if (tp->link_config.active_duplex == DUPLEX_HALF)
5985                 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
5986
5987         tw32_f(MAC_MODE, tp->mac_mode);
5988         udelay(40);
5989
5990         tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
5991
5992         tp->link_config.active_speed = current_speed;
5993         tp->link_config.active_duplex = current_duplex;
5994
5995         tg3_test_and_report_link_chg(tp, current_link_up);
5996         return err;
5997 }
5998
5999 static void tg3_serdes_parallel_detect(struct tg3 *tp)
6000 {
6001         if (tp->serdes_counter) {
6002                 /* Give autoneg time to complete. */
6003                 tp->serdes_counter--;
6004                 return;
6005         }
6006
6007         if (!tp->link_up &&
6008             (tp->link_config.autoneg == AUTONEG_ENABLE)) {
6009                 u32 bmcr;
6010
6011                 tg3_readphy(tp, MII_BMCR, &bmcr);
6012                 if (bmcr & BMCR_ANENABLE) {
6013                         u32 phy1, phy2;
6014
6015                         /* Select shadow register 0x1f */
6016                         tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
6017                         tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
6018
6019                         /* Select expansion interrupt status register */
6020                         tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
6021                                          MII_TG3_DSP_EXP1_INT_STAT);
6022                         tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
6023                         tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
6024
6025                         if ((phy1 & 0x10) && !(phy2 & 0x20)) {
6026                                 /* We have signal detect and not receiving
6027                                  * config code words, link is up by parallel
6028                                  * detection.
6029                                  */
6030
6031                                 bmcr &= ~BMCR_ANENABLE;
6032                                 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
6033                                 tg3_writephy(tp, MII_BMCR, bmcr);
6034                                 tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
6035                         }
6036                 }
6037         } else if (tp->link_up &&
6038                    (tp->link_config.autoneg == AUTONEG_ENABLE) &&
6039                    (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
6040                 u32 phy2;
6041
6042                 /* Select expansion interrupt status register */
6043                 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
6044                                  MII_TG3_DSP_EXP1_INT_STAT);
6045                 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
6046                 if (phy2 & 0x20) {
6047                         u32 bmcr;
6048
6049                         /* Config code words received, turn on autoneg. */
6050                         tg3_readphy(tp, MII_BMCR, &bmcr);
6051                         tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
6052
6053                         tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
6054
6055                 }
6056         }
6057 }
6058
6059 static int tg3_setup_phy(struct tg3 *tp, bool force_reset)
6060 {
6061         u32 val;
6062         int err;
6063
6064         if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
6065                 err = tg3_setup_fiber_phy(tp, force_reset);
6066         else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
6067                 err = tg3_setup_fiber_mii_phy(tp, force_reset);
6068         else
6069                 err = tg3_setup_copper_phy(tp, force_reset);
6070
6071         if (tg3_chip_rev(tp) == CHIPREV_5784_AX) {
6072                 u32 scale;
6073
6074                 val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
6075                 if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
6076                         scale = 65;
6077                 else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
6078                         scale = 6;
6079                 else
6080                         scale = 12;
6081
6082                 val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
6083                 val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
6084                 tw32(GRC_MISC_CFG, val);
6085         }
6086
6087         val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
6088               (6 << TX_LENGTHS_IPG_SHIFT);
6089         if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
6090             tg3_asic_rev(tp) == ASIC_REV_5762)
6091                 val |= tr32(MAC_TX_LENGTHS) &
6092                        (TX_LENGTHS_JMB_FRM_LEN_MSK |
6093                         TX_LENGTHS_CNT_DWN_VAL_MSK);
6094
6095         if (tp->link_config.active_speed == SPEED_1000 &&
6096             tp->link_config.active_duplex == DUPLEX_HALF)
6097                 tw32(MAC_TX_LENGTHS, val |
6098                      (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
6099         else
6100                 tw32(MAC_TX_LENGTHS, val |
6101                      (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
6102
6103         if (!tg3_flag(tp, 5705_PLUS)) {
6104                 if (tp->link_up) {
6105                         tw32(HOSTCC_STAT_COAL_TICKS,
6106                              tp->coal.stats_block_coalesce_usecs);
6107                 } else {
6108                         tw32(HOSTCC_STAT_COAL_TICKS, 0);
6109                 }
6110         }
6111
6112         if (tg3_flag(tp, ASPM_WORKAROUND)) {
6113                 val = tr32(PCIE_PWR_MGMT_THRESH);
6114                 if (!tp->link_up)
6115                         val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
6116                               tp->pwrmgmt_thresh;
6117                 else
6118                         val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
6119                 tw32(PCIE_PWR_MGMT_THRESH, val);
6120         }
6121
6122         return err;
6123 }
6124
6125 /* tp->lock must be held */
6126 static u64 tg3_refclk_read(struct tg3 *tp)
6127 {
6128         u64 stamp = tr32(TG3_EAV_REF_CLCK_LSB);
6129         return stamp | (u64)tr32(TG3_EAV_REF_CLCK_MSB) << 32;
6130 }
6131
6132 /* tp->lock must be held */
6133 static void tg3_refclk_write(struct tg3 *tp, u64 newval)
6134 {
6135         u32 clock_ctl = tr32(TG3_EAV_REF_CLCK_CTL);
6136
6137         tw32(TG3_EAV_REF_CLCK_CTL, clock_ctl | TG3_EAV_REF_CLCK_CTL_STOP);
6138         tw32(TG3_EAV_REF_CLCK_LSB, newval & 0xffffffff);
6139         tw32(TG3_EAV_REF_CLCK_MSB, newval >> 32);
6140         tw32_f(TG3_EAV_REF_CLCK_CTL, clock_ctl | TG3_EAV_REF_CLCK_CTL_RESUME);
6141 }
6142
6143 static inline void tg3_full_lock(struct tg3 *tp, int irq_sync);
6144 static inline void tg3_full_unlock(struct tg3 *tp);
6145 static int tg3_get_ts_info(struct net_device *dev, struct ethtool_ts_info *info)
6146 {
6147         struct tg3 *tp = netdev_priv(dev);
6148
6149         info->so_timestamping = SOF_TIMESTAMPING_TX_SOFTWARE |
6150                                 SOF_TIMESTAMPING_RX_SOFTWARE |
6151                                 SOF_TIMESTAMPING_SOFTWARE;
6152
6153         if (tg3_flag(tp, PTP_CAPABLE)) {
6154                 info->so_timestamping |= SOF_TIMESTAMPING_TX_HARDWARE |
6155                                         SOF_TIMESTAMPING_RX_HARDWARE |
6156                                         SOF_TIMESTAMPING_RAW_HARDWARE;
6157         }
6158
6159         if (tp->ptp_clock)
6160                 info->phc_index = ptp_clock_index(tp->ptp_clock);
6161         else
6162                 info->phc_index = -1;
6163
6164         info->tx_types = (1 << HWTSTAMP_TX_OFF) | (1 << HWTSTAMP_TX_ON);
6165
6166         info->rx_filters = (1 << HWTSTAMP_FILTER_NONE) |
6167                            (1 << HWTSTAMP_FILTER_PTP_V1_L4_EVENT) |
6168                            (1 << HWTSTAMP_FILTER_PTP_V2_L2_EVENT) |
6169                            (1 << HWTSTAMP_FILTER_PTP_V2_L4_EVENT);
6170         return 0;
6171 }
6172
6173 static int tg3_ptp_adjfreq(struct ptp_clock_info *ptp, s32 ppb)
6174 {
6175         struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
6176         bool neg_adj = false;
6177         u32 correction = 0;
6178
6179         if (ppb < 0) {
6180                 neg_adj = true;
6181                 ppb = -ppb;
6182         }
6183
6184         /* Frequency adjustment is performed using hardware with a 24 bit
6185          * accumulator and a programmable correction value. On each clk, the
6186          * correction value gets added to the accumulator and when it
6187          * overflows, the time counter is incremented/decremented.
6188          *
6189          * So conversion from ppb to correction value is
6190          *              ppb * (1 << 24) / 1000000000
6191          */
6192         correction = div_u64((u64)ppb * (1 << 24), 1000000000ULL) &
6193                      TG3_EAV_REF_CLK_CORRECT_MASK;
6194
6195         tg3_full_lock(tp, 0);
6196
6197         if (correction)
6198                 tw32(TG3_EAV_REF_CLK_CORRECT_CTL,
6199                      TG3_EAV_REF_CLK_CORRECT_EN |
6200                      (neg_adj ? TG3_EAV_REF_CLK_CORRECT_NEG : 0) | correction);
6201         else
6202                 tw32(TG3_EAV_REF_CLK_CORRECT_CTL, 0);
6203
6204         tg3_full_unlock(tp);
6205
6206         return 0;
6207 }
6208
6209 static int tg3_ptp_adjtime(struct ptp_clock_info *ptp, s64 delta)
6210 {
6211         struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
6212
6213         tg3_full_lock(tp, 0);
6214         tp->ptp_adjust += delta;
6215         tg3_full_unlock(tp);
6216
6217         return 0;
6218 }
6219
6220 static int tg3_ptp_gettime(struct ptp_clock_info *ptp, struct timespec *ts)
6221 {
6222         u64 ns;
6223         u32 remainder;
6224         struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
6225
6226         tg3_full_lock(tp, 0);
6227         ns = tg3_refclk_read(tp);
6228         ns += tp->ptp_adjust;
6229         tg3_full_unlock(tp);
6230
6231         ts->tv_sec = div_u64_rem(ns, 1000000000, &remainder);
6232         ts->tv_nsec = remainder;
6233
6234         return 0;
6235 }
6236
6237 static int tg3_ptp_settime(struct ptp_clock_info *ptp,
6238                            const struct timespec *ts)
6239 {
6240         u64 ns;
6241         struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
6242
6243         ns = timespec_to_ns(ts);
6244
6245         tg3_full_lock(tp, 0);
6246         tg3_refclk_write(tp, ns);
6247         tp->ptp_adjust = 0;
6248         tg3_full_unlock(tp);
6249
6250         return 0;
6251 }
6252
6253 static int tg3_ptp_enable(struct ptp_clock_info *ptp,
6254                           struct ptp_clock_request *rq, int on)
6255 {
6256         struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
6257         u32 clock_ctl;
6258         int rval = 0;
6259
6260         switch (rq->type) {
6261         case PTP_CLK_REQ_PEROUT:
6262                 if (rq->perout.index != 0)
6263                         return -EINVAL;
6264
6265                 tg3_full_lock(tp, 0);
6266                 clock_ctl = tr32(TG3_EAV_REF_CLCK_CTL);
6267                 clock_ctl &= ~TG3_EAV_CTL_TSYNC_GPIO_MASK;
6268
6269                 if (on) {
6270                         u64 nsec;
6271
6272                         nsec = rq->perout.start.sec * 1000000000ULL +
6273                                rq->perout.start.nsec;
6274
6275                         if (rq->perout.period.sec || rq->perout.period.nsec) {
6276                                 netdev_warn(tp->dev,
6277                                             "Device supports only a one-shot timesync output, period must be 0\n");
6278                                 rval = -EINVAL;
6279                                 goto err_out;
6280                         }
6281
6282                         if (nsec & (1ULL << 63)) {
6283                                 netdev_warn(tp->dev,
6284                                             "Start value (nsec) is over limit. Maximum size of start is only 63 bits\n");
6285                                 rval = -EINVAL;
6286                                 goto err_out;
6287                         }
6288
6289                         tw32(TG3_EAV_WATCHDOG0_LSB, (nsec & 0xffffffff));
6290                         tw32(TG3_EAV_WATCHDOG0_MSB,
6291                              TG3_EAV_WATCHDOG0_EN |
6292                              ((nsec >> 32) & TG3_EAV_WATCHDOG_MSB_MASK));
6293
6294                         tw32(TG3_EAV_REF_CLCK_CTL,
6295                              clock_ctl | TG3_EAV_CTL_TSYNC_WDOG0);
6296                 } else {
6297                         tw32(TG3_EAV_WATCHDOG0_MSB, 0);
6298                         tw32(TG3_EAV_REF_CLCK_CTL, clock_ctl);
6299                 }
6300
6301 err_out:
6302                 tg3_full_unlock(tp);
6303                 return rval;
6304
6305         default:
6306                 break;
6307         }
6308
6309         return -EOPNOTSUPP;
6310 }
6311
6312 static const struct ptp_clock_info tg3_ptp_caps = {
6313         .owner          = THIS_MODULE,
6314         .name           = "tg3 clock",
6315         .max_adj        = 250000000,
6316         .n_alarm        = 0,
6317         .n_ext_ts       = 0,
6318         .n_per_out      = 1,
6319         .n_pins         = 0,
6320         .pps            = 0,
6321         .adjfreq        = tg3_ptp_adjfreq,
6322         .adjtime        = tg3_ptp_adjtime,
6323         .gettime        = tg3_ptp_gettime,
6324         .settime        = tg3_ptp_settime,
6325         .enable         = tg3_ptp_enable,
6326 };
6327
6328 static void tg3_hwclock_to_timestamp(struct tg3 *tp, u64 hwclock,
6329                                      struct skb_shared_hwtstamps *timestamp)
6330 {
6331         memset(timestamp, 0, sizeof(struct skb_shared_hwtstamps));
6332         timestamp->hwtstamp  = ns_to_ktime((hwclock & TG3_TSTAMP_MASK) +
6333                                            tp->ptp_adjust);
6334 }
6335
6336 /* tp->lock must be held */
6337 static void tg3_ptp_init(struct tg3 *tp)
6338 {
6339         if (!tg3_flag(tp, PTP_CAPABLE))
6340                 return;
6341
6342         /* Initialize the hardware clock to the system time. */
6343         tg3_refclk_write(tp, ktime_to_ns(ktime_get_real()));
6344         tp->ptp_adjust = 0;
6345         tp->ptp_info = tg3_ptp_caps;
6346 }
6347
6348 /* tp->lock must be held */
6349 static void tg3_ptp_resume(struct tg3 *tp)
6350 {
6351         if (!tg3_flag(tp, PTP_CAPABLE))
6352                 return;
6353
6354         tg3_refclk_write(tp, ktime_to_ns(ktime_get_real()) + tp->ptp_adjust);
6355         tp->ptp_adjust = 0;
6356 }
6357
6358 static void tg3_ptp_fini(struct tg3 *tp)
6359 {
6360         if (!tg3_flag(tp, PTP_CAPABLE) || !tp->ptp_clock)
6361                 return;
6362
6363         ptp_clock_unregister(tp->ptp_clock);
6364         tp->ptp_clock = NULL;
6365         tp->ptp_adjust = 0;
6366 }
6367
6368 static inline int tg3_irq_sync(struct tg3 *tp)
6369 {
6370         return tp->irq_sync;
6371 }
6372
6373 static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
6374 {
6375         int i;
6376
6377         dst = (u32 *)((u8 *)dst + off);
6378         for (i = 0; i < len; i += sizeof(u32))
6379                 *dst++ = tr32(off + i);
6380 }
6381
6382 static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
6383 {
6384         tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
6385         tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
6386         tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
6387         tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
6388         tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
6389         tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
6390         tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
6391         tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
6392         tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
6393         tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
6394         tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
6395         tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
6396         tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
6397         tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
6398         tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
6399         tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
6400         tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
6401         tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
6402         tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
6403
6404         if (tg3_flag(tp, SUPPORT_MSIX))
6405                 tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
6406
6407         tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
6408         tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
6409         tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
6410         tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
6411         tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
6412         tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
6413         tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
6414         tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
6415
6416         if (!tg3_flag(tp, 5705_PLUS)) {
6417                 tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
6418                 tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
6419                 tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
6420         }
6421
6422         tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
6423         tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
6424         tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
6425         tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
6426         tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
6427
6428         if (tg3_flag(tp, NVRAM))
6429                 tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
6430 }
6431
6432 static void tg3_dump_state(struct tg3 *tp)
6433 {
6434         int i;
6435         u32 *regs;
6436
6437         regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
6438         if (!regs)
6439                 return;
6440
6441         if (tg3_flag(tp, PCI_EXPRESS)) {
6442                 /* Read up to but not including private PCI registers */
6443                 for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
6444                         regs[i / sizeof(u32)] = tr32(i);
6445         } else
6446                 tg3_dump_legacy_regs(tp, regs);
6447
6448         for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
6449                 if (!regs[i + 0] && !regs[i + 1] &&
6450                     !regs[i + 2] && !regs[i + 3])
6451                         continue;
6452
6453                 netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
6454                            i * 4,
6455                            regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
6456         }
6457
6458         kfree(regs);
6459
6460         for (i = 0; i < tp->irq_cnt; i++) {
6461                 struct tg3_napi *tnapi = &tp->napi[i];
6462
6463                 /* SW status block */
6464                 netdev_err(tp->dev,
6465                          "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
6466                            i,
6467                            tnapi->hw_status->status,
6468                            tnapi->hw_status->status_tag,
6469                            tnapi->hw_status->rx_jumbo_consumer,
6470                            tnapi->hw_status->rx_consumer,
6471                            tnapi->hw_status->rx_mini_consumer,
6472                            tnapi->hw_status->idx[0].rx_producer,
6473                            tnapi->hw_status->idx[0].tx_consumer);
6474
6475                 netdev_err(tp->dev,
6476                 "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
6477                            i,
6478                            tnapi->last_tag, tnapi->last_irq_tag,
6479                            tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
6480                            tnapi->rx_rcb_ptr,
6481                            tnapi->prodring.rx_std_prod_idx,
6482                            tnapi->prodring.rx_std_cons_idx,
6483                            tnapi->prodring.rx_jmb_prod_idx,
6484                            tnapi->prodring.rx_jmb_cons_idx);
6485         }
6486 }
6487
6488 /* This is called whenever we suspect that the system chipset is re-
6489  * ordering the sequence of MMIO to the tx send mailbox. The symptom
6490  * is bogus tx completions. We try to recover by setting the
6491  * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
6492  * in the workqueue.
6493  */
6494 static void tg3_tx_recover(struct tg3 *tp)
6495 {
6496         BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
6497                tp->write32_tx_mbox == tg3_write_indirect_mbox);
6498
6499         netdev_warn(tp->dev,
6500                     "The system may be re-ordering memory-mapped I/O "
6501                     "cycles to the network device, attempting to recover. "
6502                     "Please report the problem to the driver maintainer "
6503                     "and include system chipset information.\n");
6504
6505         tg3_flag_set(tp, TX_RECOVERY_PENDING);
6506 }
6507
6508 static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
6509 {
6510         /* Tell compiler to fetch tx indices from memory. */
6511         barrier();
6512         return tnapi->tx_pending -
6513                ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
6514 }
6515
6516 /* Tigon3 never reports partial packet sends.  So we do not
6517  * need special logic to handle SKBs that have not had all
6518  * of their frags sent yet, like SunGEM does.
6519  */
6520 static void tg3_tx(struct tg3_napi *tnapi)
6521 {
6522         struct tg3 *tp = tnapi->tp;
6523         u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
6524         u32 sw_idx = tnapi->tx_cons;
6525         struct netdev_queue *txq;
6526         int index = tnapi - tp->napi;
6527         unsigned int pkts_compl = 0, bytes_compl = 0;
6528
6529         if (tg3_flag(tp, ENABLE_TSS))
6530                 index--;
6531
6532         txq = netdev_get_tx_queue(tp->dev, index);
6533
6534         while (sw_idx != hw_idx) {
6535                 struct tg3_tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
6536                 struct sk_buff *skb = ri->skb;
6537                 int i, tx_bug = 0;
6538
6539                 if (unlikely(skb == NULL)) {
6540                         tg3_tx_recover(tp);
6541                         return;
6542                 }
6543
6544                 if (tnapi->tx_ring[sw_idx].len_flags & TXD_FLAG_HWTSTAMP) {
6545                         struct skb_shared_hwtstamps timestamp;
6546                         u64 hwclock = tr32(TG3_TX_TSTAMP_LSB);
6547                         hwclock |= (u64)tr32(TG3_TX_TSTAMP_MSB) << 32;
6548
6549                         tg3_hwclock_to_timestamp(tp, hwclock, &timestamp);
6550
6551                         skb_tstamp_tx(skb, &timestamp);
6552                 }
6553
6554                 pci_unmap_single(tp->pdev,
6555                                  dma_unmap_addr(ri, mapping),
6556                                  skb_headlen(skb),
6557                                  PCI_DMA_TODEVICE);
6558
6559                 ri->skb = NULL;
6560
6561                 while (ri->fragmented) {
6562                         ri->fragmented = false;
6563                         sw_idx = NEXT_TX(sw_idx);
6564                         ri = &tnapi->tx_buffers[sw_idx];
6565                 }
6566
6567                 sw_idx = NEXT_TX(sw_idx);
6568
6569                 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
6570                         ri = &tnapi->tx_buffers[sw_idx];
6571                         if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
6572                                 tx_bug = 1;
6573
6574                         pci_unmap_page(tp->pdev,
6575                                        dma_unmap_addr(ri, mapping),
6576                                        skb_frag_size(&skb_shinfo(skb)->frags[i]),
6577                                        PCI_DMA_TODEVICE);
6578
6579                         while (ri->fragmented) {
6580                                 ri->fragmented = false;
6581                                 sw_idx = NEXT_TX(sw_idx);
6582                                 ri = &tnapi->tx_buffers[sw_idx];
6583                         }
6584
6585                         sw_idx = NEXT_TX(sw_idx);
6586                 }
6587
6588                 pkts_compl++;
6589                 bytes_compl += skb->len;
6590
6591                 dev_kfree_skb_any(skb);
6592
6593                 if (unlikely(tx_bug)) {
6594                         tg3_tx_recover(tp);
6595                         return;
6596                 }
6597         }
6598
6599         netdev_tx_completed_queue(txq, pkts_compl, bytes_compl);
6600
6601         tnapi->tx_cons = sw_idx;
6602
6603         /* Need to make the tx_cons update visible to tg3_start_xmit()
6604          * before checking for netif_queue_stopped().  Without the
6605          * memory barrier, there is a small possibility that tg3_start_xmit()
6606          * will miss it and cause the queue to be stopped forever.
6607          */
6608         smp_mb();
6609
6610         if (unlikely(netif_tx_queue_stopped(txq) &&
6611                      (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
6612                 __netif_tx_lock(txq, smp_processor_id());
6613                 if (netif_tx_queue_stopped(txq) &&
6614                     (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
6615                         netif_tx_wake_queue(txq);
6616                 __netif_tx_unlock(txq);
6617         }
6618 }
6619
6620 static void tg3_frag_free(bool is_frag, void *data)
6621 {
6622         if (is_frag)
6623                 put_page(virt_to_head_page(data));
6624         else
6625                 kfree(data);
6626 }
6627
6628 static void tg3_rx_data_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
6629 {
6630         unsigned int skb_size = SKB_DATA_ALIGN(map_sz + TG3_RX_OFFSET(tp)) +
6631                    SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
6632
6633         if (!ri->data)
6634                 return;
6635
6636         pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
6637                          map_sz, PCI_DMA_FROMDEVICE);
6638         tg3_frag_free(skb_size <= PAGE_SIZE, ri->data);
6639         ri->data = NULL;
6640 }
6641
6642
6643 /* Returns size of skb allocated or < 0 on error.
6644  *
6645  * We only need to fill in the address because the other members
6646  * of the RX descriptor are invariant, see tg3_init_rings.
6647  *
6648  * Note the purposeful assymetry of cpu vs. chip accesses.  For
6649  * posting buffers we only dirty the first cache line of the RX
6650  * descriptor (containing the address).  Whereas for the RX status
6651  * buffers the cpu only reads the last cacheline of the RX descriptor
6652  * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
6653  */
6654 static int tg3_alloc_rx_data(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
6655                              u32 opaque_key, u32 dest_idx_unmasked,
6656                              unsigned int *frag_size)
6657 {
6658         struct tg3_rx_buffer_desc *desc;
6659         struct ring_info *map;
6660         u8 *data;
6661         dma_addr_t mapping;
6662         int skb_size, data_size, dest_idx;
6663
6664         switch (opaque_key) {
6665         case RXD_OPAQUE_RING_STD:
6666                 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
6667                 desc = &tpr->rx_std[dest_idx];
6668                 map = &tpr->rx_std_buffers[dest_idx];
6669                 data_size = tp->rx_pkt_map_sz;
6670                 break;
6671
6672         case RXD_OPAQUE_RING_JUMBO:
6673                 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
6674                 desc = &tpr->rx_jmb[dest_idx].std;
6675                 map = &tpr->rx_jmb_buffers[dest_idx];
6676                 data_size = TG3_RX_JMB_MAP_SZ;
6677                 break;
6678
6679         default:
6680                 return -EINVAL;
6681         }
6682
6683         /* Do not overwrite any of the map or rp information
6684          * until we are sure we can commit to a new buffer.
6685          *
6686          * Callers depend upon this behavior and assume that
6687          * we leave everything unchanged if we fail.
6688          */
6689         skb_size = SKB_DATA_ALIGN(data_size + TG3_RX_OFFSET(tp)) +
6690                    SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
6691         if (skb_size <= PAGE_SIZE) {
6692                 data = netdev_alloc_frag(skb_size);
6693                 *frag_size = skb_size;
6694         } else {
6695                 data = kmalloc(skb_size, GFP_ATOMIC);
6696                 *frag_size = 0;
6697         }
6698         if (!data)
6699                 return -ENOMEM;
6700
6701         mapping = pci_map_single(tp->pdev,
6702                                  data + TG3_RX_OFFSET(tp),
6703                                  data_size,
6704                                  PCI_DMA_FROMDEVICE);
6705         if (unlikely(pci_dma_mapping_error(tp->pdev, mapping))) {
6706                 tg3_frag_free(skb_size <= PAGE_SIZE, data);
6707                 return -EIO;
6708         }
6709
6710         map->data = data;
6711         dma_unmap_addr_set(map, mapping, mapping);
6712
6713         desc->addr_hi = ((u64)mapping >> 32);
6714         desc->addr_lo = ((u64)mapping & 0xffffffff);
6715
6716         return data_size;
6717 }
6718
6719 /* We only need to move over in the address because the other
6720  * members of the RX descriptor are invariant.  See notes above
6721  * tg3_alloc_rx_data for full details.
6722  */
6723 static void tg3_recycle_rx(struct tg3_napi *tnapi,
6724                            struct tg3_rx_prodring_set *dpr,
6725                            u32 opaque_key, int src_idx,
6726                            u32 dest_idx_unmasked)
6727 {
6728         struct tg3 *tp = tnapi->tp;
6729         struct tg3_rx_buffer_desc *src_desc, *dest_desc;
6730         struct ring_info *src_map, *dest_map;
6731         struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
6732         int dest_idx;
6733
6734         switch (opaque_key) {
6735         case RXD_OPAQUE_RING_STD:
6736                 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
6737                 dest_desc = &dpr->rx_std[dest_idx];
6738                 dest_map = &dpr->rx_std_buffers[dest_idx];
6739                 src_desc = &spr->rx_std[src_idx];
6740                 src_map = &spr->rx_std_buffers[src_idx];
6741                 break;
6742
6743         case RXD_OPAQUE_RING_JUMBO:
6744                 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
6745                 dest_desc = &dpr->rx_jmb[dest_idx].std;
6746                 dest_map = &dpr->rx_jmb_buffers[dest_idx];
6747                 src_desc = &spr->rx_jmb[src_idx].std;
6748                 src_map = &spr->rx_jmb_buffers[src_idx];
6749                 break;
6750
6751         default:
6752                 return;
6753         }
6754
6755         dest_map->data = src_map->data;
6756         dma_unmap_addr_set(dest_map, mapping,
6757                            dma_unmap_addr(src_map, mapping));
6758         dest_desc->addr_hi = src_desc->addr_hi;
6759         dest_desc->addr_lo = src_desc->addr_lo;
6760
6761         /* Ensure that the update to the skb happens after the physical
6762          * addresses have been transferred to the new BD location.
6763          */
6764         smp_wmb();
6765
6766         src_map->data = NULL;
6767 }
6768
6769 /* The RX ring scheme is composed of multiple rings which post fresh
6770  * buffers to the chip, and one special ring the chip uses to report
6771  * status back to the host.
6772  *
6773  * The special ring reports the status of received packets to the
6774  * host.  The chip does not write into the original descriptor the
6775  * RX buffer was obtained from.  The chip simply takes the original
6776  * descriptor as provided by the host, updates the status and length
6777  * field, then writes this into the next status ring entry.
6778  *
6779  * Each ring the host uses to post buffers to the chip is described
6780  * by a TG3_BDINFO entry in the chips SRAM area.  When a packet arrives,
6781  * it is first placed into the on-chip ram.  When the packet's length
6782  * is known, it walks down the TG3_BDINFO entries to select the ring.
6783  * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
6784  * which is within the range of the new packet's length is chosen.
6785  *
6786  * The "separate ring for rx status" scheme may sound queer, but it makes
6787  * sense from a cache coherency perspective.  If only the host writes
6788  * to the buffer post rings, and only the chip writes to the rx status
6789  * rings, then cache lines never move beyond shared-modified state.
6790  * If both the host and chip were to write into the same ring, cache line
6791  * eviction could occur since both entities want it in an exclusive state.
6792  */
6793 static int tg3_rx(struct tg3_napi *tnapi, int budget)
6794 {
6795         struct tg3 *tp = tnapi->tp;
6796         u32 work_mask, rx_std_posted = 0;
6797         u32 std_prod_idx, jmb_prod_idx;
6798         u32 sw_idx = tnapi->rx_rcb_ptr;
6799         u16 hw_idx;
6800         int received;
6801         struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
6802
6803         hw_idx = *(tnapi->rx_rcb_prod_idx);
6804         /*
6805          * We need to order the read of hw_idx and the read of
6806          * the opaque cookie.
6807          */
6808         rmb();
6809         work_mask = 0;
6810         received = 0;
6811         std_prod_idx = tpr->rx_std_prod_idx;
6812         jmb_prod_idx = tpr->rx_jmb_prod_idx;
6813         while (sw_idx != hw_idx && budget > 0) {
6814                 struct ring_info *ri;
6815                 struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
6816                 unsigned int len;
6817                 struct sk_buff *skb;
6818                 dma_addr_t dma_addr;
6819                 u32 opaque_key, desc_idx, *post_ptr;
6820                 u8 *data;
6821                 u64 tstamp = 0;
6822
6823                 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
6824                 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
6825                 if (opaque_key == RXD_OPAQUE_RING_STD) {
6826                         ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
6827                         dma_addr = dma_unmap_addr(ri, mapping);
6828                         data = ri->data;
6829                         post_ptr = &std_prod_idx;
6830                         rx_std_posted++;
6831                 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
6832                         ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
6833                         dma_addr = dma_unmap_addr(ri, mapping);
6834                         data = ri->data;
6835                         post_ptr = &jmb_prod_idx;
6836                 } else
6837                         goto next_pkt_nopost;
6838
6839                 work_mask |= opaque_key;
6840
6841                 if (desc->err_vlan & RXD_ERR_MASK) {
6842                 drop_it:
6843                         tg3_recycle_rx(tnapi, tpr, opaque_key,
6844                                        desc_idx, *post_ptr);
6845                 drop_it_no_recycle:
6846                         /* Other statistics kept track of by card. */
6847                         tp->rx_dropped++;
6848                         goto next_pkt;
6849                 }
6850
6851                 prefetch(data + TG3_RX_OFFSET(tp));
6852                 len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
6853                       ETH_FCS_LEN;
6854
6855                 if ((desc->type_flags & RXD_FLAG_PTPSTAT_MASK) ==
6856                      RXD_FLAG_PTPSTAT_PTPV1 ||
6857                     (desc->type_flags & RXD_FLAG_PTPSTAT_MASK) ==
6858                      RXD_FLAG_PTPSTAT_PTPV2) {
6859                         tstamp = tr32(TG3_RX_TSTAMP_LSB);
6860                         tstamp |= (u64)tr32(TG3_RX_TSTAMP_MSB) << 32;
6861                 }
6862
6863                 if (len > TG3_RX_COPY_THRESH(tp)) {
6864                         int skb_size;
6865                         unsigned int frag_size;
6866
6867                         skb_size = tg3_alloc_rx_data(tp, tpr, opaque_key,
6868                                                     *post_ptr, &frag_size);
6869                         if (skb_size < 0)
6870                                 goto drop_it;
6871
6872                         pci_unmap_single(tp->pdev, dma_addr, skb_size,
6873                                          PCI_DMA_FROMDEVICE);
6874
6875                         /* Ensure that the update to the data happens
6876                          * after the usage of the old DMA mapping.
6877                          */
6878                         smp_wmb();
6879
6880                         ri->data = NULL;
6881
6882                         skb = build_skb(data, frag_size);
6883                         if (!skb) {
6884                                 tg3_frag_free(frag_size != 0, data);
6885                                 goto drop_it_no_recycle;
6886                         }
6887                         skb_reserve(skb, TG3_RX_OFFSET(tp));
6888                 } else {
6889                         tg3_recycle_rx(tnapi, tpr, opaque_key,
6890                                        desc_idx, *post_ptr);
6891
6892                         skb = netdev_alloc_skb(tp->dev,
6893                                                len + TG3_RAW_IP_ALIGN);
6894                         if (skb == NULL)
6895                                 goto drop_it_no_recycle;
6896
6897                         skb_reserve(skb, TG3_RAW_IP_ALIGN);
6898                         pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
6899                         memcpy(skb->data,
6900                                data + TG3_RX_OFFSET(tp),
6901                                len);
6902                         pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
6903                 }
6904
6905                 skb_put(skb, len);
6906                 if (tstamp)
6907                         tg3_hwclock_to_timestamp(tp, tstamp,
6908                                                  skb_hwtstamps(skb));
6909
6910                 if ((tp->dev->features & NETIF_F_RXCSUM) &&
6911                     (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
6912                     (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
6913                       >> RXD_TCPCSUM_SHIFT) == 0xffff))
6914                         skb->ip_summed = CHECKSUM_UNNECESSARY;
6915                 else
6916                         skb_checksum_none_assert(skb);
6917
6918                 skb->protocol = eth_type_trans(skb, tp->dev);
6919
6920                 if (len > (tp->dev->mtu + ETH_HLEN) &&
6921                     skb->protocol != htons(ETH_P_8021Q)) {
6922                         dev_kfree_skb_any(skb);
6923                         goto drop_it_no_recycle;
6924                 }
6925
6926                 if (desc->type_flags & RXD_FLAG_VLAN &&
6927                     !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
6928                         __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q),
6929                                                desc->err_vlan & RXD_VLAN_MASK);
6930
6931                 napi_gro_receive(&tnapi->napi, skb);
6932
6933                 received++;
6934                 budget--;
6935
6936 next_pkt:
6937                 (*post_ptr)++;
6938
6939                 if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
6940                         tpr->rx_std_prod_idx = std_prod_idx &
6941                                                tp->rx_std_ring_mask;
6942                         tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
6943                                      tpr->rx_std_prod_idx);
6944                         work_mask &= ~RXD_OPAQUE_RING_STD;
6945                         rx_std_posted = 0;
6946                 }
6947 next_pkt_nopost:
6948                 sw_idx++;
6949                 sw_idx &= tp->rx_ret_ring_mask;
6950
6951                 /* Refresh hw_idx to see if there is new work */
6952                 if (sw_idx == hw_idx) {
6953                         hw_idx = *(tnapi->rx_rcb_prod_idx);
6954                         rmb();
6955                 }
6956         }
6957
6958         /* ACK the status ring. */
6959         tnapi->rx_rcb_ptr = sw_idx;
6960         tw32_rx_mbox(tnapi->consmbox, sw_idx);
6961
6962         /* Refill RX ring(s). */
6963         if (!tg3_flag(tp, ENABLE_RSS)) {
6964                 /* Sync BD data before updating mailbox */
6965                 wmb();
6966
6967                 if (work_mask & RXD_OPAQUE_RING_STD) {
6968                         tpr->rx_std_prod_idx = std_prod_idx &
6969                                                tp->rx_std_ring_mask;
6970                         tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
6971                                      tpr->rx_std_prod_idx);
6972                 }
6973                 if (work_mask & RXD_OPAQUE_RING_JUMBO) {
6974                         tpr->rx_jmb_prod_idx = jmb_prod_idx &
6975                                                tp->rx_jmb_ring_mask;
6976                         tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
6977                                      tpr->rx_jmb_prod_idx);
6978                 }
6979                 mmiowb();
6980         } else if (work_mask) {
6981                 /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
6982                  * updated before the producer indices can be updated.
6983                  */
6984                 smp_wmb();
6985
6986                 tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
6987                 tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
6988
6989                 if (tnapi != &tp->napi[1]) {
6990                         tp->rx_refill = true;
6991                         napi_schedule(&tp->napi[1].napi);
6992                 }
6993         }
6994
6995         return received;
6996 }
6997
6998 static void tg3_poll_link(struct tg3 *tp)
6999 {
7000         /* handle link change and other phy events */
7001         if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
7002                 struct tg3_hw_status *sblk = tp->napi[0].hw_status;
7003
7004                 if (sblk->status & SD_STATUS_LINK_CHG) {
7005                         sblk->status = SD_STATUS_UPDATED |
7006                                        (sblk->status & ~SD_STATUS_LINK_CHG);
7007                         spin_lock(&tp->lock);
7008                         if (tg3_flag(tp, USE_PHYLIB)) {
7009                                 tw32_f(MAC_STATUS,
7010                                      (MAC_STATUS_SYNC_CHANGED |
7011                                       MAC_STATUS_CFG_CHANGED |
7012                                       MAC_STATUS_MI_COMPLETION |
7013                                       MAC_STATUS_LNKSTATE_CHANGED));
7014                                 udelay(40);
7015                         } else
7016                                 tg3_setup_phy(tp, false);
7017                         spin_unlock(&tp->lock);
7018                 }
7019         }
7020 }
7021
7022 static int tg3_rx_prodring_xfer(struct tg3 *tp,
7023                                 struct tg3_rx_prodring_set *dpr,
7024                                 struct tg3_rx_prodring_set *spr)
7025 {
7026         u32 si, di, cpycnt, src_prod_idx;
7027         int i, err = 0;
7028
7029         while (1) {
7030                 src_prod_idx = spr->rx_std_prod_idx;
7031
7032                 /* Make sure updates to the rx_std_buffers[] entries and the
7033                  * standard producer index are seen in the correct order.
7034                  */
7035                 smp_rmb();
7036
7037                 if (spr->rx_std_cons_idx == src_prod_idx)
7038                         break;
7039
7040                 if (spr->rx_std_cons_idx < src_prod_idx)
7041                         cpycnt = src_prod_idx - spr->rx_std_cons_idx;
7042                 else
7043                         cpycnt = tp->rx_std_ring_mask + 1 -
7044                                  spr->rx_std_cons_idx;
7045
7046                 cpycnt = min(cpycnt,
7047                              tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
7048
7049                 si = spr->rx_std_cons_idx;
7050                 di = dpr->rx_std_prod_idx;
7051
7052                 for (i = di; i < di + cpycnt; i++) {
7053                         if (dpr->rx_std_buffers[i].data) {
7054                                 cpycnt = i - di;
7055                                 err = -ENOSPC;
7056                                 break;
7057                         }
7058                 }
7059
7060                 if (!cpycnt)
7061                         break;
7062
7063                 /* Ensure that updates to the rx_std_buffers ring and the
7064                  * shadowed hardware producer ring from tg3_recycle_skb() are
7065                  * ordered correctly WRT the skb check above.
7066                  */
7067                 smp_rmb();
7068
7069                 memcpy(&dpr->rx_std_buffers[di],
7070                        &spr->rx_std_buffers[si],
7071                        cpycnt * sizeof(struct ring_info));
7072
7073                 for (i = 0; i < cpycnt; i++, di++, si++) {
7074                         struct tg3_rx_buffer_desc *sbd, *dbd;
7075                         sbd = &spr->rx_std[si];
7076                         dbd = &dpr->rx_std[di];
7077                         dbd->addr_hi = sbd->addr_hi;
7078                         dbd->addr_lo = sbd->addr_lo;
7079                 }
7080
7081                 spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
7082                                        tp->rx_std_ring_mask;
7083                 dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
7084                                        tp->rx_std_ring_mask;
7085         }
7086
7087         while (1) {
7088                 src_prod_idx = spr->rx_jmb_prod_idx;
7089
7090                 /* Make sure updates to the rx_jmb_buffers[] entries and
7091                  * the jumbo producer index are seen in the correct order.
7092                  */
7093                 smp_rmb();
7094
7095                 if (spr->rx_jmb_cons_idx == src_prod_idx)
7096                         break;
7097
7098                 if (spr->rx_jmb_cons_idx < src_prod_idx)
7099                         cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
7100                 else
7101                         cpycnt = tp->rx_jmb_ring_mask + 1 -
7102                                  spr->rx_jmb_cons_idx;
7103
7104                 cpycnt = min(cpycnt,
7105                              tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
7106
7107                 si = spr->rx_jmb_cons_idx;
7108                 di = dpr->rx_jmb_prod_idx;
7109
7110                 for (i = di; i < di + cpycnt; i++) {
7111                         if (dpr->rx_jmb_buffers[i].data) {
7112                                 cpycnt = i - di;
7113                                 err = -ENOSPC;
7114                                 break;
7115                         }
7116                 }
7117
7118                 if (!cpycnt)
7119                         break;
7120
7121                 /* Ensure that updates to the rx_jmb_buffers ring and the
7122                  * shadowed hardware producer ring from tg3_recycle_skb() are
7123                  * ordered correctly WRT the skb check above.
7124                  */
7125                 smp_rmb();
7126
7127                 memcpy(&dpr->rx_jmb_buffers[di],
7128                        &spr->rx_jmb_buffers[si],
7129                        cpycnt * sizeof(struct ring_info));
7130
7131                 for (i = 0; i < cpycnt; i++, di++, si++) {
7132                         struct tg3_rx_buffer_desc *sbd, *dbd;
7133                         sbd = &spr->rx_jmb[si].std;
7134                         dbd = &dpr->rx_jmb[di].std;
7135                         dbd->addr_hi = sbd->addr_hi;
7136                         dbd->addr_lo = sbd->addr_lo;
7137                 }
7138
7139                 spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
7140                                        tp->rx_jmb_ring_mask;
7141                 dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
7142                                        tp->rx_jmb_ring_mask;
7143         }
7144
7145         return err;
7146 }
7147
7148 static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
7149 {
7150         struct tg3 *tp = tnapi->tp;
7151
7152         /* run TX completion thread */
7153         if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
7154                 tg3_tx(tnapi);
7155                 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
7156                         return work_done;
7157         }
7158
7159         if (!tnapi->rx_rcb_prod_idx)
7160                 return work_done;
7161
7162         /* run RX thread, within the bounds set by NAPI.
7163          * All RX "locking" is done by ensuring outside
7164          * code synchronizes with tg3->napi.poll()
7165          */
7166         if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
7167                 work_done += tg3_rx(tnapi, budget - work_done);
7168
7169         if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
7170                 struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
7171                 int i, err = 0;
7172                 u32 std_prod_idx = dpr->rx_std_prod_idx;
7173                 u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
7174
7175                 tp->rx_refill = false;
7176                 for (i = 1; i <= tp->rxq_cnt; i++)
7177                         err |= tg3_rx_prodring_xfer(tp, dpr,
7178                                                     &tp->napi[i].prodring);
7179
7180                 wmb();
7181
7182                 if (std_prod_idx != dpr->rx_std_prod_idx)
7183                         tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
7184                                      dpr->rx_std_prod_idx);
7185
7186                 if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
7187                         tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
7188                                      dpr->rx_jmb_prod_idx);
7189
7190                 mmiowb();
7191
7192                 if (err)
7193                         tw32_f(HOSTCC_MODE, tp->coal_now);
7194         }
7195
7196         return work_done;
7197 }
7198
7199 static inline void tg3_reset_task_schedule(struct tg3 *tp)
7200 {
7201         if (!test_and_set_bit(TG3_FLAG_RESET_TASK_PENDING, tp->tg3_flags))
7202                 schedule_work(&tp->reset_task);
7203 }
7204
7205 static inline void tg3_reset_task_cancel(struct tg3 *tp)
7206 {
7207         cancel_work_sync(&tp->reset_task);
7208         tg3_flag_clear(tp, RESET_TASK_PENDING);
7209         tg3_flag_clear(tp, TX_RECOVERY_PENDING);
7210 }
7211
7212 static int tg3_poll_msix(struct napi_struct *napi, int budget)
7213 {
7214         struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
7215         struct tg3 *tp = tnapi->tp;
7216         int work_done = 0;
7217         struct tg3_hw_status *sblk = tnapi->hw_status;
7218
7219         while (1) {
7220                 work_done = tg3_poll_work(tnapi, work_done, budget);
7221
7222                 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
7223                         goto tx_recovery;
7224
7225                 if (unlikely(work_done >= budget))
7226                         break;
7227
7228                 /* tp->last_tag is used in tg3_int_reenable() below
7229                  * to tell the hw how much work has been processed,
7230                  * so we must read it before checking for more work.
7231                  */
7232                 tnapi->last_tag = sblk->status_tag;
7233                 tnapi->last_irq_tag = tnapi->last_tag;
7234                 rmb();
7235
7236                 /* check for RX/TX work to do */
7237                 if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
7238                            *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
7239
7240                         /* This test here is not race free, but will reduce
7241                          * the number of interrupts by looping again.
7242                          */
7243                         if (tnapi == &tp->napi[1] && tp->rx_refill)
7244                                 continue;
7245
7246                         napi_complete(napi);
7247                         /* Reenable interrupts. */
7248                         tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
7249
7250                         /* This test here is synchronized by napi_schedule()
7251                          * and napi_complete() to close the race condition.
7252                          */
7253                         if (unlikely(tnapi == &tp->napi[1] && tp->rx_refill)) {
7254                                 tw32(HOSTCC_MODE, tp->coalesce_mode |
7255                                                   HOSTCC_MODE_ENABLE |
7256                                                   tnapi->coal_now);
7257                         }
7258                         mmiowb();
7259                         break;
7260                 }
7261         }
7262
7263         return work_done;
7264
7265 tx_recovery:
7266         /* work_done is guaranteed to be less than budget. */
7267         napi_complete(napi);
7268         tg3_reset_task_schedule(tp);
7269         return work_done;
7270 }
7271
7272 static void tg3_process_error(struct tg3 *tp)
7273 {
7274         u32 val;
7275         bool real_error = false;
7276
7277         if (tg3_flag(tp, ERROR_PROCESSED))
7278                 return;
7279
7280         /* Check Flow Attention register */
7281         val = tr32(HOSTCC_FLOW_ATTN);
7282         if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
7283                 netdev_err(tp->dev, "FLOW Attention error.  Resetting chip.\n");
7284                 real_error = true;
7285         }
7286
7287         if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
7288                 netdev_err(tp->dev, "MSI Status error.  Resetting chip.\n");
7289                 real_error = true;
7290         }
7291
7292         if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
7293                 netdev_err(tp->dev, "DMA Status error.  Resetting chip.\n");
7294                 real_error = true;
7295         }
7296
7297         if (!real_error)
7298                 return;
7299
7300         tg3_dump_state(tp);
7301
7302         tg3_flag_set(tp, ERROR_PROCESSED);
7303         tg3_reset_task_schedule(tp);
7304 }
7305
7306 static int tg3_poll(struct napi_struct *napi, int budget)
7307 {
7308         struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
7309         struct tg3 *tp = tnapi->tp;
7310         int work_done = 0;
7311         struct tg3_hw_status *sblk = tnapi->hw_status;
7312
7313         while (1) {
7314                 if (sblk->status & SD_STATUS_ERROR)
7315                         tg3_process_error(tp);
7316
7317                 tg3_poll_link(tp);
7318
7319                 work_done = tg3_poll_work(tnapi, work_done, budget);
7320
7321                 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
7322                         goto tx_recovery;
7323
7324                 if (unlikely(work_done >= budget))
7325                         break;
7326
7327                 if (tg3_flag(tp, TAGGED_STATUS)) {
7328                         /* tp->last_tag is used in tg3_int_reenable() below
7329                          * to tell the hw how much work has been processed,
7330                          * so we must read it before checking for more work.
7331                          */
7332                         tnapi->last_tag = sblk->status_tag;
7333                         tnapi->last_irq_tag = tnapi->last_tag;
7334                         rmb();
7335                 } else
7336                         sblk->status &= ~SD_STATUS_UPDATED;
7337
7338                 if (likely(!tg3_has_work(tnapi))) {
7339                         napi_complete(napi);
7340                         tg3_int_reenable(tnapi);
7341                         break;
7342                 }
7343         }
7344
7345         return work_done;
7346
7347 tx_recovery:
7348         /* work_done is guaranteed to be less than budget. */
7349         napi_complete(napi);
7350         tg3_reset_task_schedule(tp);
7351         return work_done;
7352 }
7353
7354 static void tg3_napi_disable(struct tg3 *tp)
7355 {
7356         int i;
7357
7358         for (i = tp->irq_cnt - 1; i >= 0; i--)
7359                 napi_disable(&tp->napi[i].napi);
7360 }
7361
7362 static void tg3_napi_enable(struct tg3 *tp)
7363 {
7364         int i;
7365
7366         for (i = 0; i < tp->irq_cnt; i++)
7367                 napi_enable(&tp->napi[i].napi);
7368 }
7369
7370 static void tg3_napi_init(struct tg3 *tp)
7371 {
7372         int i;
7373
7374         netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
7375         for (i = 1; i < tp->irq_cnt; i++)
7376                 netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
7377 }
7378
7379 static void tg3_napi_fini(struct tg3 *tp)
7380 {
7381         int i;
7382
7383         for (i = 0; i < tp->irq_cnt; i++)
7384                 netif_napi_del(&tp->napi[i].napi);
7385 }
7386
7387 static inline void tg3_netif_stop(struct tg3 *tp)
7388 {
7389         tp->dev->trans_start = jiffies; /* prevent tx timeout */
7390         tg3_napi_disable(tp);
7391         netif_carrier_off(tp->dev);
7392         netif_tx_disable(tp->dev);
7393 }
7394
7395 /* tp->lock must be held */
7396 static inline void tg3_netif_start(struct tg3 *tp)
7397 {
7398         tg3_ptp_resume(tp);
7399
7400         /* NOTE: unconditional netif_tx_wake_all_queues is only
7401          * appropriate so long as all callers are assured to
7402          * have free tx slots (such as after tg3_init_hw)
7403          */
7404         netif_tx_wake_all_queues(tp->dev);
7405
7406         if (tp->link_up)
7407                 netif_carrier_on(tp->dev);
7408
7409         tg3_napi_enable(tp);
7410         tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
7411         tg3_enable_ints(tp);
7412 }
7413
7414 static void tg3_irq_quiesce(struct tg3 *tp)
7415 {
7416         int i;
7417
7418         BUG_ON(tp->irq_sync);
7419
7420         tp->irq_sync = 1;
7421         smp_mb();
7422
7423         for (i = 0; i < tp->irq_cnt; i++)
7424                 synchronize_irq(tp->napi[i].irq_vec);
7425 }
7426
7427 /* Fully shutdown all tg3 driver activity elsewhere in the system.
7428  * If irq_sync is non-zero, then the IRQ handler must be synchronized
7429  * with as well.  Most of the time, this is not necessary except when
7430  * shutting down the device.
7431  */
7432 static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
7433 {
7434         spin_lock_bh(&tp->lock);
7435         if (irq_sync)
7436                 tg3_irq_quiesce(tp);
7437 }
7438
7439 static inline void tg3_full_unlock(struct tg3 *tp)
7440 {
7441         spin_unlock_bh(&tp->lock);
7442 }
7443
7444 /* One-shot MSI handler - Chip automatically disables interrupt
7445  * after sending MSI so driver doesn't have to do it.
7446  */
7447 static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
7448 {
7449         struct tg3_napi *tnapi = dev_id;
7450         struct tg3 *tp = tnapi->tp;
7451
7452         prefetch(tnapi->hw_status);
7453         if (tnapi->rx_rcb)
7454                 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
7455
7456         if (likely(!tg3_irq_sync(tp)))
7457                 napi_schedule(&tnapi->napi);
7458
7459         return IRQ_HANDLED;
7460 }
7461
7462 /* MSI ISR - No need to check for interrupt sharing and no need to
7463  * flush status block and interrupt mailbox. PCI ordering rules
7464  * guarantee that MSI will arrive after the status block.
7465  */
7466 static irqreturn_t tg3_msi(int irq, void *dev_id)
7467 {
7468         struct tg3_napi *tnapi = dev_id;
7469         struct tg3 *tp = tnapi->tp;
7470
7471         prefetch(tnapi->hw_status);
7472         if (tnapi->rx_rcb)
7473                 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
7474         /*
7475          * Writing any value to intr-mbox-0 clears PCI INTA# and
7476          * chip-internal interrupt pending events.
7477          * Writing non-zero to intr-mbox-0 additional tells the
7478          * NIC to stop sending us irqs, engaging "in-intr-handler"
7479          * event coalescing.
7480          */
7481         tw32_mailbox(tnapi->int_mbox, 0x00000001);
7482         if (likely(!tg3_irq_sync(tp)))
7483                 napi_schedule(&tnapi->napi);
7484
7485         return IRQ_RETVAL(1);
7486 }
7487
7488 static irqreturn_t tg3_interrupt(int irq, void *dev_id)
7489 {
7490         struct tg3_napi *tnapi = dev_id;
7491         struct tg3 *tp = tnapi->tp;
7492         struct tg3_hw_status *sblk = tnapi->hw_status;
7493         unsigned int handled = 1;
7494
7495         /* In INTx mode, it is possible for the interrupt to arrive at
7496          * the CPU before the status block posted prior to the interrupt.
7497          * Reading the PCI State register will confirm whether the
7498          * interrupt is ours and will flush the status block.
7499          */
7500         if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
7501                 if (tg3_flag(tp, CHIP_RESETTING) ||
7502                     (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
7503                         handled = 0;
7504                         goto out;
7505                 }
7506         }
7507
7508         /*
7509          * Writing any value to intr-mbox-0 clears PCI INTA# and
7510          * chip-internal interrupt pending events.
7511          * Writing non-zero to intr-mbox-0 additional tells the
7512          * NIC to stop sending us irqs, engaging "in-intr-handler"
7513          * event coalescing.
7514          *
7515          * Flush the mailbox to de-assert the IRQ immediately to prevent
7516          * spurious interrupts.  The flush impacts performance but
7517          * excessive spurious interrupts can be worse in some cases.
7518          */
7519         tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
7520         if (tg3_irq_sync(tp))
7521                 goto out;
7522         sblk->status &= ~SD_STATUS_UPDATED;
7523         if (likely(tg3_has_work(tnapi))) {
7524                 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
7525                 napi_schedule(&tnapi->napi);
7526         } else {
7527                 /* No work, shared interrupt perhaps?  re-enable
7528                  * interrupts, and flush that PCI write
7529                  */
7530                 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
7531                                0x00000000);
7532         }
7533 out:
7534         return IRQ_RETVAL(handled);
7535 }
7536
7537 static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
7538 {
7539         struct tg3_napi *tnapi = dev_id;
7540         struct tg3 *tp = tnapi->tp;
7541         struct tg3_hw_status *sblk = tnapi->hw_status;
7542         unsigned int handled = 1;
7543
7544         /* In INTx mode, it is possible for the interrupt to arrive at
7545          * the CPU before the status block posted prior to the interrupt.
7546          * Reading the PCI State register will confirm whether the
7547          * interrupt is ours and will flush the status block.
7548          */
7549         if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
7550                 if (tg3_flag(tp, CHIP_RESETTING) ||
7551                     (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
7552                         handled = 0;
7553                         goto out;
7554                 }
7555         }
7556
7557         /*
7558          * writing any value to intr-mbox-0 clears PCI INTA# and
7559          * chip-internal interrupt pending events.
7560          * writing non-zero to intr-mbox-0 additional tells the
7561          * NIC to stop sending us irqs, engaging "in-intr-handler"
7562          * event coalescing.
7563          *
7564          * Flush the mailbox to de-assert the IRQ immediately to prevent
7565          * spurious interrupts.  The flush impacts performance but
7566          * excessive spurious interrupts can be worse in some cases.
7567          */
7568         tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
7569
7570         /*
7571          * In a shared interrupt configuration, sometimes other devices'
7572          * interrupts will scream.  We record the current status tag here
7573          * so that the above check can report that the screaming interrupts
7574          * are unhandled.  Eventually they will be silenced.
7575          */
7576         tnapi->last_irq_tag = sblk->status_tag;
7577
7578         if (tg3_irq_sync(tp))
7579                 goto out;
7580
7581         prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
7582
7583         napi_schedule(&tnapi->napi);
7584
7585 out:
7586         return IRQ_RETVAL(handled);
7587 }
7588
7589 /* ISR for interrupt test */
7590 static irqreturn_t tg3_test_isr(int irq, void *dev_id)
7591 {
7592         struct tg3_napi *tnapi = dev_id;
7593         struct tg3 *tp = tnapi->tp;
7594         struct tg3_hw_status *sblk = tnapi->hw_status;
7595
7596         if ((sblk->status & SD_STATUS_UPDATED) ||
7597             !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
7598                 tg3_disable_ints(tp);
7599                 return IRQ_RETVAL(1);
7600         }
7601         return IRQ_RETVAL(0);
7602 }
7603
7604 #ifdef CONFIG_NET_POLL_CONTROLLER
7605 static void tg3_poll_controller(struct net_device *dev)
7606 {
7607         int i;
7608         struct tg3 *tp = netdev_priv(dev);
7609
7610         if (tg3_irq_sync(tp))
7611                 return;
7612
7613         for (i = 0; i < tp->irq_cnt; i++)
7614                 tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
7615 }
7616 #endif
7617
7618 static void tg3_tx_timeout(struct net_device *dev)
7619 {
7620         struct tg3 *tp = netdev_priv(dev);
7621
7622         if (netif_msg_tx_err(tp)) {
7623                 netdev_err(dev, "transmit timed out, resetting\n");
7624                 tg3_dump_state(tp);
7625         }
7626
7627         tg3_reset_task_schedule(tp);
7628 }
7629
7630 /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
7631 static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
7632 {
7633         u32 base = (u32) mapping & 0xffffffff;
7634
7635         return base + len + 8 < base;
7636 }
7637
7638 /* Test for TSO DMA buffers that cross into regions which are within MSS bytes
7639  * of any 4GB boundaries: 4G, 8G, etc
7640  */
7641 static inline int tg3_4g_tso_overflow_test(struct tg3 *tp, dma_addr_t mapping,
7642                                            u32 len, u32 mss)
7643 {
7644         if (tg3_asic_rev(tp) == ASIC_REV_5762 && mss) {
7645                 u32 base = (u32) mapping & 0xffffffff;
7646
7647                 return ((base + len + (mss & 0x3fff)) < base);
7648         }
7649         return 0;
7650 }
7651
7652 /* Test for DMA addresses > 40-bit */
7653 static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
7654                                           int len)
7655 {
7656 #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
7657         if (tg3_flag(tp, 40BIT_DMA_BUG))
7658                 return ((u64) mapping + len) > DMA_BIT_MASK(40);
7659         return 0;
7660 #else
7661         return 0;
7662 #endif
7663 }
7664
7665 static inline void tg3_tx_set_bd(struct tg3_tx_buffer_desc *txbd,
7666                                  dma_addr_t mapping, u32 len, u32 flags,
7667                                  u32 mss, u32 vlan)
7668 {
7669         txbd->addr_hi = ((u64) mapping >> 32);
7670         txbd->addr_lo = ((u64) mapping & 0xffffffff);
7671         txbd->len_flags = (len << TXD_LEN_SHIFT) | (flags & 0x0000ffff);
7672         txbd->vlan_tag = (mss << TXD_MSS_SHIFT) | (vlan << TXD_VLAN_TAG_SHIFT);
7673 }
7674
7675 static bool tg3_tx_frag_set(struct tg3_napi *tnapi, u32 *entry, u32 *budget,
7676                             dma_addr_t map, u32 len, u32 flags,
7677                             u32 mss, u32 vlan)
7678 {
7679         struct tg3 *tp = tnapi->tp;
7680         bool hwbug = false;
7681
7682         if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
7683                 hwbug = true;
7684
7685         if (tg3_4g_overflow_test(map, len))
7686                 hwbug = true;
7687
7688         if (tg3_4g_tso_overflow_test(tp, map, len, mss))
7689                 hwbug = true;
7690
7691         if (tg3_40bit_overflow_test(tp, map, len))
7692                 hwbug = true;
7693
7694         if (tp->dma_limit) {
7695                 u32 prvidx = *entry;
7696                 u32 tmp_flag = flags & ~TXD_FLAG_END;
7697                 while (len > tp->dma_limit && *budget) {
7698                         u32 frag_len = tp->dma_limit;
7699                         len -= tp->dma_limit;
7700
7701                         /* Avoid the 8byte DMA problem */
7702                         if (len <= 8) {
7703                                 len += tp->dma_limit / 2;
7704                                 frag_len = tp->dma_limit / 2;
7705                         }
7706
7707                         tnapi->tx_buffers[*entry].fragmented = true;
7708
7709                         tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
7710                                       frag_len, tmp_flag, mss, vlan);
7711                         *budget -= 1;
7712                         prvidx = *entry;
7713                         *entry = NEXT_TX(*entry);
7714
7715                         map += frag_len;
7716                 }
7717
7718                 if (len) {
7719                         if (*budget) {
7720                                 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
7721                                               len, flags, mss, vlan);
7722                                 *budget -= 1;
7723                                 *entry = NEXT_TX(*entry);
7724                         } else {
7725                                 hwbug = true;
7726                                 tnapi->tx_buffers[prvidx].fragmented = false;
7727                         }
7728                 }
7729         } else {
7730                 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
7731                               len, flags, mss, vlan);
7732                 *entry = NEXT_TX(*entry);
7733         }
7734
7735         return hwbug;
7736 }
7737
7738 static void tg3_tx_skb_unmap(struct tg3_napi *tnapi, u32 entry, int last)
7739 {
7740         int i;
7741         struct sk_buff *skb;
7742         struct tg3_tx_ring_info *txb = &tnapi->tx_buffers[entry];
7743
7744         skb = txb->skb;
7745         txb->skb = NULL;
7746
7747         pci_unmap_single(tnapi->tp->pdev,
7748                          dma_unmap_addr(txb, mapping),
7749                          skb_headlen(skb),
7750                          PCI_DMA_TODEVICE);
7751
7752         while (txb->fragmented) {
7753                 txb->fragmented = false;
7754                 entry = NEXT_TX(entry);
7755                 txb = &tnapi->tx_buffers[entry];
7756         }
7757
7758         for (i = 0; i <= last; i++) {
7759                 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
7760
7761                 entry = NEXT_TX(entry);
7762                 txb = &tnapi->tx_buffers[entry];
7763
7764                 pci_unmap_page(tnapi->tp->pdev,
7765                                dma_unmap_addr(txb, mapping),
7766                                skb_frag_size(frag), PCI_DMA_TODEVICE);
7767
7768                 while (txb->fragmented) {
7769                         txb->fragmented = false;
7770                         entry = NEXT_TX(entry);
7771                         txb = &tnapi->tx_buffers[entry];
7772                 }
7773         }
7774 }
7775
7776 /* Workaround 4GB and 40-bit hardware DMA bugs. */
7777 static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
7778                                        struct sk_buff **pskb,
7779                                        u32 *entry, u32 *budget,
7780                                        u32 base_flags, u32 mss, u32 vlan)
7781 {
7782         struct tg3 *tp = tnapi->tp;
7783         struct sk_buff *new_skb, *skb = *pskb;
7784         dma_addr_t new_addr = 0;
7785         int ret = 0;
7786
7787         if (tg3_asic_rev(tp) != ASIC_REV_5701)
7788                 new_skb = skb_copy(skb, GFP_ATOMIC);
7789         else {
7790                 int more_headroom = 4 - ((unsigned long)skb->data & 3);
7791
7792                 new_skb = skb_copy_expand(skb,
7793                                           skb_headroom(skb) + more_headroom,
7794                                           skb_tailroom(skb), GFP_ATOMIC);
7795         }
7796
7797         if (!new_skb) {
7798                 ret = -1;
7799         } else {
7800                 /* New SKB is guaranteed to be linear. */
7801                 new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
7802                                           PCI_DMA_TODEVICE);
7803                 /* Make sure the mapping succeeded */
7804                 if (pci_dma_mapping_error(tp->pdev, new_addr)) {
7805                         dev_kfree_skb_any(new_skb);
7806                         ret = -1;
7807                 } else {
7808                         u32 save_entry = *entry;
7809
7810                         base_flags |= TXD_FLAG_END;
7811
7812                         tnapi->tx_buffers[*entry].skb = new_skb;
7813                         dma_unmap_addr_set(&tnapi->tx_buffers[*entry],
7814                                            mapping, new_addr);
7815
7816                         if (tg3_tx_frag_set(tnapi, entry, budget, new_addr,
7817                                             new_skb->len, base_flags,
7818                                             mss, vlan)) {
7819                                 tg3_tx_skb_unmap(tnapi, save_entry, -1);
7820                                 dev_kfree_skb_any(new_skb);
7821                                 ret = -1;
7822                         }
7823                 }
7824         }
7825
7826         dev_kfree_skb_any(skb);
7827         *pskb = new_skb;
7828         return ret;
7829 }
7830
7831 static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
7832
7833 /* Use GSO to workaround all TSO packets that meet HW bug conditions
7834  * indicated in tg3_tx_frag_set()
7835  */
7836 static int tg3_tso_bug(struct tg3 *tp, struct tg3_napi *tnapi,
7837                        struct netdev_queue *txq, struct sk_buff *skb)
7838 {
7839         struct sk_buff *segs, *nskb;
7840         u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
7841
7842         /* Estimate the number of fragments in the worst case */
7843         if (unlikely(tg3_tx_avail(tnapi) <= frag_cnt_est)) {
7844                 netif_tx_stop_queue(txq);
7845
7846                 /* netif_tx_stop_queue() must be done before checking
7847                  * checking tx index in tg3_tx_avail() below, because in
7848                  * tg3_tx(), we update tx index before checking for
7849                  * netif_tx_queue_stopped().
7850                  */
7851                 smp_mb();
7852                 if (tg3_tx_avail(tnapi) <= frag_cnt_est)
7853                         return NETDEV_TX_BUSY;
7854
7855                 netif_tx_wake_queue(txq);
7856         }
7857
7858         segs = skb_gso_segment(skb, tp->dev->features &
7859                                     ~(NETIF_F_TSO | NETIF_F_TSO6));
7860         if (IS_ERR(segs) || !segs)
7861                 goto tg3_tso_bug_end;
7862
7863         do {
7864                 nskb = segs;
7865                 segs = segs->next;
7866                 nskb->next = NULL;
7867                 tg3_start_xmit(nskb, tp->dev);
7868         } while (segs);
7869
7870 tg3_tso_bug_end:
7871         dev_kfree_skb_any(skb);
7872
7873         return NETDEV_TX_OK;
7874 }
7875
7876 /* hard_start_xmit for all devices */
7877 static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
7878 {
7879         struct tg3 *tp = netdev_priv(dev);
7880         u32 len, entry, base_flags, mss, vlan = 0;
7881         u32 budget;
7882         int i = -1, would_hit_hwbug;
7883         dma_addr_t mapping;
7884         struct tg3_napi *tnapi;
7885         struct netdev_queue *txq;
7886         unsigned int last;
7887         struct iphdr *iph = NULL;
7888         struct tcphdr *tcph = NULL;
7889         __sum16 tcp_csum = 0, ip_csum = 0;
7890         __be16 ip_tot_len = 0;
7891
7892         txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
7893         tnapi = &tp->napi[skb_get_queue_mapping(skb)];
7894         if (tg3_flag(tp, ENABLE_TSS))
7895                 tnapi++;
7896
7897         budget = tg3_tx_avail(tnapi);
7898
7899         /* We are running in BH disabled context with netif_tx_lock
7900          * and TX reclaim runs via tp->napi.poll inside of a software
7901          * interrupt.  Furthermore, IRQ processing runs lockless so we have
7902          * no IRQ context deadlocks to worry about either.  Rejoice!
7903          */
7904         if (unlikely(budget <= (skb_shinfo(skb)->nr_frags + 1))) {
7905                 if (!netif_tx_queue_stopped(txq)) {
7906                         netif_tx_stop_queue(txq);
7907
7908                         /* This is a hard error, log it. */
7909                         netdev_err(dev,
7910                                    "BUG! Tx Ring full when queue awake!\n");
7911                 }
7912                 return NETDEV_TX_BUSY;
7913         }
7914
7915         entry = tnapi->tx_prod;
7916         base_flags = 0;
7917
7918         mss = skb_shinfo(skb)->gso_size;
7919         if (mss) {
7920                 u32 tcp_opt_len, hdr_len;
7921
7922                 if (skb_cow_head(skb, 0))
7923                         goto drop;
7924
7925                 iph = ip_hdr(skb);
7926                 tcp_opt_len = tcp_optlen(skb);
7927
7928                 hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb) - ETH_HLEN;
7929
7930                 /* HW/FW can not correctly segment packets that have been
7931                  * vlan encapsulated.
7932                  */
7933                 if (skb->protocol == htons(ETH_P_8021Q) ||
7934                     skb->protocol == htons(ETH_P_8021AD))
7935                         return tg3_tso_bug(tp, tnapi, txq, skb);
7936
7937                 if (!skb_is_gso_v6(skb)) {
7938                         if (unlikely((ETH_HLEN + hdr_len) > 80) &&
7939                             tg3_flag(tp, TSO_BUG))
7940                                 return tg3_tso_bug(tp, tnapi, txq, skb);
7941
7942                         ip_csum = iph->check;
7943                         ip_tot_len = iph->tot_len;
7944                         iph->check = 0;
7945                         iph->tot_len = htons(mss + hdr_len);
7946                 }
7947
7948                 base_flags |= (TXD_FLAG_CPU_PRE_DMA |
7949                                TXD_FLAG_CPU_POST_DMA);
7950
7951                 tcph = tcp_hdr(skb);
7952                 tcp_csum = tcph->check;
7953
7954                 if (tg3_flag(tp, HW_TSO_1) ||
7955                     tg3_flag(tp, HW_TSO_2) ||
7956                     tg3_flag(tp, HW_TSO_3)) {
7957                         tcph->check = 0;
7958                         base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
7959                 } else {
7960                         tcph->check = ~csum_tcpudp_magic(iph->saddr, iph->daddr,
7961                                                          0, IPPROTO_TCP, 0);
7962                 }
7963
7964                 if (tg3_flag(tp, HW_TSO_3)) {
7965                         mss |= (hdr_len & 0xc) << 12;
7966                         if (hdr_len & 0x10)
7967                                 base_flags |= 0x00000010;
7968                         base_flags |= (hdr_len & 0x3e0) << 5;
7969                 } else if (tg3_flag(tp, HW_TSO_2))
7970                         mss |= hdr_len << 9;
7971                 else if (tg3_flag(tp, HW_TSO_1) ||
7972                          tg3_asic_rev(tp) == ASIC_REV_5705) {
7973                         if (tcp_opt_len || iph->ihl > 5) {
7974                                 int tsflags;
7975
7976                                 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
7977                                 mss |= (tsflags << 11);
7978                         }
7979                 } else {
7980                         if (tcp_opt_len || iph->ihl > 5) {
7981                                 int tsflags;
7982
7983                                 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
7984                                 base_flags |= tsflags << 12;
7985                         }
7986                 }
7987         } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
7988                 /* HW/FW can not correctly checksum packets that have been
7989                  * vlan encapsulated.
7990                  */
7991                 if (skb->protocol == htons(ETH_P_8021Q) ||
7992                     skb->protocol == htons(ETH_P_8021AD)) {
7993                         if (skb_checksum_help(skb))
7994                                 goto drop;
7995                 } else  {
7996                         base_flags |= TXD_FLAG_TCPUDP_CSUM;
7997                 }
7998         }
7999
8000         if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
8001             !mss && skb->len > VLAN_ETH_FRAME_LEN)
8002                 base_flags |= TXD_FLAG_JMB_PKT;
8003
8004         if (vlan_tx_tag_present(skb)) {
8005                 base_flags |= TXD_FLAG_VLAN;
8006                 vlan = vlan_tx_tag_get(skb);
8007         }
8008
8009         if ((unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)) &&
8010             tg3_flag(tp, TX_TSTAMP_EN)) {
8011                 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
8012                 base_flags |= TXD_FLAG_HWTSTAMP;
8013         }
8014
8015         len = skb_headlen(skb);
8016
8017         mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
8018         if (pci_dma_mapping_error(tp->pdev, mapping))
8019                 goto drop;
8020
8021
8022         tnapi->tx_buffers[entry].skb = skb;
8023         dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
8024
8025         would_hit_hwbug = 0;
8026
8027         if (tg3_flag(tp, 5701_DMA_BUG))
8028                 would_hit_hwbug = 1;
8029
8030         if (tg3_tx_frag_set(tnapi, &entry, &budget, mapping, len, base_flags |
8031                           ((skb_shinfo(skb)->nr_frags == 0) ? TXD_FLAG_END : 0),
8032                             mss, vlan)) {
8033                 would_hit_hwbug = 1;
8034         } else if (skb_shinfo(skb)->nr_frags > 0) {
8035                 u32 tmp_mss = mss;
8036
8037                 if (!tg3_flag(tp, HW_TSO_1) &&
8038                     !tg3_flag(tp, HW_TSO_2) &&
8039                     !tg3_flag(tp, HW_TSO_3))
8040                         tmp_mss = 0;
8041
8042                 /* Now loop through additional data
8043                  * fragments, and queue them.
8044                  */
8045                 last = skb_shinfo(skb)->nr_frags - 1;
8046                 for (i = 0; i <= last; i++) {
8047                         skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
8048
8049                         len = skb_frag_size(frag);
8050                         mapping = skb_frag_dma_map(&tp->pdev->dev, frag, 0,
8051                                                    len, DMA_TO_DEVICE);
8052
8053                         tnapi->tx_buffers[entry].skb = NULL;
8054                         dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
8055                                            mapping);
8056                         if (dma_mapping_error(&tp->pdev->dev, mapping))
8057                                 goto dma_error;
8058
8059                         if (!budget ||
8060                             tg3_tx_frag_set(tnapi, &entry, &budget, mapping,
8061                                             len, base_flags |
8062                                             ((i == last) ? TXD_FLAG_END : 0),
8063                                             tmp_mss, vlan)) {
8064                                 would_hit_hwbug = 1;
8065                                 break;
8066                         }
8067                 }
8068         }
8069
8070         if (would_hit_hwbug) {
8071                 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, i);
8072
8073                 if (mss) {
8074                         /* If it's a TSO packet, do GSO instead of
8075                          * allocating and copying to a large linear SKB
8076                          */
8077                         if (ip_tot_len) {
8078                                 iph->check = ip_csum;
8079                                 iph->tot_len = ip_tot_len;
8080                         }
8081                         tcph->check = tcp_csum;
8082                         return tg3_tso_bug(tp, tnapi, txq, skb);
8083                 }
8084
8085                 /* If the workaround fails due to memory/mapping
8086                  * failure, silently drop this packet.
8087                  */
8088                 entry = tnapi->tx_prod;
8089                 budget = tg3_tx_avail(tnapi);
8090                 if (tigon3_dma_hwbug_workaround(tnapi, &skb, &entry, &budget,
8091                                                 base_flags, mss, vlan))
8092                         goto drop_nofree;
8093         }
8094
8095         skb_tx_timestamp(skb);
8096         netdev_tx_sent_queue(txq, skb->len);
8097
8098         /* Sync BD data before updating mailbox */
8099         wmb();
8100
8101         /* Packets are ready, update Tx producer idx local and on card. */
8102         tw32_tx_mbox(tnapi->prodmbox, entry);
8103
8104         tnapi->tx_prod = entry;
8105         if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
8106                 netif_tx_stop_queue(txq);
8107
8108                 /* netif_tx_stop_queue() must be done before checking
8109                  * checking tx index in tg3_tx_avail() below, because in
8110                  * tg3_tx(), we update tx index before checking for
8111                  * netif_tx_queue_stopped().
8112                  */
8113                 smp_mb();
8114                 if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
8115                         netif_tx_wake_queue(txq);
8116         }
8117
8118         mmiowb();
8119         return NETDEV_TX_OK;
8120
8121 dma_error:
8122         tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, --i);
8123         tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
8124 drop:
8125         dev_kfree_skb_any(skb);
8126 drop_nofree:
8127         tp->tx_dropped++;
8128         return NETDEV_TX_OK;
8129 }
8130
8131 static void tg3_mac_loopback(struct tg3 *tp, bool enable)
8132 {
8133         if (enable) {
8134                 tp->mac_mode &= ~(MAC_MODE_HALF_DUPLEX |
8135                                   MAC_MODE_PORT_MODE_MASK);
8136
8137                 tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
8138
8139                 if (!tg3_flag(tp, 5705_PLUS))
8140                         tp->mac_mode |= MAC_MODE_LINK_POLARITY;
8141
8142                 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
8143                         tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
8144                 else
8145                         tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
8146         } else {
8147                 tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
8148
8149                 if (tg3_flag(tp, 5705_PLUS) ||
8150                     (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) ||
8151                     tg3_asic_rev(tp) == ASIC_REV_5700)
8152                         tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
8153         }
8154
8155         tw32(MAC_MODE, tp->mac_mode);
8156         udelay(40);
8157 }
8158
8159 static int tg3_phy_lpbk_set(struct tg3 *tp, u32 speed, bool extlpbk)
8160 {
8161         u32 val, bmcr, mac_mode, ptest = 0;
8162
8163         tg3_phy_toggle_apd(tp, false);
8164         tg3_phy_toggle_automdix(tp, false);
8165
8166         if (extlpbk && tg3_phy_set_extloopbk(tp))
8167                 return -EIO;
8168
8169         bmcr = BMCR_FULLDPLX;
8170         switch (speed) {
8171         case SPEED_10:
8172                 break;
8173         case SPEED_100:
8174                 bmcr |= BMCR_SPEED100;
8175                 break;
8176         case SPEED_1000:
8177         default:
8178                 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
8179                         speed = SPEED_100;
8180                         bmcr |= BMCR_SPEED100;
8181                 } else {
8182                         speed = SPEED_1000;
8183                         bmcr |= BMCR_SPEED1000;
8184                 }
8185         }
8186
8187         if (extlpbk) {
8188                 if (!(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
8189                         tg3_readphy(tp, MII_CTRL1000, &val);
8190                         val |= CTL1000_AS_MASTER |
8191                                CTL1000_ENABLE_MASTER;
8192                         tg3_writephy(tp, MII_CTRL1000, val);
8193                 } else {
8194                         ptest = MII_TG3_FET_PTEST_TRIM_SEL |
8195                                 MII_TG3_FET_PTEST_TRIM_2;
8196                         tg3_writephy(tp, MII_TG3_FET_PTEST, ptest);
8197                 }
8198         } else
8199                 bmcr |= BMCR_LOOPBACK;
8200
8201         tg3_writephy(tp, MII_BMCR, bmcr);
8202
8203         /* The write needs to be flushed for the FETs */
8204         if (tp->phy_flags & TG3_PHYFLG_IS_FET)
8205                 tg3_readphy(tp, MII_BMCR, &bmcr);
8206
8207         udelay(40);
8208
8209         if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
8210             tg3_asic_rev(tp) == ASIC_REV_5785) {
8211                 tg3_writephy(tp, MII_TG3_FET_PTEST, ptest |
8212                              MII_TG3_FET_PTEST_FRC_TX_LINK |
8213                              MII_TG3_FET_PTEST_FRC_TX_LOCK);
8214
8215                 /* The write needs to be flushed for the AC131 */
8216                 tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
8217         }
8218
8219         /* Reset to prevent losing 1st rx packet intermittently */
8220         if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
8221             tg3_flag(tp, 5780_CLASS)) {
8222                 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8223                 udelay(10);
8224                 tw32_f(MAC_RX_MODE, tp->rx_mode);
8225         }
8226
8227         mac_mode = tp->mac_mode &
8228                    ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
8229         if (speed == SPEED_1000)
8230                 mac_mode |= MAC_MODE_PORT_MODE_GMII;
8231         else
8232                 mac_mode |= MAC_MODE_PORT_MODE_MII;
8233
8234         if (tg3_asic_rev(tp) == ASIC_REV_5700) {
8235                 u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
8236
8237                 if (masked_phy_id == TG3_PHY_ID_BCM5401)
8238                         mac_mode &= ~MAC_MODE_LINK_POLARITY;
8239                 else if (masked_phy_id == TG3_PHY_ID_BCM5411)
8240                         mac_mode |= MAC_MODE_LINK_POLARITY;
8241
8242                 tg3_writephy(tp, MII_TG3_EXT_CTRL,
8243                              MII_TG3_EXT_CTRL_LNK3_LED_MODE);
8244         }
8245
8246         tw32(MAC_MODE, mac_mode);
8247         udelay(40);
8248
8249         return 0;
8250 }
8251
8252 static void tg3_set_loopback(struct net_device *dev, netdev_features_t features)
8253 {
8254         struct tg3 *tp = netdev_priv(dev);
8255
8256         if (features & NETIF_F_LOOPBACK) {
8257                 if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
8258                         return;
8259
8260                 spin_lock_bh(&tp->lock);
8261                 tg3_mac_loopback(tp, true);
8262                 netif_carrier_on(tp->dev);
8263                 spin_unlock_bh(&tp->lock);
8264                 netdev_info(dev, "Internal MAC loopback mode enabled.\n");
8265         } else {
8266                 if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
8267                         return;
8268
8269                 spin_lock_bh(&tp->lock);
8270                 tg3_mac_loopback(tp, false);
8271                 /* Force link status check */
8272                 tg3_setup_phy(tp, true);
8273                 spin_unlock_bh(&tp->lock);
8274                 netdev_info(dev, "Internal MAC loopback mode disabled.\n");
8275         }
8276 }
8277
8278 static netdev_features_t tg3_fix_features(struct net_device *dev,
8279         netdev_features_t features)
8280 {
8281         struct tg3 *tp = netdev_priv(dev);
8282
8283         if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
8284                 features &= ~NETIF_F_ALL_TSO;
8285
8286         return features;
8287 }
8288
8289 static int tg3_set_features(struct net_device *dev, netdev_features_t features)
8290 {
8291         netdev_features_t changed = dev->features ^ features;
8292
8293         if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
8294                 tg3_set_loopback(dev, features);
8295
8296         return 0;
8297 }
8298
8299 static void tg3_rx_prodring_free(struct tg3 *tp,
8300                                  struct tg3_rx_prodring_set *tpr)
8301 {
8302         int i;
8303
8304         if (tpr != &tp->napi[0].prodring) {
8305                 for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
8306                      i = (i + 1) & tp->rx_std_ring_mask)
8307                         tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
8308                                         tp->rx_pkt_map_sz);
8309
8310                 if (tg3_flag(tp, JUMBO_CAPABLE)) {
8311                         for (i = tpr->rx_jmb_cons_idx;
8312                              i != tpr->rx_jmb_prod_idx;
8313                              i = (i + 1) & tp->rx_jmb_ring_mask) {
8314                                 tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
8315                                                 TG3_RX_JMB_MAP_SZ);
8316                         }
8317                 }
8318
8319                 return;
8320         }
8321
8322         for (i = 0; i <= tp->rx_std_ring_mask; i++)
8323                 tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
8324                                 tp->rx_pkt_map_sz);
8325
8326         if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
8327                 for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
8328                         tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
8329                                         TG3_RX_JMB_MAP_SZ);
8330         }
8331 }
8332
8333 /* Initialize rx rings for packet processing.
8334  *
8335  * The chip has been shut down and the driver detached from
8336  * the networking, so no interrupts or new tx packets will
8337  * end up in the driver.  tp->{tx,}lock are held and thus
8338  * we may not sleep.
8339  */
8340 static int tg3_rx_prodring_alloc(struct tg3 *tp,
8341                                  struct tg3_rx_prodring_set *tpr)
8342 {
8343         u32 i, rx_pkt_dma_sz;
8344
8345         tpr->rx_std_cons_idx = 0;
8346         tpr->rx_std_prod_idx = 0;
8347         tpr->rx_jmb_cons_idx = 0;
8348         tpr->rx_jmb_prod_idx = 0;
8349
8350         if (tpr != &tp->napi[0].prodring) {
8351                 memset(&tpr->rx_std_buffers[0], 0,
8352                        TG3_RX_STD_BUFF_RING_SIZE(tp));
8353                 if (tpr->rx_jmb_buffers)
8354                         memset(&tpr->rx_jmb_buffers[0], 0,
8355                                TG3_RX_JMB_BUFF_RING_SIZE(tp));
8356                 goto done;
8357         }
8358
8359         /* Zero out all descriptors. */
8360         memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
8361
8362         rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
8363         if (tg3_flag(tp, 5780_CLASS) &&
8364             tp->dev->mtu > ETH_DATA_LEN)
8365                 rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
8366         tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
8367
8368         /* Initialize invariants of the rings, we only set this
8369          * stuff once.  This works because the card does not
8370          * write into the rx buffer posting rings.
8371          */
8372         for (i = 0; i <= tp->rx_std_ring_mask; i++) {
8373                 struct tg3_rx_buffer_desc *rxd;
8374
8375                 rxd = &tpr->rx_std[i];
8376                 rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
8377                 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
8378                 rxd->opaque = (RXD_OPAQUE_RING_STD |
8379                                (i << RXD_OPAQUE_INDEX_SHIFT));
8380         }
8381
8382         /* Now allocate fresh SKBs for each rx ring. */
8383         for (i = 0; i < tp->rx_pending; i++) {
8384                 unsigned int frag_size;
8385
8386                 if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_STD, i,
8387                                       &frag_size) < 0) {
8388                         netdev_warn(tp->dev,
8389                                     "Using a smaller RX standard ring. Only "
8390                                     "%d out of %d buffers were allocated "
8391                                     "successfully\n", i, tp->rx_pending);
8392                         if (i == 0)
8393                                 goto initfail;
8394                         tp->rx_pending = i;
8395                         break;
8396                 }
8397         }
8398
8399         if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
8400                 goto done;
8401
8402         memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
8403
8404         if (!tg3_flag(tp, JUMBO_RING_ENABLE))
8405                 goto done;
8406
8407         for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
8408                 struct tg3_rx_buffer_desc *rxd;
8409
8410                 rxd = &tpr->rx_jmb[i].std;
8411                 rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
8412                 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
8413                                   RXD_FLAG_JUMBO;
8414                 rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
8415                        (i << RXD_OPAQUE_INDEX_SHIFT));
8416         }
8417
8418         for (i = 0; i < tp->rx_jumbo_pending; i++) {
8419                 unsigned int frag_size;
8420
8421                 if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_JUMBO, i,
8422                                       &frag_size) < 0) {
8423                         netdev_warn(tp->dev,
8424                                     "Using a smaller RX jumbo ring. Only %d "
8425                                     "out of %d buffers were allocated "
8426                                     "successfully\n", i, tp->rx_jumbo_pending);
8427                         if (i == 0)
8428                                 goto initfail;
8429                         tp->rx_jumbo_pending = i;
8430                         break;
8431                 }
8432         }
8433
8434 done:
8435         return 0;
8436
8437 initfail:
8438         tg3_rx_prodring_free(tp, tpr);
8439         return -ENOMEM;
8440 }
8441
8442 static void tg3_rx_prodring_fini(struct tg3 *tp,
8443                                  struct tg3_rx_prodring_set *tpr)
8444 {
8445         kfree(tpr->rx_std_buffers);
8446         tpr->rx_std_buffers = NULL;
8447         kfree(tpr->rx_jmb_buffers);
8448         tpr->rx_jmb_buffers = NULL;
8449         if (tpr->rx_std) {
8450                 dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
8451                                   tpr->rx_std, tpr->rx_std_mapping);
8452                 tpr->rx_std = NULL;
8453         }
8454         if (tpr->rx_jmb) {
8455                 dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
8456                                   tpr->rx_jmb, tpr->rx_jmb_mapping);
8457                 tpr->rx_jmb = NULL;
8458         }
8459 }
8460
8461 static int tg3_rx_prodring_init(struct tg3 *tp,
8462                                 struct tg3_rx_prodring_set *tpr)
8463 {
8464         tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
8465                                       GFP_KERNEL);
8466         if (!tpr->rx_std_buffers)
8467                 return -ENOMEM;
8468
8469         tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
8470                                          TG3_RX_STD_RING_BYTES(tp),
8471                                          &tpr->rx_std_mapping,
8472                                          GFP_KERNEL);
8473         if (!tpr->rx_std)
8474                 goto err_out;
8475
8476         if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
8477                 tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
8478                                               GFP_KERNEL);
8479                 if (!tpr->rx_jmb_buffers)
8480                         goto err_out;
8481
8482                 tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
8483                                                  TG3_RX_JMB_RING_BYTES(tp),
8484                                                  &tpr->rx_jmb_mapping,
8485                                                  GFP_KERNEL);
8486                 if (!tpr->rx_jmb)
8487                         goto err_out;
8488         }
8489
8490         return 0;
8491
8492 err_out:
8493         tg3_rx_prodring_fini(tp, tpr);
8494         return -ENOMEM;
8495 }
8496
8497 /* Free up pending packets in all rx/tx rings.
8498  *
8499  * The chip has been shut down and the driver detached from
8500  * the networking, so no interrupts or new tx packets will
8501  * end up in the driver.  tp->{tx,}lock is not held and we are not
8502  * in an interrupt context and thus may sleep.
8503  */
8504 static void tg3_free_rings(struct tg3 *tp)
8505 {
8506         int i, j;
8507
8508         for (j = 0; j < tp->irq_cnt; j++) {
8509                 struct tg3_napi *tnapi = &tp->napi[j];
8510
8511                 tg3_rx_prodring_free(tp, &tnapi->prodring);
8512
8513                 if (!tnapi->tx_buffers)
8514                         continue;
8515
8516                 for (i = 0; i < TG3_TX_RING_SIZE; i++) {
8517                         struct sk_buff *skb = tnapi->tx_buffers[i].skb;
8518
8519                         if (!skb)
8520                                 continue;
8521
8522                         tg3_tx_skb_unmap(tnapi, i,
8523                                          skb_shinfo(skb)->nr_frags - 1);
8524
8525                         dev_kfree_skb_any(skb);
8526                 }
8527                 netdev_tx_reset_queue(netdev_get_tx_queue(tp->dev, j));
8528         }
8529 }
8530
8531 /* Initialize tx/rx rings for packet processing.
8532  *
8533  * The chip has been shut down and the driver detached from
8534  * the networking, so no interrupts or new tx packets will
8535  * end up in the driver.  tp->{tx,}lock are held and thus
8536  * we may not sleep.
8537  */
8538 static int tg3_init_rings(struct tg3 *tp)
8539 {
8540         int i;
8541
8542         /* Free up all the SKBs. */
8543         tg3_free_rings(tp);
8544
8545         for (i = 0; i < tp->irq_cnt; i++) {
8546                 struct tg3_napi *tnapi = &tp->napi[i];
8547
8548                 tnapi->last_tag = 0;
8549                 tnapi->last_irq_tag = 0;
8550                 tnapi->hw_status->status = 0;
8551                 tnapi->hw_status->status_tag = 0;
8552                 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8553
8554                 tnapi->tx_prod = 0;
8555                 tnapi->tx_cons = 0;
8556                 if (tnapi->tx_ring)
8557                         memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
8558
8559                 tnapi->rx_rcb_ptr = 0;
8560                 if (tnapi->rx_rcb)
8561                         memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
8562
8563                 if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
8564                         tg3_free_rings(tp);
8565                         return -ENOMEM;
8566                 }
8567         }
8568
8569         return 0;
8570 }
8571
8572 static void tg3_mem_tx_release(struct tg3 *tp)
8573 {
8574         int i;
8575
8576         for (i = 0; i < tp->irq_max; i++) {
8577                 struct tg3_napi *tnapi = &tp->napi[i];
8578
8579                 if (tnapi->tx_ring) {
8580                         dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
8581                                 tnapi->tx_ring, tnapi->tx_desc_mapping);
8582                         tnapi->tx_ring = NULL;
8583                 }
8584
8585                 kfree(tnapi->tx_buffers);
8586                 tnapi->tx_buffers = NULL;
8587         }
8588 }
8589
8590 static int tg3_mem_tx_acquire(struct tg3 *tp)
8591 {
8592         int i;
8593         struct tg3_napi *tnapi = &tp->napi[0];
8594
8595         /* If multivector TSS is enabled, vector 0 does not handle
8596          * tx interrupts.  Don't allocate any resources for it.
8597          */
8598         if (tg3_flag(tp, ENABLE_TSS))
8599                 tnapi++;
8600
8601         for (i = 0; i < tp->txq_cnt; i++, tnapi++) {
8602                 tnapi->tx_buffers = kzalloc(sizeof(struct tg3_tx_ring_info) *
8603                                             TG3_TX_RING_SIZE, GFP_KERNEL);
8604                 if (!tnapi->tx_buffers)
8605                         goto err_out;
8606
8607                 tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
8608                                                     TG3_TX_RING_BYTES,
8609                                                     &tnapi->tx_desc_mapping,
8610                                                     GFP_KERNEL);
8611                 if (!tnapi->tx_ring)
8612                         goto err_out;
8613         }
8614
8615         return 0;
8616
8617 err_out:
8618         tg3_mem_tx_release(tp);
8619         return -ENOMEM;
8620 }
8621
8622 static void tg3_mem_rx_release(struct tg3 *tp)
8623 {
8624         int i;
8625
8626         for (i = 0; i < tp->irq_max; i++) {
8627                 struct tg3_napi *tnapi = &tp->napi[i];
8628
8629                 tg3_rx_prodring_fini(tp, &tnapi->prodring);
8630
8631                 if (!tnapi->rx_rcb)
8632                         continue;
8633
8634                 dma_free_coherent(&tp->pdev->dev,
8635                                   TG3_RX_RCB_RING_BYTES(tp),
8636                                   tnapi->rx_rcb,
8637                                   tnapi->rx_rcb_mapping);
8638                 tnapi->rx_rcb = NULL;
8639         }
8640 }
8641
8642 static int tg3_mem_rx_acquire(struct tg3 *tp)
8643 {
8644         unsigned int i, limit;
8645
8646         limit = tp->rxq_cnt;
8647
8648         /* If RSS is enabled, we need a (dummy) producer ring
8649          * set on vector zero.  This is the true hw prodring.
8650          */
8651         if (tg3_flag(tp, ENABLE_RSS))
8652                 limit++;
8653
8654         for (i = 0; i < limit; i++) {
8655                 struct tg3_napi *tnapi = &tp->napi[i];
8656
8657                 if (tg3_rx_prodring_init(tp, &tnapi->prodring))
8658                         goto err_out;
8659
8660                 /* If multivector RSS is enabled, vector 0
8661                  * does not handle rx or tx interrupts.
8662                  * Don't allocate any resources for it.
8663                  */
8664                 if (!i && tg3_flag(tp, ENABLE_RSS))
8665                         continue;
8666
8667                 tnapi->rx_rcb = dma_zalloc_coherent(&tp->pdev->dev,
8668                                                     TG3_RX_RCB_RING_BYTES(tp),
8669                                                     &tnapi->rx_rcb_mapping,
8670                                                     GFP_KERNEL);
8671                 if (!tnapi->rx_rcb)
8672                         goto err_out;
8673         }
8674
8675         return 0;
8676
8677 err_out:
8678         tg3_mem_rx_release(tp);
8679         return -ENOMEM;
8680 }
8681
8682 /*
8683  * Must not be invoked with interrupt sources disabled and
8684  * the hardware shutdown down.
8685  */
8686 static void tg3_free_consistent(struct tg3 *tp)
8687 {
8688         int i;
8689
8690         for (i = 0; i < tp->irq_cnt; i++) {
8691                 struct tg3_napi *tnapi = &tp->napi[i];
8692
8693                 if (tnapi->hw_status) {
8694                         dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
8695                                           tnapi->hw_status,
8696                                           tnapi->status_mapping);
8697                         tnapi->hw_status = NULL;
8698                 }
8699         }
8700
8701         tg3_mem_rx_release(tp);
8702         tg3_mem_tx_release(tp);
8703
8704         if (tp->hw_stats) {
8705                 dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
8706                                   tp->hw_stats, tp->stats_mapping);
8707                 tp->hw_stats = NULL;
8708         }
8709 }
8710
8711 /*
8712  * Must not be invoked with interrupt sources disabled and
8713  * the hardware shutdown down.  Can sleep.
8714  */
8715 static int tg3_alloc_consistent(struct tg3 *tp)
8716 {
8717         int i;
8718
8719         tp->hw_stats = dma_zalloc_coherent(&tp->pdev->dev,
8720                                            sizeof(struct tg3_hw_stats),
8721                                            &tp->stats_mapping, GFP_KERNEL);
8722         if (!tp->hw_stats)
8723                 goto err_out;
8724
8725         for (i = 0; i < tp->irq_cnt; i++) {
8726                 struct tg3_napi *tnapi = &tp->napi[i];
8727                 struct tg3_hw_status *sblk;
8728
8729                 tnapi->hw_status = dma_zalloc_coherent(&tp->pdev->dev,
8730                                                        TG3_HW_STATUS_SIZE,
8731                                                        &tnapi->status_mapping,
8732                                                        GFP_KERNEL);
8733                 if (!tnapi->hw_status)
8734                         goto err_out;
8735
8736                 sblk = tnapi->hw_status;
8737
8738                 if (tg3_flag(tp, ENABLE_RSS)) {
8739                         u16 *prodptr = NULL;
8740
8741                         /*
8742                          * When RSS is enabled, the status block format changes
8743                          * slightly.  The "rx_jumbo_consumer", "reserved",
8744                          * and "rx_mini_consumer" members get mapped to the
8745                          * other three rx return ring producer indexes.
8746                          */
8747                         switch (i) {
8748                         case 1:
8749                                 prodptr = &sblk->idx[0].rx_producer;
8750                                 break;
8751                         case 2:
8752                                 prodptr = &sblk->rx_jumbo_consumer;
8753                                 break;
8754                         case 3:
8755                                 prodptr = &sblk->reserved;
8756                                 break;
8757                         case 4:
8758                                 prodptr = &sblk->rx_mini_consumer;
8759                                 break;
8760                         }
8761                         tnapi->rx_rcb_prod_idx = prodptr;
8762                 } else {
8763                         tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
8764                 }
8765         }
8766
8767         if (tg3_mem_tx_acquire(tp) || tg3_mem_rx_acquire(tp))
8768                 goto err_out;
8769
8770         return 0;
8771
8772 err_out:
8773         tg3_free_consistent(tp);
8774         return -ENOMEM;
8775 }
8776
8777 #define MAX_WAIT_CNT 1000
8778
8779 /* To stop a block, clear the enable bit and poll till it
8780  * clears.  tp->lock is held.
8781  */
8782 static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, bool silent)
8783 {
8784         unsigned int i;
8785         u32 val;
8786
8787         if (tg3_flag(tp, 5705_PLUS)) {
8788                 switch (ofs) {
8789                 case RCVLSC_MODE:
8790                 case DMAC_MODE:
8791                 case MBFREE_MODE:
8792                 case BUFMGR_MODE:
8793                 case MEMARB_MODE:
8794                         /* We can't enable/disable these bits of the
8795                          * 5705/5750, just say success.
8796                          */
8797                         return 0;
8798
8799                 default:
8800                         break;
8801                 }
8802         }
8803
8804         val = tr32(ofs);
8805         val &= ~enable_bit;
8806         tw32_f(ofs, val);
8807
8808         for (i = 0; i < MAX_WAIT_CNT; i++) {
8809                 if (pci_channel_offline(tp->pdev)) {
8810                         dev_err(&tp->pdev->dev,
8811                                 "tg3_stop_block device offline, "
8812                                 "ofs=%lx enable_bit=%x\n",
8813                                 ofs, enable_bit);
8814                         return -ENODEV;
8815                 }
8816
8817                 udelay(100);
8818                 val = tr32(ofs);
8819                 if ((val & enable_bit) == 0)
8820                         break;
8821         }
8822
8823         if (i == MAX_WAIT_CNT && !silent) {
8824                 dev_err(&tp->pdev->dev,
8825                         "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
8826                         ofs, enable_bit);
8827                 return -ENODEV;
8828         }
8829
8830         return 0;
8831 }
8832
8833 /* tp->lock is held. */
8834 static int tg3_abort_hw(struct tg3 *tp, bool silent)
8835 {
8836         int i, err;
8837
8838         tg3_disable_ints(tp);
8839
8840         if (pci_channel_offline(tp->pdev)) {
8841                 tp->rx_mode &= ~(RX_MODE_ENABLE | TX_MODE_ENABLE);
8842                 tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
8843                 err = -ENODEV;
8844                 goto err_no_dev;
8845         }
8846
8847         tp->rx_mode &= ~RX_MODE_ENABLE;
8848         tw32_f(MAC_RX_MODE, tp->rx_mode);
8849         udelay(10);
8850
8851         err  = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
8852         err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
8853         err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
8854         err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
8855         err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
8856         err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
8857
8858         err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
8859         err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
8860         err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
8861         err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
8862         err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
8863         err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
8864         err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
8865
8866         tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
8867         tw32_f(MAC_MODE, tp->mac_mode);
8868         udelay(40);
8869
8870         tp->tx_mode &= ~TX_MODE_ENABLE;
8871         tw32_f(MAC_TX_MODE, tp->tx_mode);
8872
8873         for (i = 0; i < MAX_WAIT_CNT; i++) {
8874                 udelay(100);
8875                 if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
8876                         break;
8877         }
8878         if (i >= MAX_WAIT_CNT) {
8879                 dev_err(&tp->pdev->dev,
8880                         "%s timed out, TX_MODE_ENABLE will not clear "
8881                         "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
8882                 err |= -ENODEV;
8883         }
8884
8885         err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
8886         err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
8887         err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
8888
8889         tw32(FTQ_RESET, 0xffffffff);
8890         tw32(FTQ_RESET, 0x00000000);
8891
8892         err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
8893         err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
8894
8895 err_no_dev:
8896         for (i = 0; i < tp->irq_cnt; i++) {
8897                 struct tg3_napi *tnapi = &tp->napi[i];
8898                 if (tnapi->hw_status)
8899                         memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8900         }
8901
8902         return err;
8903 }
8904
8905 /* Save PCI command register before chip reset */
8906 static void tg3_save_pci_state(struct tg3 *tp)
8907 {
8908         pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
8909 }
8910
8911 /* Restore PCI state after chip reset */
8912 static void tg3_restore_pci_state(struct tg3 *tp)
8913 {
8914         u32 val;
8915
8916         /* Re-enable indirect register accesses. */
8917         pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
8918                                tp->misc_host_ctrl);
8919
8920         /* Set MAX PCI retry to zero. */
8921         val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
8922         if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0 &&
8923             tg3_flag(tp, PCIX_MODE))
8924                 val |= PCISTATE_RETRY_SAME_DMA;
8925         /* Allow reads and writes to the APE register and memory space. */
8926         if (tg3_flag(tp, ENABLE_APE))
8927                 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
8928                        PCISTATE_ALLOW_APE_SHMEM_WR |
8929                        PCISTATE_ALLOW_APE_PSPACE_WR;
8930         pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
8931
8932         pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
8933
8934         if (!tg3_flag(tp, PCI_EXPRESS)) {
8935                 pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
8936                                       tp->pci_cacheline_sz);
8937                 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
8938                                       tp->pci_lat_timer);
8939         }
8940
8941         /* Make sure PCI-X relaxed ordering bit is clear. */
8942         if (tg3_flag(tp, PCIX_MODE)) {
8943                 u16 pcix_cmd;
8944
8945                 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8946                                      &pcix_cmd);
8947                 pcix_cmd &= ~PCI_X_CMD_ERO;
8948                 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8949                                       pcix_cmd);
8950         }
8951
8952         if (tg3_flag(tp, 5780_CLASS)) {
8953
8954                 /* Chip reset on 5780 will reset MSI enable bit,
8955                  * so need to restore it.
8956                  */
8957                 if (tg3_flag(tp, USING_MSI)) {
8958                         u16 ctrl;
8959
8960                         pci_read_config_word(tp->pdev,
8961                                              tp->msi_cap + PCI_MSI_FLAGS,
8962                                              &ctrl);
8963                         pci_write_config_word(tp->pdev,
8964                                               tp->msi_cap + PCI_MSI_FLAGS,
8965                                               ctrl | PCI_MSI_FLAGS_ENABLE);
8966                         val = tr32(MSGINT_MODE);
8967                         tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
8968                 }
8969         }
8970 }
8971
8972 static void tg3_override_clk(struct tg3 *tp)
8973 {
8974         u32 val;
8975
8976         switch (tg3_asic_rev(tp)) {
8977         case ASIC_REV_5717:
8978                 val = tr32(TG3_CPMU_CLCK_ORIDE_ENABLE);
8979                 tw32(TG3_CPMU_CLCK_ORIDE_ENABLE, val |
8980                      TG3_CPMU_MAC_ORIDE_ENABLE);
8981                 break;
8982
8983         case ASIC_REV_5719:
8984         case ASIC_REV_5720:
8985                 tw32(TG3_CPMU_CLCK_ORIDE, CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
8986                 break;
8987
8988         default:
8989                 return;
8990         }
8991 }
8992
8993 static void tg3_restore_clk(struct tg3 *tp)
8994 {
8995         u32 val;
8996
8997         switch (tg3_asic_rev(tp)) {
8998         case ASIC_REV_5717:
8999                 val = tr32(TG3_CPMU_CLCK_ORIDE_ENABLE);
9000                 tw32(TG3_CPMU_CLCK_ORIDE_ENABLE,
9001                      val & ~TG3_CPMU_MAC_ORIDE_ENABLE);
9002                 break;
9003
9004         case ASIC_REV_5719:
9005         case ASIC_REV_5720:
9006                 val = tr32(TG3_CPMU_CLCK_ORIDE);
9007                 tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
9008                 break;
9009
9010         default:
9011                 return;
9012         }
9013 }
9014
9015 /* tp->lock is held. */
9016 static int tg3_chip_reset(struct tg3 *tp)
9017 {
9018         u32 val;
9019         void (*write_op)(struct tg3 *, u32, u32);
9020         int i, err;
9021
9022         if (!pci_device_is_present(tp->pdev))
9023                 return -ENODEV;
9024
9025         tg3_nvram_lock(tp);
9026
9027         tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
9028
9029         /* No matching tg3_nvram_unlock() after this because
9030          * chip reset below will undo the nvram lock.
9031          */
9032         tp->nvram_lock_cnt = 0;
9033
9034         /* GRC_MISC_CFG core clock reset will clear the memory
9035          * enable bit in PCI register 4 and the MSI enable bit
9036          * on some chips, so we save relevant registers here.
9037          */
9038         tg3_save_pci_state(tp);
9039
9040         if (tg3_asic_rev(tp) == ASIC_REV_5752 ||
9041             tg3_flag(tp, 5755_PLUS))
9042                 tw32(GRC_FASTBOOT_PC, 0);
9043
9044         /*
9045          * We must avoid the readl() that normally takes place.
9046          * It locks machines, causes machine checks, and other
9047          * fun things.  So, temporarily disable the 5701
9048          * hardware workaround, while we do the reset.
9049          */
9050         write_op = tp->write32;
9051         if (write_op == tg3_write_flush_reg32)
9052                 tp->write32 = tg3_write32;
9053
9054         /* Prevent the irq handler from reading or writing PCI registers
9055          * during chip reset when the memory enable bit in the PCI command
9056          * register may be cleared.  The chip does not generate interrupt
9057          * at this time, but the irq handler may still be called due to irq
9058          * sharing or irqpoll.
9059          */
9060         tg3_flag_set(tp, CHIP_RESETTING);
9061         for (i = 0; i < tp->irq_cnt; i++) {
9062                 struct tg3_napi *tnapi = &tp->napi[i];
9063                 if (tnapi->hw_status) {
9064                         tnapi->hw_status->status = 0;
9065                         tnapi->hw_status->status_tag = 0;
9066                 }
9067                 tnapi->last_tag = 0;
9068                 tnapi->last_irq_tag = 0;
9069         }
9070         smp_mb();
9071
9072         for (i = 0; i < tp->irq_cnt; i++)
9073                 synchronize_irq(tp->napi[i].irq_vec);
9074
9075         if (tg3_asic_rev(tp) == ASIC_REV_57780) {
9076                 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
9077                 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
9078         }
9079
9080         /* do the reset */
9081         val = GRC_MISC_CFG_CORECLK_RESET;
9082
9083         if (tg3_flag(tp, PCI_EXPRESS)) {
9084                 /* Force PCIe 1.0a mode */
9085                 if (tg3_asic_rev(tp) != ASIC_REV_5785 &&
9086                     !tg3_flag(tp, 57765_PLUS) &&
9087                     tr32(TG3_PCIE_PHY_TSTCTL) ==
9088                     (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
9089                         tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
9090
9091                 if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0) {
9092                         tw32(GRC_MISC_CFG, (1 << 29));
9093                         val |= (1 << 29);
9094                 }
9095         }
9096
9097         if (tg3_asic_rev(tp) == ASIC_REV_5906) {
9098                 tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
9099                 tw32(GRC_VCPU_EXT_CTRL,
9100                      tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
9101         }
9102
9103         /* Set the clock to the highest frequency to avoid timeouts. With link
9104          * aware mode, the clock speed could be slow and bootcode does not
9105          * complete within the expected time. Override the clock to allow the
9106          * bootcode to finish sooner and then restore it.
9107          */
9108         tg3_override_clk(tp);
9109
9110         /* Manage gphy power for all CPMU absent PCIe devices. */
9111         if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
9112                 val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
9113
9114         tw32(GRC_MISC_CFG, val);
9115
9116         /* restore 5701 hardware bug workaround write method */
9117         tp->write32 = write_op;
9118
9119         /* Unfortunately, we have to delay before the PCI read back.
9120          * Some 575X chips even will not respond to a PCI cfg access
9121          * when the reset command is given to the chip.
9122          *
9123          * How do these hardware designers expect things to work
9124          * properly if the PCI write is posted for a long period
9125          * of time?  It is always necessary to have some method by
9126          * which a register read back can occur to push the write
9127          * out which does the reset.
9128          *
9129          * For most tg3 variants the trick below was working.
9130          * Ho hum...
9131          */
9132         udelay(120);
9133
9134         /* Flush PCI posted writes.  The normal MMIO registers
9135          * are inaccessible at this time so this is the only
9136          * way to make this reliably (actually, this is no longer
9137          * the case, see above).  I tried to use indirect
9138          * register read/write but this upset some 5701 variants.
9139          */
9140         pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
9141
9142         udelay(120);
9143
9144         if (tg3_flag(tp, PCI_EXPRESS) && pci_is_pcie(tp->pdev)) {
9145                 u16 val16;
9146
9147                 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A0) {
9148                         int j;
9149                         u32 cfg_val;
9150
9151                         /* Wait for link training to complete.  */
9152                         for (j = 0; j < 5000; j++)
9153                                 udelay(100);
9154
9155                         pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
9156                         pci_write_config_dword(tp->pdev, 0xc4,
9157                                                cfg_val | (1 << 15));
9158                 }
9159
9160                 /* Clear the "no snoop" and "relaxed ordering" bits. */
9161                 val16 = PCI_EXP_DEVCTL_RELAX_EN | PCI_EXP_DEVCTL_NOSNOOP_EN;
9162                 /*
9163                  * Older PCIe devices only support the 128 byte
9164                  * MPS setting.  Enforce the restriction.
9165                  */
9166                 if (!tg3_flag(tp, CPMU_PRESENT))
9167                         val16 |= PCI_EXP_DEVCTL_PAYLOAD;
9168                 pcie_capability_clear_word(tp->pdev, PCI_EXP_DEVCTL, val16);
9169
9170                 /* Clear error status */
9171                 pcie_capability_write_word(tp->pdev, PCI_EXP_DEVSTA,
9172                                       PCI_EXP_DEVSTA_CED |
9173                                       PCI_EXP_DEVSTA_NFED |
9174                                       PCI_EXP_DEVSTA_FED |
9175                                       PCI_EXP_DEVSTA_URD);
9176         }
9177
9178         tg3_restore_pci_state(tp);
9179
9180         tg3_flag_clear(tp, CHIP_RESETTING);
9181         tg3_flag_clear(tp, ERROR_PROCESSED);
9182
9183         val = 0;
9184         if (tg3_flag(tp, 5780_CLASS))
9185                 val = tr32(MEMARB_MODE);
9186         tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
9187
9188         if (tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A3) {
9189                 tg3_stop_fw(tp);
9190                 tw32(0x5000, 0x400);
9191         }
9192
9193         if (tg3_flag(tp, IS_SSB_CORE)) {
9194                 /*
9195                  * BCM4785: In order to avoid repercussions from using
9196                  * potentially defective internal ROM, stop the Rx RISC CPU,
9197                  * which is not required.
9198                  */
9199                 tg3_stop_fw(tp);
9200                 tg3_halt_cpu(tp, RX_CPU_BASE);
9201         }
9202
9203         err = tg3_poll_fw(tp);
9204         if (err)
9205                 return err;
9206
9207         tw32(GRC_MODE, tp->grc_mode);
9208
9209         if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A0) {
9210                 val = tr32(0xc4);
9211
9212                 tw32(0xc4, val | (1 << 15));
9213         }
9214
9215         if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
9216             tg3_asic_rev(tp) == ASIC_REV_5705) {
9217                 tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
9218                 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A0)
9219                         tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
9220                 tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
9221         }
9222
9223         if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
9224                 tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
9225                 val = tp->mac_mode;
9226         } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
9227                 tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
9228                 val = tp->mac_mode;
9229         } else
9230                 val = 0;
9231
9232         tw32_f(MAC_MODE, val);
9233         udelay(40);
9234
9235         tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
9236
9237         tg3_mdio_start(tp);
9238
9239         if (tg3_flag(tp, PCI_EXPRESS) &&
9240             tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0 &&
9241             tg3_asic_rev(tp) != ASIC_REV_5785 &&
9242             !tg3_flag(tp, 57765_PLUS)) {
9243                 val = tr32(0x7c00);
9244
9245                 tw32(0x7c00, val | (1 << 25));
9246         }
9247
9248         tg3_restore_clk(tp);
9249
9250         /* Reprobe ASF enable state.  */
9251         tg3_flag_clear(tp, ENABLE_ASF);
9252         tp->phy_flags &= ~(TG3_PHYFLG_1G_ON_VAUX_OK |
9253                            TG3_PHYFLG_KEEP_LINK_ON_PWRDN);
9254
9255         tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
9256         tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
9257         if (val == NIC_SRAM_DATA_SIG_MAGIC) {
9258                 u32 nic_cfg;
9259
9260                 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
9261                 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
9262                         tg3_flag_set(tp, ENABLE_ASF);
9263                         tp->last_event_jiffies = jiffies;
9264                         if (tg3_flag(tp, 5750_PLUS))
9265                                 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
9266
9267                         tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &nic_cfg);
9268                         if (nic_cfg & NIC_SRAM_1G_ON_VAUX_OK)
9269                                 tp->phy_flags |= TG3_PHYFLG_1G_ON_VAUX_OK;
9270                         if (nic_cfg & NIC_SRAM_LNK_FLAP_AVOID)
9271                                 tp->phy_flags |= TG3_PHYFLG_KEEP_LINK_ON_PWRDN;
9272                 }
9273         }
9274
9275         return 0;
9276 }
9277
9278 static void tg3_get_nstats(struct tg3 *, struct rtnl_link_stats64 *);
9279 static void tg3_get_estats(struct tg3 *, struct tg3_ethtool_stats *);
9280 static void __tg3_set_rx_mode(struct net_device *);
9281
9282 /* tp->lock is held. */
9283 static int tg3_halt(struct tg3 *tp, int kind, bool silent)
9284 {
9285         int err;
9286
9287         tg3_stop_fw(tp);
9288
9289         tg3_write_sig_pre_reset(tp, kind);
9290
9291         tg3_abort_hw(tp, silent);
9292         err = tg3_chip_reset(tp);
9293
9294         __tg3_set_mac_addr(tp, false);
9295
9296         tg3_write_sig_legacy(tp, kind);
9297         tg3_write_sig_post_reset(tp, kind);
9298
9299         if (tp->hw_stats) {
9300                 /* Save the stats across chip resets... */
9301                 tg3_get_nstats(tp, &tp->net_stats_prev);
9302                 tg3_get_estats(tp, &tp->estats_prev);
9303
9304                 /* And make sure the next sample is new data */
9305                 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
9306         }
9307
9308         return err;
9309 }
9310
9311 static int tg3_set_mac_addr(struct net_device *dev, void *p)
9312 {
9313         struct tg3 *tp = netdev_priv(dev);
9314         struct sockaddr *addr = p;
9315         int err = 0;
9316         bool skip_mac_1 = false;
9317
9318         if (!is_valid_ether_addr(addr->sa_data))
9319                 return -EADDRNOTAVAIL;
9320
9321         memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
9322
9323         if (!netif_running(dev))
9324                 return 0;
9325
9326         if (tg3_flag(tp, ENABLE_ASF)) {
9327                 u32 addr0_high, addr0_low, addr1_high, addr1_low;
9328
9329                 addr0_high = tr32(MAC_ADDR_0_HIGH);
9330                 addr0_low = tr32(MAC_ADDR_0_LOW);
9331                 addr1_high = tr32(MAC_ADDR_1_HIGH);
9332                 addr1_low = tr32(MAC_ADDR_1_LOW);
9333
9334                 /* Skip MAC addr 1 if ASF is using it. */
9335                 if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
9336                     !(addr1_high == 0 && addr1_low == 0))
9337                         skip_mac_1 = true;
9338         }
9339         spin_lock_bh(&tp->lock);
9340         __tg3_set_mac_addr(tp, skip_mac_1);
9341         __tg3_set_rx_mode(dev);
9342         spin_unlock_bh(&tp->lock);
9343
9344         return err;
9345 }
9346
9347 /* tp->lock is held. */
9348 static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
9349                            dma_addr_t mapping, u32 maxlen_flags,
9350                            u32 nic_addr)
9351 {
9352         tg3_write_mem(tp,
9353                       (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
9354                       ((u64) mapping >> 32));
9355         tg3_write_mem(tp,
9356                       (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
9357                       ((u64) mapping & 0xffffffff));
9358         tg3_write_mem(tp,
9359                       (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
9360                        maxlen_flags);
9361
9362         if (!tg3_flag(tp, 5705_PLUS))
9363                 tg3_write_mem(tp,
9364                               (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
9365                               nic_addr);
9366 }
9367
9368
9369 static void tg3_coal_tx_init(struct tg3 *tp, struct ethtool_coalesce *ec)
9370 {
9371         int i = 0;
9372
9373         if (!tg3_flag(tp, ENABLE_TSS)) {
9374                 tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
9375                 tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
9376                 tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
9377         } else {
9378                 tw32(HOSTCC_TXCOL_TICKS, 0);
9379                 tw32(HOSTCC_TXMAX_FRAMES, 0);
9380                 tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
9381
9382                 for (; i < tp->txq_cnt; i++) {
9383                         u32 reg;
9384
9385                         reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
9386                         tw32(reg, ec->tx_coalesce_usecs);
9387                         reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
9388                         tw32(reg, ec->tx_max_coalesced_frames);
9389                         reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
9390                         tw32(reg, ec->tx_max_coalesced_frames_irq);
9391                 }
9392         }
9393
9394         for (; i < tp->irq_max - 1; i++) {
9395                 tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
9396                 tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
9397                 tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
9398         }
9399 }
9400
9401 static void tg3_coal_rx_init(struct tg3 *tp, struct ethtool_coalesce *ec)
9402 {
9403         int i = 0;
9404         u32 limit = tp->rxq_cnt;
9405
9406         if (!tg3_flag(tp, ENABLE_RSS)) {
9407                 tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
9408                 tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
9409                 tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
9410                 limit--;
9411         } else {
9412                 tw32(HOSTCC_RXCOL_TICKS, 0);
9413                 tw32(HOSTCC_RXMAX_FRAMES, 0);
9414                 tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
9415         }
9416
9417         for (; i < limit; i++) {
9418                 u32 reg;
9419
9420                 reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
9421                 tw32(reg, ec->rx_coalesce_usecs);
9422                 reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
9423                 tw32(reg, ec->rx_max_coalesced_frames);
9424                 reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
9425                 tw32(reg, ec->rx_max_coalesced_frames_irq);
9426         }
9427
9428         for (; i < tp->irq_max - 1; i++) {
9429                 tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
9430                 tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
9431                 tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
9432         }
9433 }
9434
9435 static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
9436 {
9437         tg3_coal_tx_init(tp, ec);
9438         tg3_coal_rx_init(tp, ec);
9439
9440         if (!tg3_flag(tp, 5705_PLUS)) {
9441                 u32 val = ec->stats_block_coalesce_usecs;
9442
9443                 tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
9444                 tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
9445
9446                 if (!tp->link_up)
9447                         val = 0;
9448
9449                 tw32(HOSTCC_STAT_COAL_TICKS, val);
9450         }
9451 }
9452
9453 /* tp->lock is held. */
9454 static void tg3_tx_rcbs_disable(struct tg3 *tp)
9455 {
9456         u32 txrcb, limit;
9457
9458         /* Disable all transmit rings but the first. */
9459         if (!tg3_flag(tp, 5705_PLUS))
9460                 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
9461         else if (tg3_flag(tp, 5717_PLUS))
9462                 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
9463         else if (tg3_flag(tp, 57765_CLASS) ||
9464                  tg3_asic_rev(tp) == ASIC_REV_5762)
9465                 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
9466         else
9467                 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
9468
9469         for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
9470              txrcb < limit; txrcb += TG3_BDINFO_SIZE)
9471                 tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
9472                               BDINFO_FLAGS_DISABLED);
9473 }
9474
9475 /* tp->lock is held. */
9476 static void tg3_tx_rcbs_init(struct tg3 *tp)
9477 {
9478         int i = 0;
9479         u32 txrcb = NIC_SRAM_SEND_RCB;
9480
9481         if (tg3_flag(tp, ENABLE_TSS))
9482                 i++;
9483
9484         for (; i < tp->irq_max; i++, txrcb += TG3_BDINFO_SIZE) {
9485                 struct tg3_napi *tnapi = &tp->napi[i];
9486
9487                 if (!tnapi->tx_ring)
9488                         continue;
9489
9490                 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
9491                                (TG3_TX_RING_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT),
9492                                NIC_SRAM_TX_BUFFER_DESC);
9493         }
9494 }
9495
9496 /* tp->lock is held. */
9497 static void tg3_rx_ret_rcbs_disable(struct tg3 *tp)
9498 {
9499         u32 rxrcb, limit;
9500
9501         /* Disable all receive return rings but the first. */
9502         if (tg3_flag(tp, 5717_PLUS))
9503                 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
9504         else if (!tg3_flag(tp, 5705_PLUS))
9505                 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
9506         else if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
9507                  tg3_asic_rev(tp) == ASIC_REV_5762 ||
9508                  tg3_flag(tp, 57765_CLASS))
9509                 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
9510         else
9511                 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
9512
9513         for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
9514              rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
9515                 tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
9516                               BDINFO_FLAGS_DISABLED);
9517 }
9518
9519 /* tp->lock is held. */
9520 static void tg3_rx_ret_rcbs_init(struct tg3 *tp)
9521 {
9522         int i = 0;
9523         u32 rxrcb = NIC_SRAM_RCV_RET_RCB;
9524
9525         if (tg3_flag(tp, ENABLE_RSS))
9526                 i++;
9527
9528         for (; i < tp->irq_max; i++, rxrcb += TG3_BDINFO_SIZE) {
9529                 struct tg3_napi *tnapi = &tp->napi[i];
9530
9531                 if (!tnapi->rx_rcb)
9532                         continue;
9533
9534                 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
9535                                (tp->rx_ret_ring_mask + 1) <<
9536                                 BDINFO_FLAGS_MAXLEN_SHIFT, 0);
9537         }
9538 }
9539
9540 /* tp->lock is held. */
9541 static void tg3_rings_reset(struct tg3 *tp)
9542 {
9543         int i;
9544         u32 stblk;
9545         struct tg3_napi *tnapi = &tp->napi[0];
9546
9547         tg3_tx_rcbs_disable(tp);
9548
9549         tg3_rx_ret_rcbs_disable(tp);
9550
9551         /* Disable interrupts */
9552         tw32_mailbox_f(tp->napi[0].int_mbox, 1);
9553         tp->napi[0].chk_msi_cnt = 0;
9554         tp->napi[0].last_rx_cons = 0;
9555         tp->napi[0].last_tx_cons = 0;
9556
9557         /* Zero mailbox registers. */
9558         if (tg3_flag(tp, SUPPORT_MSIX)) {
9559                 for (i = 1; i < tp->irq_max; i++) {
9560                         tp->napi[i].tx_prod = 0;
9561                         tp->napi[i].tx_cons = 0;
9562                         if (tg3_flag(tp, ENABLE_TSS))
9563                                 tw32_mailbox(tp->napi[i].prodmbox, 0);
9564                         tw32_rx_mbox(tp->napi[i].consmbox, 0);
9565                         tw32_mailbox_f(tp->napi[i].int_mbox, 1);
9566                         tp->napi[i].chk_msi_cnt = 0;
9567                         tp->napi[i].last_rx_cons = 0;
9568                         tp->napi[i].last_tx_cons = 0;
9569                 }
9570                 if (!tg3_flag(tp, ENABLE_TSS))
9571                         tw32_mailbox(tp->napi[0].prodmbox, 0);
9572         } else {
9573                 tp->napi[0].tx_prod = 0;
9574                 tp->napi[0].tx_cons = 0;
9575                 tw32_mailbox(tp->napi[0].prodmbox, 0);
9576                 tw32_rx_mbox(tp->napi[0].consmbox, 0);
9577         }
9578
9579         /* Make sure the NIC-based send BD rings are disabled. */
9580         if (!tg3_flag(tp, 5705_PLUS)) {
9581                 u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
9582                 for (i = 0; i < 16; i++)
9583                         tw32_tx_mbox(mbox + i * 8, 0);
9584         }
9585
9586         /* Clear status block in ram. */
9587         memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
9588
9589         /* Set status block DMA address */
9590         tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
9591              ((u64) tnapi->status_mapping >> 32));
9592         tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
9593              ((u64) tnapi->status_mapping & 0xffffffff));
9594
9595         stblk = HOSTCC_STATBLCK_RING1;
9596
9597         for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
9598                 u64 mapping = (u64)tnapi->status_mapping;
9599                 tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
9600                 tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
9601                 stblk += 8;
9602
9603                 /* Clear status block in ram. */
9604                 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
9605         }
9606
9607         tg3_tx_rcbs_init(tp);
9608         tg3_rx_ret_rcbs_init(tp);
9609 }
9610
9611 static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
9612 {
9613         u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
9614
9615         if (!tg3_flag(tp, 5750_PLUS) ||
9616             tg3_flag(tp, 5780_CLASS) ||
9617             tg3_asic_rev(tp) == ASIC_REV_5750 ||
9618             tg3_asic_rev(tp) == ASIC_REV_5752 ||
9619             tg3_flag(tp, 57765_PLUS))
9620                 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
9621         else if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
9622                  tg3_asic_rev(tp) == ASIC_REV_5787)
9623                 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
9624         else
9625                 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
9626
9627         nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
9628         host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
9629
9630         val = min(nic_rep_thresh, host_rep_thresh);
9631         tw32(RCVBDI_STD_THRESH, val);
9632
9633         if (tg3_flag(tp, 57765_PLUS))
9634                 tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
9635
9636         if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
9637                 return;
9638
9639         bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
9640
9641         host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
9642
9643         val = min(bdcache_maxcnt / 2, host_rep_thresh);
9644         tw32(RCVBDI_JUMBO_THRESH, val);
9645
9646         if (tg3_flag(tp, 57765_PLUS))
9647                 tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
9648 }
9649
9650 static inline u32 calc_crc(unsigned char *buf, int len)
9651 {
9652         u32 reg;
9653         u32 tmp;
9654         int j, k;
9655
9656         reg = 0xffffffff;
9657
9658         for (j = 0; j < len; j++) {
9659                 reg ^= buf[j];
9660
9661                 for (k = 0; k < 8; k++) {
9662                         tmp = reg & 0x01;
9663
9664                         reg >>= 1;
9665
9666                         if (tmp)
9667                                 reg ^= 0xedb88320;
9668                 }
9669         }
9670
9671         return ~reg;
9672 }
9673
9674 static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
9675 {
9676         /* accept or reject all multicast frames */
9677         tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
9678         tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
9679         tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
9680         tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
9681 }
9682
9683 static void __tg3_set_rx_mode(struct net_device *dev)
9684 {
9685         struct tg3 *tp = netdev_priv(dev);
9686         u32 rx_mode;
9687
9688         rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
9689                                   RX_MODE_KEEP_VLAN_TAG);
9690
9691 #if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
9692         /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
9693          * flag clear.
9694          */
9695         if (!tg3_flag(tp, ENABLE_ASF))
9696                 rx_mode |= RX_MODE_KEEP_VLAN_TAG;
9697 #endif
9698
9699         if (dev->flags & IFF_PROMISC) {
9700                 /* Promiscuous mode. */
9701                 rx_mode |= RX_MODE_PROMISC;
9702         } else if (dev->flags & IFF_ALLMULTI) {
9703                 /* Accept all multicast. */
9704                 tg3_set_multi(tp, 1);
9705         } else if (netdev_mc_empty(dev)) {
9706                 /* Reject all multicast. */
9707                 tg3_set_multi(tp, 0);
9708         } else {
9709                 /* Accept one or more multicast(s). */
9710                 struct netdev_hw_addr *ha;
9711                 u32 mc_filter[4] = { 0, };
9712                 u32 regidx;
9713                 u32 bit;
9714                 u32 crc;
9715
9716                 netdev_for_each_mc_addr(ha, dev) {
9717                         crc = calc_crc(ha->addr, ETH_ALEN);
9718                         bit = ~crc & 0x7f;
9719                         regidx = (bit & 0x60) >> 5;
9720                         bit &= 0x1f;
9721                         mc_filter[regidx] |= (1 << bit);
9722                 }
9723
9724                 tw32(MAC_HASH_REG_0, mc_filter[0]);
9725                 tw32(MAC_HASH_REG_1, mc_filter[1]);
9726                 tw32(MAC_HASH_REG_2, mc_filter[2]);
9727                 tw32(MAC_HASH_REG_3, mc_filter[3]);
9728         }
9729
9730         if (netdev_uc_count(dev) > TG3_MAX_UCAST_ADDR(tp)) {
9731                 rx_mode |= RX_MODE_PROMISC;
9732         } else if (!(dev->flags & IFF_PROMISC)) {
9733                 /* Add all entries into to the mac addr filter list */
9734                 int i = 0;
9735                 struct netdev_hw_addr *ha;
9736
9737                 netdev_for_each_uc_addr(ha, dev) {
9738                         __tg3_set_one_mac_addr(tp, ha->addr,
9739                                                i + TG3_UCAST_ADDR_IDX(tp));
9740                         i++;
9741                 }
9742         }
9743
9744         if (rx_mode != tp->rx_mode) {
9745                 tp->rx_mode = rx_mode;
9746                 tw32_f(MAC_RX_MODE, rx_mode);
9747                 udelay(10);
9748         }
9749 }
9750
9751 static void tg3_rss_init_dflt_indir_tbl(struct tg3 *tp, u32 qcnt)
9752 {
9753         int i;
9754
9755         for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
9756                 tp->rss_ind_tbl[i] = ethtool_rxfh_indir_default(i, qcnt);
9757 }
9758
9759 static void tg3_rss_check_indir_tbl(struct tg3 *tp)
9760 {
9761         int i;
9762
9763         if (!tg3_flag(tp, SUPPORT_MSIX))
9764                 return;
9765
9766         if (tp->rxq_cnt == 1) {
9767                 memset(&tp->rss_ind_tbl[0], 0, sizeof(tp->rss_ind_tbl));
9768                 return;
9769         }
9770
9771         /* Validate table against current IRQ count */
9772         for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
9773                 if (tp->rss_ind_tbl[i] >= tp->rxq_cnt)
9774                         break;
9775         }
9776
9777         if (i != TG3_RSS_INDIR_TBL_SIZE)
9778                 tg3_rss_init_dflt_indir_tbl(tp, tp->rxq_cnt);
9779 }
9780
9781 static void tg3_rss_write_indir_tbl(struct tg3 *tp)
9782 {
9783         int i = 0;
9784         u32 reg = MAC_RSS_INDIR_TBL_0;
9785
9786         while (i < TG3_RSS_INDIR_TBL_SIZE) {
9787                 u32 val = tp->rss_ind_tbl[i];
9788                 i++;
9789                 for (; i % 8; i++) {
9790                         val <<= 4;
9791                         val |= tp->rss_ind_tbl[i];
9792                 }
9793                 tw32(reg, val);
9794                 reg += 4;
9795         }
9796 }
9797
9798 static inline u32 tg3_lso_rd_dma_workaround_bit(struct tg3 *tp)
9799 {
9800         if (tg3_asic_rev(tp) == ASIC_REV_5719)
9801                 return TG3_LSO_RD_DMA_TX_LENGTH_WA_5719;
9802         else
9803                 return TG3_LSO_RD_DMA_TX_LENGTH_WA_5720;
9804 }
9805
9806 /* tp->lock is held. */
9807 static int tg3_reset_hw(struct tg3 *tp, bool reset_phy)
9808 {
9809         u32 val, rdmac_mode;
9810         int i, err, limit;
9811         struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
9812
9813         tg3_disable_ints(tp);
9814
9815         tg3_stop_fw(tp);
9816
9817         tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
9818
9819         if (tg3_flag(tp, INIT_COMPLETE))
9820                 tg3_abort_hw(tp, 1);
9821
9822         if ((tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN) &&
9823             !(tp->phy_flags & TG3_PHYFLG_USER_CONFIGURED)) {
9824                 tg3_phy_pull_config(tp);
9825                 tg3_eee_pull_config(tp, NULL);
9826                 tp->phy_flags |= TG3_PHYFLG_USER_CONFIGURED;
9827         }
9828
9829         /* Enable MAC control of LPI */
9830         if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
9831                 tg3_setup_eee(tp);
9832
9833         if (reset_phy)
9834                 tg3_phy_reset(tp);
9835
9836         err = tg3_chip_reset(tp);
9837         if (err)
9838                 return err;
9839
9840         tg3_write_sig_legacy(tp, RESET_KIND_INIT);
9841
9842         if (tg3_chip_rev(tp) == CHIPREV_5784_AX) {
9843                 val = tr32(TG3_CPMU_CTRL);
9844                 val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
9845                 tw32(TG3_CPMU_CTRL, val);
9846
9847                 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
9848                 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
9849                 val |= CPMU_LSPD_10MB_MACCLK_6_25;
9850                 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
9851
9852                 val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
9853                 val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
9854                 val |= CPMU_LNK_AWARE_MACCLK_6_25;
9855                 tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
9856
9857                 val = tr32(TG3_CPMU_HST_ACC);
9858                 val &= ~CPMU_HST_ACC_MACCLK_MASK;
9859                 val |= CPMU_HST_ACC_MACCLK_6_25;
9860                 tw32(TG3_CPMU_HST_ACC, val);
9861         }
9862
9863         if (tg3_asic_rev(tp) == ASIC_REV_57780) {
9864                 val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
9865                 val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
9866                        PCIE_PWR_MGMT_L1_THRESH_4MS;
9867                 tw32(PCIE_PWR_MGMT_THRESH, val);
9868
9869                 val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
9870                 tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
9871
9872                 tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
9873
9874                 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
9875                 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
9876         }
9877
9878         if (tg3_flag(tp, L1PLLPD_EN)) {
9879                 u32 grc_mode = tr32(GRC_MODE);
9880
9881                 /* Access the lower 1K of PL PCIE block registers. */
9882                 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
9883                 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
9884
9885                 val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
9886                 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
9887                      val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
9888
9889                 tw32(GRC_MODE, grc_mode);
9890         }
9891
9892         if (tg3_flag(tp, 57765_CLASS)) {
9893                 if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0) {
9894                         u32 grc_mode = tr32(GRC_MODE);
9895
9896                         /* Access the lower 1K of PL PCIE block registers. */
9897                         val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
9898                         tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
9899
9900                         val = tr32(TG3_PCIE_TLDLPL_PORT +
9901                                    TG3_PCIE_PL_LO_PHYCTL5);
9902                         tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
9903                              val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
9904
9905                         tw32(GRC_MODE, grc_mode);
9906                 }
9907
9908                 if (tg3_chip_rev(tp) != CHIPREV_57765_AX) {
9909                         u32 grc_mode;
9910
9911                         /* Fix transmit hangs */
9912                         val = tr32(TG3_CPMU_PADRNG_CTL);
9913                         val |= TG3_CPMU_PADRNG_CTL_RDIV2;
9914                         tw32(TG3_CPMU_PADRNG_CTL, val);
9915
9916                         grc_mode = tr32(GRC_MODE);
9917
9918                         /* Access the lower 1K of DL PCIE block registers. */
9919                         val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
9920                         tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
9921
9922                         val = tr32(TG3_PCIE_TLDLPL_PORT +
9923                                    TG3_PCIE_DL_LO_FTSMAX);
9924                         val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
9925                         tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
9926                              val | TG3_PCIE_DL_LO_FTSMAX_VAL);
9927
9928                         tw32(GRC_MODE, grc_mode);
9929                 }
9930
9931                 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
9932                 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
9933                 val |= CPMU_LSPD_10MB_MACCLK_6_25;
9934                 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
9935         }
9936
9937         /* This works around an issue with Athlon chipsets on
9938          * B3 tigon3 silicon.  This bit has no effect on any
9939          * other revision.  But do not set this on PCI Express
9940          * chips and don't even touch the clocks if the CPMU is present.
9941          */
9942         if (!tg3_flag(tp, CPMU_PRESENT)) {
9943                 if (!tg3_flag(tp, PCI_EXPRESS))
9944                         tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
9945                 tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
9946         }
9947
9948         if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0 &&
9949             tg3_flag(tp, PCIX_MODE)) {
9950                 val = tr32(TG3PCI_PCISTATE);
9951                 val |= PCISTATE_RETRY_SAME_DMA;
9952                 tw32(TG3PCI_PCISTATE, val);
9953         }
9954
9955         if (tg3_flag(tp, ENABLE_APE)) {
9956                 /* Allow reads and writes to the
9957                  * APE register and memory space.
9958                  */
9959                 val = tr32(TG3PCI_PCISTATE);
9960                 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
9961                        PCISTATE_ALLOW_APE_SHMEM_WR |
9962                        PCISTATE_ALLOW_APE_PSPACE_WR;
9963                 tw32(TG3PCI_PCISTATE, val);
9964         }
9965
9966         if (tg3_chip_rev(tp) == CHIPREV_5704_BX) {
9967                 /* Enable some hw fixes.  */
9968                 val = tr32(TG3PCI_MSI_DATA);
9969                 val |= (1 << 26) | (1 << 28) | (1 << 29);
9970                 tw32(TG3PCI_MSI_DATA, val);
9971         }
9972
9973         /* Descriptor ring init may make accesses to the
9974          * NIC SRAM area to setup the TX descriptors, so we
9975          * can only do this after the hardware has been
9976          * successfully reset.
9977          */
9978         err = tg3_init_rings(tp);
9979         if (err)
9980                 return err;
9981
9982         if (tg3_flag(tp, 57765_PLUS)) {
9983                 val = tr32(TG3PCI_DMA_RW_CTRL) &
9984                       ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
9985                 if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0)
9986                         val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
9987                 if (!tg3_flag(tp, 57765_CLASS) &&
9988                     tg3_asic_rev(tp) != ASIC_REV_5717 &&
9989                     tg3_asic_rev(tp) != ASIC_REV_5762)
9990                         val |= DMA_RWCTRL_TAGGED_STAT_WA;
9991                 tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
9992         } else if (tg3_asic_rev(tp) != ASIC_REV_5784 &&
9993                    tg3_asic_rev(tp) != ASIC_REV_5761) {
9994                 /* This value is determined during the probe time DMA
9995                  * engine test, tg3_test_dma.
9996                  */
9997                 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
9998         }
9999
10000         tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
10001                           GRC_MODE_4X_NIC_SEND_RINGS |
10002                           GRC_MODE_NO_TX_PHDR_CSUM |
10003                           GRC_MODE_NO_RX_PHDR_CSUM);
10004         tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
10005
10006         /* Pseudo-header checksum is done by hardware logic and not
10007          * the offload processers, so make the chip do the pseudo-
10008          * header checksums on receive.  For transmit it is more
10009          * convenient to do the pseudo-header checksum in software
10010          * as Linux does that on transmit for us in all cases.
10011          */
10012         tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
10013
10014         val = GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP;
10015         if (tp->rxptpctl)
10016                 tw32(TG3_RX_PTP_CTL,
10017                      tp->rxptpctl | TG3_RX_PTP_CTL_HWTS_INTERLOCK);
10018
10019         if (tg3_flag(tp, PTP_CAPABLE))
10020                 val |= GRC_MODE_TIME_SYNC_ENABLE;
10021
10022         tw32(GRC_MODE, tp->grc_mode | val);
10023
10024         /* Setup the timer prescalar register.  Clock is always 66Mhz. */
10025         val = tr32(GRC_MISC_CFG);
10026         val &= ~0xff;
10027         val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
10028         tw32(GRC_MISC_CFG, val);
10029
10030         /* Initialize MBUF/DESC pool. */
10031         if (tg3_flag(tp, 5750_PLUS)) {
10032                 /* Do nothing.  */
10033         } else if (tg3_asic_rev(tp) != ASIC_REV_5705) {
10034                 tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
10035                 if (tg3_asic_rev(tp) == ASIC_REV_5704)
10036                         tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
10037                 else
10038                         tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
10039                 tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
10040                 tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
10041         } else if (tg3_flag(tp, TSO_CAPABLE)) {
10042                 int fw_len;
10043
10044                 fw_len = tp->fw_len;
10045                 fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
10046                 tw32(BUFMGR_MB_POOL_ADDR,
10047                      NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
10048                 tw32(BUFMGR_MB_POOL_SIZE,
10049                      NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
10050         }
10051
10052         if (tp->dev->mtu <= ETH_DATA_LEN) {
10053                 tw32(BUFMGR_MB_RDMA_LOW_WATER,
10054                      tp->bufmgr_config.mbuf_read_dma_low_water);
10055                 tw32(BUFMGR_MB_MACRX_LOW_WATER,
10056                      tp->bufmgr_config.mbuf_mac_rx_low_water);
10057                 tw32(BUFMGR_MB_HIGH_WATER,
10058                      tp->bufmgr_config.mbuf_high_water);
10059         } else {
10060                 tw32(BUFMGR_MB_RDMA_LOW_WATER,
10061                      tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
10062                 tw32(BUFMGR_MB_MACRX_LOW_WATER,
10063                      tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
10064                 tw32(BUFMGR_MB_HIGH_WATER,
10065                      tp->bufmgr_config.mbuf_high_water_jumbo);
10066         }
10067         tw32(BUFMGR_DMA_LOW_WATER,
10068              tp->bufmgr_config.dma_low_water);
10069         tw32(BUFMGR_DMA_HIGH_WATER,
10070              tp->bufmgr_config.dma_high_water);
10071
10072         val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
10073         if (tg3_asic_rev(tp) == ASIC_REV_5719)
10074                 val |= BUFMGR_MODE_NO_TX_UNDERRUN;
10075         if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
10076             tg3_asic_rev(tp) == ASIC_REV_5762 ||
10077             tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
10078             tg3_chip_rev_id(tp) == CHIPREV_ID_5720_A0)
10079                 val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
10080         tw32(BUFMGR_MODE, val);
10081         for (i = 0; i < 2000; i++) {
10082                 if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
10083                         break;
10084                 udelay(10);
10085         }
10086         if (i >= 2000) {
10087                 netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
10088                 return -ENODEV;
10089         }
10090
10091         if (tg3_chip_rev_id(tp) == CHIPREV_ID_5906_A1)
10092                 tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
10093
10094         tg3_setup_rxbd_thresholds(tp);
10095
10096         /* Initialize TG3_BDINFO's at:
10097          *  RCVDBDI_STD_BD:     standard eth size rx ring
10098          *  RCVDBDI_JUMBO_BD:   jumbo frame rx ring
10099          *  RCVDBDI_MINI_BD:    small frame rx ring (??? does not work)
10100          *
10101          * like so:
10102          *  TG3_BDINFO_HOST_ADDR:       high/low parts of DMA address of ring
10103          *  TG3_BDINFO_MAXLEN_FLAGS:    (rx max buffer size << 16) |
10104          *                              ring attribute flags
10105          *  TG3_BDINFO_NIC_ADDR:        location of descriptors in nic SRAM
10106          *
10107          * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
10108          * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
10109          *
10110          * The size of each ring is fixed in the firmware, but the location is
10111          * configurable.
10112          */
10113         tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
10114              ((u64) tpr->rx_std_mapping >> 32));
10115         tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
10116              ((u64) tpr->rx_std_mapping & 0xffffffff));
10117         if (!tg3_flag(tp, 5717_PLUS))
10118                 tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
10119                      NIC_SRAM_RX_BUFFER_DESC);
10120
10121         /* Disable the mini ring */
10122         if (!tg3_flag(tp, 5705_PLUS))
10123                 tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
10124                      BDINFO_FLAGS_DISABLED);
10125
10126         /* Program the jumbo buffer descriptor ring control
10127          * blocks on those devices that have them.
10128          */
10129         if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
10130             (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
10131
10132                 if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
10133                         tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
10134                              ((u64) tpr->rx_jmb_mapping >> 32));
10135                         tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
10136                              ((u64) tpr->rx_jmb_mapping & 0xffffffff));
10137                         val = TG3_RX_JMB_RING_SIZE(tp) <<
10138                               BDINFO_FLAGS_MAXLEN_SHIFT;
10139                         tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
10140                              val | BDINFO_FLAGS_USE_EXT_RECV);
10141                         if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
10142                             tg3_flag(tp, 57765_CLASS) ||
10143                             tg3_asic_rev(tp) == ASIC_REV_5762)
10144                                 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
10145                                      NIC_SRAM_RX_JUMBO_BUFFER_DESC);
10146                 } else {
10147                         tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
10148                              BDINFO_FLAGS_DISABLED);
10149                 }
10150
10151                 if (tg3_flag(tp, 57765_PLUS)) {
10152                         val = TG3_RX_STD_RING_SIZE(tp);
10153                         val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
10154                         val |= (TG3_RX_STD_DMA_SZ << 2);
10155                 } else
10156                         val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
10157         } else
10158                 val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
10159
10160         tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
10161
10162         tpr->rx_std_prod_idx = tp->rx_pending;
10163         tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
10164
10165         tpr->rx_jmb_prod_idx =
10166                 tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
10167         tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
10168
10169         tg3_rings_reset(tp);
10170
10171         /* Initialize MAC address and backoff seed. */
10172         __tg3_set_mac_addr(tp, false);
10173
10174         /* MTU + ethernet header + FCS + optional VLAN tag */
10175         tw32(MAC_RX_MTU_SIZE,
10176              tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
10177
10178         /* The slot time is changed by tg3_setup_phy if we
10179          * run at gigabit with half duplex.
10180          */
10181         val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
10182               (6 << TX_LENGTHS_IPG_SHIFT) |
10183               (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
10184
10185         if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
10186             tg3_asic_rev(tp) == ASIC_REV_5762)
10187                 val |= tr32(MAC_TX_LENGTHS) &
10188                        (TX_LENGTHS_JMB_FRM_LEN_MSK |
10189                         TX_LENGTHS_CNT_DWN_VAL_MSK);
10190
10191         tw32(MAC_TX_LENGTHS, val);
10192
10193         /* Receive rules. */
10194         tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
10195         tw32(RCVLPC_CONFIG, 0x0181);
10196
10197         /* Calculate RDMAC_MODE setting early, we need it to determine
10198          * the RCVLPC_STATE_ENABLE mask.
10199          */
10200         rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
10201                       RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
10202                       RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
10203                       RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
10204                       RDMAC_MODE_LNGREAD_ENAB);
10205
10206         if (tg3_asic_rev(tp) == ASIC_REV_5717)
10207                 rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
10208
10209         if (tg3_asic_rev(tp) == ASIC_REV_5784 ||
10210             tg3_asic_rev(tp) == ASIC_REV_5785 ||
10211             tg3_asic_rev(tp) == ASIC_REV_57780)
10212                 rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
10213                               RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
10214                               RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
10215
10216         if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
10217             tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
10218                 if (tg3_flag(tp, TSO_CAPABLE) &&
10219                     tg3_asic_rev(tp) == ASIC_REV_5705) {
10220                         rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
10221                 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
10222                            !tg3_flag(tp, IS_5788)) {
10223                         rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
10224                 }
10225         }
10226
10227         if (tg3_flag(tp, PCI_EXPRESS))
10228                 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
10229
10230         if (tg3_asic_rev(tp) == ASIC_REV_57766) {
10231                 tp->dma_limit = 0;
10232                 if (tp->dev->mtu <= ETH_DATA_LEN) {
10233                         rdmac_mode |= RDMAC_MODE_JMB_2K_MMRR;
10234                         tp->dma_limit = TG3_TX_BD_DMA_MAX_2K;
10235                 }
10236         }
10237
10238         if (tg3_flag(tp, HW_TSO_1) ||
10239             tg3_flag(tp, HW_TSO_2) ||
10240             tg3_flag(tp, HW_TSO_3))
10241                 rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
10242
10243         if (tg3_flag(tp, 57765_PLUS) ||
10244             tg3_asic_rev(tp) == ASIC_REV_5785 ||
10245             tg3_asic_rev(tp) == ASIC_REV_57780)
10246                 rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
10247
10248         if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
10249             tg3_asic_rev(tp) == ASIC_REV_5762)
10250                 rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
10251
10252         if (tg3_asic_rev(tp) == ASIC_REV_5761 ||
10253             tg3_asic_rev(tp) == ASIC_REV_5784 ||
10254             tg3_asic_rev(tp) == ASIC_REV_5785 ||
10255             tg3_asic_rev(tp) == ASIC_REV_57780 ||
10256             tg3_flag(tp, 57765_PLUS)) {
10257                 u32 tgtreg;
10258
10259                 if (tg3_asic_rev(tp) == ASIC_REV_5762)
10260                         tgtreg = TG3_RDMA_RSRVCTRL_REG2;
10261                 else
10262                         tgtreg = TG3_RDMA_RSRVCTRL_REG;
10263
10264                 val = tr32(tgtreg);
10265                 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
10266                     tg3_asic_rev(tp) == ASIC_REV_5762) {
10267                         val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
10268                                  TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
10269                                  TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
10270                         val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
10271                                TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
10272                                TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
10273                 }
10274                 tw32(tgtreg, val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
10275         }
10276
10277         if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
10278             tg3_asic_rev(tp) == ASIC_REV_5720 ||
10279             tg3_asic_rev(tp) == ASIC_REV_5762) {
10280                 u32 tgtreg;
10281
10282                 if (tg3_asic_rev(tp) == ASIC_REV_5762)
10283                         tgtreg = TG3_LSO_RD_DMA_CRPTEN_CTRL2;
10284                 else
10285                         tgtreg = TG3_LSO_RD_DMA_CRPTEN_CTRL;
10286
10287                 val = tr32(tgtreg);
10288                 tw32(tgtreg, val |
10289                      TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
10290                      TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
10291         }
10292
10293         /* Receive/send statistics. */
10294         if (tg3_flag(tp, 5750_PLUS)) {
10295                 val = tr32(RCVLPC_STATS_ENABLE);
10296                 val &= ~RCVLPC_STATSENAB_DACK_FIX;
10297                 tw32(RCVLPC_STATS_ENABLE, val);
10298         } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
10299                    tg3_flag(tp, TSO_CAPABLE)) {
10300                 val = tr32(RCVLPC_STATS_ENABLE);
10301                 val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
10302                 tw32(RCVLPC_STATS_ENABLE, val);
10303         } else {
10304                 tw32(RCVLPC_STATS_ENABLE, 0xffffff);
10305         }
10306         tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
10307         tw32(SNDDATAI_STATSENAB, 0xffffff);
10308         tw32(SNDDATAI_STATSCTRL,
10309              (SNDDATAI_SCTRL_ENABLE |
10310               SNDDATAI_SCTRL_FASTUPD));
10311
10312         /* Setup host coalescing engine. */
10313         tw32(HOSTCC_MODE, 0);
10314         for (i = 0; i < 2000; i++) {
10315                 if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
10316                         break;
10317                 udelay(10);
10318         }
10319
10320         __tg3_set_coalesce(tp, &tp->coal);
10321
10322         if (!tg3_flag(tp, 5705_PLUS)) {
10323                 /* Status/statistics block address.  See tg3_timer,
10324                  * the tg3_periodic_fetch_stats call there, and
10325                  * tg3_get_stats to see how this works for 5705/5750 chips.
10326                  */
10327                 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
10328                      ((u64) tp->stats_mapping >> 32));
10329                 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
10330                      ((u64) tp->stats_mapping & 0xffffffff));
10331                 tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
10332
10333                 tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
10334
10335                 /* Clear statistics and status block memory areas */
10336                 for (i = NIC_SRAM_STATS_BLK;
10337                      i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
10338                      i += sizeof(u32)) {
10339                         tg3_write_mem(tp, i, 0);
10340                         udelay(40);
10341                 }
10342         }
10343
10344         tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
10345
10346         tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
10347         tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
10348         if (!tg3_flag(tp, 5705_PLUS))
10349                 tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
10350
10351         if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
10352                 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
10353                 /* reset to prevent losing 1st rx packet intermittently */
10354                 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
10355                 udelay(10);
10356         }
10357
10358         tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
10359                         MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE |
10360                         MAC_MODE_FHDE_ENABLE;
10361         if (tg3_flag(tp, ENABLE_APE))
10362                 tp->mac_mode |= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
10363         if (!tg3_flag(tp, 5705_PLUS) &&
10364             !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
10365             tg3_asic_rev(tp) != ASIC_REV_5700)
10366                 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
10367         tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
10368         udelay(40);
10369
10370         /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
10371          * If TG3_FLAG_IS_NIC is zero, we should read the
10372          * register to preserve the GPIO settings for LOMs. The GPIOs,
10373          * whether used as inputs or outputs, are set by boot code after
10374          * reset.
10375          */
10376         if (!tg3_flag(tp, IS_NIC)) {
10377                 u32 gpio_mask;
10378
10379                 gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
10380                             GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
10381                             GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
10382
10383                 if (tg3_asic_rev(tp) == ASIC_REV_5752)
10384                         gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
10385                                      GRC_LCLCTRL_GPIO_OUTPUT3;
10386
10387                 if (tg3_asic_rev(tp) == ASIC_REV_5755)
10388                         gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
10389
10390                 tp->grc_local_ctrl &= ~gpio_mask;
10391                 tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
10392
10393                 /* GPIO1 must be driven high for eeprom write protect */
10394                 if (tg3_flag(tp, EEPROM_WRITE_PROT))
10395                         tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
10396                                                GRC_LCLCTRL_GPIO_OUTPUT1);
10397         }
10398         tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
10399         udelay(100);
10400
10401         if (tg3_flag(tp, USING_MSIX)) {
10402                 val = tr32(MSGINT_MODE);
10403                 val |= MSGINT_MODE_ENABLE;
10404                 if (tp->irq_cnt > 1)
10405                         val |= MSGINT_MODE_MULTIVEC_EN;
10406                 if (!tg3_flag(tp, 1SHOT_MSI))
10407                         val |= MSGINT_MODE_ONE_SHOT_DISABLE;
10408                 tw32(MSGINT_MODE, val);
10409         }
10410
10411         if (!tg3_flag(tp, 5705_PLUS)) {
10412                 tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
10413                 udelay(40);
10414         }
10415
10416         val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
10417                WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
10418                WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
10419                WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
10420                WDMAC_MODE_LNGREAD_ENAB);
10421
10422         if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
10423             tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
10424                 if (tg3_flag(tp, TSO_CAPABLE) &&
10425                     (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A1 ||
10426                      tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A2)) {
10427                         /* nothing */
10428                 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
10429                            !tg3_flag(tp, IS_5788)) {
10430                         val |= WDMAC_MODE_RX_ACCEL;
10431                 }
10432         }
10433
10434         /* Enable host coalescing bug fix */
10435         if (tg3_flag(tp, 5755_PLUS))
10436                 val |= WDMAC_MODE_STATUS_TAG_FIX;
10437
10438         if (tg3_asic_rev(tp) == ASIC_REV_5785)
10439                 val |= WDMAC_MODE_BURST_ALL_DATA;
10440
10441         tw32_f(WDMAC_MODE, val);
10442         udelay(40);
10443
10444         if (tg3_flag(tp, PCIX_MODE)) {
10445                 u16 pcix_cmd;
10446
10447                 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
10448                                      &pcix_cmd);
10449                 if (tg3_asic_rev(tp) == ASIC_REV_5703) {
10450                         pcix_cmd &= ~PCI_X_CMD_MAX_READ;
10451                         pcix_cmd |= PCI_X_CMD_READ_2K;
10452                 } else if (tg3_asic_rev(tp) == ASIC_REV_5704) {
10453                         pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
10454                         pcix_cmd |= PCI_X_CMD_READ_2K;
10455                 }
10456                 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
10457                                       pcix_cmd);
10458         }
10459
10460         tw32_f(RDMAC_MODE, rdmac_mode);
10461         udelay(40);
10462
10463         if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
10464             tg3_asic_rev(tp) == ASIC_REV_5720) {
10465                 for (i = 0; i < TG3_NUM_RDMA_CHANNELS; i++) {
10466                         if (tr32(TG3_RDMA_LENGTH + (i << 2)) > TG3_MAX_MTU(tp))
10467                                 break;
10468                 }
10469                 if (i < TG3_NUM_RDMA_CHANNELS) {
10470                         val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
10471                         val |= tg3_lso_rd_dma_workaround_bit(tp);
10472                         tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val);
10473                         tg3_flag_set(tp, 5719_5720_RDMA_BUG);
10474                 }
10475         }
10476
10477         tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
10478         if (!tg3_flag(tp, 5705_PLUS))
10479                 tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
10480
10481         if (tg3_asic_rev(tp) == ASIC_REV_5761)
10482                 tw32(SNDDATAC_MODE,
10483                      SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
10484         else
10485                 tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
10486
10487         tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
10488         tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
10489         val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
10490         if (tg3_flag(tp, LRG_PROD_RING_CAP))
10491                 val |= RCVDBDI_MODE_LRG_RING_SZ;
10492         tw32(RCVDBDI_MODE, val);
10493         tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
10494         if (tg3_flag(tp, HW_TSO_1) ||
10495             tg3_flag(tp, HW_TSO_2) ||
10496             tg3_flag(tp, HW_TSO_3))
10497                 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
10498         val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
10499         if (tg3_flag(tp, ENABLE_TSS))
10500                 val |= SNDBDI_MODE_MULTI_TXQ_EN;
10501         tw32(SNDBDI_MODE, val);
10502         tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
10503
10504         if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0) {
10505                 err = tg3_load_5701_a0_firmware_fix(tp);
10506                 if (err)
10507                         return err;
10508         }
10509
10510         if (tg3_asic_rev(tp) == ASIC_REV_57766) {
10511                 /* Ignore any errors for the firmware download. If download
10512                  * fails, the device will operate with EEE disabled
10513                  */
10514                 tg3_load_57766_firmware(tp);
10515         }
10516
10517         if (tg3_flag(tp, TSO_CAPABLE)) {
10518                 err = tg3_load_tso_firmware(tp);
10519                 if (err)
10520                         return err;
10521         }
10522
10523         tp->tx_mode = TX_MODE_ENABLE;
10524
10525         if (tg3_flag(tp, 5755_PLUS) ||
10526             tg3_asic_rev(tp) == ASIC_REV_5906)
10527                 tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
10528
10529         if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
10530             tg3_asic_rev(tp) == ASIC_REV_5762) {
10531                 val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
10532                 tp->tx_mode &= ~val;
10533                 tp->tx_mode |= tr32(MAC_TX_MODE) & val;
10534         }
10535
10536         tw32_f(MAC_TX_MODE, tp->tx_mode);
10537         udelay(100);
10538
10539         if (tg3_flag(tp, ENABLE_RSS)) {
10540                 tg3_rss_write_indir_tbl(tp);
10541
10542                 /* Setup the "secret" hash key. */
10543                 tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
10544                 tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
10545                 tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
10546                 tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
10547                 tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
10548                 tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
10549                 tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
10550                 tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
10551                 tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
10552                 tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
10553         }
10554
10555         tp->rx_mode = RX_MODE_ENABLE;
10556         if (tg3_flag(tp, 5755_PLUS))
10557                 tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
10558
10559         if (tg3_asic_rev(tp) == ASIC_REV_5762)
10560                 tp->rx_mode |= RX_MODE_IPV4_FRAG_FIX;
10561
10562         if (tg3_flag(tp, ENABLE_RSS))
10563                 tp->rx_mode |= RX_MODE_RSS_ENABLE |
10564                                RX_MODE_RSS_ITBL_HASH_BITS_7 |
10565                                RX_MODE_RSS_IPV6_HASH_EN |
10566                                RX_MODE_RSS_TCP_IPV6_HASH_EN |
10567                                RX_MODE_RSS_IPV4_HASH_EN |
10568                                RX_MODE_RSS_TCP_IPV4_HASH_EN;
10569
10570         tw32_f(MAC_RX_MODE, tp->rx_mode);
10571         udelay(10);
10572
10573         tw32(MAC_LED_CTRL, tp->led_ctrl);
10574
10575         tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
10576         if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
10577                 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
10578                 udelay(10);
10579         }
10580         tw32_f(MAC_RX_MODE, tp->rx_mode);
10581         udelay(10);
10582
10583         if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
10584                 if ((tg3_asic_rev(tp) == ASIC_REV_5704) &&
10585                     !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
10586                         /* Set drive transmission level to 1.2V  */
10587                         /* only if the signal pre-emphasis bit is not set  */
10588                         val = tr32(MAC_SERDES_CFG);
10589                         val &= 0xfffff000;
10590                         val |= 0x880;
10591                         tw32(MAC_SERDES_CFG, val);
10592                 }
10593                 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A1)
10594                         tw32(MAC_SERDES_CFG, 0x616000);
10595         }
10596
10597         /* Prevent chip from dropping frames when flow control
10598          * is enabled.
10599          */
10600         if (tg3_flag(tp, 57765_CLASS))
10601                 val = 1;
10602         else
10603                 val = 2;
10604         tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
10605
10606         if (tg3_asic_rev(tp) == ASIC_REV_5704 &&
10607             (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
10608                 /* Use hardware link auto-negotiation */
10609                 tg3_flag_set(tp, HW_AUTONEG);
10610         }
10611
10612         if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
10613             tg3_asic_rev(tp) == ASIC_REV_5714) {
10614                 u32 tmp;
10615
10616                 tmp = tr32(SERDES_RX_CTRL);
10617                 tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
10618                 tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
10619                 tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
10620                 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
10621         }
10622
10623         if (!tg3_flag(tp, USE_PHYLIB)) {
10624                 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
10625                         tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
10626
10627                 err = tg3_setup_phy(tp, false);
10628                 if (err)
10629                         return err;
10630
10631                 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
10632                     !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
10633                         u32 tmp;
10634
10635                         /* Clear CRC stats. */
10636                         if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
10637                                 tg3_writephy(tp, MII_TG3_TEST1,
10638                                              tmp | MII_TG3_TEST1_CRC_EN);
10639                                 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
10640                         }
10641                 }
10642         }
10643
10644         __tg3_set_rx_mode(tp->dev);
10645
10646         /* Initialize receive rules. */
10647         tw32(MAC_RCV_RULE_0,  0xc2000000 & RCV_RULE_DISABLE_MASK);
10648         tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
10649         tw32(MAC_RCV_RULE_1,  0x86000004 & RCV_RULE_DISABLE_MASK);
10650         tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
10651
10652         if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
10653                 limit = 8;
10654         else
10655                 limit = 16;
10656         if (tg3_flag(tp, ENABLE_ASF))
10657                 limit -= 4;
10658         switch (limit) {
10659         case 16:
10660                 tw32(MAC_RCV_RULE_15,  0); tw32(MAC_RCV_VALUE_15,  0);
10661         case 15:
10662                 tw32(MAC_RCV_RULE_14,  0); tw32(MAC_RCV_VALUE_14,  0);
10663         case 14:
10664                 tw32(MAC_RCV_RULE_13,  0); tw32(MAC_RCV_VALUE_13,  0);
10665         case 13:
10666                 tw32(MAC_RCV_RULE_12,  0); tw32(MAC_RCV_VALUE_12,  0);
10667         case 12:
10668                 tw32(MAC_RCV_RULE_11,  0); tw32(MAC_RCV_VALUE_11,  0);
10669         case 11:
10670                 tw32(MAC_RCV_RULE_10,  0); tw32(MAC_RCV_VALUE_10,  0);
10671         case 10:
10672                 tw32(MAC_RCV_RULE_9,  0); tw32(MAC_RCV_VALUE_9,  0);
10673         case 9:
10674                 tw32(MAC_RCV_RULE_8,  0); tw32(MAC_RCV_VALUE_8,  0);
10675         case 8:
10676                 tw32(MAC_RCV_RULE_7,  0); tw32(MAC_RCV_VALUE_7,  0);
10677         case 7:
10678                 tw32(MAC_RCV_RULE_6,  0); tw32(MAC_RCV_VALUE_6,  0);
10679         case 6:
10680                 tw32(MAC_RCV_RULE_5,  0); tw32(MAC_RCV_VALUE_5,  0);
10681         case 5:
10682                 tw32(MAC_RCV_RULE_4,  0); tw32(MAC_RCV_VALUE_4,  0);
10683         case 4:
10684                 /* tw32(MAC_RCV_RULE_3,  0); tw32(MAC_RCV_VALUE_3,  0); */
10685         case 3:
10686                 /* tw32(MAC_RCV_RULE_2,  0); tw32(MAC_RCV_VALUE_2,  0); */
10687         case 2:
10688         case 1:
10689
10690         default:
10691                 break;
10692         }
10693
10694         if (tg3_flag(tp, ENABLE_APE))
10695                 /* Write our heartbeat update interval to APE. */
10696                 tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
10697                                 APE_HOST_HEARTBEAT_INT_DISABLE);
10698
10699         tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
10700
10701         return 0;
10702 }
10703
10704 /* Called at device open time to get the chip ready for
10705  * packet processing.  Invoked with tp->lock held.
10706  */
10707 static int tg3_init_hw(struct tg3 *tp, bool reset_phy)
10708 {
10709         /* Chip may have been just powered on. If so, the boot code may still
10710          * be running initialization. Wait for it to finish to avoid races in
10711          * accessing the hardware.
10712          */
10713         tg3_enable_register_access(tp);
10714         tg3_poll_fw(tp);
10715
10716         tg3_switch_clocks(tp);
10717
10718         tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
10719
10720         return tg3_reset_hw(tp, reset_phy);
10721 }
10722
10723 static void tg3_sd_scan_scratchpad(struct tg3 *tp, struct tg3_ocir *ocir)
10724 {
10725         int i;
10726
10727         for (i = 0; i < TG3_SD_NUM_RECS; i++, ocir++) {
10728                 u32 off = i * TG3_OCIR_LEN, len = TG3_OCIR_LEN;
10729
10730                 tg3_ape_scratchpad_read(tp, (u32 *) ocir, off, len);
10731                 off += len;
10732
10733                 if (ocir->signature != TG3_OCIR_SIG_MAGIC ||
10734                     !(ocir->version_flags & TG3_OCIR_FLAG_ACTIVE))
10735                         memset(ocir, 0, TG3_OCIR_LEN);
10736         }
10737 }
10738
10739 /* sysfs attributes for hwmon */
10740 static ssize_t tg3_show_temp(struct device *dev,
10741                              struct device_attribute *devattr, char *buf)
10742 {
10743         struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr);
10744         struct tg3 *tp = dev_get_drvdata(dev);
10745         u32 temperature;
10746
10747         spin_lock_bh(&tp->lock);
10748         tg3_ape_scratchpad_read(tp, &temperature, attr->index,
10749                                 sizeof(temperature));
10750         spin_unlock_bh(&tp->lock);
10751         return sprintf(buf, "%u\n", temperature);
10752 }
10753
10754
10755 static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, tg3_show_temp, NULL,
10756                           TG3_TEMP_SENSOR_OFFSET);
10757 static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, tg3_show_temp, NULL,
10758                           TG3_TEMP_CAUTION_OFFSET);
10759 static SENSOR_DEVICE_ATTR(temp1_max, S_IRUGO, tg3_show_temp, NULL,
10760                           TG3_TEMP_MAX_OFFSET);
10761
10762 static struct attribute *tg3_attrs[] = {
10763         &sensor_dev_attr_temp1_input.dev_attr.attr,
10764         &sensor_dev_attr_temp1_crit.dev_attr.attr,
10765         &sensor_dev_attr_temp1_max.dev_attr.attr,
10766         NULL
10767 };
10768 ATTRIBUTE_GROUPS(tg3);
10769
10770 static void tg3_hwmon_close(struct tg3 *tp)
10771 {
10772         if (tp->hwmon_dev) {
10773                 hwmon_device_unregister(tp->hwmon_dev);
10774                 tp->hwmon_dev = NULL;
10775         }
10776 }
10777
10778 static void tg3_hwmon_open(struct tg3 *tp)
10779 {
10780         int i;
10781         u32 size = 0;
10782         struct pci_dev *pdev = tp->pdev;
10783         struct tg3_ocir ocirs[TG3_SD_NUM_RECS];
10784
10785         tg3_sd_scan_scratchpad(tp, ocirs);
10786
10787         for (i = 0; i < TG3_SD_NUM_RECS; i++) {
10788                 if (!ocirs[i].src_data_length)
10789                         continue;
10790
10791                 size += ocirs[i].src_hdr_length;
10792                 size += ocirs[i].src_data_length;
10793         }
10794
10795         if (!size)
10796                 return;
10797
10798         tp->hwmon_dev = hwmon_device_register_with_groups(&pdev->dev, "tg3",
10799                                                           tp, tg3_groups);
10800         if (IS_ERR(tp->hwmon_dev)) {
10801                 tp->hwmon_dev = NULL;
10802                 dev_err(&pdev->dev, "Cannot register hwmon device, aborting\n");
10803         }
10804 }
10805
10806
10807 #define TG3_STAT_ADD32(PSTAT, REG) \
10808 do {    u32 __val = tr32(REG); \
10809         (PSTAT)->low += __val; \
10810         if ((PSTAT)->low < __val) \
10811                 (PSTAT)->high += 1; \
10812 } while (0)
10813
10814 static void tg3_periodic_fetch_stats(struct tg3 *tp)
10815 {
10816         struct tg3_hw_stats *sp = tp->hw_stats;
10817
10818         if (!tp->link_up)
10819                 return;
10820
10821         TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
10822         TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
10823         TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
10824         TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
10825         TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
10826         TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
10827         TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
10828         TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
10829         TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
10830         TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
10831         TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
10832         TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
10833         TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
10834         if (unlikely(tg3_flag(tp, 5719_5720_RDMA_BUG) &&
10835                      (sp->tx_ucast_packets.low + sp->tx_mcast_packets.low +
10836                       sp->tx_bcast_packets.low) > TG3_NUM_RDMA_CHANNELS)) {
10837                 u32 val;
10838
10839                 val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
10840                 val &= ~tg3_lso_rd_dma_workaround_bit(tp);
10841                 tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val);
10842                 tg3_flag_clear(tp, 5719_5720_RDMA_BUG);
10843         }
10844
10845         TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
10846         TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
10847         TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
10848         TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
10849         TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
10850         TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
10851         TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
10852         TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
10853         TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
10854         TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
10855         TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
10856         TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
10857         TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
10858         TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
10859
10860         TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
10861         if (tg3_asic_rev(tp) != ASIC_REV_5717 &&
10862             tg3_asic_rev(tp) != ASIC_REV_5762 &&
10863             tg3_chip_rev_id(tp) != CHIPREV_ID_5719_A0 &&
10864             tg3_chip_rev_id(tp) != CHIPREV_ID_5720_A0) {
10865                 TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
10866         } else {
10867                 u32 val = tr32(HOSTCC_FLOW_ATTN);
10868                 val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
10869                 if (val) {
10870                         tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
10871                         sp->rx_discards.low += val;
10872                         if (sp->rx_discards.low < val)
10873                                 sp->rx_discards.high += 1;
10874                 }
10875                 sp->mbuf_lwm_thresh_hit = sp->rx_discards;
10876         }
10877         TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
10878 }
10879
10880 static void tg3_chk_missed_msi(struct tg3 *tp)
10881 {
10882         u32 i;
10883
10884         for (i = 0; i < tp->irq_cnt; i++) {
10885                 struct tg3_napi *tnapi = &tp->napi[i];
10886
10887                 if (tg3_has_work(tnapi)) {
10888                         if (tnapi->last_rx_cons == tnapi->rx_rcb_ptr &&
10889                             tnapi->last_tx_cons == tnapi->tx_cons) {
10890                                 if (tnapi->chk_msi_cnt < 1) {
10891                                         tnapi->chk_msi_cnt++;
10892                                         return;
10893                                 }
10894                                 tg3_msi(0, tnapi);
10895                         }
10896                 }
10897                 tnapi->chk_msi_cnt = 0;
10898                 tnapi->last_rx_cons = tnapi->rx_rcb_ptr;
10899                 tnapi->last_tx_cons = tnapi->tx_cons;
10900         }
10901 }
10902
10903 static void tg3_timer(unsigned long __opaque)
10904 {
10905         struct tg3 *tp = (struct tg3 *) __opaque;
10906
10907         if (tp->irq_sync || tg3_flag(tp, RESET_TASK_PENDING))
10908                 goto restart_timer;
10909
10910         spin_lock(&tp->lock);
10911
10912         if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
10913             tg3_flag(tp, 57765_CLASS))
10914                 tg3_chk_missed_msi(tp);
10915
10916         if (tg3_flag(tp, FLUSH_POSTED_WRITES)) {
10917                 /* BCM4785: Flush posted writes from GbE to host memory. */
10918                 tr32(HOSTCC_MODE);
10919         }
10920
10921         if (!tg3_flag(tp, TAGGED_STATUS)) {
10922                 /* All of this garbage is because when using non-tagged
10923                  * IRQ status the mailbox/status_block protocol the chip
10924                  * uses with the cpu is race prone.
10925                  */
10926                 if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
10927                         tw32(GRC_LOCAL_CTRL,
10928                              tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
10929                 } else {
10930                         tw32(HOSTCC_MODE, tp->coalesce_mode |
10931                              HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
10932                 }
10933
10934                 if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
10935                         spin_unlock(&tp->lock);
10936                         tg3_reset_task_schedule(tp);
10937                         goto restart_timer;
10938                 }
10939         }
10940
10941         /* This part only runs once per second. */
10942         if (!--tp->timer_counter) {
10943                 if (tg3_flag(tp, 5705_PLUS))
10944                         tg3_periodic_fetch_stats(tp);
10945
10946                 if (tp->setlpicnt && !--tp->setlpicnt)
10947                         tg3_phy_eee_enable(tp);
10948
10949                 if (tg3_flag(tp, USE_LINKCHG_REG)) {
10950                         u32 mac_stat;
10951                         int phy_event;
10952
10953                         mac_stat = tr32(MAC_STATUS);
10954
10955                         phy_event = 0;
10956                         if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
10957                                 if (mac_stat & MAC_STATUS_MI_INTERRUPT)
10958                                         phy_event = 1;
10959                         } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
10960                                 phy_event = 1;
10961
10962                         if (phy_event)
10963                                 tg3_setup_phy(tp, false);
10964                 } else if (tg3_flag(tp, POLL_SERDES)) {
10965                         u32 mac_stat = tr32(MAC_STATUS);
10966                         int need_setup = 0;
10967
10968                         if (tp->link_up &&
10969                             (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
10970                                 need_setup = 1;
10971                         }
10972                         if (!tp->link_up &&
10973                             (mac_stat & (MAC_STATUS_PCS_SYNCED |
10974                                          MAC_STATUS_SIGNAL_DET))) {
10975                                 need_setup = 1;
10976                         }
10977                         if (need_setup) {
10978                                 if (!tp->serdes_counter) {
10979                                         tw32_f(MAC_MODE,
10980                                              (tp->mac_mode &
10981                                               ~MAC_MODE_PORT_MODE_MASK));
10982                                         udelay(40);
10983                                         tw32_f(MAC_MODE, tp->mac_mode);
10984                                         udelay(40);
10985                                 }
10986                                 tg3_setup_phy(tp, false);
10987                         }
10988                 } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
10989                            tg3_flag(tp, 5780_CLASS)) {
10990                         tg3_serdes_parallel_detect(tp);
10991                 } else if (tg3_flag(tp, POLL_CPMU_LINK)) {
10992                         u32 cpmu = tr32(TG3_CPMU_STATUS);
10993                         bool link_up = !((cpmu & TG3_CPMU_STATUS_LINK_MASK) ==
10994                                          TG3_CPMU_STATUS_LINK_MASK);
10995
10996                         if (link_up != tp->link_up)
10997                                 tg3_setup_phy(tp, false);
10998                 }
10999
11000                 tp->timer_counter = tp->timer_multiplier;
11001         }
11002
11003         /* Heartbeat is only sent once every 2 seconds.
11004          *
11005          * The heartbeat is to tell the ASF firmware that the host
11006          * driver is still alive.  In the event that the OS crashes,
11007          * ASF needs to reset the hardware to free up the FIFO space
11008          * that may be filled with rx packets destined for the host.
11009          * If the FIFO is full, ASF will no longer function properly.
11010          *
11011          * Unintended resets have been reported on real time kernels
11012          * where the timer doesn't run on time.  Netpoll will also have
11013          * same problem.
11014          *
11015          * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
11016          * to check the ring condition when the heartbeat is expiring
11017          * before doing the reset.  This will prevent most unintended
11018          * resets.
11019          */
11020         if (!--tp->asf_counter) {
11021                 if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
11022                         tg3_wait_for_event_ack(tp);
11023
11024                         tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
11025                                       FWCMD_NICDRV_ALIVE3);
11026                         tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
11027                         tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
11028                                       TG3_FW_UPDATE_TIMEOUT_SEC);
11029
11030                         tg3_generate_fw_event(tp);
11031                 }
11032                 tp->asf_counter = tp->asf_multiplier;
11033         }
11034
11035         spin_unlock(&tp->lock);
11036
11037 restart_timer:
11038         tp->timer.expires = jiffies + tp->timer_offset;
11039         add_timer(&tp->timer);
11040 }
11041
11042 static void tg3_timer_init(struct tg3 *tp)
11043 {
11044         if (tg3_flag(tp, TAGGED_STATUS) &&
11045             tg3_asic_rev(tp) != ASIC_REV_5717 &&
11046             !tg3_flag(tp, 57765_CLASS))
11047                 tp->timer_offset = HZ;
11048         else
11049                 tp->timer_offset = HZ / 10;
11050
11051         BUG_ON(tp->timer_offset > HZ);
11052
11053         tp->timer_multiplier = (HZ / tp->timer_offset);
11054         tp->asf_multiplier = (HZ / tp->timer_offset) *
11055                              TG3_FW_UPDATE_FREQ_SEC;
11056
11057         init_timer(&tp->timer);
11058         tp->timer.data = (unsigned long) tp;
11059         tp->timer.function = tg3_timer;
11060 }
11061
11062 static void tg3_timer_start(struct tg3 *tp)
11063 {
11064         tp->asf_counter   = tp->asf_multiplier;
11065         tp->timer_counter = tp->timer_multiplier;
11066
11067         tp->timer.expires = jiffies + tp->timer_offset;
11068         add_timer(&tp->timer);
11069 }
11070
11071 static void tg3_timer_stop(struct tg3 *tp)
11072 {
11073         del_timer_sync(&tp->timer);
11074 }
11075
11076 /* Restart hardware after configuration changes, self-test, etc.
11077  * Invoked with tp->lock held.
11078  */
11079 static int tg3_restart_hw(struct tg3 *tp, bool reset_phy)
11080         __releases(tp->lock)
11081         __acquires(tp->lock)
11082 {
11083         int err;
11084
11085         err = tg3_init_hw(tp, reset_phy);
11086         if (err) {
11087                 netdev_err(tp->dev,
11088                            "Failed to re-initialize device, aborting\n");
11089                 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
11090                 tg3_full_unlock(tp);
11091                 tg3_timer_stop(tp);
11092                 tp->irq_sync = 0;
11093                 tg3_napi_enable(tp);
11094                 dev_close(tp->dev);
11095                 tg3_full_lock(tp, 0);
11096         }
11097         return err;
11098 }
11099
11100 static void tg3_reset_task(struct work_struct *work)
11101 {
11102         struct tg3 *tp = container_of(work, struct tg3, reset_task);
11103         int err;
11104
11105         tg3_full_lock(tp, 0);
11106
11107         if (!netif_running(tp->dev)) {
11108                 tg3_flag_clear(tp, RESET_TASK_PENDING);
11109                 tg3_full_unlock(tp);
11110                 return;
11111         }
11112
11113         tg3_full_unlock(tp);
11114
11115         tg3_phy_stop(tp);
11116
11117         tg3_netif_stop(tp);
11118
11119         tg3_full_lock(tp, 1);
11120
11121         if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
11122                 tp->write32_tx_mbox = tg3_write32_tx_mbox;
11123                 tp->write32_rx_mbox = tg3_write_flush_reg32;
11124                 tg3_flag_set(tp, MBOX_WRITE_REORDER);
11125                 tg3_flag_clear(tp, TX_RECOVERY_PENDING);
11126         }
11127
11128         tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
11129         err = tg3_init_hw(tp, true);
11130         if (err)
11131                 goto out;
11132
11133         tg3_netif_start(tp);
11134
11135 out:
11136         tg3_full_unlock(tp);
11137
11138         if (!err)
11139                 tg3_phy_start(tp);
11140
11141         tg3_flag_clear(tp, RESET_TASK_PENDING);
11142 }
11143
11144 static int tg3_request_irq(struct tg3 *tp, int irq_num)
11145 {
11146         irq_handler_t fn;
11147         unsigned long flags;
11148         char *name;
11149         struct tg3_napi *tnapi = &tp->napi[irq_num];
11150
11151         if (tp->irq_cnt == 1)
11152                 name = tp->dev->name;
11153         else {
11154                 name = &tnapi->irq_lbl[0];
11155                 if (tnapi->tx_buffers && tnapi->rx_rcb)
11156                         snprintf(name, IFNAMSIZ,
11157                                  "%s-txrx-%d", tp->dev->name, irq_num);
11158                 else if (tnapi->tx_buffers)
11159                         snprintf(name, IFNAMSIZ,
11160                                  "%s-tx-%d", tp->dev->name, irq_num);
11161                 else if (tnapi->rx_rcb)
11162                         snprintf(name, IFNAMSIZ,
11163                                  "%s-rx-%d", tp->dev->name, irq_num);
11164                 else
11165                         snprintf(name, IFNAMSIZ,
11166                                  "%s-%d", tp->dev->name, irq_num);
11167                 name[IFNAMSIZ-1] = 0;
11168         }
11169
11170         if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
11171                 fn = tg3_msi;
11172                 if (tg3_flag(tp, 1SHOT_MSI))
11173                         fn = tg3_msi_1shot;
11174                 flags = 0;
11175         } else {
11176                 fn = tg3_interrupt;
11177                 if (tg3_flag(tp, TAGGED_STATUS))
11178                         fn = tg3_interrupt_tagged;
11179                 flags = IRQF_SHARED;
11180         }
11181
11182         return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
11183 }
11184
11185 static int tg3_test_interrupt(struct tg3 *tp)
11186 {
11187         struct tg3_napi *tnapi = &tp->napi[0];
11188         struct net_device *dev = tp->dev;
11189         int err, i, intr_ok = 0;
11190         u32 val;
11191
11192         if (!netif_running(dev))
11193                 return -ENODEV;
11194
11195         tg3_disable_ints(tp);
11196
11197         free_irq(tnapi->irq_vec, tnapi);
11198
11199         /*
11200          * Turn off MSI one shot mode.  Otherwise this test has no
11201          * observable way to know whether the interrupt was delivered.
11202          */
11203         if (tg3_flag(tp, 57765_PLUS)) {
11204                 val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
11205                 tw32(MSGINT_MODE, val);
11206         }
11207
11208         err = request_irq(tnapi->irq_vec, tg3_test_isr,
11209                           IRQF_SHARED, dev->name, tnapi);
11210         if (err)
11211                 return err;
11212
11213         tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
11214         tg3_enable_ints(tp);
11215
11216         tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
11217                tnapi->coal_now);
11218
11219         for (i = 0; i < 5; i++) {
11220                 u32 int_mbox, misc_host_ctrl;
11221
11222                 int_mbox = tr32_mailbox(tnapi->int_mbox);
11223                 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
11224
11225                 if ((int_mbox != 0) ||
11226                     (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
11227                         intr_ok = 1;
11228                         break;
11229                 }
11230
11231                 if (tg3_flag(tp, 57765_PLUS) &&
11232                     tnapi->hw_status->status_tag != tnapi->last_tag)
11233                         tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
11234
11235                 msleep(10);
11236         }
11237
11238         tg3_disable_ints(tp);
11239
11240         free_irq(tnapi->irq_vec, tnapi);
11241
11242         err = tg3_request_irq(tp, 0);
11243
11244         if (err)
11245                 return err;
11246
11247         if (intr_ok) {
11248                 /* Reenable MSI one shot mode. */
11249                 if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, 1SHOT_MSI)) {
11250                         val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
11251                         tw32(MSGINT_MODE, val);
11252                 }
11253                 return 0;
11254         }
11255
11256         return -EIO;
11257 }
11258
11259 /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
11260  * successfully restored
11261  */
11262 static int tg3_test_msi(struct tg3 *tp)
11263 {
11264         int err;
11265         u16 pci_cmd;
11266
11267         if (!tg3_flag(tp, USING_MSI))
11268                 return 0;
11269
11270         /* Turn off SERR reporting in case MSI terminates with Master
11271          * Abort.
11272          */
11273         pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
11274         pci_write_config_word(tp->pdev, PCI_COMMAND,
11275                               pci_cmd & ~PCI_COMMAND_SERR);
11276
11277         err = tg3_test_interrupt(tp);
11278
11279         pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
11280
11281         if (!err)
11282                 return 0;
11283
11284         /* other failures */
11285         if (err != -EIO)
11286                 return err;
11287
11288         /* MSI test failed, go back to INTx mode */
11289         netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
11290                     "to INTx mode. Please report this failure to the PCI "
11291                     "maintainer and include system chipset information\n");
11292
11293         free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
11294
11295         pci_disable_msi(tp->pdev);
11296
11297         tg3_flag_clear(tp, USING_MSI);
11298         tp->napi[0].irq_vec = tp->pdev->irq;
11299
11300         err = tg3_request_irq(tp, 0);
11301         if (err)
11302                 return err;
11303
11304         /* Need to reset the chip because the MSI cycle may have terminated
11305          * with Master Abort.
11306          */
11307         tg3_full_lock(tp, 1);
11308
11309         tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
11310         err = tg3_init_hw(tp, true);
11311
11312         tg3_full_unlock(tp);
11313
11314         if (err)
11315                 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
11316
11317         return err;
11318 }
11319
11320 static int tg3_request_firmware(struct tg3 *tp)
11321 {
11322         const struct tg3_firmware_hdr *fw_hdr;
11323
11324         if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
11325                 netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
11326                            tp->fw_needed);
11327                 return -ENOENT;
11328         }
11329
11330         fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
11331
11332         /* Firmware blob starts with version numbers, followed by
11333          * start address and _full_ length including BSS sections
11334          * (which must be longer than the actual data, of course
11335          */
11336
11337         tp->fw_len = be32_to_cpu(fw_hdr->len);  /* includes bss */
11338         if (tp->fw_len < (tp->fw->size - TG3_FW_HDR_LEN)) {
11339                 netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
11340                            tp->fw_len, tp->fw_needed);
11341                 release_firmware(tp->fw);
11342                 tp->fw = NULL;
11343                 return -EINVAL;
11344         }
11345
11346         /* We no longer need firmware; we have it. */
11347         tp->fw_needed = NULL;
11348         return 0;
11349 }
11350
11351 static u32 tg3_irq_count(struct tg3 *tp)
11352 {
11353         u32 irq_cnt = max(tp->rxq_cnt, tp->txq_cnt);
11354
11355         if (irq_cnt > 1) {
11356                 /* We want as many rx rings enabled as there are cpus.
11357                  * In multiqueue MSI-X mode, the first MSI-X vector
11358                  * only deals with link interrupts, etc, so we add
11359                  * one to the number of vectors we are requesting.
11360                  */
11361                 irq_cnt = min_t(unsigned, irq_cnt + 1, tp->irq_max);
11362         }
11363
11364         return irq_cnt;
11365 }
11366
11367 static bool tg3_enable_msix(struct tg3 *tp)
11368 {
11369         int i, rc;
11370         struct msix_entry msix_ent[TG3_IRQ_MAX_VECS];
11371
11372         tp->txq_cnt = tp->txq_req;
11373         tp->rxq_cnt = tp->rxq_req;
11374         if (!tp->rxq_cnt)
11375                 tp->rxq_cnt = netif_get_num_default_rss_queues();
11376         if (tp->rxq_cnt > tp->rxq_max)
11377                 tp->rxq_cnt = tp->rxq_max;
11378
11379         /* Disable multiple TX rings by default.  Simple round-robin hardware
11380          * scheduling of the TX rings can cause starvation of rings with
11381          * small packets when other rings have TSO or jumbo packets.
11382          */
11383         if (!tp->txq_req)
11384                 tp->txq_cnt = 1;
11385
11386         tp->irq_cnt = tg3_irq_count(tp);
11387
11388         for (i = 0; i < tp->irq_max; i++) {
11389                 msix_ent[i].entry  = i;
11390                 msix_ent[i].vector = 0;
11391         }
11392
11393         rc = pci_enable_msix_range(tp->pdev, msix_ent, 1, tp->irq_cnt);
11394         if (rc < 0) {
11395                 return false;
11396         } else if (rc < tp->irq_cnt) {
11397                 netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
11398                               tp->irq_cnt, rc);
11399                 tp->irq_cnt = rc;
11400                 tp->rxq_cnt = max(rc - 1, 1);
11401                 if (tp->txq_cnt)
11402                         tp->txq_cnt = min(tp->rxq_cnt, tp->txq_max);
11403         }
11404
11405         for (i = 0; i < tp->irq_max; i++)
11406                 tp->napi[i].irq_vec = msix_ent[i].vector;
11407
11408         if (netif_set_real_num_rx_queues(tp->dev, tp->rxq_cnt)) {
11409                 pci_disable_msix(tp->pdev);
11410                 return false;
11411         }
11412
11413         if (tp->irq_cnt == 1)
11414                 return true;
11415
11416         tg3_flag_set(tp, ENABLE_RSS);
11417
11418         if (tp->txq_cnt > 1)
11419                 tg3_flag_set(tp, ENABLE_TSS);
11420
11421         netif_set_real_num_tx_queues(tp->dev, tp->txq_cnt);
11422
11423         return true;
11424 }
11425
11426 static void tg3_ints_init(struct tg3 *tp)
11427 {
11428         if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
11429             !tg3_flag(tp, TAGGED_STATUS)) {
11430                 /* All MSI supporting chips should support tagged
11431                  * status.  Assert that this is the case.
11432                  */
11433                 netdev_warn(tp->dev,
11434                             "MSI without TAGGED_STATUS? Not using MSI\n");
11435                 goto defcfg;
11436         }
11437
11438         if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
11439                 tg3_flag_set(tp, USING_MSIX);
11440         else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
11441                 tg3_flag_set(tp, USING_MSI);
11442
11443         if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
11444                 u32 msi_mode = tr32(MSGINT_MODE);
11445                 if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
11446                         msi_mode |= MSGINT_MODE_MULTIVEC_EN;
11447                 if (!tg3_flag(tp, 1SHOT_MSI))
11448                         msi_mode |= MSGINT_MODE_ONE_SHOT_DISABLE;
11449                 tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
11450         }
11451 defcfg:
11452         if (!tg3_flag(tp, USING_MSIX)) {
11453                 tp->irq_cnt = 1;
11454                 tp->napi[0].irq_vec = tp->pdev->irq;
11455         }
11456
11457         if (tp->irq_cnt == 1) {
11458                 tp->txq_cnt = 1;
11459                 tp->rxq_cnt = 1;
11460                 netif_set_real_num_tx_queues(tp->dev, 1);
11461                 netif_set_real_num_rx_queues(tp->dev, 1);
11462         }
11463 }
11464
11465 static void tg3_ints_fini(struct tg3 *tp)
11466 {
11467         if (tg3_flag(tp, USING_MSIX))
11468                 pci_disable_msix(tp->pdev);
11469         else if (tg3_flag(tp, USING_MSI))
11470                 pci_disable_msi(tp->pdev);
11471         tg3_flag_clear(tp, USING_MSI);
11472         tg3_flag_clear(tp, USING_MSIX);
11473         tg3_flag_clear(tp, ENABLE_RSS);
11474         tg3_flag_clear(tp, ENABLE_TSS);
11475 }
11476
11477 static int tg3_start(struct tg3 *tp, bool reset_phy, bool test_irq,
11478                      bool init)
11479 {
11480         struct net_device *dev = tp->dev;
11481         int i, err;
11482
11483         /*
11484          * Setup interrupts first so we know how
11485          * many NAPI resources to allocate
11486          */
11487         tg3_ints_init(tp);
11488
11489         tg3_rss_check_indir_tbl(tp);
11490
11491         /* The placement of this call is tied
11492          * to the setup and use of Host TX descriptors.
11493          */
11494         err = tg3_alloc_consistent(tp);
11495         if (err)
11496                 goto out_ints_fini;
11497
11498         tg3_napi_init(tp);
11499
11500         tg3_napi_enable(tp);
11501
11502         for (i = 0; i < tp->irq_cnt; i++) {
11503                 struct tg3_napi *tnapi = &tp->napi[i];
11504                 err = tg3_request_irq(tp, i);
11505                 if (err) {
11506                         for (i--; i >= 0; i--) {
11507                                 tnapi = &tp->napi[i];
11508                                 free_irq(tnapi->irq_vec, tnapi);
11509                         }
11510                         goto out_napi_fini;
11511                 }
11512         }
11513
11514         tg3_full_lock(tp, 0);
11515
11516         if (init)
11517                 tg3_ape_driver_state_change(tp, RESET_KIND_INIT);
11518
11519         err = tg3_init_hw(tp, reset_phy);
11520         if (err) {
11521                 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
11522                 tg3_free_rings(tp);
11523         }
11524
11525         tg3_full_unlock(tp);
11526
11527         if (err)
11528                 goto out_free_irq;
11529
11530         if (test_irq && tg3_flag(tp, USING_MSI)) {
11531                 err = tg3_test_msi(tp);
11532
11533                 if (err) {
11534                         tg3_full_lock(tp, 0);
11535                         tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
11536                         tg3_free_rings(tp);
11537                         tg3_full_unlock(tp);
11538
11539                         goto out_napi_fini;
11540                 }
11541
11542                 if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
11543                         u32 val = tr32(PCIE_TRANSACTION_CFG);
11544
11545                         tw32(PCIE_TRANSACTION_CFG,
11546                              val | PCIE_TRANS_CFG_1SHOT_MSI);
11547                 }
11548         }
11549
11550         tg3_phy_start(tp);
11551
11552         tg3_hwmon_open(tp);
11553
11554         tg3_full_lock(tp, 0);
11555
11556         tg3_timer_start(tp);
11557         tg3_flag_set(tp, INIT_COMPLETE);
11558         tg3_enable_ints(tp);
11559
11560         if (init)
11561                 tg3_ptp_init(tp);
11562         else
11563                 tg3_ptp_resume(tp);
11564
11565
11566         tg3_full_unlock(tp);
11567
11568         netif_tx_start_all_queues(dev);
11569
11570         /*
11571          * Reset loopback feature if it was turned on while the device was down
11572          * make sure that it's installed properly now.
11573          */
11574         if (dev->features & NETIF_F_LOOPBACK)
11575                 tg3_set_loopback(dev, dev->features);
11576
11577         return 0;
11578
11579 out_free_irq:
11580         for (i = tp->irq_cnt - 1; i >= 0; i--) {
11581                 struct tg3_napi *tnapi = &tp->napi[i];
11582                 free_irq(tnapi->irq_vec, tnapi);
11583         }
11584
11585 out_napi_fini:
11586         tg3_napi_disable(tp);
11587         tg3_napi_fini(tp);
11588         tg3_free_consistent(tp);
11589
11590 out_ints_fini:
11591         tg3_ints_fini(tp);
11592
11593         return err;
11594 }
11595
11596 static void tg3_stop(struct tg3 *tp)
11597 {
11598         int i;
11599
11600         tg3_reset_task_cancel(tp);
11601         tg3_netif_stop(tp);
11602
11603         tg3_timer_stop(tp);
11604
11605         tg3_hwmon_close(tp);
11606
11607         tg3_phy_stop(tp);
11608
11609         tg3_full_lock(tp, 1);
11610
11611         tg3_disable_ints(tp);
11612
11613         tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
11614         tg3_free_rings(tp);
11615         tg3_flag_clear(tp, INIT_COMPLETE);
11616
11617         tg3_full_unlock(tp);
11618
11619         for (i = tp->irq_cnt - 1; i >= 0; i--) {
11620                 struct tg3_napi *tnapi = &tp->napi[i];
11621                 free_irq(tnapi->irq_vec, tnapi);
11622         }
11623
11624         tg3_ints_fini(tp);
11625
11626         tg3_napi_fini(tp);
11627
11628         tg3_free_consistent(tp);
11629 }
11630
11631 static int tg3_open(struct net_device *dev)
11632 {
11633         struct tg3 *tp = netdev_priv(dev);
11634         int err;
11635
11636         if (tp->pcierr_recovery) {
11637                 netdev_err(dev, "Failed to open device. PCI error recovery "
11638                            "in progress\n");
11639                 return -EAGAIN;
11640         }
11641
11642         if (tp->fw_needed) {
11643                 err = tg3_request_firmware(tp);
11644                 if (tg3_asic_rev(tp) == ASIC_REV_57766) {
11645                         if (err) {
11646                                 netdev_warn(tp->dev, "EEE capability disabled\n");
11647                                 tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
11648                         } else if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP)) {
11649                                 netdev_warn(tp->dev, "EEE capability restored\n");
11650                                 tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
11651                         }
11652                 } else if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0) {
11653                         if (err)
11654                                 return err;
11655                 } else if (err) {
11656                         netdev_warn(tp->dev, "TSO capability disabled\n");
11657                         tg3_flag_clear(tp, TSO_CAPABLE);
11658                 } else if (!tg3_flag(tp, TSO_CAPABLE)) {
11659                         netdev_notice(tp->dev, "TSO capability restored\n");
11660                         tg3_flag_set(tp, TSO_CAPABLE);
11661                 }
11662         }
11663
11664         tg3_carrier_off(tp);
11665
11666         err = tg3_power_up(tp);
11667         if (err)
11668                 return err;
11669
11670         tg3_full_lock(tp, 0);
11671
11672         tg3_disable_ints(tp);
11673         tg3_flag_clear(tp, INIT_COMPLETE);
11674
11675         tg3_full_unlock(tp);
11676
11677         err = tg3_start(tp,
11678                         !(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN),
11679                         true, true);
11680         if (err) {
11681                 tg3_frob_aux_power(tp, false);
11682                 pci_set_power_state(tp->pdev, PCI_D3hot);
11683         }
11684
11685         if (tg3_flag(tp, PTP_CAPABLE)) {
11686                 tp->ptp_clock = ptp_clock_register(&tp->ptp_info,
11687                                                    &tp->pdev->dev);
11688                 if (IS_ERR(tp->ptp_clock))
11689                         tp->ptp_clock = NULL;
11690         }
11691
11692         return err;
11693 }
11694
11695 static int tg3_close(struct net_device *dev)
11696 {
11697         struct tg3 *tp = netdev_priv(dev);
11698
11699         if (tp->pcierr_recovery) {
11700                 netdev_err(dev, "Failed to close device. PCI error recovery "
11701                            "in progress\n");
11702                 return -EAGAIN;
11703         }
11704
11705         tg3_ptp_fini(tp);
11706
11707         tg3_stop(tp);
11708
11709         /* Clear stats across close / open calls */
11710         memset(&tp->net_stats_prev, 0, sizeof(tp->net_stats_prev));
11711         memset(&tp->estats_prev, 0, sizeof(tp->estats_prev));
11712
11713         if (pci_device_is_present(tp->pdev)) {
11714                 tg3_power_down_prepare(tp);
11715
11716                 tg3_carrier_off(tp);
11717         }
11718         return 0;
11719 }
11720
11721 static inline u64 get_stat64(tg3_stat64_t *val)
11722 {
11723        return ((u64)val->high << 32) | ((u64)val->low);
11724 }
11725
11726 static u64 tg3_calc_crc_errors(struct tg3 *tp)
11727 {
11728         struct tg3_hw_stats *hw_stats = tp->hw_stats;
11729
11730         if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
11731             (tg3_asic_rev(tp) == ASIC_REV_5700 ||
11732              tg3_asic_rev(tp) == ASIC_REV_5701)) {
11733                 u32 val;
11734
11735                 if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
11736                         tg3_writephy(tp, MII_TG3_TEST1,
11737                                      val | MII_TG3_TEST1_CRC_EN);
11738                         tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
11739                 } else
11740                         val = 0;
11741
11742                 tp->phy_crc_errors += val;
11743
11744                 return tp->phy_crc_errors;
11745         }
11746
11747         return get_stat64(&hw_stats->rx_fcs_errors);
11748 }
11749
11750 #define ESTAT_ADD(member) \
11751         estats->member =        old_estats->member + \
11752                                 get_stat64(&hw_stats->member)
11753
11754 static void tg3_get_estats(struct tg3 *tp, struct tg3_ethtool_stats *estats)
11755 {
11756         struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
11757         struct tg3_hw_stats *hw_stats = tp->hw_stats;
11758
11759         ESTAT_ADD(rx_octets);
11760         ESTAT_ADD(rx_fragments);
11761         ESTAT_ADD(rx_ucast_packets);
11762         ESTAT_ADD(rx_mcast_packets);
11763         ESTAT_ADD(rx_bcast_packets);
11764         ESTAT_ADD(rx_fcs_errors);
11765         ESTAT_ADD(rx_align_errors);
11766         ESTAT_ADD(rx_xon_pause_rcvd);
11767         ESTAT_ADD(rx_xoff_pause_rcvd);
11768         ESTAT_ADD(rx_mac_ctrl_rcvd);
11769         ESTAT_ADD(rx_xoff_entered);
11770         ESTAT_ADD(rx_frame_too_long_errors);
11771         ESTAT_ADD(rx_jabbers);
11772         ESTAT_ADD(rx_undersize_packets);
11773         ESTAT_ADD(rx_in_length_errors);
11774         ESTAT_ADD(rx_out_length_errors);
11775         ESTAT_ADD(rx_64_or_less_octet_packets);
11776         ESTAT_ADD(rx_65_to_127_octet_packets);
11777         ESTAT_ADD(rx_128_to_255_octet_packets);
11778         ESTAT_ADD(rx_256_to_511_octet_packets);
11779         ESTAT_ADD(rx_512_to_1023_octet_packets);
11780         ESTAT_ADD(rx_1024_to_1522_octet_packets);
11781         ESTAT_ADD(rx_1523_to_2047_octet_packets);
11782         ESTAT_ADD(rx_2048_to_4095_octet_packets);
11783         ESTAT_ADD(rx_4096_to_8191_octet_packets);
11784         ESTAT_ADD(rx_8192_to_9022_octet_packets);
11785
11786         ESTAT_ADD(tx_octets);
11787         ESTAT_ADD(tx_collisions);
11788         ESTAT_ADD(tx_xon_sent);
11789         ESTAT_ADD(tx_xoff_sent);
11790         ESTAT_ADD(tx_flow_control);
11791         ESTAT_ADD(tx_mac_errors);
11792         ESTAT_ADD(tx_single_collisions);
11793         ESTAT_ADD(tx_mult_collisions);
11794         ESTAT_ADD(tx_deferred);
11795         ESTAT_ADD(tx_excessive_collisions);
11796         ESTAT_ADD(tx_late_collisions);
11797         ESTAT_ADD(tx_collide_2times);
11798         ESTAT_ADD(tx_collide_3times);
11799         ESTAT_ADD(tx_collide_4times);
11800         ESTAT_ADD(tx_collide_5times);
11801         ESTAT_ADD(tx_collide_6times);
11802         ESTAT_ADD(tx_collide_7times);
11803         ESTAT_ADD(tx_collide_8times);
11804         ESTAT_ADD(tx_collide_9times);
11805         ESTAT_ADD(tx_collide_10times);
11806         ESTAT_ADD(tx_collide_11times);
11807         ESTAT_ADD(tx_collide_12times);
11808         ESTAT_ADD(tx_collide_13times);
11809         ESTAT_ADD(tx_collide_14times);
11810         ESTAT_ADD(tx_collide_15times);
11811         ESTAT_ADD(tx_ucast_packets);
11812         ESTAT_ADD(tx_mcast_packets);
11813         ESTAT_ADD(tx_bcast_packets);
11814         ESTAT_ADD(tx_carrier_sense_errors);
11815         ESTAT_ADD(tx_discards);
11816         ESTAT_ADD(tx_errors);
11817
11818         ESTAT_ADD(dma_writeq_full);
11819         ESTAT_ADD(dma_write_prioq_full);
11820         ESTAT_ADD(rxbds_empty);
11821         ESTAT_ADD(rx_discards);
11822         ESTAT_ADD(rx_errors);
11823         ESTAT_ADD(rx_threshold_hit);
11824
11825         ESTAT_ADD(dma_readq_full);
11826         ESTAT_ADD(dma_read_prioq_full);
11827         ESTAT_ADD(tx_comp_queue_full);
11828
11829         ESTAT_ADD(ring_set_send_prod_index);
11830         ESTAT_ADD(ring_status_update);
11831         ESTAT_ADD(nic_irqs);
11832         ESTAT_ADD(nic_avoided_irqs);
11833         ESTAT_ADD(nic_tx_threshold_hit);
11834
11835         ESTAT_ADD(mbuf_lwm_thresh_hit);
11836 }
11837
11838 static void tg3_get_nstats(struct tg3 *tp, struct rtnl_link_stats64 *stats)
11839 {
11840         struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
11841         struct tg3_hw_stats *hw_stats = tp->hw_stats;
11842
11843         stats->rx_packets = old_stats->rx_packets +
11844                 get_stat64(&hw_stats->rx_ucast_packets) +
11845                 get_stat64(&hw_stats->rx_mcast_packets) +
11846                 get_stat64(&hw_stats->rx_bcast_packets);
11847
11848         stats->tx_packets = old_stats->tx_packets +
11849                 get_stat64(&hw_stats->tx_ucast_packets) +
11850                 get_stat64(&hw_stats->tx_mcast_packets) +
11851                 get_stat64(&hw_stats->tx_bcast_packets);
11852
11853         stats->rx_bytes = old_stats->rx_bytes +
11854                 get_stat64(&hw_stats->rx_octets);
11855         stats->tx_bytes = old_stats->tx_bytes +
11856                 get_stat64(&hw_stats->tx_octets);
11857
11858         stats->rx_errors = old_stats->rx_errors +
11859                 get_stat64(&hw_stats->rx_errors);
11860         stats->tx_errors = old_stats->tx_errors +
11861                 get_stat64(&hw_stats->tx_errors) +
11862                 get_stat64(&hw_stats->tx_mac_errors) +
11863                 get_stat64(&hw_stats->tx_carrier_sense_errors) +
11864                 get_stat64(&hw_stats->tx_discards);
11865
11866         stats->multicast = old_stats->multicast +
11867                 get_stat64(&hw_stats->rx_mcast_packets);
11868         stats->collisions = old_stats->collisions +
11869                 get_stat64(&hw_stats->tx_collisions);
11870
11871         stats->rx_length_errors = old_stats->rx_length_errors +
11872                 get_stat64(&hw_stats->rx_frame_too_long_errors) +
11873                 get_stat64(&hw_stats->rx_undersize_packets);
11874
11875         stats->rx_frame_errors = old_stats->rx_frame_errors +
11876                 get_stat64(&hw_stats->rx_align_errors);
11877         stats->tx_aborted_errors = old_stats->tx_aborted_errors +
11878                 get_stat64(&hw_stats->tx_discards);
11879         stats->tx_carrier_errors = old_stats->tx_carrier_errors +
11880                 get_stat64(&hw_stats->tx_carrier_sense_errors);
11881
11882         stats->rx_crc_errors = old_stats->rx_crc_errors +
11883                 tg3_calc_crc_errors(tp);
11884
11885         stats->rx_missed_errors = old_stats->rx_missed_errors +
11886                 get_stat64(&hw_stats->rx_discards);
11887
11888         stats->rx_dropped = tp->rx_dropped;
11889         stats->tx_dropped = tp->tx_dropped;
11890 }
11891
11892 static int tg3_get_regs_len(struct net_device *dev)
11893 {
11894         return TG3_REG_BLK_SIZE;
11895 }
11896
11897 static void tg3_get_regs(struct net_device *dev,
11898                 struct ethtool_regs *regs, void *_p)
11899 {
11900         struct tg3 *tp = netdev_priv(dev);
11901
11902         regs->version = 0;
11903
11904         memset(_p, 0, TG3_REG_BLK_SIZE);
11905
11906         if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
11907                 return;
11908
11909         tg3_full_lock(tp, 0);
11910
11911         tg3_dump_legacy_regs(tp, (u32 *)_p);
11912
11913         tg3_full_unlock(tp);
11914 }
11915
11916 static int tg3_get_eeprom_len(struct net_device *dev)
11917 {
11918         struct tg3 *tp = netdev_priv(dev);
11919
11920         return tp->nvram_size;
11921 }
11922
11923 static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
11924 {
11925         struct tg3 *tp = netdev_priv(dev);
11926         int ret, cpmu_restore = 0;
11927         u8  *pd;
11928         u32 i, offset, len, b_offset, b_count, cpmu_val = 0;
11929         __be32 val;
11930
11931         if (tg3_flag(tp, NO_NVRAM))
11932                 return -EINVAL;
11933
11934         offset = eeprom->offset;
11935         len = eeprom->len;
11936         eeprom->len = 0;
11937
11938         eeprom->magic = TG3_EEPROM_MAGIC;
11939
11940         /* Override clock, link aware and link idle modes */
11941         if (tg3_flag(tp, CPMU_PRESENT)) {
11942                 cpmu_val = tr32(TG3_CPMU_CTRL);
11943                 if (cpmu_val & (CPMU_CTRL_LINK_AWARE_MODE |
11944                                 CPMU_CTRL_LINK_IDLE_MODE)) {
11945                         tw32(TG3_CPMU_CTRL, cpmu_val &
11946                                             ~(CPMU_CTRL_LINK_AWARE_MODE |
11947                                              CPMU_CTRL_LINK_IDLE_MODE));
11948                         cpmu_restore = 1;
11949                 }
11950         }
11951         tg3_override_clk(tp);
11952
11953         if (offset & 3) {
11954                 /* adjustments to start on required 4 byte boundary */
11955                 b_offset = offset & 3;
11956                 b_count = 4 - b_offset;
11957                 if (b_count > len) {
11958                         /* i.e. offset=1 len=2 */
11959                         b_count = len;
11960                 }
11961                 ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
11962                 if (ret)
11963                         goto eeprom_done;
11964                 memcpy(data, ((char *)&val) + b_offset, b_count);
11965                 len -= b_count;
11966                 offset += b_count;
11967                 eeprom->len += b_count;
11968         }
11969
11970         /* read bytes up to the last 4 byte boundary */
11971         pd = &data[eeprom->len];
11972         for (i = 0; i < (len - (len & 3)); i += 4) {
11973                 ret = tg3_nvram_read_be32(tp, offset + i, &val);
11974                 if (ret) {
11975                         if (i)
11976                                 i -= 4;
11977                         eeprom->len += i;
11978                         goto eeprom_done;
11979                 }
11980                 memcpy(pd + i, &val, 4);
11981                 if (need_resched()) {
11982                         if (signal_pending(current)) {
11983                                 eeprom->len += i;
11984                                 ret = -EINTR;
11985                                 goto eeprom_done;
11986                         }
11987                         cond_resched();
11988                 }
11989         }
11990         eeprom->len += i;
11991
11992         if (len & 3) {
11993                 /* read last bytes not ending on 4 byte boundary */
11994                 pd = &data[eeprom->len];
11995                 b_count = len & 3;
11996                 b_offset = offset + len - b_count;
11997                 ret = tg3_nvram_read_be32(tp, b_offset, &val);
11998                 if (ret)
11999                         goto eeprom_done;
12000                 memcpy(pd, &val, b_count);
12001                 eeprom->len += b_count;
12002         }
12003         ret = 0;
12004
12005 eeprom_done:
12006         /* Restore clock, link aware and link idle modes */
12007         tg3_restore_clk(tp);
12008         if (cpmu_restore)
12009                 tw32(TG3_CPMU_CTRL, cpmu_val);
12010
12011         return ret;
12012 }
12013
12014 static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
12015 {
12016         struct tg3 *tp = netdev_priv(dev);
12017         int ret;
12018         u32 offset, len, b_offset, odd_len;
12019         u8 *buf;
12020         __be32 start, end;
12021
12022         if (tg3_flag(tp, NO_NVRAM) ||
12023             eeprom->magic != TG3_EEPROM_MAGIC)
12024                 return -EINVAL;
12025
12026         offset = eeprom->offset;
12027         len = eeprom->len;
12028
12029         if ((b_offset = (offset & 3))) {
12030                 /* adjustments to start on required 4 byte boundary */
12031                 ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
12032                 if (ret)
12033                         return ret;
12034                 len += b_offset;
12035                 offset &= ~3;
12036                 if (len < 4)
12037                         len = 4;
12038         }
12039
12040         odd_len = 0;
12041         if (len & 3) {
12042                 /* adjustments to end on required 4 byte boundary */
12043                 odd_len = 1;
12044                 len = (len + 3) & ~3;
12045                 ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
12046                 if (ret)
12047                         return ret;
12048         }
12049
12050         buf = data;
12051         if (b_offset || odd_len) {
12052                 buf = kmalloc(len, GFP_KERNEL);
12053                 if (!buf)
12054                         return -ENOMEM;
12055                 if (b_offset)
12056                         memcpy(buf, &start, 4);
12057                 if (odd_len)
12058                         memcpy(buf+len-4, &end, 4);
12059                 memcpy(buf + b_offset, data, eeprom->len);
12060         }
12061
12062         ret = tg3_nvram_write_block(tp, offset, len, buf);
12063
12064         if (buf != data)
12065                 kfree(buf);
12066
12067         return ret;
12068 }
12069
12070 static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
12071 {
12072         struct tg3 *tp = netdev_priv(dev);
12073
12074         if (tg3_flag(tp, USE_PHYLIB)) {
12075                 struct phy_device *phydev;
12076                 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
12077                         return -EAGAIN;
12078                 phydev = tp->mdio_bus->phy_map[tp->phy_addr];
12079                 return phy_ethtool_gset(phydev, cmd);
12080         }
12081
12082         cmd->supported = (SUPPORTED_Autoneg);
12083
12084         if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
12085                 cmd->supported |= (SUPPORTED_1000baseT_Half |
12086                                    SUPPORTED_1000baseT_Full);
12087
12088         if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
12089                 cmd->supported |= (SUPPORTED_100baseT_Half |
12090                                   SUPPORTED_100baseT_Full |
12091                                   SUPPORTED_10baseT_Half |
12092                                   SUPPORTED_10baseT_Full |
12093                                   SUPPORTED_TP);
12094                 cmd->port = PORT_TP;
12095         } else {
12096                 cmd->supported |= SUPPORTED_FIBRE;
12097                 cmd->port = PORT_FIBRE;
12098         }
12099
12100         cmd->advertising = tp->link_config.advertising;
12101         if (tg3_flag(tp, PAUSE_AUTONEG)) {
12102                 if (tp->link_config.flowctrl & FLOW_CTRL_RX) {
12103                         if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
12104                                 cmd->advertising |= ADVERTISED_Pause;
12105                         } else {
12106                                 cmd->advertising |= ADVERTISED_Pause |
12107                                                     ADVERTISED_Asym_Pause;
12108                         }
12109                 } else if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
12110                         cmd->advertising |= ADVERTISED_Asym_Pause;
12111                 }
12112         }
12113         if (netif_running(dev) && tp->link_up) {
12114                 ethtool_cmd_speed_set(cmd, tp->link_config.active_speed);
12115                 cmd->duplex = tp->link_config.active_duplex;
12116                 cmd->lp_advertising = tp->link_config.rmt_adv;
12117                 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
12118                         if (tp->phy_flags & TG3_PHYFLG_MDIX_STATE)
12119                                 cmd->eth_tp_mdix = ETH_TP_MDI_X;
12120                         else
12121                                 cmd->eth_tp_mdix = ETH_TP_MDI;
12122                 }
12123         } else {
12124                 ethtool_cmd_speed_set(cmd, SPEED_UNKNOWN);
12125                 cmd->duplex = DUPLEX_UNKNOWN;
12126                 cmd->eth_tp_mdix = ETH_TP_MDI_INVALID;
12127         }
12128         cmd->phy_address = tp->phy_addr;
12129         cmd->transceiver = XCVR_INTERNAL;
12130         cmd->autoneg = tp->link_config.autoneg;
12131         cmd->maxtxpkt = 0;
12132         cmd->maxrxpkt = 0;
12133         return 0;
12134 }
12135
12136 static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
12137 {
12138         struct tg3 *tp = netdev_priv(dev);
12139         u32 speed = ethtool_cmd_speed(cmd);
12140
12141         if (tg3_flag(tp, USE_PHYLIB)) {
12142                 struct phy_device *phydev;
12143                 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
12144                         return -EAGAIN;
12145                 phydev = tp->mdio_bus->phy_map[tp->phy_addr];
12146                 return phy_ethtool_sset(phydev, cmd);
12147         }
12148
12149         if (cmd->autoneg != AUTONEG_ENABLE &&
12150             cmd->autoneg != AUTONEG_DISABLE)
12151                 return -EINVAL;
12152
12153         if (cmd->autoneg == AUTONEG_DISABLE &&
12154             cmd->duplex != DUPLEX_FULL &&
12155             cmd->duplex != DUPLEX_HALF)
12156                 return -EINVAL;
12157
12158         if (cmd->autoneg == AUTONEG_ENABLE) {
12159                 u32 mask = ADVERTISED_Autoneg |
12160                            ADVERTISED_Pause |
12161                            ADVERTISED_Asym_Pause;
12162
12163                 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
12164                         mask |= ADVERTISED_1000baseT_Half |
12165                                 ADVERTISED_1000baseT_Full;
12166
12167                 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
12168                         mask |= ADVERTISED_100baseT_Half |
12169                                 ADVERTISED_100baseT_Full |
12170                                 ADVERTISED_10baseT_Half |
12171                                 ADVERTISED_10baseT_Full |
12172                                 ADVERTISED_TP;
12173                 else
12174                         mask |= ADVERTISED_FIBRE;
12175
12176                 if (cmd->advertising & ~mask)
12177                         return -EINVAL;
12178
12179                 mask &= (ADVERTISED_1000baseT_Half |
12180                          ADVERTISED_1000baseT_Full |
12181                          ADVERTISED_100baseT_Half |
12182                          ADVERTISED_100baseT_Full |
12183                          ADVERTISED_10baseT_Half |
12184                          ADVERTISED_10baseT_Full);
12185
12186                 cmd->advertising &= mask;
12187         } else {
12188                 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
12189                         if (speed != SPEED_1000)
12190                                 return -EINVAL;
12191
12192                         if (cmd->duplex != DUPLEX_FULL)
12193                                 return -EINVAL;
12194                 } else {
12195                         if (speed != SPEED_100 &&
12196                             speed != SPEED_10)
12197                                 return -EINVAL;
12198                 }
12199         }
12200
12201         tg3_full_lock(tp, 0);
12202
12203         tp->link_config.autoneg = cmd->autoneg;
12204         if (cmd->autoneg == AUTONEG_ENABLE) {
12205                 tp->link_config.advertising = (cmd->advertising |
12206                                               ADVERTISED_Autoneg);
12207                 tp->link_config.speed = SPEED_UNKNOWN;
12208                 tp->link_config.duplex = DUPLEX_UNKNOWN;
12209         } else {
12210                 tp->link_config.advertising = 0;
12211                 tp->link_config.speed = speed;
12212                 tp->link_config.duplex = cmd->duplex;
12213         }
12214
12215         tp->phy_flags |= TG3_PHYFLG_USER_CONFIGURED;
12216
12217         tg3_warn_mgmt_link_flap(tp);
12218
12219         if (netif_running(dev))
12220                 tg3_setup_phy(tp, true);
12221
12222         tg3_full_unlock(tp);
12223
12224         return 0;
12225 }
12226
12227 static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
12228 {
12229         struct tg3 *tp = netdev_priv(dev);
12230
12231         strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
12232         strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
12233         strlcpy(info->fw_version, tp->fw_ver, sizeof(info->fw_version));
12234         strlcpy(info->bus_info, pci_name(tp->pdev), sizeof(info->bus_info));
12235 }
12236
12237 static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
12238 {
12239         struct tg3 *tp = netdev_priv(dev);
12240
12241         if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
12242                 wol->supported = WAKE_MAGIC;
12243         else
12244                 wol->supported = 0;
12245         wol->wolopts = 0;
12246         if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
12247                 wol->wolopts = WAKE_MAGIC;
12248         memset(&wol->sopass, 0, sizeof(wol->sopass));
12249 }
12250
12251 static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
12252 {
12253         struct tg3 *tp = netdev_priv(dev);
12254         struct device *dp = &tp->pdev->dev;
12255
12256         if (wol->wolopts & ~WAKE_MAGIC)
12257                 return -EINVAL;
12258         if ((wol->wolopts & WAKE_MAGIC) &&
12259             !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
12260                 return -EINVAL;
12261
12262         device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
12263
12264         if (device_may_wakeup(dp))
12265                 tg3_flag_set(tp, WOL_ENABLE);
12266         else
12267                 tg3_flag_clear(tp, WOL_ENABLE);
12268
12269         return 0;
12270 }
12271
12272 static u32 tg3_get_msglevel(struct net_device *dev)
12273 {
12274         struct tg3 *tp = netdev_priv(dev);
12275         return tp->msg_enable;
12276 }
12277
12278 static void tg3_set_msglevel(struct net_device *dev, u32 value)
12279 {
12280         struct tg3 *tp = netdev_priv(dev);
12281         tp->msg_enable = value;
12282 }
12283
12284 static int tg3_nway_reset(struct net_device *dev)
12285 {
12286         struct tg3 *tp = netdev_priv(dev);
12287         int r;
12288
12289         if (!netif_running(dev))
12290                 return -EAGAIN;
12291
12292         if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
12293                 return -EINVAL;
12294
12295         tg3_warn_mgmt_link_flap(tp);
12296
12297         if (tg3_flag(tp, USE_PHYLIB)) {
12298                 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
12299                         return -EAGAIN;
12300                 r = phy_start_aneg(tp->mdio_bus->phy_map[tp->phy_addr]);
12301         } else {
12302                 u32 bmcr;
12303
12304                 spin_lock_bh(&tp->lock);
12305                 r = -EINVAL;
12306                 tg3_readphy(tp, MII_BMCR, &bmcr);
12307                 if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
12308                     ((bmcr & BMCR_ANENABLE) ||
12309                      (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
12310                         tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
12311                                                    BMCR_ANENABLE);
12312                         r = 0;
12313                 }
12314                 spin_unlock_bh(&tp->lock);
12315         }
12316
12317         return r;
12318 }
12319
12320 static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
12321 {
12322         struct tg3 *tp = netdev_priv(dev);
12323
12324         ering->rx_max_pending = tp->rx_std_ring_mask;
12325         if (tg3_flag(tp, JUMBO_RING_ENABLE))
12326                 ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
12327         else
12328                 ering->rx_jumbo_max_pending = 0;
12329
12330         ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
12331
12332         ering->rx_pending = tp->rx_pending;
12333         if (tg3_flag(tp, JUMBO_RING_ENABLE))
12334                 ering->rx_jumbo_pending = tp->rx_jumbo_pending;
12335         else
12336                 ering->rx_jumbo_pending = 0;
12337
12338         ering->tx_pending = tp->napi[0].tx_pending;
12339 }
12340
12341 static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
12342 {
12343         struct tg3 *tp = netdev_priv(dev);
12344         int i, irq_sync = 0, err = 0;
12345
12346         if ((ering->rx_pending > tp->rx_std_ring_mask) ||
12347             (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
12348             (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
12349             (ering->tx_pending <= MAX_SKB_FRAGS) ||
12350             (tg3_flag(tp, TSO_BUG) &&
12351              (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
12352                 return -EINVAL;
12353
12354         if (netif_running(dev)) {
12355                 tg3_phy_stop(tp);
12356                 tg3_netif_stop(tp);
12357                 irq_sync = 1;
12358         }
12359
12360         tg3_full_lock(tp, irq_sync);
12361
12362         tp->rx_pending = ering->rx_pending;
12363
12364         if (tg3_flag(tp, MAX_RXPEND_64) &&
12365             tp->rx_pending > 63)
12366                 tp->rx_pending = 63;
12367
12368         if (tg3_flag(tp, JUMBO_RING_ENABLE))
12369                 tp->rx_jumbo_pending = ering->rx_jumbo_pending;
12370
12371         for (i = 0; i < tp->irq_max; i++)
12372                 tp->napi[i].tx_pending = ering->tx_pending;
12373
12374         if (netif_running(dev)) {
12375                 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
12376                 err = tg3_restart_hw(tp, false);
12377                 if (!err)
12378                         tg3_netif_start(tp);
12379         }
12380
12381         tg3_full_unlock(tp);
12382
12383         if (irq_sync && !err)
12384                 tg3_phy_start(tp);
12385
12386         return err;
12387 }
12388
12389 static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
12390 {
12391         struct tg3 *tp = netdev_priv(dev);
12392
12393         epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
12394
12395         if (tp->link_config.flowctrl & FLOW_CTRL_RX)
12396                 epause->rx_pause = 1;
12397         else
12398                 epause->rx_pause = 0;
12399
12400         if (tp->link_config.flowctrl & FLOW_CTRL_TX)
12401                 epause->tx_pause = 1;
12402         else
12403                 epause->tx_pause = 0;
12404 }
12405
12406 static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
12407 {
12408         struct tg3 *tp = netdev_priv(dev);
12409         int err = 0;
12410
12411         if (tp->link_config.autoneg == AUTONEG_ENABLE)
12412                 tg3_warn_mgmt_link_flap(tp);
12413
12414         if (tg3_flag(tp, USE_PHYLIB)) {
12415                 u32 newadv;
12416                 struct phy_device *phydev;
12417
12418                 phydev = tp->mdio_bus->phy_map[tp->phy_addr];
12419
12420                 if (!(phydev->supported & SUPPORTED_Pause) ||
12421                     (!(phydev->supported & SUPPORTED_Asym_Pause) &&
12422                      (epause->rx_pause != epause->tx_pause)))
12423                         return -EINVAL;
12424
12425                 tp->link_config.flowctrl = 0;
12426                 if (epause->rx_pause) {
12427                         tp->link_config.flowctrl |= FLOW_CTRL_RX;
12428
12429                         if (epause->tx_pause) {
12430                                 tp->link_config.flowctrl |= FLOW_CTRL_TX;
12431                                 newadv = ADVERTISED_Pause;
12432                         } else
12433                                 newadv = ADVERTISED_Pause |
12434                                          ADVERTISED_Asym_Pause;
12435                 } else if (epause->tx_pause) {
12436                         tp->link_config.flowctrl |= FLOW_CTRL_TX;
12437                         newadv = ADVERTISED_Asym_Pause;
12438                 } else
12439                         newadv = 0;
12440
12441                 if (epause->autoneg)
12442                         tg3_flag_set(tp, PAUSE_AUTONEG);
12443                 else
12444                         tg3_flag_clear(tp, PAUSE_AUTONEG);
12445
12446                 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
12447                         u32 oldadv = phydev->advertising &
12448                                      (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
12449                         if (oldadv != newadv) {
12450                                 phydev->advertising &=
12451                                         ~(ADVERTISED_Pause |
12452                                           ADVERTISED_Asym_Pause);
12453                                 phydev->advertising |= newadv;
12454                                 if (phydev->autoneg) {
12455                                         /*
12456                                          * Always renegotiate the link to
12457                                          * inform our link partner of our
12458                                          * flow control settings, even if the
12459                                          * flow control is forced.  Let
12460                                          * tg3_adjust_link() do the final
12461                                          * flow control setup.
12462                                          */
12463                                         return phy_start_aneg(phydev);
12464                                 }
12465                         }
12466
12467                         if (!epause->autoneg)
12468                                 tg3_setup_flow_control(tp, 0, 0);
12469                 } else {
12470                         tp->link_config.advertising &=
12471                                         ~(ADVERTISED_Pause |
12472                                           ADVERTISED_Asym_Pause);
12473                         tp->link_config.advertising |= newadv;
12474                 }
12475         } else {
12476                 int irq_sync = 0;
12477
12478                 if (netif_running(dev)) {
12479                         tg3_netif_stop(tp);
12480                         irq_sync = 1;
12481                 }
12482
12483                 tg3_full_lock(tp, irq_sync);
12484
12485                 if (epause->autoneg)
12486                         tg3_flag_set(tp, PAUSE_AUTONEG);
12487                 else
12488                         tg3_flag_clear(tp, PAUSE_AUTONEG);
12489                 if (epause->rx_pause)
12490                         tp->link_config.flowctrl |= FLOW_CTRL_RX;
12491                 else
12492                         tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
12493                 if (epause->tx_pause)
12494                         tp->link_config.flowctrl |= FLOW_CTRL_TX;
12495                 else
12496                         tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
12497
12498                 if (netif_running(dev)) {
12499                         tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
12500                         err = tg3_restart_hw(tp, false);
12501                         if (!err)
12502                                 tg3_netif_start(tp);
12503                 }
12504
12505                 tg3_full_unlock(tp);
12506         }
12507
12508         tp->phy_flags |= TG3_PHYFLG_USER_CONFIGURED;
12509
12510         return err;
12511 }
12512
12513 static int tg3_get_sset_count(struct net_device *dev, int sset)
12514 {
12515         switch (sset) {
12516         case ETH_SS_TEST:
12517                 return TG3_NUM_TEST;
12518         case ETH_SS_STATS:
12519                 return TG3_NUM_STATS;
12520         default:
12521                 return -EOPNOTSUPP;
12522         }
12523 }
12524
12525 static int tg3_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info,
12526                          u32 *rules __always_unused)
12527 {
12528         struct tg3 *tp = netdev_priv(dev);
12529
12530         if (!tg3_flag(tp, SUPPORT_MSIX))
12531                 return -EOPNOTSUPP;
12532
12533         switch (info->cmd) {
12534         case ETHTOOL_GRXRINGS:
12535                 if (netif_running(tp->dev))
12536                         info->data = tp->rxq_cnt;
12537                 else {
12538                         info->data = num_online_cpus();
12539                         if (info->data > TG3_RSS_MAX_NUM_QS)
12540                                 info->data = TG3_RSS_MAX_NUM_QS;
12541                 }
12542
12543                 /* The first interrupt vector only
12544                  * handles link interrupts.
12545                  */
12546                 info->data -= 1;
12547                 return 0;
12548
12549         default:
12550                 return -EOPNOTSUPP;
12551         }
12552 }
12553
12554 static u32 tg3_get_rxfh_indir_size(struct net_device *dev)
12555 {
12556         u32 size = 0;
12557         struct tg3 *tp = netdev_priv(dev);
12558
12559         if (tg3_flag(tp, SUPPORT_MSIX))
12560                 size = TG3_RSS_INDIR_TBL_SIZE;
12561
12562         return size;
12563 }
12564
12565 static int tg3_get_rxfh(struct net_device *dev, u32 *indir, u8 *key)
12566 {
12567         struct tg3 *tp = netdev_priv(dev);
12568         int i;
12569
12570         for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
12571                 indir[i] = tp->rss_ind_tbl[i];
12572
12573         return 0;
12574 }
12575
12576 static int tg3_set_rxfh(struct net_device *dev, const u32 *indir, const u8 *key)
12577 {
12578         struct tg3 *tp = netdev_priv(dev);
12579         size_t i;
12580
12581         for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
12582                 tp->rss_ind_tbl[i] = indir[i];
12583
12584         if (!netif_running(dev) || !tg3_flag(tp, ENABLE_RSS))
12585                 return 0;
12586
12587         /* It is legal to write the indirection
12588          * table while the device is running.
12589          */
12590         tg3_full_lock(tp, 0);
12591         tg3_rss_write_indir_tbl(tp);
12592         tg3_full_unlock(tp);
12593
12594         return 0;
12595 }
12596
12597 static void tg3_get_channels(struct net_device *dev,
12598                              struct ethtool_channels *channel)
12599 {
12600         struct tg3 *tp = netdev_priv(dev);
12601         u32 deflt_qs = netif_get_num_default_rss_queues();
12602
12603         channel->max_rx = tp->rxq_max;
12604         channel->max_tx = tp->txq_max;
12605
12606         if (netif_running(dev)) {
12607                 channel->rx_count = tp->rxq_cnt;
12608                 channel->tx_count = tp->txq_cnt;
12609         } else {
12610                 if (tp->rxq_req)
12611                         channel->rx_count = tp->rxq_req;
12612                 else
12613                         channel->rx_count = min(deflt_qs, tp->rxq_max);
12614
12615                 if (tp->txq_req)
12616                         channel->tx_count = tp->txq_req;
12617                 else
12618                         channel->tx_count = min(deflt_qs, tp->txq_max);
12619         }
12620 }
12621
12622 static int tg3_set_channels(struct net_device *dev,
12623                             struct ethtool_channels *channel)
12624 {
12625         struct tg3 *tp = netdev_priv(dev);
12626
12627         if (!tg3_flag(tp, SUPPORT_MSIX))
12628                 return -EOPNOTSUPP;
12629
12630         if (channel->rx_count > tp->rxq_max ||
12631             channel->tx_count > tp->txq_max)
12632                 return -EINVAL;
12633
12634         tp->rxq_req = channel->rx_count;
12635         tp->txq_req = channel->tx_count;
12636
12637         if (!netif_running(dev))
12638                 return 0;
12639
12640         tg3_stop(tp);
12641
12642         tg3_carrier_off(tp);
12643
12644         tg3_start(tp, true, false, false);
12645
12646         return 0;
12647 }
12648
12649 static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
12650 {
12651         switch (stringset) {
12652         case ETH_SS_STATS:
12653                 memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
12654                 break;
12655         case ETH_SS_TEST:
12656                 memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
12657                 break;
12658         default:
12659                 WARN_ON(1);     /* we need a WARN() */
12660                 break;
12661         }
12662 }
12663
12664 static int tg3_set_phys_id(struct net_device *dev,
12665                             enum ethtool_phys_id_state state)
12666 {
12667         struct tg3 *tp = netdev_priv(dev);
12668
12669         if (!netif_running(tp->dev))
12670                 return -EAGAIN;
12671
12672         switch (state) {
12673         case ETHTOOL_ID_ACTIVE:
12674                 return 1;       /* cycle on/off once per second */
12675
12676         case ETHTOOL_ID_ON:
12677                 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
12678                      LED_CTRL_1000MBPS_ON |
12679                      LED_CTRL_100MBPS_ON |
12680                      LED_CTRL_10MBPS_ON |
12681                      LED_CTRL_TRAFFIC_OVERRIDE |
12682                      LED_CTRL_TRAFFIC_BLINK |
12683                      LED_CTRL_TRAFFIC_LED);
12684                 break;
12685
12686         case ETHTOOL_ID_OFF:
12687                 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
12688                      LED_CTRL_TRAFFIC_OVERRIDE);
12689                 break;
12690
12691         case ETHTOOL_ID_INACTIVE:
12692                 tw32(MAC_LED_CTRL, tp->led_ctrl);
12693                 break;
12694         }
12695
12696         return 0;
12697 }
12698
12699 static void tg3_get_ethtool_stats(struct net_device *dev,
12700                                    struct ethtool_stats *estats, u64 *tmp_stats)
12701 {
12702         struct tg3 *tp = netdev_priv(dev);
12703
12704         if (tp->hw_stats)
12705                 tg3_get_estats(tp, (struct tg3_ethtool_stats *)tmp_stats);
12706         else
12707                 memset(tmp_stats, 0, sizeof(struct tg3_ethtool_stats));
12708 }
12709
12710 static __be32 *tg3_vpd_readblock(struct tg3 *tp, u32 *vpdlen)
12711 {
12712         int i;
12713         __be32 *buf;
12714         u32 offset = 0, len = 0;
12715         u32 magic, val;
12716
12717         if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
12718                 return NULL;
12719
12720         if (magic == TG3_EEPROM_MAGIC) {
12721                 for (offset = TG3_NVM_DIR_START;
12722                      offset < TG3_NVM_DIR_END;
12723                      offset += TG3_NVM_DIRENT_SIZE) {
12724                         if (tg3_nvram_read(tp, offset, &val))
12725                                 return NULL;
12726
12727                         if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
12728                             TG3_NVM_DIRTYPE_EXTVPD)
12729                                 break;
12730                 }
12731
12732                 if (offset != TG3_NVM_DIR_END) {
12733                         len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
12734                         if (tg3_nvram_read(tp, offset + 4, &offset))
12735                                 return NULL;
12736
12737                         offset = tg3_nvram_logical_addr(tp, offset);
12738                 }
12739         }
12740
12741         if (!offset || !len) {
12742                 offset = TG3_NVM_VPD_OFF;
12743                 len = TG3_NVM_VPD_LEN;
12744         }
12745
12746         buf = kmalloc(len, GFP_KERNEL);
12747         if (buf == NULL)
12748                 return NULL;
12749
12750         if (magic == TG3_EEPROM_MAGIC) {
12751                 for (i = 0; i < len; i += 4) {
12752                         /* The data is in little-endian format in NVRAM.
12753                          * Use the big-endian read routines to preserve
12754                          * the byte order as it exists in NVRAM.
12755                          */
12756                         if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
12757                                 goto error;
12758                 }
12759         } else {
12760                 u8 *ptr;
12761                 ssize_t cnt;
12762                 unsigned int pos = 0;
12763
12764                 ptr = (u8 *)&buf[0];
12765                 for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
12766                         cnt = pci_read_vpd(tp->pdev, pos,
12767                                            len - pos, ptr);
12768                         if (cnt == -ETIMEDOUT || cnt == -EINTR)
12769                                 cnt = 0;
12770                         else if (cnt < 0)
12771                                 goto error;
12772                 }
12773                 if (pos != len)
12774                         goto error;
12775         }
12776
12777         *vpdlen = len;
12778
12779         return buf;
12780
12781 error:
12782         kfree(buf);
12783         return NULL;
12784 }
12785
12786 #define NVRAM_TEST_SIZE 0x100
12787 #define NVRAM_SELFBOOT_FORMAT1_0_SIZE   0x14
12788 #define NVRAM_SELFBOOT_FORMAT1_2_SIZE   0x18
12789 #define NVRAM_SELFBOOT_FORMAT1_3_SIZE   0x1c
12790 #define NVRAM_SELFBOOT_FORMAT1_4_SIZE   0x20
12791 #define NVRAM_SELFBOOT_FORMAT1_5_SIZE   0x24
12792 #define NVRAM_SELFBOOT_FORMAT1_6_SIZE   0x50
12793 #define NVRAM_SELFBOOT_HW_SIZE 0x20
12794 #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
12795
12796 static int tg3_test_nvram(struct tg3 *tp)
12797 {
12798         u32 csum, magic, len;
12799         __be32 *buf;
12800         int i, j, k, err = 0, size;
12801
12802         if (tg3_flag(tp, NO_NVRAM))
12803                 return 0;
12804
12805         if (tg3_nvram_read(tp, 0, &magic) != 0)
12806                 return -EIO;
12807
12808         if (magic == TG3_EEPROM_MAGIC)
12809                 size = NVRAM_TEST_SIZE;
12810         else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
12811                 if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
12812                     TG3_EEPROM_SB_FORMAT_1) {
12813                         switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
12814                         case TG3_EEPROM_SB_REVISION_0:
12815                                 size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
12816                                 break;
12817                         case TG3_EEPROM_SB_REVISION_2:
12818                                 size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
12819                                 break;
12820                         case TG3_EEPROM_SB_REVISION_3:
12821                                 size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
12822                                 break;
12823                         case TG3_EEPROM_SB_REVISION_4:
12824                                 size = NVRAM_SELFBOOT_FORMAT1_4_SIZE;
12825                                 break;
12826                         case TG3_EEPROM_SB_REVISION_5:
12827                                 size = NVRAM_SELFBOOT_FORMAT1_5_SIZE;
12828                                 break;
12829                         case TG3_EEPROM_SB_REVISION_6:
12830                                 size = NVRAM_SELFBOOT_FORMAT1_6_SIZE;
12831                                 break;
12832                         default:
12833                                 return -EIO;
12834                         }
12835                 } else
12836                         return 0;
12837         } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
12838                 size = NVRAM_SELFBOOT_HW_SIZE;
12839         else
12840                 return -EIO;
12841
12842         buf = kmalloc(size, GFP_KERNEL);
12843         if (buf == NULL)
12844                 return -ENOMEM;
12845
12846         err = -EIO;
12847         for (i = 0, j = 0; i < size; i += 4, j++) {
12848                 err = tg3_nvram_read_be32(tp, i, &buf[j]);
12849                 if (err)
12850                         break;
12851         }
12852         if (i < size)
12853                 goto out;
12854
12855         /* Selfboot format */
12856         magic = be32_to_cpu(buf[0]);
12857         if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
12858             TG3_EEPROM_MAGIC_FW) {
12859                 u8 *buf8 = (u8 *) buf, csum8 = 0;
12860
12861                 if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
12862                     TG3_EEPROM_SB_REVISION_2) {
12863                         /* For rev 2, the csum doesn't include the MBA. */
12864                         for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
12865                                 csum8 += buf8[i];
12866                         for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
12867                                 csum8 += buf8[i];
12868                 } else {
12869                         for (i = 0; i < size; i++)
12870                                 csum8 += buf8[i];
12871                 }
12872
12873                 if (csum8 == 0) {
12874                         err = 0;
12875                         goto out;
12876                 }
12877
12878                 err = -EIO;
12879                 goto out;
12880         }
12881
12882         if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
12883             TG3_EEPROM_MAGIC_HW) {
12884                 u8 data[NVRAM_SELFBOOT_DATA_SIZE];
12885                 u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
12886                 u8 *buf8 = (u8 *) buf;
12887
12888                 /* Separate the parity bits and the data bytes.  */
12889                 for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
12890                         if ((i == 0) || (i == 8)) {
12891                                 int l;
12892                                 u8 msk;
12893
12894                                 for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
12895                                         parity[k++] = buf8[i] & msk;
12896                                 i++;
12897                         } else if (i == 16) {
12898                                 int l;
12899                                 u8 msk;
12900
12901                                 for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
12902                                         parity[k++] = buf8[i] & msk;
12903                                 i++;
12904
12905                                 for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
12906                                         parity[k++] = buf8[i] & msk;
12907                                 i++;
12908                         }
12909                         data[j++] = buf8[i];
12910                 }
12911
12912                 err = -EIO;
12913                 for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
12914                         u8 hw8 = hweight8(data[i]);
12915
12916                         if ((hw8 & 0x1) && parity[i])
12917                                 goto out;
12918                         else if (!(hw8 & 0x1) && !parity[i])
12919                                 goto out;
12920                 }
12921                 err = 0;
12922                 goto out;
12923         }
12924
12925         err = -EIO;
12926
12927         /* Bootstrap checksum at offset 0x10 */
12928         csum = calc_crc((unsigned char *) buf, 0x10);
12929         if (csum != le32_to_cpu(buf[0x10/4]))
12930                 goto out;
12931
12932         /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
12933         csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
12934         if (csum != le32_to_cpu(buf[0xfc/4]))
12935                 goto out;
12936
12937         kfree(buf);
12938
12939         buf = tg3_vpd_readblock(tp, &len);
12940         if (!buf)
12941                 return -ENOMEM;
12942
12943         i = pci_vpd_find_tag((u8 *)buf, 0, len, PCI_VPD_LRDT_RO_DATA);
12944         if (i > 0) {
12945                 j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
12946                 if (j < 0)
12947                         goto out;
12948
12949                 if (i + PCI_VPD_LRDT_TAG_SIZE + j > len)
12950                         goto out;
12951
12952                 i += PCI_VPD_LRDT_TAG_SIZE;
12953                 j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
12954                                               PCI_VPD_RO_KEYWORD_CHKSUM);
12955                 if (j > 0) {
12956                         u8 csum8 = 0;
12957
12958                         j += PCI_VPD_INFO_FLD_HDR_SIZE;
12959
12960                         for (i = 0; i <= j; i++)
12961                                 csum8 += ((u8 *)buf)[i];
12962
12963                         if (csum8)
12964                                 goto out;
12965                 }
12966         }
12967
12968         err = 0;
12969
12970 out:
12971         kfree(buf);
12972         return err;
12973 }
12974
12975 #define TG3_SERDES_TIMEOUT_SEC  2
12976 #define TG3_COPPER_TIMEOUT_SEC  6
12977
12978 static int tg3_test_link(struct tg3 *tp)
12979 {
12980         int i, max;
12981
12982         if (!netif_running(tp->dev))
12983                 return -ENODEV;
12984
12985         if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
12986                 max = TG3_SERDES_TIMEOUT_SEC;
12987         else
12988                 max = TG3_COPPER_TIMEOUT_SEC;
12989
12990         for (i = 0; i < max; i++) {
12991                 if (tp->link_up)
12992                         return 0;
12993
12994                 if (msleep_interruptible(1000))
12995                         break;
12996         }
12997
12998         return -EIO;
12999 }
13000
13001 /* Only test the commonly used registers */
13002 static int tg3_test_registers(struct tg3 *tp)
13003 {
13004         int i, is_5705, is_5750;
13005         u32 offset, read_mask, write_mask, val, save_val, read_val;
13006         static struct {
13007                 u16 offset;
13008                 u16 flags;
13009 #define TG3_FL_5705     0x1
13010 #define TG3_FL_NOT_5705 0x2
13011 #define TG3_FL_NOT_5788 0x4
13012 #define TG3_FL_NOT_5750 0x8
13013                 u32 read_mask;
13014                 u32 write_mask;
13015         } reg_tbl[] = {
13016                 /* MAC Control Registers */
13017                 { MAC_MODE, TG3_FL_NOT_5705,
13018                         0x00000000, 0x00ef6f8c },
13019                 { MAC_MODE, TG3_FL_5705,
13020                         0x00000000, 0x01ef6b8c },
13021                 { MAC_STATUS, TG3_FL_NOT_5705,
13022                         0x03800107, 0x00000000 },
13023                 { MAC_STATUS, TG3_FL_5705,
13024                         0x03800100, 0x00000000 },
13025                 { MAC_ADDR_0_HIGH, 0x0000,
13026                         0x00000000, 0x0000ffff },
13027                 { MAC_ADDR_0_LOW, 0x0000,
13028                         0x00000000, 0xffffffff },
13029                 { MAC_RX_MTU_SIZE, 0x0000,
13030                         0x00000000, 0x0000ffff },
13031                 { MAC_TX_MODE, 0x0000,
13032                         0x00000000, 0x00000070 },
13033                 { MAC_TX_LENGTHS, 0x0000,
13034                         0x00000000, 0x00003fff },
13035                 { MAC_RX_MODE, TG3_FL_NOT_5705,
13036                         0x00000000, 0x000007fc },
13037                 { MAC_RX_MODE, TG3_FL_5705,
13038                         0x00000000, 0x000007dc },
13039                 { MAC_HASH_REG_0, 0x0000,
13040                         0x00000000, 0xffffffff },
13041                 { MAC_HASH_REG_1, 0x0000,
13042                         0x00000000, 0xffffffff },
13043                 { MAC_HASH_REG_2, 0x0000,
13044                         0x00000000, 0xffffffff },
13045                 { MAC_HASH_REG_3, 0x0000,
13046                         0x00000000, 0xffffffff },
13047
13048                 /* Receive Data and Receive BD Initiator Control Registers. */
13049                 { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
13050                         0x00000000, 0xffffffff },
13051                 { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
13052                         0x00000000, 0xffffffff },
13053                 { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
13054                         0x00000000, 0x00000003 },
13055                 { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
13056                         0x00000000, 0xffffffff },
13057                 { RCVDBDI_STD_BD+0, 0x0000,
13058                         0x00000000, 0xffffffff },
13059                 { RCVDBDI_STD_BD+4, 0x0000,
13060                         0x00000000, 0xffffffff },
13061                 { RCVDBDI_STD_BD+8, 0x0000,
13062                         0x00000000, 0xffff0002 },
13063                 { RCVDBDI_STD_BD+0xc, 0x0000,
13064                         0x00000000, 0xffffffff },
13065
13066                 /* Receive BD Initiator Control Registers. */
13067                 { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
13068                         0x00000000, 0xffffffff },
13069                 { RCVBDI_STD_THRESH, TG3_FL_5705,
13070                         0x00000000, 0x000003ff },
13071                 { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
13072                         0x00000000, 0xffffffff },
13073
13074                 /* Host Coalescing Control Registers. */
13075                 { HOSTCC_MODE, TG3_FL_NOT_5705,
13076                         0x00000000, 0x00000004 },
13077                 { HOSTCC_MODE, TG3_FL_5705,
13078                         0x00000000, 0x000000f6 },
13079                 { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
13080                         0x00000000, 0xffffffff },
13081                 { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
13082                         0x00000000, 0x000003ff },
13083                 { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
13084                         0x00000000, 0xffffffff },
13085                 { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
13086                         0x00000000, 0x000003ff },
13087                 { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
13088                         0x00000000, 0xffffffff },
13089                 { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
13090                         0x00000000, 0x000000ff },
13091                 { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
13092                         0x00000000, 0xffffffff },
13093                 { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
13094                         0x00000000, 0x000000ff },
13095                 { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
13096                         0x00000000, 0xffffffff },
13097                 { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
13098                         0x00000000, 0xffffffff },
13099                 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
13100                         0x00000000, 0xffffffff },
13101                 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
13102                         0x00000000, 0x000000ff },
13103                 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
13104                         0x00000000, 0xffffffff },
13105                 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
13106                         0x00000000, 0x000000ff },
13107                 { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
13108                         0x00000000, 0xffffffff },
13109                 { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
13110                         0x00000000, 0xffffffff },
13111                 { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
13112                         0x00000000, 0xffffffff },
13113                 { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
13114                         0x00000000, 0xffffffff },
13115                 { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
13116                         0x00000000, 0xffffffff },
13117                 { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
13118                         0xffffffff, 0x00000000 },
13119                 { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
13120                         0xffffffff, 0x00000000 },
13121
13122                 /* Buffer Manager Control Registers. */
13123                 { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
13124                         0x00000000, 0x007fff80 },
13125                 { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
13126                         0x00000000, 0x007fffff },
13127                 { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
13128                         0x00000000, 0x0000003f },
13129                 { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
13130                         0x00000000, 0x000001ff },
13131                 { BUFMGR_MB_HIGH_WATER, 0x0000,
13132                         0x00000000, 0x000001ff },
13133                 { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
13134                         0xffffffff, 0x00000000 },
13135                 { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
13136                         0xffffffff, 0x00000000 },
13137
13138                 /* Mailbox Registers */
13139                 { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
13140                         0x00000000, 0x000001ff },
13141                 { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
13142                         0x00000000, 0x000001ff },
13143                 { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
13144                         0x00000000, 0x000007ff },
13145                 { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
13146                         0x00000000, 0x000001ff },
13147
13148                 { 0xffff, 0x0000, 0x00000000, 0x00000000 },
13149         };
13150
13151         is_5705 = is_5750 = 0;
13152         if (tg3_flag(tp, 5705_PLUS)) {
13153                 is_5705 = 1;
13154                 if (tg3_flag(tp, 5750_PLUS))
13155                         is_5750 = 1;
13156         }
13157
13158         for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
13159                 if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
13160                         continue;
13161
13162                 if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
13163                         continue;
13164
13165                 if (tg3_flag(tp, IS_5788) &&
13166                     (reg_tbl[i].flags & TG3_FL_NOT_5788))
13167                         continue;
13168
13169                 if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
13170                         continue;
13171
13172                 offset = (u32) reg_tbl[i].offset;
13173                 read_mask = reg_tbl[i].read_mask;
13174                 write_mask = reg_tbl[i].write_mask;
13175
13176                 /* Save the original register content */
13177                 save_val = tr32(offset);
13178
13179                 /* Determine the read-only value. */
13180                 read_val = save_val & read_mask;
13181
13182                 /* Write zero to the register, then make sure the read-only bits
13183                  * are not changed and the read/write bits are all zeros.
13184                  */
13185                 tw32(offset, 0);
13186
13187                 val = tr32(offset);
13188
13189                 /* Test the read-only and read/write bits. */
13190                 if (((val & read_mask) != read_val) || (val & write_mask))
13191                         goto out;
13192
13193                 /* Write ones to all the bits defined by RdMask and WrMask, then
13194                  * make sure the read-only bits are not changed and the
13195                  * read/write bits are all ones.
13196                  */
13197                 tw32(offset, read_mask | write_mask);
13198
13199                 val = tr32(offset);
13200
13201                 /* Test the read-only bits. */
13202                 if ((val & read_mask) != read_val)
13203                         goto out;
13204
13205                 /* Test the read/write bits. */
13206                 if ((val & write_mask) != write_mask)
13207                         goto out;
13208
13209                 tw32(offset, save_val);
13210         }
13211
13212         return 0;
13213
13214 out:
13215         if (netif_msg_hw(tp))
13216                 netdev_err(tp->dev,
13217                            "Register test failed at offset %x\n", offset);
13218         tw32(offset, save_val);
13219         return -EIO;
13220 }
13221
13222 static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
13223 {
13224         static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
13225         int i;
13226         u32 j;
13227
13228         for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
13229                 for (j = 0; j < len; j += 4) {
13230                         u32 val;
13231
13232                         tg3_write_mem(tp, offset + j, test_pattern[i]);
13233                         tg3_read_mem(tp, offset + j, &val);
13234                         if (val != test_pattern[i])
13235                                 return -EIO;
13236                 }
13237         }
13238         return 0;
13239 }
13240
13241 static int tg3_test_memory(struct tg3 *tp)
13242 {
13243         static struct mem_entry {
13244                 u32 offset;
13245                 u32 len;
13246         } mem_tbl_570x[] = {
13247                 { 0x00000000, 0x00b50},
13248                 { 0x00002000, 0x1c000},
13249                 { 0xffffffff, 0x00000}
13250         }, mem_tbl_5705[] = {
13251                 { 0x00000100, 0x0000c},
13252                 { 0x00000200, 0x00008},
13253                 { 0x00004000, 0x00800},
13254                 { 0x00006000, 0x01000},
13255                 { 0x00008000, 0x02000},
13256                 { 0x00010000, 0x0e000},
13257                 { 0xffffffff, 0x00000}
13258         }, mem_tbl_5755[] = {
13259                 { 0x00000200, 0x00008},
13260                 { 0x00004000, 0x00800},
13261                 { 0x00006000, 0x00800},
13262                 { 0x00008000, 0x02000},
13263                 { 0x00010000, 0x0c000},
13264                 { 0xffffffff, 0x00000}
13265         }, mem_tbl_5906[] = {
13266                 { 0x00000200, 0x00008},
13267                 { 0x00004000, 0x00400},
13268                 { 0x00006000, 0x00400},
13269                 { 0x00008000, 0x01000},
13270                 { 0x00010000, 0x01000},
13271                 { 0xffffffff, 0x00000}
13272         }, mem_tbl_5717[] = {
13273                 { 0x00000200, 0x00008},
13274                 { 0x00010000, 0x0a000},
13275                 { 0x00020000, 0x13c00},
13276                 { 0xffffffff, 0x00000}
13277         }, mem_tbl_57765[] = {
13278                 { 0x00000200, 0x00008},
13279                 { 0x00004000, 0x00800},
13280                 { 0x00006000, 0x09800},
13281                 { 0x00010000, 0x0a000},
13282                 { 0xffffffff, 0x00000}
13283         };
13284         struct mem_entry *mem_tbl;
13285         int err = 0;
13286         int i;
13287
13288         if (tg3_flag(tp, 5717_PLUS))
13289                 mem_tbl = mem_tbl_5717;
13290         else if (tg3_flag(tp, 57765_CLASS) ||
13291                  tg3_asic_rev(tp) == ASIC_REV_5762)
13292                 mem_tbl = mem_tbl_57765;
13293         else if (tg3_flag(tp, 5755_PLUS))
13294                 mem_tbl = mem_tbl_5755;
13295         else if (tg3_asic_rev(tp) == ASIC_REV_5906)
13296                 mem_tbl = mem_tbl_5906;
13297         else if (tg3_flag(tp, 5705_PLUS))
13298                 mem_tbl = mem_tbl_5705;
13299         else
13300                 mem_tbl = mem_tbl_570x;
13301
13302         for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
13303                 err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
13304                 if (err)
13305                         break;
13306         }
13307
13308         return err;
13309 }
13310
13311 #define TG3_TSO_MSS             500
13312
13313 #define TG3_TSO_IP_HDR_LEN      20
13314 #define TG3_TSO_TCP_HDR_LEN     20
13315 #define TG3_TSO_TCP_OPT_LEN     12
13316
13317 static const u8 tg3_tso_header[] = {
13318 0x08, 0x00,
13319 0x45, 0x00, 0x00, 0x00,
13320 0x00, 0x00, 0x40, 0x00,
13321 0x40, 0x06, 0x00, 0x00,
13322 0x0a, 0x00, 0x00, 0x01,
13323 0x0a, 0x00, 0x00, 0x02,
13324 0x0d, 0x00, 0xe0, 0x00,
13325 0x00, 0x00, 0x01, 0x00,
13326 0x00, 0x00, 0x02, 0x00,
13327 0x80, 0x10, 0x10, 0x00,
13328 0x14, 0x09, 0x00, 0x00,
13329 0x01, 0x01, 0x08, 0x0a,
13330 0x11, 0x11, 0x11, 0x11,
13331 0x11, 0x11, 0x11, 0x11,
13332 };
13333
13334 static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, bool tso_loopback)
13335 {
13336         u32 rx_start_idx, rx_idx, tx_idx, opaque_key;
13337         u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
13338         u32 budget;
13339         struct sk_buff *skb;
13340         u8 *tx_data, *rx_data;
13341         dma_addr_t map;
13342         int num_pkts, tx_len, rx_len, i, err;
13343         struct tg3_rx_buffer_desc *desc;
13344         struct tg3_napi *tnapi, *rnapi;
13345         struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
13346
13347         tnapi = &tp->napi[0];
13348         rnapi = &tp->napi[0];
13349         if (tp->irq_cnt > 1) {
13350                 if (tg3_flag(tp, ENABLE_RSS))
13351                         rnapi = &tp->napi[1];
13352                 if (tg3_flag(tp, ENABLE_TSS))
13353                         tnapi = &tp->napi[1];
13354         }
13355         coal_now = tnapi->coal_now | rnapi->coal_now;
13356
13357         err = -EIO;
13358
13359         tx_len = pktsz;
13360         skb = netdev_alloc_skb(tp->dev, tx_len);
13361         if (!skb)
13362                 return -ENOMEM;
13363
13364         tx_data = skb_put(skb, tx_len);
13365         memcpy(tx_data, tp->dev->dev_addr, ETH_ALEN);
13366         memset(tx_data + ETH_ALEN, 0x0, 8);
13367
13368         tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
13369
13370         if (tso_loopback) {
13371                 struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
13372
13373                 u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
13374                               TG3_TSO_TCP_OPT_LEN;
13375
13376                 memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
13377                        sizeof(tg3_tso_header));
13378                 mss = TG3_TSO_MSS;
13379
13380                 val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
13381                 num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
13382
13383                 /* Set the total length field in the IP header */
13384                 iph->tot_len = htons((u16)(mss + hdr_len));
13385
13386                 base_flags = (TXD_FLAG_CPU_PRE_DMA |
13387                               TXD_FLAG_CPU_POST_DMA);
13388
13389                 if (tg3_flag(tp, HW_TSO_1) ||
13390                     tg3_flag(tp, HW_TSO_2) ||
13391                     tg3_flag(tp, HW_TSO_3)) {
13392                         struct tcphdr *th;
13393                         val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
13394                         th = (struct tcphdr *)&tx_data[val];
13395                         th->check = 0;
13396                 } else
13397                         base_flags |= TXD_FLAG_TCPUDP_CSUM;
13398
13399                 if (tg3_flag(tp, HW_TSO_3)) {
13400                         mss |= (hdr_len & 0xc) << 12;
13401                         if (hdr_len & 0x10)
13402                                 base_flags |= 0x00000010;
13403                         base_flags |= (hdr_len & 0x3e0) << 5;
13404                 } else if (tg3_flag(tp, HW_TSO_2))
13405                         mss |= hdr_len << 9;
13406                 else if (tg3_flag(tp, HW_TSO_1) ||
13407                          tg3_asic_rev(tp) == ASIC_REV_5705) {
13408                         mss |= (TG3_TSO_TCP_OPT_LEN << 9);
13409                 } else {
13410                         base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
13411                 }
13412
13413                 data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
13414         } else {
13415                 num_pkts = 1;
13416                 data_off = ETH_HLEN;
13417
13418                 if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
13419                     tx_len > VLAN_ETH_FRAME_LEN)
13420                         base_flags |= TXD_FLAG_JMB_PKT;
13421         }
13422
13423         for (i = data_off; i < tx_len; i++)
13424                 tx_data[i] = (u8) (i & 0xff);
13425
13426         map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
13427         if (pci_dma_mapping_error(tp->pdev, map)) {
13428                 dev_kfree_skb(skb);
13429                 return -EIO;
13430         }
13431
13432         val = tnapi->tx_prod;
13433         tnapi->tx_buffers[val].skb = skb;
13434         dma_unmap_addr_set(&tnapi->tx_buffers[val], mapping, map);
13435
13436         tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
13437                rnapi->coal_now);
13438
13439         udelay(10);
13440
13441         rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
13442
13443         budget = tg3_tx_avail(tnapi);
13444         if (tg3_tx_frag_set(tnapi, &val, &budget, map, tx_len,
13445                             base_flags | TXD_FLAG_END, mss, 0)) {
13446                 tnapi->tx_buffers[val].skb = NULL;
13447                 dev_kfree_skb(skb);
13448                 return -EIO;
13449         }
13450
13451         tnapi->tx_prod++;
13452
13453         /* Sync BD data before updating mailbox */
13454         wmb();
13455
13456         tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
13457         tr32_mailbox(tnapi->prodmbox);
13458
13459         udelay(10);
13460
13461         /* 350 usec to allow enough time on some 10/100 Mbps devices.  */
13462         for (i = 0; i < 35; i++) {
13463                 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
13464                        coal_now);
13465
13466                 udelay(10);
13467
13468                 tx_idx = tnapi->hw_status->idx[0].tx_consumer;
13469                 rx_idx = rnapi->hw_status->idx[0].rx_producer;
13470                 if ((tx_idx == tnapi->tx_prod) &&
13471                     (rx_idx == (rx_start_idx + num_pkts)))
13472                         break;
13473         }
13474
13475         tg3_tx_skb_unmap(tnapi, tnapi->tx_prod - 1, -1);
13476         dev_kfree_skb(skb);
13477
13478         if (tx_idx != tnapi->tx_prod)
13479                 goto out;
13480
13481         if (rx_idx != rx_start_idx + num_pkts)
13482                 goto out;
13483
13484         val = data_off;
13485         while (rx_idx != rx_start_idx) {
13486                 desc = &rnapi->rx_rcb[rx_start_idx++];
13487                 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
13488                 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
13489
13490                 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
13491                     (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
13492                         goto out;
13493
13494                 rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
13495                          - ETH_FCS_LEN;
13496
13497                 if (!tso_loopback) {
13498                         if (rx_len != tx_len)
13499                                 goto out;
13500
13501                         if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
13502                                 if (opaque_key != RXD_OPAQUE_RING_STD)
13503                                         goto out;
13504                         } else {
13505                                 if (opaque_key != RXD_OPAQUE_RING_JUMBO)
13506                                         goto out;
13507                         }
13508                 } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
13509                            (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
13510                             >> RXD_TCPCSUM_SHIFT != 0xffff) {
13511                         goto out;
13512                 }
13513
13514                 if (opaque_key == RXD_OPAQUE_RING_STD) {
13515                         rx_data = tpr->rx_std_buffers[desc_idx].data;
13516                         map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
13517                                              mapping);
13518                 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
13519                         rx_data = tpr->rx_jmb_buffers[desc_idx].data;
13520                         map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
13521                                              mapping);
13522                 } else
13523                         goto out;
13524
13525                 pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
13526                                             PCI_DMA_FROMDEVICE);
13527
13528                 rx_data += TG3_RX_OFFSET(tp);
13529                 for (i = data_off; i < rx_len; i++, val++) {
13530                         if (*(rx_data + i) != (u8) (val & 0xff))
13531                                 goto out;
13532                 }
13533         }
13534
13535         err = 0;
13536
13537         /* tg3_free_rings will unmap and free the rx_data */
13538 out:
13539         return err;
13540 }
13541
13542 #define TG3_STD_LOOPBACK_FAILED         1
13543 #define TG3_JMB_LOOPBACK_FAILED         2
13544 #define TG3_TSO_LOOPBACK_FAILED         4
13545 #define TG3_LOOPBACK_FAILED \
13546         (TG3_STD_LOOPBACK_FAILED | \
13547          TG3_JMB_LOOPBACK_FAILED | \
13548          TG3_TSO_LOOPBACK_FAILED)
13549
13550 static int tg3_test_loopback(struct tg3 *tp, u64 *data, bool do_extlpbk)
13551 {
13552         int err = -EIO;
13553         u32 eee_cap;
13554         u32 jmb_pkt_sz = 9000;
13555
13556         if (tp->dma_limit)
13557                 jmb_pkt_sz = tp->dma_limit - ETH_HLEN;
13558
13559         eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
13560         tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
13561
13562         if (!netif_running(tp->dev)) {
13563                 data[TG3_MAC_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
13564                 data[TG3_PHY_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
13565                 if (do_extlpbk)
13566                         data[TG3_EXT_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
13567                 goto done;
13568         }
13569
13570         err = tg3_reset_hw(tp, true);
13571         if (err) {
13572                 data[TG3_MAC_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
13573                 data[TG3_PHY_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
13574                 if (do_extlpbk)
13575                         data[TG3_EXT_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
13576                 goto done;
13577         }
13578
13579         if (tg3_flag(tp, ENABLE_RSS)) {
13580                 int i;
13581
13582                 /* Reroute all rx packets to the 1st queue */
13583                 for (i = MAC_RSS_INDIR_TBL_0;
13584                      i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
13585                         tw32(i, 0x0);
13586         }
13587
13588         /* HW errata - mac loopback fails in some cases on 5780.
13589          * Normal traffic and PHY loopback are not affected by
13590          * errata.  Also, the MAC loopback test is deprecated for
13591          * all newer ASIC revisions.
13592          */
13593         if (tg3_asic_rev(tp) != ASIC_REV_5780 &&
13594             !tg3_flag(tp, CPMU_PRESENT)) {
13595                 tg3_mac_loopback(tp, true);
13596
13597                 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
13598                         data[TG3_MAC_LOOPB_TEST] |= TG3_STD_LOOPBACK_FAILED;
13599
13600                 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
13601                     tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
13602                         data[TG3_MAC_LOOPB_TEST] |= TG3_JMB_LOOPBACK_FAILED;
13603
13604                 tg3_mac_loopback(tp, false);
13605         }
13606
13607         if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
13608             !tg3_flag(tp, USE_PHYLIB)) {
13609                 int i;
13610
13611                 tg3_phy_lpbk_set(tp, 0, false);
13612
13613                 /* Wait for link */
13614                 for (i = 0; i < 100; i++) {
13615                         if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
13616                                 break;
13617                         mdelay(1);
13618                 }
13619
13620                 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
13621                         data[TG3_PHY_LOOPB_TEST] |= TG3_STD_LOOPBACK_FAILED;
13622                 if (tg3_flag(tp, TSO_CAPABLE) &&
13623                     tg3_run_loopback(tp, ETH_FRAME_LEN, true))
13624                         data[TG3_PHY_LOOPB_TEST] |= TG3_TSO_LOOPBACK_FAILED;
13625                 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
13626                     tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
13627                         data[TG3_PHY_LOOPB_TEST] |= TG3_JMB_LOOPBACK_FAILED;
13628
13629                 if (do_extlpbk) {
13630                         tg3_phy_lpbk_set(tp, 0, true);
13631
13632                         /* All link indications report up, but the hardware
13633                          * isn't really ready for about 20 msec.  Double it
13634                          * to be sure.
13635                          */
13636                         mdelay(40);
13637
13638                         if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
13639                                 data[TG3_EXT_LOOPB_TEST] |=
13640                                                         TG3_STD_LOOPBACK_FAILED;
13641                         if (tg3_flag(tp, TSO_CAPABLE) &&
13642                             tg3_run_loopback(tp, ETH_FRAME_LEN, true))
13643                                 data[TG3_EXT_LOOPB_TEST] |=
13644                                                         TG3_TSO_LOOPBACK_FAILED;
13645                         if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
13646                             tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
13647                                 data[TG3_EXT_LOOPB_TEST] |=
13648                                                         TG3_JMB_LOOPBACK_FAILED;
13649                 }
13650
13651                 /* Re-enable gphy autopowerdown. */
13652                 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
13653                         tg3_phy_toggle_apd(tp, true);
13654         }
13655
13656         err = (data[TG3_MAC_LOOPB_TEST] | data[TG3_PHY_LOOPB_TEST] |
13657                data[TG3_EXT_LOOPB_TEST]) ? -EIO : 0;
13658
13659 done:
13660         tp->phy_flags |= eee_cap;
13661
13662         return err;
13663 }
13664
13665 static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
13666                           u64 *data)
13667 {
13668         struct tg3 *tp = netdev_priv(dev);
13669         bool doextlpbk = etest->flags & ETH_TEST_FL_EXTERNAL_LB;
13670
13671         if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
13672                 if (tg3_power_up(tp)) {
13673                         etest->flags |= ETH_TEST_FL_FAILED;
13674                         memset(data, 1, sizeof(u64) * TG3_NUM_TEST);
13675                         return;
13676                 }
13677                 tg3_ape_driver_state_change(tp, RESET_KIND_INIT);
13678         }
13679
13680         memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
13681
13682         if (tg3_test_nvram(tp) != 0) {
13683                 etest->flags |= ETH_TEST_FL_FAILED;
13684                 data[TG3_NVRAM_TEST] = 1;
13685         }
13686         if (!doextlpbk && tg3_test_link(tp)) {
13687                 etest->flags |= ETH_TEST_FL_FAILED;
13688                 data[TG3_LINK_TEST] = 1;
13689         }
13690         if (etest->flags & ETH_TEST_FL_OFFLINE) {
13691                 int err, err2 = 0, irq_sync = 0;
13692
13693                 if (netif_running(dev)) {
13694                         tg3_phy_stop(tp);
13695                         tg3_netif_stop(tp);
13696                         irq_sync = 1;
13697                 }
13698
13699                 tg3_full_lock(tp, irq_sync);
13700                 tg3_halt(tp, RESET_KIND_SUSPEND, 1);
13701                 err = tg3_nvram_lock(tp);
13702                 tg3_halt_cpu(tp, RX_CPU_BASE);
13703                 if (!tg3_flag(tp, 5705_PLUS))
13704                         tg3_halt_cpu(tp, TX_CPU_BASE);
13705                 if (!err)
13706                         tg3_nvram_unlock(tp);
13707
13708                 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
13709                         tg3_phy_reset(tp);
13710
13711                 if (tg3_test_registers(tp) != 0) {
13712                         etest->flags |= ETH_TEST_FL_FAILED;
13713                         data[TG3_REGISTER_TEST] = 1;
13714                 }
13715
13716                 if (tg3_test_memory(tp) != 0) {
13717                         etest->flags |= ETH_TEST_FL_FAILED;
13718                         data[TG3_MEMORY_TEST] = 1;
13719                 }
13720
13721                 if (doextlpbk)
13722                         etest->flags |= ETH_TEST_FL_EXTERNAL_LB_DONE;
13723
13724                 if (tg3_test_loopback(tp, data, doextlpbk))
13725                         etest->flags |= ETH_TEST_FL_FAILED;
13726
13727                 tg3_full_unlock(tp);
13728
13729                 if (tg3_test_interrupt(tp) != 0) {
13730                         etest->flags |= ETH_TEST_FL_FAILED;
13731                         data[TG3_INTERRUPT_TEST] = 1;
13732                 }
13733
13734                 tg3_full_lock(tp, 0);
13735
13736                 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
13737                 if (netif_running(dev)) {
13738                         tg3_flag_set(tp, INIT_COMPLETE);
13739                         err2 = tg3_restart_hw(tp, true);
13740                         if (!err2)
13741                                 tg3_netif_start(tp);
13742                 }
13743
13744                 tg3_full_unlock(tp);
13745
13746                 if (irq_sync && !err2)
13747                         tg3_phy_start(tp);
13748         }
13749         if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
13750                 tg3_power_down_prepare(tp);
13751
13752 }
13753
13754 static int tg3_hwtstamp_set(struct net_device *dev, struct ifreq *ifr)
13755 {
13756         struct tg3 *tp = netdev_priv(dev);
13757         struct hwtstamp_config stmpconf;
13758
13759         if (!tg3_flag(tp, PTP_CAPABLE))
13760                 return -EOPNOTSUPP;
13761
13762         if (copy_from_user(&stmpconf, ifr->ifr_data, sizeof(stmpconf)))
13763                 return -EFAULT;
13764
13765         if (stmpconf.flags)
13766                 return -EINVAL;
13767
13768         if (stmpconf.tx_type != HWTSTAMP_TX_ON &&
13769             stmpconf.tx_type != HWTSTAMP_TX_OFF)
13770                 return -ERANGE;
13771
13772         switch (stmpconf.rx_filter) {
13773         case HWTSTAMP_FILTER_NONE:
13774                 tp->rxptpctl = 0;
13775                 break;
13776         case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
13777                 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
13778                                TG3_RX_PTP_CTL_ALL_V1_EVENTS;
13779                 break;
13780         case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
13781                 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
13782                                TG3_RX_PTP_CTL_SYNC_EVNT;
13783                 break;
13784         case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
13785                 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
13786                                TG3_RX_PTP_CTL_DELAY_REQ;
13787                 break;
13788         case HWTSTAMP_FILTER_PTP_V2_EVENT:
13789                 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
13790                                TG3_RX_PTP_CTL_ALL_V2_EVENTS;
13791                 break;
13792         case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
13793                 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
13794                                TG3_RX_PTP_CTL_ALL_V2_EVENTS;
13795                 break;
13796         case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
13797                 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
13798                                TG3_RX_PTP_CTL_ALL_V2_EVENTS;
13799                 break;
13800         case HWTSTAMP_FILTER_PTP_V2_SYNC:
13801                 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
13802                                TG3_RX_PTP_CTL_SYNC_EVNT;
13803                 break;
13804         case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
13805                 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
13806                                TG3_RX_PTP_CTL_SYNC_EVNT;
13807                 break;
13808         case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
13809                 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
13810                                TG3_RX_PTP_CTL_SYNC_EVNT;
13811                 break;
13812         case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
13813                 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
13814                                TG3_RX_PTP_CTL_DELAY_REQ;
13815                 break;
13816         case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
13817                 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
13818                                TG3_RX_PTP_CTL_DELAY_REQ;
13819                 break;
13820         case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
13821                 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
13822                                TG3_RX_PTP_CTL_DELAY_REQ;
13823                 break;
13824         default:
13825                 return -ERANGE;
13826         }
13827
13828         if (netif_running(dev) && tp->rxptpctl)
13829                 tw32(TG3_RX_PTP_CTL,
13830                      tp->rxptpctl | TG3_RX_PTP_CTL_HWTS_INTERLOCK);
13831
13832         if (stmpconf.tx_type == HWTSTAMP_TX_ON)
13833                 tg3_flag_set(tp, TX_TSTAMP_EN);
13834         else
13835                 tg3_flag_clear(tp, TX_TSTAMP_EN);
13836
13837         return copy_to_user(ifr->ifr_data, &stmpconf, sizeof(stmpconf)) ?
13838                 -EFAULT : 0;
13839 }
13840
13841 static int tg3_hwtstamp_get(struct net_device *dev, struct ifreq *ifr)
13842 {
13843         struct tg3 *tp = netdev_priv(dev);
13844         struct hwtstamp_config stmpconf;
13845
13846         if (!tg3_flag(tp, PTP_CAPABLE))
13847                 return -EOPNOTSUPP;
13848
13849         stmpconf.flags = 0;
13850         stmpconf.tx_type = (tg3_flag(tp, TX_TSTAMP_EN) ?
13851                             HWTSTAMP_TX_ON : HWTSTAMP_TX_OFF);
13852
13853         switch (tp->rxptpctl) {
13854         case 0:
13855                 stmpconf.rx_filter = HWTSTAMP_FILTER_NONE;
13856                 break;
13857         case TG3_RX_PTP_CTL_RX_PTP_V1_EN | TG3_RX_PTP_CTL_ALL_V1_EVENTS:
13858                 stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
13859                 break;
13860         case TG3_RX_PTP_CTL_RX_PTP_V1_EN | TG3_RX_PTP_CTL_SYNC_EVNT:
13861                 stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_SYNC;
13862                 break;
13863         case TG3_RX_PTP_CTL_RX_PTP_V1_EN | TG3_RX_PTP_CTL_DELAY_REQ:
13864                 stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ;
13865                 break;
13866         case TG3_RX_PTP_CTL_RX_PTP_V2_EN | TG3_RX_PTP_CTL_ALL_V2_EVENTS:
13867                 stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
13868                 break;
13869         case TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN | TG3_RX_PTP_CTL_ALL_V2_EVENTS:
13870                 stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_L2_EVENT;
13871                 break;
13872         case TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN | TG3_RX_PTP_CTL_ALL_V2_EVENTS:
13873                 stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
13874                 break;
13875         case TG3_RX_PTP_CTL_RX_PTP_V2_EN | TG3_RX_PTP_CTL_SYNC_EVNT:
13876                 stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_SYNC;
13877                 break;
13878         case TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN | TG3_RX_PTP_CTL_SYNC_EVNT:
13879                 stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_L2_SYNC;
13880                 break;
13881         case TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN | TG3_RX_PTP_CTL_SYNC_EVNT:
13882                 stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_SYNC;
13883                 break;
13884         case TG3_RX_PTP_CTL_RX_PTP_V2_EN | TG3_RX_PTP_CTL_DELAY_REQ:
13885                 stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_DELAY_REQ;
13886                 break;
13887         case TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN | TG3_RX_PTP_CTL_DELAY_REQ:
13888                 stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ;
13889                 break;
13890         case TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN | TG3_RX_PTP_CTL_DELAY_REQ:
13891                 stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ;
13892                 break;
13893         default:
13894                 WARN_ON_ONCE(1);
13895                 return -ERANGE;
13896         }
13897
13898         return copy_to_user(ifr->ifr_data, &stmpconf, sizeof(stmpconf)) ?
13899                 -EFAULT : 0;
13900 }
13901
13902 static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
13903 {
13904         struct mii_ioctl_data *data = if_mii(ifr);
13905         struct tg3 *tp = netdev_priv(dev);
13906         int err;
13907
13908         if (tg3_flag(tp, USE_PHYLIB)) {
13909                 struct phy_device *phydev;
13910                 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
13911                         return -EAGAIN;
13912                 phydev = tp->mdio_bus->phy_map[tp->phy_addr];
13913                 return phy_mii_ioctl(phydev, ifr, cmd);
13914         }
13915
13916         switch (cmd) {
13917         case SIOCGMIIPHY:
13918                 data->phy_id = tp->phy_addr;
13919
13920                 /* fallthru */
13921         case SIOCGMIIREG: {
13922                 u32 mii_regval;
13923
13924                 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
13925                         break;                  /* We have no PHY */
13926
13927                 if (!netif_running(dev))
13928                         return -EAGAIN;
13929
13930                 spin_lock_bh(&tp->lock);
13931                 err = __tg3_readphy(tp, data->phy_id & 0x1f,
13932                                     data->reg_num & 0x1f, &mii_regval);
13933                 spin_unlock_bh(&tp->lock);
13934
13935                 data->val_out = mii_regval;
13936
13937                 return err;
13938         }
13939
13940         case SIOCSMIIREG:
13941                 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
13942                         break;                  /* We have no PHY */
13943
13944                 if (!netif_running(dev))
13945                         return -EAGAIN;
13946
13947                 spin_lock_bh(&tp->lock);
13948                 err = __tg3_writephy(tp, data->phy_id & 0x1f,
13949                                      data->reg_num & 0x1f, data->val_in);
13950                 spin_unlock_bh(&tp->lock);
13951
13952                 return err;
13953
13954         case SIOCSHWTSTAMP:
13955                 return tg3_hwtstamp_set(dev, ifr);
13956
13957         case SIOCGHWTSTAMP:
13958                 return tg3_hwtstamp_get(dev, ifr);
13959
13960         default:
13961                 /* do nothing */
13962                 break;
13963         }
13964         return -EOPNOTSUPP;
13965 }
13966
13967 static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
13968 {
13969         struct tg3 *tp = netdev_priv(dev);
13970
13971         memcpy(ec, &tp->coal, sizeof(*ec));
13972         return 0;
13973 }
13974
13975 static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
13976 {
13977         struct tg3 *tp = netdev_priv(dev);
13978         u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
13979         u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
13980
13981         if (!tg3_flag(tp, 5705_PLUS)) {
13982                 max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
13983                 max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
13984                 max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
13985                 min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
13986         }
13987
13988         if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
13989             (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
13990             (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
13991             (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
13992             (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
13993             (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
13994             (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
13995             (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
13996             (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
13997             (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
13998                 return -EINVAL;
13999
14000         /* No rx interrupts will be generated if both are zero */
14001         if ((ec->rx_coalesce_usecs == 0) &&
14002             (ec->rx_max_coalesced_frames == 0))
14003                 return -EINVAL;
14004
14005         /* No tx interrupts will be generated if both are zero */
14006         if ((ec->tx_coalesce_usecs == 0) &&
14007             (ec->tx_max_coalesced_frames == 0))
14008                 return -EINVAL;
14009
14010         /* Only copy relevant parameters, ignore all others. */
14011         tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
14012         tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
14013         tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
14014         tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
14015         tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
14016         tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
14017         tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
14018         tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
14019         tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
14020
14021         if (netif_running(dev)) {
14022                 tg3_full_lock(tp, 0);
14023                 __tg3_set_coalesce(tp, &tp->coal);
14024                 tg3_full_unlock(tp);
14025         }
14026         return 0;
14027 }
14028
14029 static int tg3_set_eee(struct net_device *dev, struct ethtool_eee *edata)
14030 {
14031         struct tg3 *tp = netdev_priv(dev);
14032
14033         if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP)) {
14034                 netdev_warn(tp->dev, "Board does not support EEE!\n");
14035                 return -EOPNOTSUPP;
14036         }
14037
14038         if (edata->advertised != tp->eee.advertised) {
14039                 netdev_warn(tp->dev,
14040                             "Direct manipulation of EEE advertisement is not supported\n");
14041                 return -EINVAL;
14042         }
14043
14044         if (edata->tx_lpi_timer > TG3_CPMU_DBTMR1_LNKIDLE_MAX) {
14045                 netdev_warn(tp->dev,
14046                             "Maximal Tx Lpi timer supported is %#x(u)\n",
14047                             TG3_CPMU_DBTMR1_LNKIDLE_MAX);
14048                 return -EINVAL;
14049         }
14050
14051         tp->eee = *edata;
14052
14053         tp->phy_flags |= TG3_PHYFLG_USER_CONFIGURED;
14054         tg3_warn_mgmt_link_flap(tp);
14055
14056         if (netif_running(tp->dev)) {
14057                 tg3_full_lock(tp, 0);
14058                 tg3_setup_eee(tp);
14059                 tg3_phy_reset(tp);
14060                 tg3_full_unlock(tp);
14061         }
14062
14063         return 0;
14064 }
14065
14066 static int tg3_get_eee(struct net_device *dev, struct ethtool_eee *edata)
14067 {
14068         struct tg3 *tp = netdev_priv(dev);
14069
14070         if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP)) {
14071                 netdev_warn(tp->dev,
14072                             "Board does not support EEE!\n");
14073                 return -EOPNOTSUPP;
14074         }
14075
14076         *edata = tp->eee;
14077         return 0;
14078 }
14079
14080 static const struct ethtool_ops tg3_ethtool_ops = {
14081         .get_settings           = tg3_get_settings,
14082         .set_settings           = tg3_set_settings,
14083         .get_drvinfo            = tg3_get_drvinfo,
14084         .get_regs_len           = tg3_get_regs_len,
14085         .get_regs               = tg3_get_regs,
14086         .get_wol                = tg3_get_wol,
14087         .set_wol                = tg3_set_wol,
14088         .get_msglevel           = tg3_get_msglevel,
14089         .set_msglevel           = tg3_set_msglevel,
14090         .nway_reset             = tg3_nway_reset,
14091         .get_link               = ethtool_op_get_link,
14092         .get_eeprom_len         = tg3_get_eeprom_len,
14093         .get_eeprom             = tg3_get_eeprom,
14094         .set_eeprom             = tg3_set_eeprom,
14095         .get_ringparam          = tg3_get_ringparam,
14096         .set_ringparam          = tg3_set_ringparam,
14097         .get_pauseparam         = tg3_get_pauseparam,
14098         .set_pauseparam         = tg3_set_pauseparam,
14099         .self_test              = tg3_self_test,
14100         .get_strings            = tg3_get_strings,
14101         .set_phys_id            = tg3_set_phys_id,
14102         .get_ethtool_stats      = tg3_get_ethtool_stats,
14103         .get_coalesce           = tg3_get_coalesce,
14104         .set_coalesce           = tg3_set_coalesce,
14105         .get_sset_count         = tg3_get_sset_count,
14106         .get_rxnfc              = tg3_get_rxnfc,
14107         .get_rxfh_indir_size    = tg3_get_rxfh_indir_size,
14108         .get_rxfh               = tg3_get_rxfh,
14109         .set_rxfh               = tg3_set_rxfh,
14110         .get_channels           = tg3_get_channels,
14111         .set_channels           = tg3_set_channels,
14112         .get_ts_info            = tg3_get_ts_info,
14113         .get_eee                = tg3_get_eee,
14114         .set_eee                = tg3_set_eee,
14115 };
14116
14117 static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
14118                                                 struct rtnl_link_stats64 *stats)
14119 {
14120         struct tg3 *tp = netdev_priv(dev);
14121
14122         spin_lock_bh(&tp->lock);
14123         if (!tp->hw_stats) {
14124                 *stats = tp->net_stats_prev;
14125                 spin_unlock_bh(&tp->lock);
14126                 return stats;
14127         }
14128
14129         tg3_get_nstats(tp, stats);
14130         spin_unlock_bh(&tp->lock);
14131
14132         return stats;
14133 }
14134
14135 static void tg3_set_rx_mode(struct net_device *dev)
14136 {
14137         struct tg3 *tp = netdev_priv(dev);
14138
14139         if (!netif_running(dev))
14140                 return;
14141
14142         tg3_full_lock(tp, 0);
14143         __tg3_set_rx_mode(dev);
14144         tg3_full_unlock(tp);
14145 }
14146
14147 static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
14148                                int new_mtu)
14149 {
14150         dev->mtu = new_mtu;
14151
14152         if (new_mtu > ETH_DATA_LEN) {
14153                 if (tg3_flag(tp, 5780_CLASS)) {
14154                         netdev_update_features(dev);
14155                         tg3_flag_clear(tp, TSO_CAPABLE);
14156                 } else {
14157                         tg3_flag_set(tp, JUMBO_RING_ENABLE);
14158                 }
14159         } else {
14160                 if (tg3_flag(tp, 5780_CLASS)) {
14161                         tg3_flag_set(tp, TSO_CAPABLE);
14162                         netdev_update_features(dev);
14163                 }
14164                 tg3_flag_clear(tp, JUMBO_RING_ENABLE);
14165         }
14166 }
14167
14168 static int tg3_change_mtu(struct net_device *dev, int new_mtu)
14169 {
14170         struct tg3 *tp = netdev_priv(dev);
14171         int err;
14172         bool reset_phy = false;
14173
14174         if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
14175                 return -EINVAL;
14176
14177         if (!netif_running(dev)) {
14178                 /* We'll just catch it later when the
14179                  * device is up'd.
14180                  */
14181                 tg3_set_mtu(dev, tp, new_mtu);
14182                 return 0;
14183         }
14184
14185         tg3_phy_stop(tp);
14186
14187         tg3_netif_stop(tp);
14188
14189         tg3_set_mtu(dev, tp, new_mtu);
14190
14191         tg3_full_lock(tp, 1);
14192
14193         tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
14194
14195         /* Reset PHY, otherwise the read DMA engine will be in a mode that
14196          * breaks all requests to 256 bytes.
14197          */
14198         if (tg3_asic_rev(tp) == ASIC_REV_57766)
14199                 reset_phy = true;
14200
14201         err = tg3_restart_hw(tp, reset_phy);
14202
14203         if (!err)
14204                 tg3_netif_start(tp);
14205
14206         tg3_full_unlock(tp);
14207
14208         if (!err)
14209                 tg3_phy_start(tp);
14210
14211         return err;
14212 }
14213
14214 static const struct net_device_ops tg3_netdev_ops = {
14215         .ndo_open               = tg3_open,
14216         .ndo_stop               = tg3_close,
14217         .ndo_start_xmit         = tg3_start_xmit,
14218         .ndo_get_stats64        = tg3_get_stats64,
14219         .ndo_validate_addr      = eth_validate_addr,
14220         .ndo_set_rx_mode        = tg3_set_rx_mode,
14221         .ndo_set_mac_address    = tg3_set_mac_addr,
14222         .ndo_do_ioctl           = tg3_ioctl,
14223         .ndo_tx_timeout         = tg3_tx_timeout,
14224         .ndo_change_mtu         = tg3_change_mtu,
14225         .ndo_fix_features       = tg3_fix_features,
14226         .ndo_set_features       = tg3_set_features,
14227 #ifdef CONFIG_NET_POLL_CONTROLLER
14228         .ndo_poll_controller    = tg3_poll_controller,
14229 #endif
14230 };
14231
14232 static void tg3_get_eeprom_size(struct tg3 *tp)
14233 {
14234         u32 cursize, val, magic;
14235
14236         tp->nvram_size = EEPROM_CHIP_SIZE;
14237
14238         if (tg3_nvram_read(tp, 0, &magic) != 0)
14239                 return;
14240
14241         if ((magic != TG3_EEPROM_MAGIC) &&
14242             ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
14243             ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
14244                 return;
14245
14246         /*
14247          * Size the chip by reading offsets at increasing powers of two.
14248          * When we encounter our validation signature, we know the addressing
14249          * has wrapped around, and thus have our chip size.
14250          */
14251         cursize = 0x10;
14252
14253         while (cursize < tp->nvram_size) {
14254                 if (tg3_nvram_read(tp, cursize, &val) != 0)
14255                         return;
14256
14257                 if (val == magic)
14258                         break;
14259
14260                 cursize <<= 1;
14261         }
14262
14263         tp->nvram_size = cursize;
14264 }
14265
14266 static void tg3_get_nvram_size(struct tg3 *tp)
14267 {
14268         u32 val;
14269
14270         if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
14271                 return;
14272
14273         /* Selfboot format */
14274         if (val != TG3_EEPROM_MAGIC) {
14275                 tg3_get_eeprom_size(tp);
14276                 return;
14277         }
14278
14279         if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
14280                 if (val != 0) {
14281                         /* This is confusing.  We want to operate on the
14282                          * 16-bit value at offset 0xf2.  The tg3_nvram_read()
14283                          * call will read from NVRAM and byteswap the data
14284                          * according to the byteswapping settings for all
14285                          * other register accesses.  This ensures the data we
14286                          * want will always reside in the lower 16-bits.
14287                          * However, the data in NVRAM is in LE format, which
14288                          * means the data from the NVRAM read will always be
14289                          * opposite the endianness of the CPU.  The 16-bit
14290                          * byteswap then brings the data to CPU endianness.
14291                          */
14292                         tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
14293                         return;
14294                 }
14295         }
14296         tp->nvram_size = TG3_NVRAM_SIZE_512KB;
14297 }
14298
14299 static void tg3_get_nvram_info(struct tg3 *tp)
14300 {
14301         u32 nvcfg1;
14302
14303         nvcfg1 = tr32(NVRAM_CFG1);
14304         if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
14305                 tg3_flag_set(tp, FLASH);
14306         } else {
14307                 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
14308                 tw32(NVRAM_CFG1, nvcfg1);
14309         }
14310
14311         if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
14312             tg3_flag(tp, 5780_CLASS)) {
14313                 switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
14314                 case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
14315                         tp->nvram_jedecnum = JEDEC_ATMEL;
14316                         tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
14317                         tg3_flag_set(tp, NVRAM_BUFFERED);
14318                         break;
14319                 case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
14320                         tp->nvram_jedecnum = JEDEC_ATMEL;
14321                         tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
14322                         break;
14323                 case FLASH_VENDOR_ATMEL_EEPROM:
14324                         tp->nvram_jedecnum = JEDEC_ATMEL;
14325                         tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
14326                         tg3_flag_set(tp, NVRAM_BUFFERED);
14327                         break;
14328                 case FLASH_VENDOR_ST:
14329                         tp->nvram_jedecnum = JEDEC_ST;
14330                         tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
14331                         tg3_flag_set(tp, NVRAM_BUFFERED);
14332                         break;
14333                 case FLASH_VENDOR_SAIFUN:
14334                         tp->nvram_jedecnum = JEDEC_SAIFUN;
14335                         tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
14336                         break;
14337                 case FLASH_VENDOR_SST_SMALL:
14338                 case FLASH_VENDOR_SST_LARGE:
14339                         tp->nvram_jedecnum = JEDEC_SST;
14340                         tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
14341                         break;
14342                 }
14343         } else {
14344                 tp->nvram_jedecnum = JEDEC_ATMEL;
14345                 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
14346                 tg3_flag_set(tp, NVRAM_BUFFERED);
14347         }
14348 }
14349
14350 static void tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
14351 {
14352         switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
14353         case FLASH_5752PAGE_SIZE_256:
14354                 tp->nvram_pagesize = 256;
14355                 break;
14356         case FLASH_5752PAGE_SIZE_512:
14357                 tp->nvram_pagesize = 512;
14358                 break;
14359         case FLASH_5752PAGE_SIZE_1K:
14360                 tp->nvram_pagesize = 1024;
14361                 break;
14362         case FLASH_5752PAGE_SIZE_2K:
14363                 tp->nvram_pagesize = 2048;
14364                 break;
14365         case FLASH_5752PAGE_SIZE_4K:
14366                 tp->nvram_pagesize = 4096;
14367                 break;
14368         case FLASH_5752PAGE_SIZE_264:
14369                 tp->nvram_pagesize = 264;
14370                 break;
14371         case FLASH_5752PAGE_SIZE_528:
14372                 tp->nvram_pagesize = 528;
14373                 break;
14374         }
14375 }
14376
14377 static void tg3_get_5752_nvram_info(struct tg3 *tp)
14378 {
14379         u32 nvcfg1;
14380
14381         nvcfg1 = tr32(NVRAM_CFG1);
14382
14383         /* NVRAM protection for TPM */
14384         if (nvcfg1 & (1 << 27))
14385                 tg3_flag_set(tp, PROTECTED_NVRAM);
14386
14387         switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
14388         case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
14389         case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
14390                 tp->nvram_jedecnum = JEDEC_ATMEL;
14391                 tg3_flag_set(tp, NVRAM_BUFFERED);
14392                 break;
14393         case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
14394                 tp->nvram_jedecnum = JEDEC_ATMEL;
14395                 tg3_flag_set(tp, NVRAM_BUFFERED);
14396                 tg3_flag_set(tp, FLASH);
14397                 break;
14398         case FLASH_5752VENDOR_ST_M45PE10:
14399         case FLASH_5752VENDOR_ST_M45PE20:
14400         case FLASH_5752VENDOR_ST_M45PE40:
14401                 tp->nvram_jedecnum = JEDEC_ST;
14402                 tg3_flag_set(tp, NVRAM_BUFFERED);
14403                 tg3_flag_set(tp, FLASH);
14404                 break;
14405         }
14406
14407         if (tg3_flag(tp, FLASH)) {
14408                 tg3_nvram_get_pagesize(tp, nvcfg1);
14409         } else {
14410                 /* For eeprom, set pagesize to maximum eeprom size */
14411                 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
14412
14413                 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
14414                 tw32(NVRAM_CFG1, nvcfg1);
14415         }
14416 }
14417
14418 static void tg3_get_5755_nvram_info(struct tg3 *tp)
14419 {
14420         u32 nvcfg1, protect = 0;
14421
14422         nvcfg1 = tr32(NVRAM_CFG1);
14423
14424         /* NVRAM protection for TPM */
14425         if (nvcfg1 & (1 << 27)) {
14426                 tg3_flag_set(tp, PROTECTED_NVRAM);
14427                 protect = 1;
14428         }
14429
14430         nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
14431         switch (nvcfg1) {
14432         case FLASH_5755VENDOR_ATMEL_FLASH_1:
14433         case FLASH_5755VENDOR_ATMEL_FLASH_2:
14434         case FLASH_5755VENDOR_ATMEL_FLASH_3:
14435         case FLASH_5755VENDOR_ATMEL_FLASH_5:
14436                 tp->nvram_jedecnum = JEDEC_ATMEL;
14437                 tg3_flag_set(tp, NVRAM_BUFFERED);
14438                 tg3_flag_set(tp, FLASH);
14439                 tp->nvram_pagesize = 264;
14440                 if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
14441                     nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
14442                         tp->nvram_size = (protect ? 0x3e200 :
14443                                           TG3_NVRAM_SIZE_512KB);
14444                 else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
14445                         tp->nvram_size = (protect ? 0x1f200 :
14446                                           TG3_NVRAM_SIZE_256KB);
14447                 else
14448                         tp->nvram_size = (protect ? 0x1f200 :
14449                                           TG3_NVRAM_SIZE_128KB);
14450                 break;
14451         case FLASH_5752VENDOR_ST_M45PE10:
14452         case FLASH_5752VENDOR_ST_M45PE20:
14453         case FLASH_5752VENDOR_ST_M45PE40:
14454                 tp->nvram_jedecnum = JEDEC_ST;
14455                 tg3_flag_set(tp, NVRAM_BUFFERED);
14456                 tg3_flag_set(tp, FLASH);
14457                 tp->nvram_pagesize = 256;
14458                 if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
14459                         tp->nvram_size = (protect ?
14460                                           TG3_NVRAM_SIZE_64KB :
14461                                           TG3_NVRAM_SIZE_128KB);
14462                 else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
14463                         tp->nvram_size = (protect ?
14464                                           TG3_NVRAM_SIZE_64KB :
14465                                           TG3_NVRAM_SIZE_256KB);
14466                 else
14467                         tp->nvram_size = (protect ?
14468                                           TG3_NVRAM_SIZE_128KB :
14469                                           TG3_NVRAM_SIZE_512KB);
14470                 break;
14471         }
14472 }
14473
14474 static void tg3_get_5787_nvram_info(struct tg3 *tp)
14475 {
14476         u32 nvcfg1;
14477
14478         nvcfg1 = tr32(NVRAM_CFG1);
14479
14480         switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
14481         case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
14482         case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
14483         case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
14484         case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
14485                 tp->nvram_jedecnum = JEDEC_ATMEL;
14486                 tg3_flag_set(tp, NVRAM_BUFFERED);
14487                 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
14488
14489                 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
14490                 tw32(NVRAM_CFG1, nvcfg1);
14491                 break;
14492         case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
14493         case FLASH_5755VENDOR_ATMEL_FLASH_1:
14494         case FLASH_5755VENDOR_ATMEL_FLASH_2:
14495         case FLASH_5755VENDOR_ATMEL_FLASH_3:
14496                 tp->nvram_jedecnum = JEDEC_ATMEL;
14497                 tg3_flag_set(tp, NVRAM_BUFFERED);
14498                 tg3_flag_set(tp, FLASH);
14499                 tp->nvram_pagesize = 264;
14500                 break;
14501         case FLASH_5752VENDOR_ST_M45PE10:
14502         case FLASH_5752VENDOR_ST_M45PE20:
14503         case FLASH_5752VENDOR_ST_M45PE40:
14504                 tp->nvram_jedecnum = JEDEC_ST;
14505                 tg3_flag_set(tp, NVRAM_BUFFERED);
14506                 tg3_flag_set(tp, FLASH);
14507                 tp->nvram_pagesize = 256;
14508                 break;
14509         }
14510 }
14511
14512 static void tg3_get_5761_nvram_info(struct tg3 *tp)
14513 {
14514         u32 nvcfg1, protect = 0;
14515
14516         nvcfg1 = tr32(NVRAM_CFG1);
14517
14518         /* NVRAM protection for TPM */
14519         if (nvcfg1 & (1 << 27)) {
14520                 tg3_flag_set(tp, PROTECTED_NVRAM);
14521                 protect = 1;
14522         }
14523
14524         nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
14525         switch (nvcfg1) {
14526         case FLASH_5761VENDOR_ATMEL_ADB021D:
14527         case FLASH_5761VENDOR_ATMEL_ADB041D:
14528         case FLASH_5761VENDOR_ATMEL_ADB081D:
14529         case FLASH_5761VENDOR_ATMEL_ADB161D:
14530         case FLASH_5761VENDOR_ATMEL_MDB021D:
14531         case FLASH_5761VENDOR_ATMEL_MDB041D:
14532         case FLASH_5761VENDOR_ATMEL_MDB081D:
14533         case FLASH_5761VENDOR_ATMEL_MDB161D:
14534                 tp->nvram_jedecnum = JEDEC_ATMEL;
14535                 tg3_flag_set(tp, NVRAM_BUFFERED);
14536                 tg3_flag_set(tp, FLASH);
14537                 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
14538                 tp->nvram_pagesize = 256;
14539                 break;
14540         case FLASH_5761VENDOR_ST_A_M45PE20:
14541         case FLASH_5761VENDOR_ST_A_M45PE40:
14542         case FLASH_5761VENDOR_ST_A_M45PE80:
14543         case FLASH_5761VENDOR_ST_A_M45PE16:
14544         case FLASH_5761VENDOR_ST_M_M45PE20:
14545         case FLASH_5761VENDOR_ST_M_M45PE40:
14546         case FLASH_5761VENDOR_ST_M_M45PE80:
14547         case FLASH_5761VENDOR_ST_M_M45PE16:
14548                 tp->nvram_jedecnum = JEDEC_ST;
14549                 tg3_flag_set(tp, NVRAM_BUFFERED);
14550                 tg3_flag_set(tp, FLASH);
14551                 tp->nvram_pagesize = 256;
14552                 break;
14553         }
14554
14555         if (protect) {
14556                 tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
14557         } else {
14558                 switch (nvcfg1) {
14559                 case FLASH_5761VENDOR_ATMEL_ADB161D:
14560                 case FLASH_5761VENDOR_ATMEL_MDB161D:
14561                 case FLASH_5761VENDOR_ST_A_M45PE16:
14562                 case FLASH_5761VENDOR_ST_M_M45PE16:
14563                         tp->nvram_size = TG3_NVRAM_SIZE_2MB;
14564                         break;
14565                 case FLASH_5761VENDOR_ATMEL_ADB081D:
14566                 case FLASH_5761VENDOR_ATMEL_MDB081D:
14567                 case FLASH_5761VENDOR_ST_A_M45PE80:
14568                 case FLASH_5761VENDOR_ST_M_M45PE80:
14569                         tp->nvram_size = TG3_NVRAM_SIZE_1MB;
14570                         break;
14571                 case FLASH_5761VENDOR_ATMEL_ADB041D:
14572                 case FLASH_5761VENDOR_ATMEL_MDB041D:
14573                 case FLASH_5761VENDOR_ST_A_M45PE40:
14574                 case FLASH_5761VENDOR_ST_M_M45PE40:
14575                         tp->nvram_size = TG3_NVRAM_SIZE_512KB;
14576                         break;
14577                 case FLASH_5761VENDOR_ATMEL_ADB021D:
14578                 case FLASH_5761VENDOR_ATMEL_MDB021D:
14579                 case FLASH_5761VENDOR_ST_A_M45PE20:
14580                 case FLASH_5761VENDOR_ST_M_M45PE20:
14581                         tp->nvram_size = TG3_NVRAM_SIZE_256KB;
14582                         break;
14583                 }
14584         }
14585 }
14586
14587 static void tg3_get_5906_nvram_info(struct tg3 *tp)
14588 {
14589         tp->nvram_jedecnum = JEDEC_ATMEL;
14590         tg3_flag_set(tp, NVRAM_BUFFERED);
14591         tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
14592 }
14593
14594 static void tg3_get_57780_nvram_info(struct tg3 *tp)
14595 {
14596         u32 nvcfg1;
14597
14598         nvcfg1 = tr32(NVRAM_CFG1);
14599
14600         switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
14601         case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
14602         case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
14603                 tp->nvram_jedecnum = JEDEC_ATMEL;
14604                 tg3_flag_set(tp, NVRAM_BUFFERED);
14605                 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
14606
14607                 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
14608                 tw32(NVRAM_CFG1, nvcfg1);
14609                 return;
14610         case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
14611         case FLASH_57780VENDOR_ATMEL_AT45DB011D:
14612         case FLASH_57780VENDOR_ATMEL_AT45DB011B:
14613         case FLASH_57780VENDOR_ATMEL_AT45DB021D:
14614         case FLASH_57780VENDOR_ATMEL_AT45DB021B:
14615         case FLASH_57780VENDOR_ATMEL_AT45DB041D:
14616         case FLASH_57780VENDOR_ATMEL_AT45DB041B:
14617                 tp->nvram_jedecnum = JEDEC_ATMEL;
14618                 tg3_flag_set(tp, NVRAM_BUFFERED);
14619                 tg3_flag_set(tp, FLASH);
14620
14621                 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
14622                 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
14623                 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
14624                 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
14625                         tp->nvram_size = TG3_NVRAM_SIZE_128KB;
14626                         break;
14627                 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
14628                 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
14629                         tp->nvram_size = TG3_NVRAM_SIZE_256KB;
14630                         break;
14631                 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
14632                 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
14633                         tp->nvram_size = TG3_NVRAM_SIZE_512KB;
14634                         break;
14635                 }
14636                 break;
14637         case FLASH_5752VENDOR_ST_M45PE10:
14638         case FLASH_5752VENDOR_ST_M45PE20:
14639         case FLASH_5752VENDOR_ST_M45PE40:
14640                 tp->nvram_jedecnum = JEDEC_ST;
14641                 tg3_flag_set(tp, NVRAM_BUFFERED);
14642                 tg3_flag_set(tp, FLASH);
14643
14644                 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
14645                 case FLASH_5752VENDOR_ST_M45PE10:
14646                         tp->nvram_size = TG3_NVRAM_SIZE_128KB;
14647                         break;
14648                 case FLASH_5752VENDOR_ST_M45PE20:
14649                         tp->nvram_size = TG3_NVRAM_SIZE_256KB;
14650                         break;
14651                 case FLASH_5752VENDOR_ST_M45PE40:
14652                         tp->nvram_size = TG3_NVRAM_SIZE_512KB;
14653                         break;
14654                 }
14655                 break;
14656         default:
14657                 tg3_flag_set(tp, NO_NVRAM);
14658                 return;
14659         }
14660
14661         tg3_nvram_get_pagesize(tp, nvcfg1);
14662         if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
14663                 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
14664 }
14665
14666
14667 static void tg3_get_5717_nvram_info(struct tg3 *tp)
14668 {
14669         u32 nvcfg1;
14670
14671         nvcfg1 = tr32(NVRAM_CFG1);
14672
14673         switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
14674         case FLASH_5717VENDOR_ATMEL_EEPROM:
14675         case FLASH_5717VENDOR_MICRO_EEPROM:
14676                 tp->nvram_jedecnum = JEDEC_ATMEL;
14677                 tg3_flag_set(tp, NVRAM_BUFFERED);
14678                 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
14679
14680                 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
14681                 tw32(NVRAM_CFG1, nvcfg1);
14682                 return;
14683         case FLASH_5717VENDOR_ATMEL_MDB011D:
14684         case FLASH_5717VENDOR_ATMEL_ADB011B:
14685         case FLASH_5717VENDOR_ATMEL_ADB011D:
14686         case FLASH_5717VENDOR_ATMEL_MDB021D:
14687         case FLASH_5717VENDOR_ATMEL_ADB021B:
14688         case FLASH_5717VENDOR_ATMEL_ADB021D:
14689         case FLASH_5717VENDOR_ATMEL_45USPT:
14690                 tp->nvram_jedecnum = JEDEC_ATMEL;
14691                 tg3_flag_set(tp, NVRAM_BUFFERED);
14692                 tg3_flag_set(tp, FLASH);
14693
14694                 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
14695                 case FLASH_5717VENDOR_ATMEL_MDB021D:
14696                         /* Detect size with tg3_nvram_get_size() */
14697                         break;
14698                 case FLASH_5717VENDOR_ATMEL_ADB021B:
14699                 case FLASH_5717VENDOR_ATMEL_ADB021D:
14700                         tp->nvram_size = TG3_NVRAM_SIZE_256KB;
14701                         break;
14702                 default:
14703                         tp->nvram_size = TG3_NVRAM_SIZE_128KB;
14704                         break;
14705                 }
14706                 break;
14707         case FLASH_5717VENDOR_ST_M_M25PE10:
14708         case FLASH_5717VENDOR_ST_A_M25PE10:
14709         case FLASH_5717VENDOR_ST_M_M45PE10:
14710         case FLASH_5717VENDOR_ST_A_M45PE10:
14711         case FLASH_5717VENDOR_ST_M_M25PE20:
14712         case FLASH_5717VENDOR_ST_A_M25PE20:
14713         case FLASH_5717VENDOR_ST_M_M45PE20:
14714         case FLASH_5717VENDOR_ST_A_M45PE20:
14715         case FLASH_5717VENDOR_ST_25USPT:
14716         case FLASH_5717VENDOR_ST_45USPT:
14717                 tp->nvram_jedecnum = JEDEC_ST;
14718                 tg3_flag_set(tp, NVRAM_BUFFERED);
14719                 tg3_flag_set(tp, FLASH);
14720
14721                 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
14722                 case FLASH_5717VENDOR_ST_M_M25PE20:
14723                 case FLASH_5717VENDOR_ST_M_M45PE20:
14724                         /* Detect size with tg3_nvram_get_size() */
14725                         break;
14726                 case FLASH_5717VENDOR_ST_A_M25PE20:
14727                 case FLASH_5717VENDOR_ST_A_M45PE20:
14728                         tp->nvram_size = TG3_NVRAM_SIZE_256KB;
14729                         break;
14730                 default:
14731                         tp->nvram_size = TG3_NVRAM_SIZE_128KB;
14732                         break;
14733                 }
14734                 break;
14735         default:
14736                 tg3_flag_set(tp, NO_NVRAM);
14737                 return;
14738         }
14739
14740         tg3_nvram_get_pagesize(tp, nvcfg1);
14741         if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
14742                 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
14743 }
14744
14745 static void tg3_get_5720_nvram_info(struct tg3 *tp)
14746 {
14747         u32 nvcfg1, nvmpinstrp;
14748
14749         nvcfg1 = tr32(NVRAM_CFG1);
14750         nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
14751
14752         if (tg3_asic_rev(tp) == ASIC_REV_5762) {
14753                 if (!(nvcfg1 & NVRAM_CFG1_5762VENDOR_MASK)) {
14754                         tg3_flag_set(tp, NO_NVRAM);
14755                         return;
14756                 }
14757
14758                 switch (nvmpinstrp) {
14759                 case FLASH_5762_EEPROM_HD:
14760                         nvmpinstrp = FLASH_5720_EEPROM_HD;
14761                         break;
14762                 case FLASH_5762_EEPROM_LD:
14763                         nvmpinstrp = FLASH_5720_EEPROM_LD;
14764                         break;
14765                 case FLASH_5720VENDOR_M_ST_M45PE20:
14766                         /* This pinstrap supports multiple sizes, so force it
14767                          * to read the actual size from location 0xf0.
14768                          */
14769                         nvmpinstrp = FLASH_5720VENDOR_ST_45USPT;
14770                         break;
14771                 }
14772         }
14773
14774         switch (nvmpinstrp) {
14775         case FLASH_5720_EEPROM_HD:
14776         case FLASH_5720_EEPROM_LD:
14777                 tp->nvram_jedecnum = JEDEC_ATMEL;
14778                 tg3_flag_set(tp, NVRAM_BUFFERED);
14779
14780                 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
14781                 tw32(NVRAM_CFG1, nvcfg1);
14782                 if (nvmpinstrp == FLASH_5720_EEPROM_HD)
14783                         tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
14784                 else
14785                         tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
14786                 return;
14787         case FLASH_5720VENDOR_M_ATMEL_DB011D:
14788         case FLASH_5720VENDOR_A_ATMEL_DB011B:
14789         case FLASH_5720VENDOR_A_ATMEL_DB011D:
14790         case FLASH_5720VENDOR_M_ATMEL_DB021D:
14791         case FLASH_5720VENDOR_A_ATMEL_DB021B:
14792         case FLASH_5720VENDOR_A_ATMEL_DB021D:
14793         case FLASH_5720VENDOR_M_ATMEL_DB041D:
14794         case FLASH_5720VENDOR_A_ATMEL_DB041B:
14795         case FLASH_5720VENDOR_A_ATMEL_DB041D:
14796         case FLASH_5720VENDOR_M_ATMEL_DB081D:
14797         case FLASH_5720VENDOR_A_ATMEL_DB081D:
14798         case FLASH_5720VENDOR_ATMEL_45USPT:
14799                 tp->nvram_jedecnum = JEDEC_ATMEL;
14800                 tg3_flag_set(tp, NVRAM_BUFFERED);
14801                 tg3_flag_set(tp, FLASH);
14802
14803                 switch (nvmpinstrp) {
14804                 case FLASH_5720VENDOR_M_ATMEL_DB021D:
14805                 case FLASH_5720VENDOR_A_ATMEL_DB021B:
14806                 case FLASH_5720VENDOR_A_ATMEL_DB021D:
14807                         tp->nvram_size = TG3_NVRAM_SIZE_256KB;
14808                         break;
14809                 case FLASH_5720VENDOR_M_ATMEL_DB041D:
14810                 case FLASH_5720VENDOR_A_ATMEL_DB041B:
14811                 case FLASH_5720VENDOR_A_ATMEL_DB041D:
14812                         tp->nvram_size = TG3_NVRAM_SIZE_512KB;
14813                         break;
14814                 case FLASH_5720VENDOR_M_ATMEL_DB081D:
14815                 case FLASH_5720VENDOR_A_ATMEL_DB081D:
14816                         tp->nvram_size = TG3_NVRAM_SIZE_1MB;
14817                         break;
14818                 default:
14819                         if (tg3_asic_rev(tp) != ASIC_REV_5762)
14820                                 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
14821                         break;
14822                 }
14823                 break;
14824         case FLASH_5720VENDOR_M_ST_M25PE10:
14825         case FLASH_5720VENDOR_M_ST_M45PE10:
14826         case FLASH_5720VENDOR_A_ST_M25PE10:
14827         case FLASH_5720VENDOR_A_ST_M45PE10:
14828         case FLASH_5720VENDOR_M_ST_M25PE20:
14829         case FLASH_5720VENDOR_M_ST_M45PE20:
14830         case FLASH_5720VENDOR_A_ST_M25PE20:
14831         case FLASH_5720VENDOR_A_ST_M45PE20:
14832         case FLASH_5720VENDOR_M_ST_M25PE40:
14833         case FLASH_5720VENDOR_M_ST_M45PE40:
14834         case FLASH_5720VENDOR_A_ST_M25PE40:
14835         case FLASH_5720VENDOR_A_ST_M45PE40:
14836         case FLASH_5720VENDOR_M_ST_M25PE80:
14837         case FLASH_5720VENDOR_M_ST_M45PE80:
14838         case FLASH_5720VENDOR_A_ST_M25PE80:
14839         case FLASH_5720VENDOR_A_ST_M45PE80:
14840         case FLASH_5720VENDOR_ST_25USPT:
14841         case FLASH_5720VENDOR_ST_45USPT:
14842                 tp->nvram_jedecnum = JEDEC_ST;
14843                 tg3_flag_set(tp, NVRAM_BUFFERED);
14844                 tg3_flag_set(tp, FLASH);
14845
14846                 switch (nvmpinstrp) {
14847                 case FLASH_5720VENDOR_M_ST_M25PE20:
14848                 case FLASH_5720VENDOR_M_ST_M45PE20:
14849                 case FLASH_5720VENDOR_A_ST_M25PE20:
14850                 case FLASH_5720VENDOR_A_ST_M45PE20:
14851                         tp->nvram_size = TG3_NVRAM_SIZE_256KB;
14852                         break;
14853                 case FLASH_5720VENDOR_M_ST_M25PE40:
14854                 case FLASH_5720VENDOR_M_ST_M45PE40:
14855                 case FLASH_5720VENDOR_A_ST_M25PE40:
14856                 case FLASH_5720VENDOR_A_ST_M45PE40:
14857                         tp->nvram_size = TG3_NVRAM_SIZE_512KB;
14858                         break;
14859                 case FLASH_5720VENDOR_M_ST_M25PE80:
14860                 case FLASH_5720VENDOR_M_ST_M45PE80:
14861                 case FLASH_5720VENDOR_A_ST_M25PE80:
14862                 case FLASH_5720VENDOR_A_ST_M45PE80:
14863                         tp->nvram_size = TG3_NVRAM_SIZE_1MB;
14864                         break;
14865                 default:
14866                         if (tg3_asic_rev(tp) != ASIC_REV_5762)
14867                                 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
14868                         break;
14869                 }
14870                 break;
14871         default:
14872                 tg3_flag_set(tp, NO_NVRAM);
14873                 return;
14874         }
14875
14876         tg3_nvram_get_pagesize(tp, nvcfg1);
14877         if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
14878                 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
14879
14880         if (tg3_asic_rev(tp) == ASIC_REV_5762) {
14881                 u32 val;
14882
14883                 if (tg3_nvram_read(tp, 0, &val))
14884                         return;
14885
14886                 if (val != TG3_EEPROM_MAGIC &&
14887                     (val & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW)
14888                         tg3_flag_set(tp, NO_NVRAM);
14889         }
14890 }
14891
14892 /* Chips other than 5700/5701 use the NVRAM for fetching info. */
14893 static void tg3_nvram_init(struct tg3 *tp)
14894 {
14895         if (tg3_flag(tp, IS_SSB_CORE)) {
14896                 /* No NVRAM and EEPROM on the SSB Broadcom GigE core. */
14897                 tg3_flag_clear(tp, NVRAM);
14898                 tg3_flag_clear(tp, NVRAM_BUFFERED);
14899                 tg3_flag_set(tp, NO_NVRAM);
14900                 return;
14901         }
14902
14903         tw32_f(GRC_EEPROM_ADDR,
14904              (EEPROM_ADDR_FSM_RESET |
14905               (EEPROM_DEFAULT_CLOCK_PERIOD <<
14906                EEPROM_ADDR_CLKPERD_SHIFT)));
14907
14908         msleep(1);
14909
14910         /* Enable seeprom accesses. */
14911         tw32_f(GRC_LOCAL_CTRL,
14912              tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
14913         udelay(100);
14914
14915         if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
14916             tg3_asic_rev(tp) != ASIC_REV_5701) {
14917                 tg3_flag_set(tp, NVRAM);
14918
14919                 if (tg3_nvram_lock(tp)) {
14920                         netdev_warn(tp->dev,
14921                                     "Cannot get nvram lock, %s failed\n",
14922                                     __func__);
14923                         return;
14924                 }
14925                 tg3_enable_nvram_access(tp);
14926
14927                 tp->nvram_size = 0;
14928
14929                 if (tg3_asic_rev(tp) == ASIC_REV_5752)
14930                         tg3_get_5752_nvram_info(tp);
14931                 else if (tg3_asic_rev(tp) == ASIC_REV_5755)
14932                         tg3_get_5755_nvram_info(tp);
14933                 else if (tg3_asic_rev(tp) == ASIC_REV_5787 ||
14934                          tg3_asic_rev(tp) == ASIC_REV_5784 ||
14935                          tg3_asic_rev(tp) == ASIC_REV_5785)
14936                         tg3_get_5787_nvram_info(tp);
14937                 else if (tg3_asic_rev(tp) == ASIC_REV_5761)
14938                         tg3_get_5761_nvram_info(tp);
14939                 else if (tg3_asic_rev(tp) == ASIC_REV_5906)
14940                         tg3_get_5906_nvram_info(tp);
14941                 else if (tg3_asic_rev(tp) == ASIC_REV_57780 ||
14942                          tg3_flag(tp, 57765_CLASS))
14943                         tg3_get_57780_nvram_info(tp);
14944                 else if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
14945                          tg3_asic_rev(tp) == ASIC_REV_5719)
14946                         tg3_get_5717_nvram_info(tp);
14947                 else if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
14948                          tg3_asic_rev(tp) == ASIC_REV_5762)
14949                         tg3_get_5720_nvram_info(tp);
14950                 else
14951                         tg3_get_nvram_info(tp);
14952
14953                 if (tp->nvram_size == 0)
14954                         tg3_get_nvram_size(tp);
14955
14956                 tg3_disable_nvram_access(tp);
14957                 tg3_nvram_unlock(tp);
14958
14959         } else {
14960                 tg3_flag_clear(tp, NVRAM);
14961                 tg3_flag_clear(tp, NVRAM_BUFFERED);
14962
14963                 tg3_get_eeprom_size(tp);
14964         }
14965 }
14966
14967 struct subsys_tbl_ent {
14968         u16 subsys_vendor, subsys_devid;
14969         u32 phy_id;
14970 };
14971
14972 static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
14973         /* Broadcom boards. */
14974         { TG3PCI_SUBVENDOR_ID_BROADCOM,
14975           TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
14976         { TG3PCI_SUBVENDOR_ID_BROADCOM,
14977           TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
14978         { TG3PCI_SUBVENDOR_ID_BROADCOM,
14979           TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
14980         { TG3PCI_SUBVENDOR_ID_BROADCOM,
14981           TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
14982         { TG3PCI_SUBVENDOR_ID_BROADCOM,
14983           TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
14984         { TG3PCI_SUBVENDOR_ID_BROADCOM,
14985           TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
14986         { TG3PCI_SUBVENDOR_ID_BROADCOM,
14987           TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
14988         { TG3PCI_SUBVENDOR_ID_BROADCOM,
14989           TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
14990         { TG3PCI_SUBVENDOR_ID_BROADCOM,
14991           TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
14992         { TG3PCI_SUBVENDOR_ID_BROADCOM,
14993           TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
14994         { TG3PCI_SUBVENDOR_ID_BROADCOM,
14995           TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
14996
14997         /* 3com boards. */
14998         { TG3PCI_SUBVENDOR_ID_3COM,
14999           TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
15000         { TG3PCI_SUBVENDOR_ID_3COM,
15001           TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
15002         { TG3PCI_SUBVENDOR_ID_3COM,
15003           TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
15004         { TG3PCI_SUBVENDOR_ID_3COM,
15005           TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
15006         { TG3PCI_SUBVENDOR_ID_3COM,
15007           TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
15008
15009         /* DELL boards. */
15010         { TG3PCI_SUBVENDOR_ID_DELL,
15011           TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
15012         { TG3PCI_SUBVENDOR_ID_DELL,
15013           TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
15014         { TG3PCI_SUBVENDOR_ID_DELL,
15015           TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
15016         { TG3PCI_SUBVENDOR_ID_DELL,
15017           TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
15018
15019         /* Compaq boards. */
15020         { TG3PCI_SUBVENDOR_ID_COMPAQ,
15021           TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
15022         { TG3PCI_SUBVENDOR_ID_COMPAQ,
15023           TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
15024         { TG3PCI_SUBVENDOR_ID_COMPAQ,
15025           TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
15026         { TG3PCI_SUBVENDOR_ID_COMPAQ,
15027           TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
15028         { TG3PCI_SUBVENDOR_ID_COMPAQ,
15029           TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
15030
15031         /* IBM boards. */
15032         { TG3PCI_SUBVENDOR_ID_IBM,
15033           TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
15034 };
15035
15036 static struct subsys_tbl_ent *tg3_lookup_by_subsys(struct tg3 *tp)
15037 {
15038         int i;
15039
15040         for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
15041                 if ((subsys_id_to_phy_id[i].subsys_vendor ==
15042                      tp->pdev->subsystem_vendor) &&
15043                     (subsys_id_to_phy_id[i].subsys_devid ==
15044                      tp->pdev->subsystem_device))
15045                         return &subsys_id_to_phy_id[i];
15046         }
15047         return NULL;
15048 }
15049
15050 static void tg3_get_eeprom_hw_cfg(struct tg3 *tp)
15051 {
15052         u32 val;
15053
15054         tp->phy_id = TG3_PHY_ID_INVALID;
15055         tp->led_ctrl = LED_CTRL_MODE_PHY_1;
15056
15057         /* Assume an onboard device and WOL capable by default.  */
15058         tg3_flag_set(tp, EEPROM_WRITE_PROT);
15059         tg3_flag_set(tp, WOL_CAP);
15060
15061         if (tg3_asic_rev(tp) == ASIC_REV_5906) {
15062                 if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
15063                         tg3_flag_clear(tp, EEPROM_WRITE_PROT);
15064                         tg3_flag_set(tp, IS_NIC);
15065                 }
15066                 val = tr32(VCPU_CFGSHDW);
15067                 if (val & VCPU_CFGSHDW_ASPM_DBNC)
15068                         tg3_flag_set(tp, ASPM_WORKAROUND);
15069                 if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
15070                     (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
15071                         tg3_flag_set(tp, WOL_ENABLE);
15072                         device_set_wakeup_enable(&tp->pdev->dev, true);
15073                 }
15074                 goto done;
15075         }
15076
15077         tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
15078         if (val == NIC_SRAM_DATA_SIG_MAGIC) {
15079                 u32 nic_cfg, led_cfg;
15080                 u32 cfg2 = 0, cfg4 = 0, cfg5 = 0;
15081                 u32 nic_phy_id, ver, eeprom_phy_id;
15082                 int eeprom_phy_serdes = 0;
15083
15084                 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
15085                 tp->nic_sram_data_cfg = nic_cfg;
15086
15087                 tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
15088                 ver >>= NIC_SRAM_DATA_VER_SHIFT;
15089                 if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
15090                     tg3_asic_rev(tp) != ASIC_REV_5701 &&
15091                     tg3_asic_rev(tp) != ASIC_REV_5703 &&
15092                     (ver > 0) && (ver < 0x100))
15093                         tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
15094
15095                 if (tg3_asic_rev(tp) == ASIC_REV_5785)
15096                         tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
15097
15098                 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
15099                     tg3_asic_rev(tp) == ASIC_REV_5719 ||
15100                     tg3_asic_rev(tp) == ASIC_REV_5720)
15101                         tg3_read_mem(tp, NIC_SRAM_DATA_CFG_5, &cfg5);
15102
15103                 if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
15104                     NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
15105                         eeprom_phy_serdes = 1;
15106
15107                 tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
15108                 if (nic_phy_id != 0) {
15109                         u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
15110                         u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
15111
15112                         eeprom_phy_id  = (id1 >> 16) << 10;
15113                         eeprom_phy_id |= (id2 & 0xfc00) << 16;
15114                         eeprom_phy_id |= (id2 & 0x03ff) <<  0;
15115                 } else
15116                         eeprom_phy_id = 0;
15117
15118                 tp->phy_id = eeprom_phy_id;
15119                 if (eeprom_phy_serdes) {
15120                         if (!tg3_flag(tp, 5705_PLUS))
15121                                 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
15122                         else
15123                                 tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
15124                 }
15125
15126                 if (tg3_flag(tp, 5750_PLUS))
15127                         led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
15128                                     SHASTA_EXT_LED_MODE_MASK);
15129                 else
15130                         led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
15131
15132                 switch (led_cfg) {
15133                 default:
15134                 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
15135                         tp->led_ctrl = LED_CTRL_MODE_PHY_1;
15136                         break;
15137
15138                 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
15139                         tp->led_ctrl = LED_CTRL_MODE_PHY_2;
15140                         break;
15141
15142                 case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
15143                         tp->led_ctrl = LED_CTRL_MODE_MAC;
15144
15145                         /* Default to PHY_1_MODE if 0 (MAC_MODE) is
15146                          * read on some older 5700/5701 bootcode.
15147                          */
15148                         if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
15149                             tg3_asic_rev(tp) == ASIC_REV_5701)
15150                                 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
15151
15152                         break;
15153
15154                 case SHASTA_EXT_LED_SHARED:
15155                         tp->led_ctrl = LED_CTRL_MODE_SHARED;
15156                         if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0 &&
15157                             tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A1)
15158                                 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
15159                                                  LED_CTRL_MODE_PHY_2);
15160
15161                         if (tg3_flag(tp, 5717_PLUS) ||
15162                             tg3_asic_rev(tp) == ASIC_REV_5762)
15163                                 tp->led_ctrl |= LED_CTRL_BLINK_RATE_OVERRIDE |
15164                                                 LED_CTRL_BLINK_RATE_MASK;
15165
15166                         break;
15167
15168                 case SHASTA_EXT_LED_MAC:
15169                         tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
15170                         break;
15171
15172                 case SHASTA_EXT_LED_COMBO:
15173                         tp->led_ctrl = LED_CTRL_MODE_COMBO;
15174                         if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0)
15175                                 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
15176                                                  LED_CTRL_MODE_PHY_2);
15177                         break;
15178
15179                 }
15180
15181                 if ((tg3_asic_rev(tp) == ASIC_REV_5700 ||
15182                      tg3_asic_rev(tp) == ASIC_REV_5701) &&
15183                     tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
15184                         tp->led_ctrl = LED_CTRL_MODE_PHY_2;
15185
15186                 if (tg3_chip_rev(tp) == CHIPREV_5784_AX)
15187                         tp->led_ctrl = LED_CTRL_MODE_PHY_1;
15188
15189                 if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
15190                         tg3_flag_set(tp, EEPROM_WRITE_PROT);
15191                         if ((tp->pdev->subsystem_vendor ==
15192                              PCI_VENDOR_ID_ARIMA) &&
15193                             (tp->pdev->subsystem_device == 0x205a ||
15194                              tp->pdev->subsystem_device == 0x2063))
15195                                 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
15196                 } else {
15197                         tg3_flag_clear(tp, EEPROM_WRITE_PROT);
15198                         tg3_flag_set(tp, IS_NIC);
15199                 }
15200
15201                 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
15202                         tg3_flag_set(tp, ENABLE_ASF);
15203                         if (tg3_flag(tp, 5750_PLUS))
15204                                 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
15205                 }
15206
15207                 if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
15208                     tg3_flag(tp, 5750_PLUS))
15209                         tg3_flag_set(tp, ENABLE_APE);
15210
15211                 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
15212                     !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
15213                         tg3_flag_clear(tp, WOL_CAP);
15214
15215                 if (tg3_flag(tp, WOL_CAP) &&
15216                     (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
15217                         tg3_flag_set(tp, WOL_ENABLE);
15218                         device_set_wakeup_enable(&tp->pdev->dev, true);
15219                 }
15220
15221                 if (cfg2 & (1 << 17))
15222                         tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
15223
15224                 /* serdes signal pre-emphasis in register 0x590 set by */
15225                 /* bootcode if bit 18 is set */
15226                 if (cfg2 & (1 << 18))
15227                         tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
15228
15229                 if ((tg3_flag(tp, 57765_PLUS) ||
15230                      (tg3_asic_rev(tp) == ASIC_REV_5784 &&
15231                       tg3_chip_rev(tp) != CHIPREV_5784_AX)) &&
15232                     (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
15233                         tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
15234
15235                 if (tg3_flag(tp, PCI_EXPRESS)) {
15236                         u32 cfg3;
15237
15238                         tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
15239                         if (tg3_asic_rev(tp) != ASIC_REV_5785 &&
15240                             !tg3_flag(tp, 57765_PLUS) &&
15241                             (cfg3 & NIC_SRAM_ASPM_DEBOUNCE))
15242                                 tg3_flag_set(tp, ASPM_WORKAROUND);
15243                         if (cfg3 & NIC_SRAM_LNK_FLAP_AVOID)
15244                                 tp->phy_flags |= TG3_PHYFLG_KEEP_LINK_ON_PWRDN;
15245                         if (cfg3 & NIC_SRAM_1G_ON_VAUX_OK)
15246                                 tp->phy_flags |= TG3_PHYFLG_1G_ON_VAUX_OK;
15247                 }
15248
15249                 if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
15250                         tg3_flag_set(tp, RGMII_INBAND_DISABLE);
15251                 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
15252                         tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
15253                 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
15254                         tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
15255
15256                 if (cfg5 & NIC_SRAM_DISABLE_1G_HALF_ADV)
15257                         tp->phy_flags |= TG3_PHYFLG_DISABLE_1G_HD_ADV;
15258         }
15259 done:
15260         if (tg3_flag(tp, WOL_CAP))
15261                 device_set_wakeup_enable(&tp->pdev->dev,
15262                                          tg3_flag(tp, WOL_ENABLE));
15263         else
15264                 device_set_wakeup_capable(&tp->pdev->dev, false);
15265 }
15266
15267 static int tg3_ape_otp_read(struct tg3 *tp, u32 offset, u32 *val)
15268 {
15269         int i, err;
15270         u32 val2, off = offset * 8;
15271
15272         err = tg3_nvram_lock(tp);
15273         if (err)
15274                 return err;
15275
15276         tg3_ape_write32(tp, TG3_APE_OTP_ADDR, off | APE_OTP_ADDR_CPU_ENABLE);
15277         tg3_ape_write32(tp, TG3_APE_OTP_CTRL, APE_OTP_CTRL_PROG_EN |
15278                         APE_OTP_CTRL_CMD_RD | APE_OTP_CTRL_START);
15279         tg3_ape_read32(tp, TG3_APE_OTP_CTRL);
15280         udelay(10);
15281
15282         for (i = 0; i < 100; i++) {
15283                 val2 = tg3_ape_read32(tp, TG3_APE_OTP_STATUS);
15284                 if (val2 & APE_OTP_STATUS_CMD_DONE) {
15285                         *val = tg3_ape_read32(tp, TG3_APE_OTP_RD_DATA);
15286                         break;
15287                 }
15288                 udelay(10);
15289         }
15290
15291         tg3_ape_write32(tp, TG3_APE_OTP_CTRL, 0);
15292
15293         tg3_nvram_unlock(tp);
15294         if (val2 & APE_OTP_STATUS_CMD_DONE)
15295                 return 0;
15296
15297         return -EBUSY;
15298 }
15299
15300 static int tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
15301 {
15302         int i;
15303         u32 val;
15304
15305         tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
15306         tw32(OTP_CTRL, cmd);
15307
15308         /* Wait for up to 1 ms for command to execute. */
15309         for (i = 0; i < 100; i++) {
15310                 val = tr32(OTP_STATUS);
15311                 if (val & OTP_STATUS_CMD_DONE)
15312                         break;
15313                 udelay(10);
15314         }
15315
15316         return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
15317 }
15318
15319 /* Read the gphy configuration from the OTP region of the chip.  The gphy
15320  * configuration is a 32-bit value that straddles the alignment boundary.
15321  * We do two 32-bit reads and then shift and merge the results.
15322  */
15323 static u32 tg3_read_otp_phycfg(struct tg3 *tp)
15324 {
15325         u32 bhalf_otp, thalf_otp;
15326
15327         tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
15328
15329         if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
15330                 return 0;
15331
15332         tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
15333
15334         if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
15335                 return 0;
15336
15337         thalf_otp = tr32(OTP_READ_DATA);
15338
15339         tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
15340
15341         if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
15342                 return 0;
15343
15344         bhalf_otp = tr32(OTP_READ_DATA);
15345
15346         return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
15347 }
15348
15349 static void tg3_phy_init_link_config(struct tg3 *tp)
15350 {
15351         u32 adv = ADVERTISED_Autoneg;
15352
15353         if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
15354                 if (!(tp->phy_flags & TG3_PHYFLG_DISABLE_1G_HD_ADV))
15355                         adv |= ADVERTISED_1000baseT_Half;
15356                 adv |= ADVERTISED_1000baseT_Full;
15357         }
15358
15359         if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
15360                 adv |= ADVERTISED_100baseT_Half |
15361                        ADVERTISED_100baseT_Full |
15362                        ADVERTISED_10baseT_Half |
15363                        ADVERTISED_10baseT_Full |
15364                        ADVERTISED_TP;
15365         else
15366                 adv |= ADVERTISED_FIBRE;
15367
15368         tp->link_config.advertising = adv;
15369         tp->link_config.speed = SPEED_UNKNOWN;
15370         tp->link_config.duplex = DUPLEX_UNKNOWN;
15371         tp->link_config.autoneg = AUTONEG_ENABLE;
15372         tp->link_config.active_speed = SPEED_UNKNOWN;
15373         tp->link_config.active_duplex = DUPLEX_UNKNOWN;
15374
15375         tp->old_link = -1;
15376 }
15377
15378 static int tg3_phy_probe(struct tg3 *tp)
15379 {
15380         u32 hw_phy_id_1, hw_phy_id_2;
15381         u32 hw_phy_id, hw_phy_id_masked;
15382         int err;
15383
15384         /* flow control autonegotiation is default behavior */
15385         tg3_flag_set(tp, PAUSE_AUTONEG);
15386         tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
15387
15388         if (tg3_flag(tp, ENABLE_APE)) {
15389                 switch (tp->pci_fn) {
15390                 case 0:
15391                         tp->phy_ape_lock = TG3_APE_LOCK_PHY0;
15392                         break;
15393                 case 1:
15394                         tp->phy_ape_lock = TG3_APE_LOCK_PHY1;
15395                         break;
15396                 case 2:
15397                         tp->phy_ape_lock = TG3_APE_LOCK_PHY2;
15398                         break;
15399                 case 3:
15400                         tp->phy_ape_lock = TG3_APE_LOCK_PHY3;
15401                         break;
15402                 }
15403         }
15404
15405         if (!tg3_flag(tp, ENABLE_ASF) &&
15406             !(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
15407             !(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
15408                 tp->phy_flags &= ~(TG3_PHYFLG_1G_ON_VAUX_OK |
15409                                    TG3_PHYFLG_KEEP_LINK_ON_PWRDN);
15410
15411         if (tg3_flag(tp, USE_PHYLIB))
15412                 return tg3_phy_init(tp);
15413
15414         /* Reading the PHY ID register can conflict with ASF
15415          * firmware access to the PHY hardware.
15416          */
15417         err = 0;
15418         if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
15419                 hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
15420         } else {
15421                 /* Now read the physical PHY_ID from the chip and verify
15422                  * that it is sane.  If it doesn't look good, we fall back
15423                  * to either the hard-coded table based PHY_ID and failing
15424                  * that the value found in the eeprom area.
15425                  */
15426                 err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
15427                 err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
15428
15429                 hw_phy_id  = (hw_phy_id_1 & 0xffff) << 10;
15430                 hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
15431                 hw_phy_id |= (hw_phy_id_2 & 0x03ff) <<  0;
15432
15433                 hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
15434         }
15435
15436         if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
15437                 tp->phy_id = hw_phy_id;
15438                 if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
15439                         tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
15440                 else
15441                         tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
15442         } else {
15443                 if (tp->phy_id != TG3_PHY_ID_INVALID) {
15444                         /* Do nothing, phy ID already set up in
15445                          * tg3_get_eeprom_hw_cfg().
15446                          */
15447                 } else {
15448                         struct subsys_tbl_ent *p;
15449
15450                         /* No eeprom signature?  Try the hardcoded
15451                          * subsys device table.
15452                          */
15453                         p = tg3_lookup_by_subsys(tp);
15454                         if (p) {
15455                                 tp->phy_id = p->phy_id;
15456                         } else if (!tg3_flag(tp, IS_SSB_CORE)) {
15457                                 /* For now we saw the IDs 0xbc050cd0,
15458                                  * 0xbc050f80 and 0xbc050c30 on devices
15459                                  * connected to an BCM4785 and there are
15460                                  * probably more. Just assume that the phy is
15461                                  * supported when it is connected to a SSB core
15462                                  * for now.
15463                                  */
15464                                 return -ENODEV;
15465                         }
15466
15467                         if (!tp->phy_id ||
15468                             tp->phy_id == TG3_PHY_ID_BCM8002)
15469                                 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
15470                 }
15471         }
15472
15473         if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
15474             (tg3_asic_rev(tp) == ASIC_REV_5719 ||
15475              tg3_asic_rev(tp) == ASIC_REV_5720 ||
15476              tg3_asic_rev(tp) == ASIC_REV_57766 ||
15477              tg3_asic_rev(tp) == ASIC_REV_5762 ||
15478              (tg3_asic_rev(tp) == ASIC_REV_5717 &&
15479               tg3_chip_rev_id(tp) != CHIPREV_ID_5717_A0) ||
15480              (tg3_asic_rev(tp) == ASIC_REV_57765 &&
15481               tg3_chip_rev_id(tp) != CHIPREV_ID_57765_A0))) {
15482                 tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
15483
15484                 tp->eee.supported = SUPPORTED_100baseT_Full |
15485                                     SUPPORTED_1000baseT_Full;
15486                 tp->eee.advertised = ADVERTISED_100baseT_Full |
15487                                      ADVERTISED_1000baseT_Full;
15488                 tp->eee.eee_enabled = 1;
15489                 tp->eee.tx_lpi_enabled = 1;
15490                 tp->eee.tx_lpi_timer = TG3_CPMU_DBTMR1_LNKIDLE_2047US;
15491         }
15492
15493         tg3_phy_init_link_config(tp);
15494
15495         if (!(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN) &&
15496             !(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
15497             !tg3_flag(tp, ENABLE_APE) &&
15498             !tg3_flag(tp, ENABLE_ASF)) {
15499                 u32 bmsr, dummy;
15500
15501                 tg3_readphy(tp, MII_BMSR, &bmsr);
15502                 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
15503                     (bmsr & BMSR_LSTATUS))
15504                         goto skip_phy_reset;
15505
15506                 err = tg3_phy_reset(tp);
15507                 if (err)
15508                         return err;
15509
15510                 tg3_phy_set_wirespeed(tp);
15511
15512                 if (!tg3_phy_copper_an_config_ok(tp, &dummy)) {
15513                         tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
15514                                             tp->link_config.flowctrl);
15515
15516                         tg3_writephy(tp, MII_BMCR,
15517                                      BMCR_ANENABLE | BMCR_ANRESTART);
15518                 }
15519         }
15520
15521 skip_phy_reset:
15522         if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
15523                 err = tg3_init_5401phy_dsp(tp);
15524                 if (err)
15525                         return err;
15526
15527                 err = tg3_init_5401phy_dsp(tp);
15528         }
15529
15530         return err;
15531 }
15532
15533 static void tg3_read_vpd(struct tg3 *tp)
15534 {
15535         u8 *vpd_data;
15536         unsigned int block_end, rosize, len;
15537         u32 vpdlen;
15538         int j, i = 0;
15539
15540         vpd_data = (u8 *)tg3_vpd_readblock(tp, &vpdlen);
15541         if (!vpd_data)
15542                 goto out_no_vpd;
15543
15544         i = pci_vpd_find_tag(vpd_data, 0, vpdlen, PCI_VPD_LRDT_RO_DATA);
15545         if (i < 0)
15546                 goto out_not_found;
15547
15548         rosize = pci_vpd_lrdt_size(&vpd_data[i]);
15549         block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
15550         i += PCI_VPD_LRDT_TAG_SIZE;
15551
15552         if (block_end > vpdlen)
15553                 goto out_not_found;
15554
15555         j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
15556                                       PCI_VPD_RO_KEYWORD_MFR_ID);
15557         if (j > 0) {
15558                 len = pci_vpd_info_field_size(&vpd_data[j]);
15559
15560                 j += PCI_VPD_INFO_FLD_HDR_SIZE;
15561                 if (j + len > block_end || len != 4 ||
15562                     memcmp(&vpd_data[j], "1028", 4))
15563                         goto partno;
15564
15565                 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
15566                                               PCI_VPD_RO_KEYWORD_VENDOR0);
15567                 if (j < 0)
15568                         goto partno;
15569
15570                 len = pci_vpd_info_field_size(&vpd_data[j]);
15571
15572                 j += PCI_VPD_INFO_FLD_HDR_SIZE;
15573                 if (j + len > block_end)
15574                         goto partno;
15575
15576                 if (len >= sizeof(tp->fw_ver))
15577                         len = sizeof(tp->fw_ver) - 1;
15578                 memset(tp->fw_ver, 0, sizeof(tp->fw_ver));
15579                 snprintf(tp->fw_ver, sizeof(tp->fw_ver), "%.*s bc ", len,
15580                          &vpd_data[j]);
15581         }
15582
15583 partno:
15584         i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
15585                                       PCI_VPD_RO_KEYWORD_PARTNO);
15586         if (i < 0)
15587                 goto out_not_found;
15588
15589         len = pci_vpd_info_field_size(&vpd_data[i]);
15590
15591         i += PCI_VPD_INFO_FLD_HDR_SIZE;
15592         if (len > TG3_BPN_SIZE ||
15593             (len + i) > vpdlen)
15594                 goto out_not_found;
15595
15596         memcpy(tp->board_part_number, &vpd_data[i], len);
15597
15598 out_not_found:
15599         kfree(vpd_data);
15600         if (tp->board_part_number[0])
15601                 return;
15602
15603 out_no_vpd:
15604         if (tg3_asic_rev(tp) == ASIC_REV_5717) {
15605                 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
15606                     tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C)
15607                         strcpy(tp->board_part_number, "BCM5717");
15608                 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
15609                         strcpy(tp->board_part_number, "BCM5718");
15610                 else
15611                         goto nomatch;
15612         } else if (tg3_asic_rev(tp) == ASIC_REV_57780) {
15613                 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
15614                         strcpy(tp->board_part_number, "BCM57780");
15615                 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
15616                         strcpy(tp->board_part_number, "BCM57760");
15617                 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
15618                         strcpy(tp->board_part_number, "BCM57790");
15619                 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
15620                         strcpy(tp->board_part_number, "BCM57788");
15621                 else
15622                         goto nomatch;
15623         } else if (tg3_asic_rev(tp) == ASIC_REV_57765) {
15624                 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
15625                         strcpy(tp->board_part_number, "BCM57761");
15626                 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
15627                         strcpy(tp->board_part_number, "BCM57765");
15628                 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
15629                         strcpy(tp->board_part_number, "BCM57781");
15630                 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
15631                         strcpy(tp->board_part_number, "BCM57785");
15632                 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
15633                         strcpy(tp->board_part_number, "BCM57791");
15634                 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
15635                         strcpy(tp->board_part_number, "BCM57795");
15636                 else
15637                         goto nomatch;
15638         } else if (tg3_asic_rev(tp) == ASIC_REV_57766) {
15639                 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762)
15640                         strcpy(tp->board_part_number, "BCM57762");
15641                 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766)
15642                         strcpy(tp->board_part_number, "BCM57766");
15643                 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782)
15644                         strcpy(tp->board_part_number, "BCM57782");
15645                 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
15646                         strcpy(tp->board_part_number, "BCM57786");
15647                 else
15648                         goto nomatch;
15649         } else if (tg3_asic_rev(tp) == ASIC_REV_5906) {
15650                 strcpy(tp->board_part_number, "BCM95906");
15651         } else {
15652 nomatch:
15653                 strcpy(tp->board_part_number, "none");
15654         }
15655 }
15656
15657 static int tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
15658 {
15659         u32 val;
15660
15661         if (tg3_nvram_read(tp, offset, &val) ||
15662             (val & 0xfc000000) != 0x0c000000 ||
15663             tg3_nvram_read(tp, offset + 4, &val) ||
15664             val != 0)
15665                 return 0;
15666
15667         return 1;
15668 }
15669
15670 static void tg3_read_bc_ver(struct tg3 *tp)
15671 {
15672         u32 val, offset, start, ver_offset;
15673         int i, dst_off;
15674         bool newver = false;
15675
15676         if (tg3_nvram_read(tp, 0xc, &offset) ||
15677             tg3_nvram_read(tp, 0x4, &start))
15678                 return;
15679
15680         offset = tg3_nvram_logical_addr(tp, offset);
15681
15682         if (tg3_nvram_read(tp, offset, &val))
15683                 return;
15684
15685         if ((val & 0xfc000000) == 0x0c000000) {
15686                 if (tg3_nvram_read(tp, offset + 4, &val))
15687                         return;
15688
15689                 if (val == 0)
15690                         newver = true;
15691         }
15692
15693         dst_off = strlen(tp->fw_ver);
15694
15695         if (newver) {
15696                 if (TG3_VER_SIZE - dst_off < 16 ||
15697                     tg3_nvram_read(tp, offset + 8, &ver_offset))
15698                         return;
15699
15700                 offset = offset + ver_offset - start;
15701                 for (i = 0; i < 16; i += 4) {
15702                         __be32 v;
15703                         if (tg3_nvram_read_be32(tp, offset + i, &v))
15704                                 return;
15705
15706                         memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
15707                 }
15708         } else {
15709                 u32 major, minor;
15710
15711                 if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
15712                         return;
15713
15714                 major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
15715                         TG3_NVM_BCVER_MAJSFT;
15716                 minor = ver_offset & TG3_NVM_BCVER_MINMSK;
15717                 snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
15718                          "v%d.%02d", major, minor);
15719         }
15720 }
15721
15722 static void tg3_read_hwsb_ver(struct tg3 *tp)
15723 {
15724         u32 val, major, minor;
15725
15726         /* Use native endian representation */
15727         if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
15728                 return;
15729
15730         major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
15731                 TG3_NVM_HWSB_CFG1_MAJSFT;
15732         minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
15733                 TG3_NVM_HWSB_CFG1_MINSFT;
15734
15735         snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
15736 }
15737
15738 static void tg3_read_sb_ver(struct tg3 *tp, u32 val)
15739 {
15740         u32 offset, major, minor, build;
15741
15742         strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
15743
15744         if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
15745                 return;
15746
15747         switch (val & TG3_EEPROM_SB_REVISION_MASK) {
15748         case TG3_EEPROM_SB_REVISION_0:
15749                 offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
15750                 break;
15751         case TG3_EEPROM_SB_REVISION_2:
15752                 offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
15753                 break;
15754         case TG3_EEPROM_SB_REVISION_3:
15755                 offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
15756                 break;
15757         case TG3_EEPROM_SB_REVISION_4:
15758                 offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
15759                 break;
15760         case TG3_EEPROM_SB_REVISION_5:
15761                 offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
15762                 break;
15763         case TG3_EEPROM_SB_REVISION_6:
15764                 offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
15765                 break;
15766         default:
15767                 return;
15768         }
15769
15770         if (tg3_nvram_read(tp, offset, &val))
15771                 return;
15772
15773         build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
15774                 TG3_EEPROM_SB_EDH_BLD_SHFT;
15775         major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
15776                 TG3_EEPROM_SB_EDH_MAJ_SHFT;
15777         minor =  val & TG3_EEPROM_SB_EDH_MIN_MASK;
15778
15779         if (minor > 99 || build > 26)
15780                 return;
15781
15782         offset = strlen(tp->fw_ver);
15783         snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
15784                  " v%d.%02d", major, minor);
15785
15786         if (build > 0) {
15787                 offset = strlen(tp->fw_ver);
15788                 if (offset < TG3_VER_SIZE - 1)
15789                         tp->fw_ver[offset] = 'a' + build - 1;
15790         }
15791 }
15792
15793 static void tg3_read_mgmtfw_ver(struct tg3 *tp)
15794 {
15795         u32 val, offset, start;
15796         int i, vlen;
15797
15798         for (offset = TG3_NVM_DIR_START;
15799              offset < TG3_NVM_DIR_END;
15800              offset += TG3_NVM_DIRENT_SIZE) {
15801                 if (tg3_nvram_read(tp, offset, &val))
15802                         return;
15803
15804                 if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
15805                         break;
15806         }
15807
15808         if (offset == TG3_NVM_DIR_END)
15809                 return;
15810
15811         if (!tg3_flag(tp, 5705_PLUS))
15812                 start = 0x08000000;
15813         else if (tg3_nvram_read(tp, offset - 4, &start))
15814                 return;
15815
15816         if (tg3_nvram_read(tp, offset + 4, &offset) ||
15817             !tg3_fw_img_is_valid(tp, offset) ||
15818             tg3_nvram_read(tp, offset + 8, &val))
15819                 return;
15820
15821         offset += val - start;
15822
15823         vlen = strlen(tp->fw_ver);
15824
15825         tp->fw_ver[vlen++] = ',';
15826         tp->fw_ver[vlen++] = ' ';
15827
15828         for (i = 0; i < 4; i++) {
15829                 __be32 v;
15830                 if (tg3_nvram_read_be32(tp, offset, &v))
15831                         return;
15832
15833                 offset += sizeof(v);
15834
15835                 if (vlen > TG3_VER_SIZE - sizeof(v)) {
15836                         memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
15837                         break;
15838                 }
15839
15840                 memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
15841                 vlen += sizeof(v);
15842         }
15843 }
15844
15845 static void tg3_probe_ncsi(struct tg3 *tp)
15846 {
15847         u32 apedata;
15848
15849         apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
15850         if (apedata != APE_SEG_SIG_MAGIC)
15851                 return;
15852
15853         apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
15854         if (!(apedata & APE_FW_STATUS_READY))
15855                 return;
15856
15857         if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI)
15858                 tg3_flag_set(tp, APE_HAS_NCSI);
15859 }
15860
15861 static void tg3_read_dash_ver(struct tg3 *tp)
15862 {
15863         int vlen;
15864         u32 apedata;
15865         char *fwtype;
15866
15867         apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
15868
15869         if (tg3_flag(tp, APE_HAS_NCSI))
15870                 fwtype = "NCSI";
15871         else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725)
15872                 fwtype = "SMASH";
15873         else
15874                 fwtype = "DASH";
15875
15876         vlen = strlen(tp->fw_ver);
15877
15878         snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
15879                  fwtype,
15880                  (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
15881                  (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
15882                  (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
15883                  (apedata & APE_FW_VERSION_BLDMSK));
15884 }
15885
15886 static void tg3_read_otp_ver(struct tg3 *tp)
15887 {
15888         u32 val, val2;
15889
15890         if (tg3_asic_rev(tp) != ASIC_REV_5762)
15891                 return;
15892
15893         if (!tg3_ape_otp_read(tp, OTP_ADDRESS_MAGIC0, &val) &&
15894             !tg3_ape_otp_read(tp, OTP_ADDRESS_MAGIC0 + 4, &val2) &&
15895             TG3_OTP_MAGIC0_VALID(val)) {
15896                 u64 val64 = (u64) val << 32 | val2;
15897                 u32 ver = 0;
15898                 int i, vlen;
15899
15900                 for (i = 0; i < 7; i++) {
15901                         if ((val64 & 0xff) == 0)
15902                                 break;
15903                         ver = val64 & 0xff;
15904                         val64 >>= 8;
15905                 }
15906                 vlen = strlen(tp->fw_ver);
15907                 snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " .%02d", ver);
15908         }
15909 }
15910
15911 static void tg3_read_fw_ver(struct tg3 *tp)
15912 {
15913         u32 val;
15914         bool vpd_vers = false;
15915
15916         if (tp->fw_ver[0] != 0)
15917                 vpd_vers = true;
15918
15919         if (tg3_flag(tp, NO_NVRAM)) {
15920                 strcat(tp->fw_ver, "sb");
15921                 tg3_read_otp_ver(tp);
15922                 return;
15923         }
15924
15925         if (tg3_nvram_read(tp, 0, &val))
15926                 return;
15927
15928         if (val == TG3_EEPROM_MAGIC)
15929                 tg3_read_bc_ver(tp);
15930         else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
15931                 tg3_read_sb_ver(tp, val);
15932         else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
15933                 tg3_read_hwsb_ver(tp);
15934
15935         if (tg3_flag(tp, ENABLE_ASF)) {
15936                 if (tg3_flag(tp, ENABLE_APE)) {
15937                         tg3_probe_ncsi(tp);
15938                         if (!vpd_vers)
15939                                 tg3_read_dash_ver(tp);
15940                 } else if (!vpd_vers) {
15941                         tg3_read_mgmtfw_ver(tp);
15942                 }
15943         }
15944
15945         tp->fw_ver[TG3_VER_SIZE - 1] = 0;
15946 }
15947
15948 static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
15949 {
15950         if (tg3_flag(tp, LRG_PROD_RING_CAP))
15951                 return TG3_RX_RET_MAX_SIZE_5717;
15952         else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
15953                 return TG3_RX_RET_MAX_SIZE_5700;
15954         else
15955                 return TG3_RX_RET_MAX_SIZE_5705;
15956 }
15957
15958 static const struct pci_device_id tg3_write_reorder_chipsets[] = {
15959         { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
15960         { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
15961         { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
15962         { },
15963 };
15964
15965 static struct pci_dev *tg3_find_peer(struct tg3 *tp)
15966 {
15967         struct pci_dev *peer;
15968         unsigned int func, devnr = tp->pdev->devfn & ~7;
15969
15970         for (func = 0; func < 8; func++) {
15971                 peer = pci_get_slot(tp->pdev->bus, devnr | func);
15972                 if (peer && peer != tp->pdev)
15973                         break;
15974                 pci_dev_put(peer);
15975         }
15976         /* 5704 can be configured in single-port mode, set peer to
15977          * tp->pdev in that case.
15978          */
15979         if (!peer) {
15980                 peer = tp->pdev;
15981                 return peer;
15982         }
15983
15984         /*
15985          * We don't need to keep the refcount elevated; there's no way
15986          * to remove one half of this device without removing the other
15987          */
15988         pci_dev_put(peer);
15989
15990         return peer;
15991 }
15992
15993 static void tg3_detect_asic_rev(struct tg3 *tp, u32 misc_ctrl_reg)
15994 {
15995         tp->pci_chip_rev_id = misc_ctrl_reg >> MISC_HOST_CTRL_CHIPREV_SHIFT;
15996         if (tg3_asic_rev(tp) == ASIC_REV_USE_PROD_ID_REG) {
15997                 u32 reg;
15998
15999                 /* All devices that use the alternate
16000                  * ASIC REV location have a CPMU.
16001                  */
16002                 tg3_flag_set(tp, CPMU_PRESENT);
16003
16004                 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
16005                     tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C ||
16006                     tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
16007                     tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
16008                     tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720 ||
16009                     tp->pdev->device == TG3PCI_DEVICE_TIGON3_57767 ||
16010                     tp->pdev->device == TG3PCI_DEVICE_TIGON3_57764 ||
16011                     tp->pdev->device == TG3PCI_DEVICE_TIGON3_5762 ||
16012                     tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725 ||
16013                     tp->pdev->device == TG3PCI_DEVICE_TIGON3_5727 ||
16014                     tp->pdev->device == TG3PCI_DEVICE_TIGON3_57787)
16015                         reg = TG3PCI_GEN2_PRODID_ASICREV;
16016                 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
16017                          tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
16018                          tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
16019                          tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
16020                          tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
16021                          tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
16022                          tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762 ||
16023                          tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766 ||
16024                          tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782 ||
16025                          tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
16026                         reg = TG3PCI_GEN15_PRODID_ASICREV;
16027                 else
16028                         reg = TG3PCI_PRODID_ASICREV;
16029
16030                 pci_read_config_dword(tp->pdev, reg, &tp->pci_chip_rev_id);
16031         }
16032
16033         /* Wrong chip ID in 5752 A0. This code can be removed later
16034          * as A0 is not in production.
16035          */
16036         if (tg3_chip_rev_id(tp) == CHIPREV_ID_5752_A0_HW)
16037                 tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
16038
16039         if (tg3_chip_rev_id(tp) == CHIPREV_ID_5717_C0)
16040                 tp->pci_chip_rev_id = CHIPREV_ID_5720_A0;
16041
16042         if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
16043             tg3_asic_rev(tp) == ASIC_REV_5719 ||
16044             tg3_asic_rev(tp) == ASIC_REV_5720)
16045                 tg3_flag_set(tp, 5717_PLUS);
16046
16047         if (tg3_asic_rev(tp) == ASIC_REV_57765 ||
16048             tg3_asic_rev(tp) == ASIC_REV_57766)
16049                 tg3_flag_set(tp, 57765_CLASS);
16050
16051         if (tg3_flag(tp, 57765_CLASS) || tg3_flag(tp, 5717_PLUS) ||
16052              tg3_asic_rev(tp) == ASIC_REV_5762)
16053                 tg3_flag_set(tp, 57765_PLUS);
16054
16055         /* Intentionally exclude ASIC_REV_5906 */
16056         if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
16057             tg3_asic_rev(tp) == ASIC_REV_5787 ||
16058             tg3_asic_rev(tp) == ASIC_REV_5784 ||
16059             tg3_asic_rev(tp) == ASIC_REV_5761 ||
16060             tg3_asic_rev(tp) == ASIC_REV_5785 ||
16061             tg3_asic_rev(tp) == ASIC_REV_57780 ||
16062             tg3_flag(tp, 57765_PLUS))
16063                 tg3_flag_set(tp, 5755_PLUS);
16064
16065         if (tg3_asic_rev(tp) == ASIC_REV_5780 ||
16066             tg3_asic_rev(tp) == ASIC_REV_5714)
16067                 tg3_flag_set(tp, 5780_CLASS);
16068
16069         if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
16070             tg3_asic_rev(tp) == ASIC_REV_5752 ||
16071             tg3_asic_rev(tp) == ASIC_REV_5906 ||
16072             tg3_flag(tp, 5755_PLUS) ||
16073             tg3_flag(tp, 5780_CLASS))
16074                 tg3_flag_set(tp, 5750_PLUS);
16075
16076         if (tg3_asic_rev(tp) == ASIC_REV_5705 ||
16077             tg3_flag(tp, 5750_PLUS))
16078                 tg3_flag_set(tp, 5705_PLUS);
16079 }
16080
16081 static bool tg3_10_100_only_device(struct tg3 *tp,
16082                                    const struct pci_device_id *ent)
16083 {
16084         u32 grc_misc_cfg = tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK;
16085
16086         if ((tg3_asic_rev(tp) == ASIC_REV_5703 &&
16087              (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
16088             (tp->phy_flags & TG3_PHYFLG_IS_FET))
16089                 return true;
16090
16091         if (ent->driver_data & TG3_DRV_DATA_FLAG_10_100_ONLY) {
16092                 if (tg3_asic_rev(tp) == ASIC_REV_5705) {
16093                         if (ent->driver_data & TG3_DRV_DATA_FLAG_5705_10_100)
16094                                 return true;
16095                 } else {
16096                         return true;
16097                 }
16098         }
16099
16100         return false;
16101 }
16102
16103 static int tg3_get_invariants(struct tg3 *tp, const struct pci_device_id *ent)
16104 {
16105         u32 misc_ctrl_reg;
16106         u32 pci_state_reg, grc_misc_cfg;
16107         u32 val;
16108         u16 pci_cmd;
16109         int err;
16110
16111         /* Force memory write invalidate off.  If we leave it on,
16112          * then on 5700_BX chips we have to enable a workaround.
16113          * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
16114          * to match the cacheline size.  The Broadcom driver have this
16115          * workaround but turns MWI off all the times so never uses
16116          * it.  This seems to suggest that the workaround is insufficient.
16117          */
16118         pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
16119         pci_cmd &= ~PCI_COMMAND_INVALIDATE;
16120         pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
16121
16122         /* Important! -- Make sure register accesses are byteswapped
16123          * correctly.  Also, for those chips that require it, make
16124          * sure that indirect register accesses are enabled before
16125          * the first operation.
16126          */
16127         pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
16128                               &misc_ctrl_reg);
16129         tp->misc_host_ctrl |= (misc_ctrl_reg &
16130                                MISC_HOST_CTRL_CHIPREV);
16131         pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
16132                                tp->misc_host_ctrl);
16133
16134         tg3_detect_asic_rev(tp, misc_ctrl_reg);
16135
16136         /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
16137          * we need to disable memory and use config. cycles
16138          * only to access all registers. The 5702/03 chips
16139          * can mistakenly decode the special cycles from the
16140          * ICH chipsets as memory write cycles, causing corruption
16141          * of register and memory space. Only certain ICH bridges
16142          * will drive special cycles with non-zero data during the
16143          * address phase which can fall within the 5703's address
16144          * range. This is not an ICH bug as the PCI spec allows
16145          * non-zero address during special cycles. However, only
16146          * these ICH bridges are known to drive non-zero addresses
16147          * during special cycles.
16148          *
16149          * Since special cycles do not cross PCI bridges, we only
16150          * enable this workaround if the 5703 is on the secondary
16151          * bus of these ICH bridges.
16152          */
16153         if ((tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A1) ||
16154             (tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A2)) {
16155                 static struct tg3_dev_id {
16156                         u32     vendor;
16157                         u32     device;
16158                         u32     rev;
16159                 } ich_chipsets[] = {
16160                         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
16161                           PCI_ANY_ID },
16162                         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
16163                           PCI_ANY_ID },
16164                         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
16165                           0xa },
16166                         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
16167                           PCI_ANY_ID },
16168                         { },
16169                 };
16170                 struct tg3_dev_id *pci_id = &ich_chipsets[0];
16171                 struct pci_dev *bridge = NULL;
16172
16173                 while (pci_id->vendor != 0) {
16174                         bridge = pci_get_device(pci_id->vendor, pci_id->device,
16175                                                 bridge);
16176                         if (!bridge) {
16177                                 pci_id++;
16178                                 continue;
16179                         }
16180                         if (pci_id->rev != PCI_ANY_ID) {
16181                                 if (bridge->revision > pci_id->rev)
16182                                         continue;
16183                         }
16184                         if (bridge->subordinate &&
16185                             (bridge->subordinate->number ==
16186                              tp->pdev->bus->number)) {
16187                                 tg3_flag_set(tp, ICH_WORKAROUND);
16188                                 pci_dev_put(bridge);
16189                                 break;
16190                         }
16191                 }
16192         }
16193
16194         if (tg3_asic_rev(tp) == ASIC_REV_5701) {
16195                 static struct tg3_dev_id {
16196                         u32     vendor;
16197                         u32     device;
16198                 } bridge_chipsets[] = {
16199                         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
16200                         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
16201                         { },
16202                 };
16203                 struct tg3_dev_id *pci_id = &bridge_chipsets[0];
16204                 struct pci_dev *bridge = NULL;
16205
16206                 while (pci_id->vendor != 0) {
16207                         bridge = pci_get_device(pci_id->vendor,
16208                                                 pci_id->device,
16209                                                 bridge);
16210                         if (!bridge) {
16211                                 pci_id++;
16212                                 continue;
16213                         }
16214                         if (bridge->subordinate &&
16215                             (bridge->subordinate->number <=
16216                              tp->pdev->bus->number) &&
16217                             (bridge->subordinate->busn_res.end >=
16218                              tp->pdev->bus->number)) {
16219                                 tg3_flag_set(tp, 5701_DMA_BUG);
16220                                 pci_dev_put(bridge);
16221                                 break;
16222                         }
16223                 }
16224         }
16225
16226         /* The EPB bridge inside 5714, 5715, and 5780 cannot support
16227          * DMA addresses > 40-bit. This bridge may have other additional
16228          * 57xx devices behind it in some 4-port NIC designs for example.
16229          * Any tg3 device found behind the bridge will also need the 40-bit
16230          * DMA workaround.
16231          */
16232         if (tg3_flag(tp, 5780_CLASS)) {
16233                 tg3_flag_set(tp, 40BIT_DMA_BUG);
16234                 tp->msi_cap = tp->pdev->msi_cap;
16235         } else {
16236                 struct pci_dev *bridge = NULL;
16237
16238                 do {
16239                         bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
16240                                                 PCI_DEVICE_ID_SERVERWORKS_EPB,
16241                                                 bridge);
16242                         if (bridge && bridge->subordinate &&
16243                             (bridge->subordinate->number <=
16244                              tp->pdev->bus->number) &&
16245                             (bridge->subordinate->busn_res.end >=
16246                              tp->pdev->bus->number)) {
16247                                 tg3_flag_set(tp, 40BIT_DMA_BUG);
16248                                 pci_dev_put(bridge);
16249                                 break;
16250                         }
16251                 } while (bridge);
16252         }
16253
16254         if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
16255             tg3_asic_rev(tp) == ASIC_REV_5714)
16256                 tp->pdev_peer = tg3_find_peer(tp);
16257
16258         /* Determine TSO capabilities */
16259         if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0)
16260                 ; /* Do nothing. HW bug. */
16261         else if (tg3_flag(tp, 57765_PLUS))
16262                 tg3_flag_set(tp, HW_TSO_3);
16263         else if (tg3_flag(tp, 5755_PLUS) ||
16264                  tg3_asic_rev(tp) == ASIC_REV_5906)
16265                 tg3_flag_set(tp, HW_TSO_2);
16266         else if (tg3_flag(tp, 5750_PLUS)) {
16267                 tg3_flag_set(tp, HW_TSO_1);
16268                 tg3_flag_set(tp, TSO_BUG);
16269                 if (tg3_asic_rev(tp) == ASIC_REV_5750 &&
16270                     tg3_chip_rev_id(tp) >= CHIPREV_ID_5750_C2)
16271                         tg3_flag_clear(tp, TSO_BUG);
16272         } else if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
16273                    tg3_asic_rev(tp) != ASIC_REV_5701 &&
16274                    tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
16275                 tg3_flag_set(tp, FW_TSO);
16276                 tg3_flag_set(tp, TSO_BUG);
16277                 if (tg3_asic_rev(tp) == ASIC_REV_5705)
16278                         tp->fw_needed = FIRMWARE_TG3TSO5;
16279                 else
16280                         tp->fw_needed = FIRMWARE_TG3TSO;
16281         }
16282
16283         /* Selectively allow TSO based on operating conditions */
16284         if (tg3_flag(tp, HW_TSO_1) ||
16285             tg3_flag(tp, HW_TSO_2) ||
16286             tg3_flag(tp, HW_TSO_3) ||
16287             tg3_flag(tp, FW_TSO)) {
16288                 /* For firmware TSO, assume ASF is disabled.
16289                  * We'll disable TSO later if we discover ASF
16290                  * is enabled in tg3_get_eeprom_hw_cfg().
16291                  */
16292                 tg3_flag_set(tp, TSO_CAPABLE);
16293         } else {
16294                 tg3_flag_clear(tp, TSO_CAPABLE);
16295                 tg3_flag_clear(tp, TSO_BUG);
16296                 tp->fw_needed = NULL;
16297         }
16298
16299         if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0)
16300                 tp->fw_needed = FIRMWARE_TG3;
16301
16302         if (tg3_asic_rev(tp) == ASIC_REV_57766)
16303                 tp->fw_needed = FIRMWARE_TG357766;
16304
16305         tp->irq_max = 1;
16306
16307         if (tg3_flag(tp, 5750_PLUS)) {
16308                 tg3_flag_set(tp, SUPPORT_MSI);
16309                 if (tg3_chip_rev(tp) == CHIPREV_5750_AX ||
16310                     tg3_chip_rev(tp) == CHIPREV_5750_BX ||
16311                     (tg3_asic_rev(tp) == ASIC_REV_5714 &&
16312                      tg3_chip_rev_id(tp) <= CHIPREV_ID_5714_A2 &&
16313                      tp->pdev_peer == tp->pdev))
16314                         tg3_flag_clear(tp, SUPPORT_MSI);
16315
16316                 if (tg3_flag(tp, 5755_PLUS) ||
16317                     tg3_asic_rev(tp) == ASIC_REV_5906) {
16318                         tg3_flag_set(tp, 1SHOT_MSI);
16319                 }
16320
16321                 if (tg3_flag(tp, 57765_PLUS)) {
16322                         tg3_flag_set(tp, SUPPORT_MSIX);
16323                         tp->irq_max = TG3_IRQ_MAX_VECS;
16324                 }
16325         }
16326
16327         tp->txq_max = 1;
16328         tp->rxq_max = 1;
16329         if (tp->irq_max > 1) {
16330                 tp->rxq_max = TG3_RSS_MAX_NUM_QS;
16331                 tg3_rss_init_dflt_indir_tbl(tp, TG3_RSS_MAX_NUM_QS);
16332
16333                 if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
16334                     tg3_asic_rev(tp) == ASIC_REV_5720)
16335                         tp->txq_max = tp->irq_max - 1;
16336         }
16337
16338         if (tg3_flag(tp, 5755_PLUS) ||
16339             tg3_asic_rev(tp) == ASIC_REV_5906)
16340                 tg3_flag_set(tp, SHORT_DMA_BUG);
16341
16342         if (tg3_asic_rev(tp) == ASIC_REV_5719)
16343                 tp->dma_limit = TG3_TX_BD_DMA_MAX_4K;
16344
16345         if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
16346             tg3_asic_rev(tp) == ASIC_REV_5719 ||
16347             tg3_asic_rev(tp) == ASIC_REV_5720 ||
16348             tg3_asic_rev(tp) == ASIC_REV_5762)
16349                 tg3_flag_set(tp, LRG_PROD_RING_CAP);
16350
16351         if (tg3_flag(tp, 57765_PLUS) &&
16352             tg3_chip_rev_id(tp) != CHIPREV_ID_5719_A0)
16353                 tg3_flag_set(tp, USE_JUMBO_BDFLAG);
16354
16355         if (!tg3_flag(tp, 5705_PLUS) ||
16356             tg3_flag(tp, 5780_CLASS) ||
16357             tg3_flag(tp, USE_JUMBO_BDFLAG))
16358                 tg3_flag_set(tp, JUMBO_CAPABLE);
16359
16360         pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
16361                               &pci_state_reg);
16362
16363         if (pci_is_pcie(tp->pdev)) {
16364                 u16 lnkctl;
16365
16366                 tg3_flag_set(tp, PCI_EXPRESS);
16367
16368                 pcie_capability_read_word(tp->pdev, PCI_EXP_LNKCTL, &lnkctl);
16369                 if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
16370                         if (tg3_asic_rev(tp) == ASIC_REV_5906) {
16371                                 tg3_flag_clear(tp, HW_TSO_2);
16372                                 tg3_flag_clear(tp, TSO_CAPABLE);
16373                         }
16374                         if (tg3_asic_rev(tp) == ASIC_REV_5784 ||
16375                             tg3_asic_rev(tp) == ASIC_REV_5761 ||
16376                             tg3_chip_rev_id(tp) == CHIPREV_ID_57780_A0 ||
16377                             tg3_chip_rev_id(tp) == CHIPREV_ID_57780_A1)
16378                                 tg3_flag_set(tp, CLKREQ_BUG);
16379                 } else if (tg3_chip_rev_id(tp) == CHIPREV_ID_5717_A0) {
16380                         tg3_flag_set(tp, L1PLLPD_EN);
16381                 }
16382         } else if (tg3_asic_rev(tp) == ASIC_REV_5785) {
16383                 /* BCM5785 devices are effectively PCIe devices, and should
16384                  * follow PCIe codepaths, but do not have a PCIe capabilities
16385                  * section.
16386                  */
16387                 tg3_flag_set(tp, PCI_EXPRESS);
16388         } else if (!tg3_flag(tp, 5705_PLUS) ||
16389                    tg3_flag(tp, 5780_CLASS)) {
16390                 tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
16391                 if (!tp->pcix_cap) {
16392                         dev_err(&tp->pdev->dev,
16393                                 "Cannot find PCI-X capability, aborting\n");
16394                         return -EIO;
16395                 }
16396
16397                 if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
16398                         tg3_flag_set(tp, PCIX_MODE);
16399         }
16400
16401         /* If we have an AMD 762 or VIA K8T800 chipset, write
16402          * reordering to the mailbox registers done by the host
16403          * controller can cause major troubles.  We read back from
16404          * every mailbox register write to force the writes to be
16405          * posted to the chip in order.
16406          */
16407         if (pci_dev_present(tg3_write_reorder_chipsets) &&
16408             !tg3_flag(tp, PCI_EXPRESS))
16409                 tg3_flag_set(tp, MBOX_WRITE_REORDER);
16410
16411         pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
16412                              &tp->pci_cacheline_sz);
16413         pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
16414                              &tp->pci_lat_timer);
16415         if (tg3_asic_rev(tp) == ASIC_REV_5703 &&
16416             tp->pci_lat_timer < 64) {
16417                 tp->pci_lat_timer = 64;
16418                 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
16419                                       tp->pci_lat_timer);
16420         }
16421
16422         /* Important! -- It is critical that the PCI-X hw workaround
16423          * situation is decided before the first MMIO register access.
16424          */
16425         if (tg3_chip_rev(tp) == CHIPREV_5700_BX) {
16426                 /* 5700 BX chips need to have their TX producer index
16427                  * mailboxes written twice to workaround a bug.
16428                  */
16429                 tg3_flag_set(tp, TXD_MBOX_HWBUG);
16430
16431                 /* If we are in PCI-X mode, enable register write workaround.
16432                  *
16433                  * The workaround is to use indirect register accesses
16434                  * for all chip writes not to mailbox registers.
16435                  */
16436                 if (tg3_flag(tp, PCIX_MODE)) {
16437                         u32 pm_reg;
16438
16439                         tg3_flag_set(tp, PCIX_TARGET_HWBUG);
16440
16441                         /* The chip can have it's power management PCI config
16442                          * space registers clobbered due to this bug.
16443                          * So explicitly force the chip into D0 here.
16444                          */
16445                         pci_read_config_dword(tp->pdev,
16446                                               tp->pdev->pm_cap + PCI_PM_CTRL,
16447                                               &pm_reg);
16448                         pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
16449                         pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
16450                         pci_write_config_dword(tp->pdev,
16451                                                tp->pdev->pm_cap + PCI_PM_CTRL,
16452                                                pm_reg);
16453
16454                         /* Also, force SERR#/PERR# in PCI command. */
16455                         pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
16456                         pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
16457                         pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
16458                 }
16459         }
16460
16461         if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
16462                 tg3_flag_set(tp, PCI_HIGH_SPEED);
16463         if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
16464                 tg3_flag_set(tp, PCI_32BIT);
16465
16466         /* Chip-specific fixup from Broadcom driver */
16467         if ((tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0) &&
16468             (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
16469                 pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
16470                 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
16471         }
16472
16473         /* Default fast path register access methods */
16474         tp->read32 = tg3_read32;
16475         tp->write32 = tg3_write32;
16476         tp->read32_mbox = tg3_read32;
16477         tp->write32_mbox = tg3_write32;
16478         tp->write32_tx_mbox = tg3_write32;
16479         tp->write32_rx_mbox = tg3_write32;
16480
16481         /* Various workaround register access methods */
16482         if (tg3_flag(tp, PCIX_TARGET_HWBUG))
16483                 tp->write32 = tg3_write_indirect_reg32;
16484         else if (tg3_asic_rev(tp) == ASIC_REV_5701 ||
16485                  (tg3_flag(tp, PCI_EXPRESS) &&
16486                   tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A0)) {
16487                 /*
16488                  * Back to back register writes can cause problems on these
16489                  * chips, the workaround is to read back all reg writes
16490                  * except those to mailbox regs.
16491                  *
16492                  * See tg3_write_indirect_reg32().
16493                  */
16494                 tp->write32 = tg3_write_flush_reg32;
16495         }
16496
16497         if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
16498                 tp->write32_tx_mbox = tg3_write32_tx_mbox;
16499                 if (tg3_flag(tp, MBOX_WRITE_REORDER))
16500                         tp->write32_rx_mbox = tg3_write_flush_reg32;
16501         }
16502
16503         if (tg3_flag(tp, ICH_WORKAROUND)) {
16504                 tp->read32 = tg3_read_indirect_reg32;
16505                 tp->write32 = tg3_write_indirect_reg32;
16506                 tp->read32_mbox = tg3_read_indirect_mbox;
16507                 tp->write32_mbox = tg3_write_indirect_mbox;
16508                 tp->write32_tx_mbox = tg3_write_indirect_mbox;
16509                 tp->write32_rx_mbox = tg3_write_indirect_mbox;
16510
16511                 iounmap(tp->regs);
16512                 tp->regs = NULL;
16513
16514                 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
16515                 pci_cmd &= ~PCI_COMMAND_MEMORY;
16516                 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
16517         }
16518         if (tg3_asic_rev(tp) == ASIC_REV_5906) {
16519                 tp->read32_mbox = tg3_read32_mbox_5906;
16520                 tp->write32_mbox = tg3_write32_mbox_5906;
16521                 tp->write32_tx_mbox = tg3_write32_mbox_5906;
16522                 tp->write32_rx_mbox = tg3_write32_mbox_5906;
16523         }
16524
16525         if (tp->write32 == tg3_write_indirect_reg32 ||
16526             (tg3_flag(tp, PCIX_MODE) &&
16527              (tg3_asic_rev(tp) == ASIC_REV_5700 ||
16528               tg3_asic_rev(tp) == ASIC_REV_5701)))
16529                 tg3_flag_set(tp, SRAM_USE_CONFIG);
16530
16531         /* The memory arbiter has to be enabled in order for SRAM accesses
16532          * to succeed.  Normally on powerup the tg3 chip firmware will make
16533          * sure it is enabled, but other entities such as system netboot
16534          * code might disable it.
16535          */
16536         val = tr32(MEMARB_MODE);
16537         tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
16538
16539         tp->pci_fn = PCI_FUNC(tp->pdev->devfn) & 3;
16540         if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
16541             tg3_flag(tp, 5780_CLASS)) {
16542                 if (tg3_flag(tp, PCIX_MODE)) {
16543                         pci_read_config_dword(tp->pdev,
16544                                               tp->pcix_cap + PCI_X_STATUS,
16545                                               &val);
16546                         tp->pci_fn = val & 0x7;
16547                 }
16548         } else if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
16549                    tg3_asic_rev(tp) == ASIC_REV_5719 ||
16550                    tg3_asic_rev(tp) == ASIC_REV_5720) {
16551                 tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
16552                 if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) != NIC_SRAM_CPMUSTAT_SIG)
16553                         val = tr32(TG3_CPMU_STATUS);
16554
16555                 if (tg3_asic_rev(tp) == ASIC_REV_5717)
16556                         tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5717) ? 1 : 0;
16557                 else
16558                         tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5719) >>
16559                                      TG3_CPMU_STATUS_FSHFT_5719;
16560         }
16561
16562         if (tg3_flag(tp, FLUSH_POSTED_WRITES)) {
16563                 tp->write32_tx_mbox = tg3_write_flush_reg32;
16564                 tp->write32_rx_mbox = tg3_write_flush_reg32;
16565         }
16566
16567         /* Get eeprom hw config before calling tg3_set_power_state().
16568          * In particular, the TG3_FLAG_IS_NIC flag must be
16569          * determined before calling tg3_set_power_state() so that
16570          * we know whether or not to switch out of Vaux power.
16571          * When the flag is set, it means that GPIO1 is used for eeprom
16572          * write protect and also implies that it is a LOM where GPIOs
16573          * are not used to switch power.
16574          */
16575         tg3_get_eeprom_hw_cfg(tp);
16576
16577         if (tg3_flag(tp, FW_TSO) && tg3_flag(tp, ENABLE_ASF)) {
16578                 tg3_flag_clear(tp, TSO_CAPABLE);
16579                 tg3_flag_clear(tp, TSO_BUG);
16580                 tp->fw_needed = NULL;
16581         }
16582
16583         if (tg3_flag(tp, ENABLE_APE)) {
16584                 /* Allow reads and writes to the
16585                  * APE register and memory space.
16586                  */
16587                 pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
16588                                  PCISTATE_ALLOW_APE_SHMEM_WR |
16589                                  PCISTATE_ALLOW_APE_PSPACE_WR;
16590                 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
16591                                        pci_state_reg);
16592
16593                 tg3_ape_lock_init(tp);
16594         }
16595
16596         /* Set up tp->grc_local_ctrl before calling
16597          * tg3_pwrsrc_switch_to_vmain().  GPIO1 driven high
16598          * will bring 5700's external PHY out of reset.
16599          * It is also used as eeprom write protect on LOMs.
16600          */
16601         tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
16602         if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
16603             tg3_flag(tp, EEPROM_WRITE_PROT))
16604                 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
16605                                        GRC_LCLCTRL_GPIO_OUTPUT1);
16606         /* Unused GPIO3 must be driven as output on 5752 because there
16607          * are no pull-up resistors on unused GPIO pins.
16608          */
16609         else if (tg3_asic_rev(tp) == ASIC_REV_5752)
16610                 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
16611
16612         if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
16613             tg3_asic_rev(tp) == ASIC_REV_57780 ||
16614             tg3_flag(tp, 57765_CLASS))
16615                 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
16616
16617         if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
16618             tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
16619                 /* Turn off the debug UART. */
16620                 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
16621                 if (tg3_flag(tp, IS_NIC))
16622                         /* Keep VMain power. */
16623                         tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
16624                                               GRC_LCLCTRL_GPIO_OUTPUT0;
16625         }
16626
16627         if (tg3_asic_rev(tp) == ASIC_REV_5762)
16628                 tp->grc_local_ctrl |=
16629                         tr32(GRC_LOCAL_CTRL) & GRC_LCLCTRL_GPIO_UART_SEL;
16630
16631         /* Switch out of Vaux if it is a NIC */
16632         tg3_pwrsrc_switch_to_vmain(tp);
16633
16634         /* Derive initial jumbo mode from MTU assigned in
16635          * ether_setup() via the alloc_etherdev() call
16636          */
16637         if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
16638                 tg3_flag_set(tp, JUMBO_RING_ENABLE);
16639
16640         /* Determine WakeOnLan speed to use. */
16641         if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
16642             tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
16643             tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0 ||
16644             tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B2) {
16645                 tg3_flag_clear(tp, WOL_SPEED_100MB);
16646         } else {
16647                 tg3_flag_set(tp, WOL_SPEED_100MB);
16648         }
16649
16650         if (tg3_asic_rev(tp) == ASIC_REV_5906)
16651                 tp->phy_flags |= TG3_PHYFLG_IS_FET;
16652
16653         /* A few boards don't want Ethernet@WireSpeed phy feature */
16654         if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
16655             (tg3_asic_rev(tp) == ASIC_REV_5705 &&
16656              (tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) &&
16657              (tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A1)) ||
16658             (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
16659             (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
16660                 tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
16661
16662         if (tg3_chip_rev(tp) == CHIPREV_5703_AX ||
16663             tg3_chip_rev(tp) == CHIPREV_5704_AX)
16664                 tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
16665         if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0)
16666                 tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
16667
16668         if (tg3_flag(tp, 5705_PLUS) &&
16669             !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
16670             tg3_asic_rev(tp) != ASIC_REV_5785 &&
16671             tg3_asic_rev(tp) != ASIC_REV_57780 &&
16672             !tg3_flag(tp, 57765_PLUS)) {
16673                 if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
16674                     tg3_asic_rev(tp) == ASIC_REV_5787 ||
16675                     tg3_asic_rev(tp) == ASIC_REV_5784 ||
16676                     tg3_asic_rev(tp) == ASIC_REV_5761) {
16677                         if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
16678                             tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
16679                                 tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
16680                         if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
16681                                 tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
16682                 } else
16683                         tp->phy_flags |= TG3_PHYFLG_BER_BUG;
16684         }
16685
16686         if (tg3_asic_rev(tp) == ASIC_REV_5784 &&
16687             tg3_chip_rev(tp) != CHIPREV_5784_AX) {
16688                 tp->phy_otp = tg3_read_otp_phycfg(tp);
16689                 if (tp->phy_otp == 0)
16690                         tp->phy_otp = TG3_OTP_DEFAULT;
16691         }
16692
16693         if (tg3_flag(tp, CPMU_PRESENT))
16694                 tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
16695         else
16696                 tp->mi_mode = MAC_MI_MODE_BASE;
16697
16698         tp->coalesce_mode = 0;
16699         if (tg3_chip_rev(tp) != CHIPREV_5700_AX &&
16700             tg3_chip_rev(tp) != CHIPREV_5700_BX)
16701                 tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
16702
16703         /* Set these bits to enable statistics workaround. */
16704         if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
16705             tg3_asic_rev(tp) == ASIC_REV_5762 ||
16706             tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
16707             tg3_chip_rev_id(tp) == CHIPREV_ID_5720_A0) {
16708                 tp->coalesce_mode |= HOSTCC_MODE_ATTN;
16709                 tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
16710         }
16711
16712         if (tg3_asic_rev(tp) == ASIC_REV_5785 ||
16713             tg3_asic_rev(tp) == ASIC_REV_57780)
16714                 tg3_flag_set(tp, USE_PHYLIB);
16715
16716         err = tg3_mdio_init(tp);
16717         if (err)
16718                 return err;
16719
16720         /* Initialize data/descriptor byte/word swapping. */
16721         val = tr32(GRC_MODE);
16722         if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
16723             tg3_asic_rev(tp) == ASIC_REV_5762)
16724                 val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
16725                         GRC_MODE_WORD_SWAP_B2HRX_DATA |
16726                         GRC_MODE_B2HRX_ENABLE |
16727                         GRC_MODE_HTX2B_ENABLE |
16728                         GRC_MODE_HOST_STACKUP);
16729         else
16730                 val &= GRC_MODE_HOST_STACKUP;
16731
16732         tw32(GRC_MODE, val | tp->grc_mode);
16733
16734         tg3_switch_clocks(tp);
16735
16736         /* Clear this out for sanity. */
16737         tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
16738
16739         /* Clear TG3PCI_REG_BASE_ADDR to prevent hangs. */
16740         tw32(TG3PCI_REG_BASE_ADDR, 0);
16741
16742         pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
16743                               &pci_state_reg);
16744         if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
16745             !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
16746                 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
16747                     tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0 ||
16748                     tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B2 ||
16749                     tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B5) {
16750                         void __iomem *sram_base;
16751
16752                         /* Write some dummy words into the SRAM status block
16753                          * area, see if it reads back correctly.  If the return
16754                          * value is bad, force enable the PCIX workaround.
16755                          */
16756                         sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
16757
16758                         writel(0x00000000, sram_base);
16759                         writel(0x00000000, sram_base + 4);
16760                         writel(0xffffffff, sram_base + 4);
16761                         if (readl(sram_base) != 0x00000000)
16762                                 tg3_flag_set(tp, PCIX_TARGET_HWBUG);
16763                 }
16764         }
16765
16766         udelay(50);
16767         tg3_nvram_init(tp);
16768
16769         /* If the device has an NVRAM, no need to load patch firmware */
16770         if (tg3_asic_rev(tp) == ASIC_REV_57766 &&
16771             !tg3_flag(tp, NO_NVRAM))
16772                 tp->fw_needed = NULL;
16773
16774         grc_misc_cfg = tr32(GRC_MISC_CFG);
16775         grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
16776
16777         if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
16778             (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
16779              grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
16780                 tg3_flag_set(tp, IS_5788);
16781
16782         if (!tg3_flag(tp, IS_5788) &&
16783             tg3_asic_rev(tp) != ASIC_REV_5700)
16784                 tg3_flag_set(tp, TAGGED_STATUS);
16785         if (tg3_flag(tp, TAGGED_STATUS)) {
16786                 tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
16787                                       HOSTCC_MODE_CLRTICK_TXBD);
16788
16789                 tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
16790                 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
16791                                        tp->misc_host_ctrl);
16792         }
16793
16794         /* Preserve the APE MAC_MODE bits */
16795         if (tg3_flag(tp, ENABLE_APE))
16796                 tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
16797         else
16798                 tp->mac_mode = 0;
16799
16800         if (tg3_10_100_only_device(tp, ent))
16801                 tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
16802
16803         err = tg3_phy_probe(tp);
16804         if (err) {
16805                 dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
16806                 /* ... but do not return immediately ... */
16807                 tg3_mdio_fini(tp);
16808         }
16809
16810         tg3_read_vpd(tp);
16811         tg3_read_fw_ver(tp);
16812
16813         if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
16814                 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
16815         } else {
16816                 if (tg3_asic_rev(tp) == ASIC_REV_5700)
16817                         tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
16818                 else
16819                         tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
16820         }
16821
16822         /* 5700 {AX,BX} chips have a broken status block link
16823          * change bit implementation, so we must use the
16824          * status register in those cases.
16825          */
16826         if (tg3_asic_rev(tp) == ASIC_REV_5700)
16827                 tg3_flag_set(tp, USE_LINKCHG_REG);
16828         else
16829                 tg3_flag_clear(tp, USE_LINKCHG_REG);
16830
16831         /* The led_ctrl is set during tg3_phy_probe, here we might
16832          * have to force the link status polling mechanism based
16833          * upon subsystem IDs.
16834          */
16835         if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
16836             tg3_asic_rev(tp) == ASIC_REV_5701 &&
16837             !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
16838                 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
16839                 tg3_flag_set(tp, USE_LINKCHG_REG);
16840         }
16841
16842         /* For all SERDES we poll the MAC status register. */
16843         if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
16844                 tg3_flag_set(tp, POLL_SERDES);
16845         else
16846                 tg3_flag_clear(tp, POLL_SERDES);
16847
16848         if (tg3_flag(tp, ENABLE_APE) && tg3_flag(tp, ENABLE_ASF))
16849                 tg3_flag_set(tp, POLL_CPMU_LINK);
16850
16851         tp->rx_offset = NET_SKB_PAD + NET_IP_ALIGN;
16852         tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
16853         if (tg3_asic_rev(tp) == ASIC_REV_5701 &&
16854             tg3_flag(tp, PCIX_MODE)) {
16855                 tp->rx_offset = NET_SKB_PAD;
16856 #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
16857                 tp->rx_copy_thresh = ~(u16)0;
16858 #endif
16859         }
16860
16861         tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
16862         tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
16863         tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
16864
16865         tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
16866
16867         /* Increment the rx prod index on the rx std ring by at most
16868          * 8 for these chips to workaround hw errata.
16869          */
16870         if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
16871             tg3_asic_rev(tp) == ASIC_REV_5752 ||
16872             tg3_asic_rev(tp) == ASIC_REV_5755)
16873                 tp->rx_std_max_post = 8;
16874
16875         if (tg3_flag(tp, ASPM_WORKAROUND))
16876                 tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
16877                                      PCIE_PWR_MGMT_L1_THRESH_MSK;
16878
16879         return err;
16880 }
16881
16882 #ifdef CONFIG_SPARC
16883 static int tg3_get_macaddr_sparc(struct tg3 *tp)
16884 {
16885         struct net_device *dev = tp->dev;
16886         struct pci_dev *pdev = tp->pdev;
16887         struct device_node *dp = pci_device_to_OF_node(pdev);
16888         const unsigned char *addr;
16889         int len;
16890
16891         addr = of_get_property(dp, "local-mac-address", &len);
16892         if (addr && len == ETH_ALEN) {
16893                 memcpy(dev->dev_addr, addr, ETH_ALEN);
16894                 return 0;
16895         }
16896         return -ENODEV;
16897 }
16898
16899 static int tg3_get_default_macaddr_sparc(struct tg3 *tp)
16900 {
16901         struct net_device *dev = tp->dev;
16902
16903         memcpy(dev->dev_addr, idprom->id_ethaddr, ETH_ALEN);
16904         return 0;
16905 }
16906 #endif
16907
16908 static int tg3_get_device_address(struct tg3 *tp)
16909 {
16910         struct net_device *dev = tp->dev;
16911         u32 hi, lo, mac_offset;
16912         int addr_ok = 0;
16913         int err;
16914
16915 #ifdef CONFIG_SPARC
16916         if (!tg3_get_macaddr_sparc(tp))
16917                 return 0;
16918 #endif
16919
16920         if (tg3_flag(tp, IS_SSB_CORE)) {
16921                 err = ssb_gige_get_macaddr(tp->pdev, &dev->dev_addr[0]);
16922                 if (!err && is_valid_ether_addr(&dev->dev_addr[0]))
16923                         return 0;
16924         }
16925
16926         mac_offset = 0x7c;
16927         if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
16928             tg3_flag(tp, 5780_CLASS)) {
16929                 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
16930                         mac_offset = 0xcc;
16931                 if (tg3_nvram_lock(tp))
16932                         tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
16933                 else
16934                         tg3_nvram_unlock(tp);
16935         } else if (tg3_flag(tp, 5717_PLUS)) {
16936                 if (tp->pci_fn & 1)
16937                         mac_offset = 0xcc;
16938                 if (tp->pci_fn > 1)
16939                         mac_offset += 0x18c;
16940         } else if (tg3_asic_rev(tp) == ASIC_REV_5906)
16941                 mac_offset = 0x10;
16942
16943         /* First try to get it from MAC address mailbox. */
16944         tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
16945         if ((hi >> 16) == 0x484b) {
16946                 dev->dev_addr[0] = (hi >>  8) & 0xff;
16947                 dev->dev_addr[1] = (hi >>  0) & 0xff;
16948
16949                 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
16950                 dev->dev_addr[2] = (lo >> 24) & 0xff;
16951                 dev->dev_addr[3] = (lo >> 16) & 0xff;
16952                 dev->dev_addr[4] = (lo >>  8) & 0xff;
16953                 dev->dev_addr[5] = (lo >>  0) & 0xff;
16954
16955                 /* Some old bootcode may report a 0 MAC address in SRAM */
16956                 addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
16957         }
16958         if (!addr_ok) {
16959                 /* Next, try NVRAM. */
16960                 if (!tg3_flag(tp, NO_NVRAM) &&
16961                     !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
16962                     !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
16963                         memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
16964                         memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
16965                 }
16966                 /* Finally just fetch it out of the MAC control regs. */
16967                 else {
16968                         hi = tr32(MAC_ADDR_0_HIGH);
16969                         lo = tr32(MAC_ADDR_0_LOW);
16970
16971                         dev->dev_addr[5] = lo & 0xff;
16972                         dev->dev_addr[4] = (lo >> 8) & 0xff;
16973                         dev->dev_addr[3] = (lo >> 16) & 0xff;
16974                         dev->dev_addr[2] = (lo >> 24) & 0xff;
16975                         dev->dev_addr[1] = hi & 0xff;
16976                         dev->dev_addr[0] = (hi >> 8) & 0xff;
16977                 }
16978         }
16979
16980         if (!is_valid_ether_addr(&dev->dev_addr[0])) {
16981 #ifdef CONFIG_SPARC
16982                 if (!tg3_get_default_macaddr_sparc(tp))
16983                         return 0;
16984 #endif
16985                 return -EINVAL;
16986         }
16987         return 0;
16988 }
16989
16990 #define BOUNDARY_SINGLE_CACHELINE       1
16991 #define BOUNDARY_MULTI_CACHELINE        2
16992
16993 static u32 tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
16994 {
16995         int cacheline_size;
16996         u8 byte;
16997         int goal;
16998
16999         pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
17000         if (byte == 0)
17001                 cacheline_size = 1024;
17002         else
17003                 cacheline_size = (int) byte * 4;
17004
17005         /* On 5703 and later chips, the boundary bits have no
17006          * effect.
17007          */
17008         if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
17009             tg3_asic_rev(tp) != ASIC_REV_5701 &&
17010             !tg3_flag(tp, PCI_EXPRESS))
17011                 goto out;
17012
17013 #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
17014         goal = BOUNDARY_MULTI_CACHELINE;
17015 #else
17016 #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
17017         goal = BOUNDARY_SINGLE_CACHELINE;
17018 #else
17019         goal = 0;
17020 #endif
17021 #endif
17022
17023         if (tg3_flag(tp, 57765_PLUS)) {
17024                 val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
17025                 goto out;
17026         }
17027
17028         if (!goal)
17029                 goto out;
17030
17031         /* PCI controllers on most RISC systems tend to disconnect
17032          * when a device tries to burst across a cache-line boundary.
17033          * Therefore, letting tg3 do so just wastes PCI bandwidth.
17034          *
17035          * Unfortunately, for PCI-E there are only limited
17036          * write-side controls for this, and thus for reads
17037          * we will still get the disconnects.  We'll also waste
17038          * these PCI cycles for both read and write for chips
17039          * other than 5700 and 5701 which do not implement the
17040          * boundary bits.
17041          */
17042         if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
17043                 switch (cacheline_size) {
17044                 case 16:
17045                 case 32:
17046                 case 64:
17047                 case 128:
17048                         if (goal == BOUNDARY_SINGLE_CACHELINE) {
17049                                 val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
17050                                         DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
17051                         } else {
17052                                 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
17053                                         DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
17054                         }
17055                         break;
17056
17057                 case 256:
17058                         val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
17059                                 DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
17060                         break;
17061
17062                 default:
17063                         val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
17064                                 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
17065                         break;
17066                 }
17067         } else if (tg3_flag(tp, PCI_EXPRESS)) {
17068                 switch (cacheline_size) {
17069                 case 16:
17070                 case 32:
17071                 case 64:
17072                         if (goal == BOUNDARY_SINGLE_CACHELINE) {
17073                                 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
17074                                 val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
17075                                 break;
17076                         }
17077                         /* fallthrough */
17078                 case 128:
17079                 default:
17080                         val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
17081                         val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
17082                         break;
17083                 }
17084         } else {
17085                 switch (cacheline_size) {
17086                 case 16:
17087                         if (goal == BOUNDARY_SINGLE_CACHELINE) {
17088                                 val |= (DMA_RWCTRL_READ_BNDRY_16 |
17089                                         DMA_RWCTRL_WRITE_BNDRY_16);
17090                                 break;
17091                         }
17092                         /* fallthrough */
17093                 case 32:
17094                         if (goal == BOUNDARY_SINGLE_CACHELINE) {
17095                                 val |= (DMA_RWCTRL_READ_BNDRY_32 |
17096                                         DMA_RWCTRL_WRITE_BNDRY_32);
17097                                 break;
17098                         }
17099                         /* fallthrough */
17100                 case 64:
17101                         if (goal == BOUNDARY_SINGLE_CACHELINE) {
17102                                 val |= (DMA_RWCTRL_READ_BNDRY_64 |
17103                                         DMA_RWCTRL_WRITE_BNDRY_64);
17104                                 break;
17105                         }
17106                         /* fallthrough */
17107                 case 128:
17108                         if (goal == BOUNDARY_SINGLE_CACHELINE) {
17109                                 val |= (DMA_RWCTRL_READ_BNDRY_128 |
17110                                         DMA_RWCTRL_WRITE_BNDRY_128);
17111                                 break;
17112                         }
17113                         /* fallthrough */
17114                 case 256:
17115                         val |= (DMA_RWCTRL_READ_BNDRY_256 |
17116                                 DMA_RWCTRL_WRITE_BNDRY_256);
17117                         break;
17118                 case 512:
17119                         val |= (DMA_RWCTRL_READ_BNDRY_512 |
17120                                 DMA_RWCTRL_WRITE_BNDRY_512);
17121                         break;
17122                 case 1024:
17123                 default:
17124                         val |= (DMA_RWCTRL_READ_BNDRY_1024 |
17125                                 DMA_RWCTRL_WRITE_BNDRY_1024);
17126                         break;
17127                 }
17128         }
17129
17130 out:
17131         return val;
17132 }
17133
17134 static int tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma,
17135                            int size, bool to_device)
17136 {
17137         struct tg3_internal_buffer_desc test_desc;
17138         u32 sram_dma_descs;
17139         int i, ret;
17140
17141         sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
17142
17143         tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
17144         tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
17145         tw32(RDMAC_STATUS, 0);
17146         tw32(WDMAC_STATUS, 0);
17147
17148         tw32(BUFMGR_MODE, 0);
17149         tw32(FTQ_RESET, 0);
17150
17151         test_desc.addr_hi = ((u64) buf_dma) >> 32;
17152         test_desc.addr_lo = buf_dma & 0xffffffff;
17153         test_desc.nic_mbuf = 0x00002100;
17154         test_desc.len = size;
17155
17156         /*
17157          * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
17158          * the *second* time the tg3 driver was getting loaded after an
17159          * initial scan.
17160          *
17161          * Broadcom tells me:
17162          *   ...the DMA engine is connected to the GRC block and a DMA
17163          *   reset may affect the GRC block in some unpredictable way...
17164          *   The behavior of resets to individual blocks has not been tested.
17165          *
17166          * Broadcom noted the GRC reset will also reset all sub-components.
17167          */
17168         if (to_device) {
17169                 test_desc.cqid_sqid = (13 << 8) | 2;
17170
17171                 tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
17172                 udelay(40);
17173         } else {
17174                 test_desc.cqid_sqid = (16 << 8) | 7;
17175
17176                 tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
17177                 udelay(40);
17178         }
17179         test_desc.flags = 0x00000005;
17180
17181         for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
17182                 u32 val;
17183
17184                 val = *(((u32 *)&test_desc) + i);
17185                 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
17186                                        sram_dma_descs + (i * sizeof(u32)));
17187                 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
17188         }
17189         pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
17190
17191         if (to_device)
17192                 tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
17193         else
17194                 tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
17195
17196         ret = -ENODEV;
17197         for (i = 0; i < 40; i++) {
17198                 u32 val;
17199
17200                 if (to_device)
17201                         val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
17202                 else
17203                         val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
17204                 if ((val & 0xffff) == sram_dma_descs) {
17205                         ret = 0;
17206                         break;
17207                 }
17208
17209                 udelay(100);
17210         }
17211
17212         return ret;
17213 }
17214
17215 #define TEST_BUFFER_SIZE        0x2000
17216
17217 static const struct pci_device_id tg3_dma_wait_state_chipsets[] = {
17218         { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
17219         { },
17220 };
17221
17222 static int tg3_test_dma(struct tg3 *tp)
17223 {
17224         dma_addr_t buf_dma;
17225         u32 *buf, saved_dma_rwctrl;
17226         int ret = 0;
17227
17228         buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
17229                                  &buf_dma, GFP_KERNEL);
17230         if (!buf) {
17231                 ret = -ENOMEM;
17232                 goto out_nofree;
17233         }
17234
17235         tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
17236                           (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
17237
17238         tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
17239
17240         if (tg3_flag(tp, 57765_PLUS))
17241                 goto out;
17242
17243         if (tg3_flag(tp, PCI_EXPRESS)) {
17244                 /* DMA read watermark not used on PCIE */
17245                 tp->dma_rwctrl |= 0x00180000;
17246         } else if (!tg3_flag(tp, PCIX_MODE)) {
17247                 if (tg3_asic_rev(tp) == ASIC_REV_5705 ||
17248                     tg3_asic_rev(tp) == ASIC_REV_5750)
17249                         tp->dma_rwctrl |= 0x003f0000;
17250                 else
17251                         tp->dma_rwctrl |= 0x003f000f;
17252         } else {
17253                 if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
17254                     tg3_asic_rev(tp) == ASIC_REV_5704) {
17255                         u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
17256                         u32 read_water = 0x7;
17257
17258                         /* If the 5704 is behind the EPB bridge, we can
17259                          * do the less restrictive ONE_DMA workaround for
17260                          * better performance.
17261                          */
17262                         if (tg3_flag(tp, 40BIT_DMA_BUG) &&
17263                             tg3_asic_rev(tp) == ASIC_REV_5704)
17264                                 tp->dma_rwctrl |= 0x8000;
17265                         else if (ccval == 0x6 || ccval == 0x7)
17266                                 tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
17267
17268                         if (tg3_asic_rev(tp) == ASIC_REV_5703)
17269                                 read_water = 4;
17270                         /* Set bit 23 to enable PCIX hw bug fix */
17271                         tp->dma_rwctrl |=
17272                                 (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
17273                                 (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
17274                                 (1 << 23);
17275                 } else if (tg3_asic_rev(tp) == ASIC_REV_5780) {
17276                         /* 5780 always in PCIX mode */
17277                         tp->dma_rwctrl |= 0x00144000;
17278                 } else if (tg3_asic_rev(tp) == ASIC_REV_5714) {
17279                         /* 5714 always in PCIX mode */
17280                         tp->dma_rwctrl |= 0x00148000;
17281                 } else {
17282                         tp->dma_rwctrl |= 0x001b000f;
17283                 }
17284         }
17285         if (tg3_flag(tp, ONE_DMA_AT_ONCE))
17286                 tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
17287
17288         if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
17289             tg3_asic_rev(tp) == ASIC_REV_5704)
17290                 tp->dma_rwctrl &= 0xfffffff0;
17291
17292         if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
17293             tg3_asic_rev(tp) == ASIC_REV_5701) {
17294                 /* Remove this if it causes problems for some boards. */
17295                 tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
17296
17297                 /* On 5700/5701 chips, we need to set this bit.
17298                  * Otherwise the chip will issue cacheline transactions
17299                  * to streamable DMA memory with not all the byte
17300                  * enables turned on.  This is an error on several
17301                  * RISC PCI controllers, in particular sparc64.
17302                  *
17303                  * On 5703/5704 chips, this bit has been reassigned
17304                  * a different meaning.  In particular, it is used
17305                  * on those chips to enable a PCI-X workaround.
17306                  */
17307                 tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
17308         }
17309
17310         tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
17311
17312
17313         if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
17314             tg3_asic_rev(tp) != ASIC_REV_5701)
17315                 goto out;
17316
17317         /* It is best to perform DMA test with maximum write burst size
17318          * to expose the 5700/5701 write DMA bug.
17319          */
17320         saved_dma_rwctrl = tp->dma_rwctrl;
17321         tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
17322         tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
17323
17324         while (1) {
17325                 u32 *p = buf, i;
17326
17327                 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
17328                         p[i] = i;
17329
17330                 /* Send the buffer to the chip. */
17331                 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, true);
17332                 if (ret) {
17333                         dev_err(&tp->pdev->dev,
17334                                 "%s: Buffer write failed. err = %d\n",
17335                                 __func__, ret);
17336                         break;
17337                 }
17338
17339                 /* Now read it back. */
17340                 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, false);
17341                 if (ret) {
17342                         dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
17343                                 "err = %d\n", __func__, ret);
17344                         break;
17345                 }
17346
17347                 /* Verify it. */
17348                 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
17349                         if (p[i] == i)
17350                                 continue;
17351
17352                         if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
17353                             DMA_RWCTRL_WRITE_BNDRY_16) {
17354                                 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
17355                                 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
17356                                 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
17357                                 break;
17358                         } else {
17359                                 dev_err(&tp->pdev->dev,
17360                                         "%s: Buffer corrupted on read back! "
17361                                         "(%d != %d)\n", __func__, p[i], i);
17362                                 ret = -ENODEV;
17363                                 goto out;
17364                         }
17365                 }
17366
17367                 if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
17368                         /* Success. */
17369                         ret = 0;
17370                         break;
17371                 }
17372         }
17373         if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
17374             DMA_RWCTRL_WRITE_BNDRY_16) {
17375                 /* DMA test passed without adjusting DMA boundary,
17376                  * now look for chipsets that are known to expose the
17377                  * DMA bug without failing the test.
17378                  */
17379                 if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
17380                         tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
17381                         tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
17382                 } else {
17383                         /* Safe to use the calculated DMA boundary. */
17384                         tp->dma_rwctrl = saved_dma_rwctrl;
17385                 }
17386
17387                 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
17388         }
17389
17390 out:
17391         dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
17392 out_nofree:
17393         return ret;
17394 }
17395
17396 static void tg3_init_bufmgr_config(struct tg3 *tp)
17397 {
17398         if (tg3_flag(tp, 57765_PLUS)) {
17399                 tp->bufmgr_config.mbuf_read_dma_low_water =
17400                         DEFAULT_MB_RDMA_LOW_WATER_5705;
17401                 tp->bufmgr_config.mbuf_mac_rx_low_water =
17402                         DEFAULT_MB_MACRX_LOW_WATER_57765;
17403                 tp->bufmgr_config.mbuf_high_water =
17404                         DEFAULT_MB_HIGH_WATER_57765;
17405
17406                 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
17407                         DEFAULT_MB_RDMA_LOW_WATER_5705;
17408                 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
17409                         DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
17410                 tp->bufmgr_config.mbuf_high_water_jumbo =
17411                         DEFAULT_MB_HIGH_WATER_JUMBO_57765;
17412         } else if (tg3_flag(tp, 5705_PLUS)) {
17413                 tp->bufmgr_config.mbuf_read_dma_low_water =
17414                         DEFAULT_MB_RDMA_LOW_WATER_5705;
17415                 tp->bufmgr_config.mbuf_mac_rx_low_water =
17416                         DEFAULT_MB_MACRX_LOW_WATER_5705;
17417                 tp->bufmgr_config.mbuf_high_water =
17418                         DEFAULT_MB_HIGH_WATER_5705;
17419                 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
17420                         tp->bufmgr_config.mbuf_mac_rx_low_water =
17421                                 DEFAULT_MB_MACRX_LOW_WATER_5906;
17422                         tp->bufmgr_config.mbuf_high_water =
17423                                 DEFAULT_MB_HIGH_WATER_5906;
17424                 }
17425
17426                 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
17427                         DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
17428                 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
17429                         DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
17430                 tp->bufmgr_config.mbuf_high_water_jumbo =
17431                         DEFAULT_MB_HIGH_WATER_JUMBO_5780;
17432         } else {
17433                 tp->bufmgr_config.mbuf_read_dma_low_water =
17434                         DEFAULT_MB_RDMA_LOW_WATER;
17435                 tp->bufmgr_config.mbuf_mac_rx_low_water =
17436                         DEFAULT_MB_MACRX_LOW_WATER;
17437                 tp->bufmgr_config.mbuf_high_water =
17438                         DEFAULT_MB_HIGH_WATER;
17439
17440                 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
17441                         DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
17442                 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
17443                         DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
17444                 tp->bufmgr_config.mbuf_high_water_jumbo =
17445                         DEFAULT_MB_HIGH_WATER_JUMBO;
17446         }
17447
17448         tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
17449         tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
17450 }
17451
17452 static char *tg3_phy_string(struct tg3 *tp)
17453 {
17454         switch (tp->phy_id & TG3_PHY_ID_MASK) {
17455         case TG3_PHY_ID_BCM5400:        return "5400";
17456         case TG3_PHY_ID_BCM5401:        return "5401";
17457         case TG3_PHY_ID_BCM5411:        return "5411";
17458         case TG3_PHY_ID_BCM5701:        return "5701";
17459         case TG3_PHY_ID_BCM5703:        return "5703";
17460         case TG3_PHY_ID_BCM5704:        return "5704";
17461         case TG3_PHY_ID_BCM5705:        return "5705";
17462         case TG3_PHY_ID_BCM5750:        return "5750";
17463         case TG3_PHY_ID_BCM5752:        return "5752";
17464         case TG3_PHY_ID_BCM5714:        return "5714";
17465         case TG3_PHY_ID_BCM5780:        return "5780";
17466         case TG3_PHY_ID_BCM5755:        return "5755";
17467         case TG3_PHY_ID_BCM5787:        return "5787";
17468         case TG3_PHY_ID_BCM5784:        return "5784";
17469         case TG3_PHY_ID_BCM5756:        return "5722/5756";
17470         case TG3_PHY_ID_BCM5906:        return "5906";
17471         case TG3_PHY_ID_BCM5761:        return "5761";
17472         case TG3_PHY_ID_BCM5718C:       return "5718C";
17473         case TG3_PHY_ID_BCM5718S:       return "5718S";
17474         case TG3_PHY_ID_BCM57765:       return "57765";
17475         case TG3_PHY_ID_BCM5719C:       return "5719C";
17476         case TG3_PHY_ID_BCM5720C:       return "5720C";
17477         case TG3_PHY_ID_BCM5762:        return "5762C";
17478         case TG3_PHY_ID_BCM8002:        return "8002/serdes";
17479         case 0:                 return "serdes";
17480         default:                return "unknown";
17481         }
17482 }
17483
17484 static char *tg3_bus_string(struct tg3 *tp, char *str)
17485 {
17486         if (tg3_flag(tp, PCI_EXPRESS)) {
17487                 strcpy(str, "PCI Express");
17488                 return str;
17489         } else if (tg3_flag(tp, PCIX_MODE)) {
17490                 u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
17491
17492                 strcpy(str, "PCIX:");
17493
17494                 if ((clock_ctrl == 7) ||
17495                     ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
17496                      GRC_MISC_CFG_BOARD_ID_5704CIOBE))
17497                         strcat(str, "133MHz");
17498                 else if (clock_ctrl == 0)
17499                         strcat(str, "33MHz");
17500                 else if (clock_ctrl == 2)
17501                         strcat(str, "50MHz");
17502                 else if (clock_ctrl == 4)
17503                         strcat(str, "66MHz");
17504                 else if (clock_ctrl == 6)
17505                         strcat(str, "100MHz");
17506         } else {
17507                 strcpy(str, "PCI:");
17508                 if (tg3_flag(tp, PCI_HIGH_SPEED))
17509                         strcat(str, "66MHz");
17510                 else
17511                         strcat(str, "33MHz");
17512         }
17513         if (tg3_flag(tp, PCI_32BIT))
17514                 strcat(str, ":32-bit");
17515         else
17516                 strcat(str, ":64-bit");
17517         return str;
17518 }
17519
17520 static void tg3_init_coal(struct tg3 *tp)
17521 {
17522         struct ethtool_coalesce *ec = &tp->coal;
17523
17524         memset(ec, 0, sizeof(*ec));
17525         ec->cmd = ETHTOOL_GCOALESCE;
17526         ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
17527         ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
17528         ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
17529         ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
17530         ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
17531         ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
17532         ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
17533         ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
17534         ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
17535
17536         if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
17537                                  HOSTCC_MODE_CLRTICK_TXBD)) {
17538                 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
17539                 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
17540                 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
17541                 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
17542         }
17543
17544         if (tg3_flag(tp, 5705_PLUS)) {
17545                 ec->rx_coalesce_usecs_irq = 0;
17546                 ec->tx_coalesce_usecs_irq = 0;
17547                 ec->stats_block_coalesce_usecs = 0;
17548         }
17549 }
17550
17551 static int tg3_init_one(struct pci_dev *pdev,
17552                                   const struct pci_device_id *ent)
17553 {
17554         struct net_device *dev;
17555         struct tg3 *tp;
17556         int i, err;
17557         u32 sndmbx, rcvmbx, intmbx;
17558         char str[40];
17559         u64 dma_mask, persist_dma_mask;
17560         netdev_features_t features = 0;
17561
17562         printk_once(KERN_INFO "%s\n", version);
17563
17564         err = pci_enable_device(pdev);
17565         if (err) {
17566                 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
17567                 return err;
17568         }
17569
17570         err = pci_request_regions(pdev, DRV_MODULE_NAME);
17571         if (err) {
17572                 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
17573                 goto err_out_disable_pdev;
17574         }
17575
17576         pci_set_master(pdev);
17577
17578         dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
17579         if (!dev) {
17580                 err = -ENOMEM;
17581                 goto err_out_free_res;
17582         }
17583
17584         SET_NETDEV_DEV(dev, &pdev->dev);
17585
17586         tp = netdev_priv(dev);
17587         tp->pdev = pdev;
17588         tp->dev = dev;
17589         tp->rx_mode = TG3_DEF_RX_MODE;
17590         tp->tx_mode = TG3_DEF_TX_MODE;
17591         tp->irq_sync = 1;
17592         tp->pcierr_recovery = false;
17593
17594         if (tg3_debug > 0)
17595                 tp->msg_enable = tg3_debug;
17596         else
17597                 tp->msg_enable = TG3_DEF_MSG_ENABLE;
17598
17599         if (pdev_is_ssb_gige_core(pdev)) {
17600                 tg3_flag_set(tp, IS_SSB_CORE);
17601                 if (ssb_gige_must_flush_posted_writes(pdev))
17602                         tg3_flag_set(tp, FLUSH_POSTED_WRITES);
17603                 if (ssb_gige_one_dma_at_once(pdev))
17604                         tg3_flag_set(tp, ONE_DMA_AT_ONCE);
17605                 if (ssb_gige_have_roboswitch(pdev)) {
17606                         tg3_flag_set(tp, USE_PHYLIB);
17607                         tg3_flag_set(tp, ROBOSWITCH);
17608                 }
17609                 if (ssb_gige_is_rgmii(pdev))
17610                         tg3_flag_set(tp, RGMII_MODE);
17611         }
17612
17613         /* The word/byte swap controls here control register access byte
17614          * swapping.  DMA data byte swapping is controlled in the GRC_MODE
17615          * setting below.
17616          */
17617         tp->misc_host_ctrl =
17618                 MISC_HOST_CTRL_MASK_PCI_INT |
17619                 MISC_HOST_CTRL_WORD_SWAP |
17620                 MISC_HOST_CTRL_INDIR_ACCESS |
17621                 MISC_HOST_CTRL_PCISTATE_RW;
17622
17623         /* The NONFRM (non-frame) byte/word swap controls take effect
17624          * on descriptor entries, anything which isn't packet data.
17625          *
17626          * The StrongARM chips on the board (one for tx, one for rx)
17627          * are running in big-endian mode.
17628          */
17629         tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
17630                         GRC_MODE_WSWAP_NONFRM_DATA);
17631 #ifdef __BIG_ENDIAN
17632         tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
17633 #endif
17634         spin_lock_init(&tp->lock);
17635         spin_lock_init(&tp->indirect_lock);
17636         INIT_WORK(&tp->reset_task, tg3_reset_task);
17637
17638         tp->regs = pci_ioremap_bar(pdev, BAR_0);
17639         if (!tp->regs) {
17640                 dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
17641                 err = -ENOMEM;
17642                 goto err_out_free_dev;
17643         }
17644
17645         if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
17646             tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761E ||
17647             tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S ||
17648             tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761SE ||
17649             tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
17650             tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C ||
17651             tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
17652             tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
17653             tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720 ||
17654             tp->pdev->device == TG3PCI_DEVICE_TIGON3_57767 ||
17655             tp->pdev->device == TG3PCI_DEVICE_TIGON3_57764 ||
17656             tp->pdev->device == TG3PCI_DEVICE_TIGON3_5762 ||
17657             tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725 ||
17658             tp->pdev->device == TG3PCI_DEVICE_TIGON3_5727 ||
17659             tp->pdev->device == TG3PCI_DEVICE_TIGON3_57787) {
17660                 tg3_flag_set(tp, ENABLE_APE);
17661                 tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
17662                 if (!tp->aperegs) {
17663                         dev_err(&pdev->dev,
17664                                 "Cannot map APE registers, aborting\n");
17665                         err = -ENOMEM;
17666                         goto err_out_iounmap;
17667                 }
17668         }
17669
17670         tp->rx_pending = TG3_DEF_RX_RING_PENDING;
17671         tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
17672
17673         dev->ethtool_ops = &tg3_ethtool_ops;
17674         dev->watchdog_timeo = TG3_TX_TIMEOUT;
17675         dev->netdev_ops = &tg3_netdev_ops;
17676         dev->irq = pdev->irq;
17677
17678         err = tg3_get_invariants(tp, ent);
17679         if (err) {
17680                 dev_err(&pdev->dev,
17681                         "Problem fetching invariants of chip, aborting\n");
17682                 goto err_out_apeunmap;
17683         }
17684
17685         /* The EPB bridge inside 5714, 5715, and 5780 and any
17686          * device behind the EPB cannot support DMA addresses > 40-bit.
17687          * On 64-bit systems with IOMMU, use 40-bit dma_mask.
17688          * On 64-bit systems without IOMMU, use 64-bit dma_mask and
17689          * do DMA address check in tg3_start_xmit().
17690          */
17691         if (tg3_flag(tp, IS_5788))
17692                 persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
17693         else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
17694                 persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
17695 #ifdef CONFIG_HIGHMEM
17696                 dma_mask = DMA_BIT_MASK(64);
17697 #endif
17698         } else
17699                 persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
17700
17701         /* Configure DMA attributes. */
17702         if (dma_mask > DMA_BIT_MASK(32)) {
17703                 err = pci_set_dma_mask(pdev, dma_mask);
17704                 if (!err) {
17705                         features |= NETIF_F_HIGHDMA;
17706                         err = pci_set_consistent_dma_mask(pdev,
17707                                                           persist_dma_mask);
17708                         if (err < 0) {
17709                                 dev_err(&pdev->dev, "Unable to obtain 64 bit "
17710                                         "DMA for consistent allocations\n");
17711                                 goto err_out_apeunmap;
17712                         }
17713                 }
17714         }
17715         if (err || dma_mask == DMA_BIT_MASK(32)) {
17716                 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
17717                 if (err) {
17718                         dev_err(&pdev->dev,
17719                                 "No usable DMA configuration, aborting\n");
17720                         goto err_out_apeunmap;
17721                 }
17722         }
17723
17724         tg3_init_bufmgr_config(tp);
17725
17726         /* 5700 B0 chips do not support checksumming correctly due
17727          * to hardware bugs.
17728          */
17729         if (tg3_chip_rev_id(tp) != CHIPREV_ID_5700_B0) {
17730                 features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
17731
17732                 if (tg3_flag(tp, 5755_PLUS))
17733                         features |= NETIF_F_IPV6_CSUM;
17734         }
17735
17736         /* TSO is on by default on chips that support hardware TSO.
17737          * Firmware TSO on older chips gives lower performance, so it
17738          * is off by default, but can be enabled using ethtool.
17739          */
17740         if ((tg3_flag(tp, HW_TSO_1) ||
17741              tg3_flag(tp, HW_TSO_2) ||
17742              tg3_flag(tp, HW_TSO_3)) &&
17743             (features & NETIF_F_IP_CSUM))
17744                 features |= NETIF_F_TSO;
17745         if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
17746                 if (features & NETIF_F_IPV6_CSUM)
17747                         features |= NETIF_F_TSO6;
17748                 if (tg3_flag(tp, HW_TSO_3) ||
17749                     tg3_asic_rev(tp) == ASIC_REV_5761 ||
17750                     (tg3_asic_rev(tp) == ASIC_REV_5784 &&
17751                      tg3_chip_rev(tp) != CHIPREV_5784_AX) ||
17752                     tg3_asic_rev(tp) == ASIC_REV_5785 ||
17753                     tg3_asic_rev(tp) == ASIC_REV_57780)
17754                         features |= NETIF_F_TSO_ECN;
17755         }
17756
17757         dev->features |= features | NETIF_F_HW_VLAN_CTAG_TX |
17758                          NETIF_F_HW_VLAN_CTAG_RX;
17759         dev->vlan_features |= features;
17760
17761         /*
17762          * Add loopback capability only for a subset of devices that support
17763          * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
17764          * loopback for the remaining devices.
17765          */
17766         if (tg3_asic_rev(tp) != ASIC_REV_5780 &&
17767             !tg3_flag(tp, CPMU_PRESENT))
17768                 /* Add the loopback capability */
17769                 features |= NETIF_F_LOOPBACK;
17770
17771         dev->hw_features |= features;
17772         dev->priv_flags |= IFF_UNICAST_FLT;
17773
17774         if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A1 &&
17775             !tg3_flag(tp, TSO_CAPABLE) &&
17776             !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
17777                 tg3_flag_set(tp, MAX_RXPEND_64);
17778                 tp->rx_pending = 63;
17779         }
17780
17781         err = tg3_get_device_address(tp);
17782         if (err) {
17783                 dev_err(&pdev->dev,
17784                         "Could not obtain valid ethernet address, aborting\n");
17785                 goto err_out_apeunmap;
17786         }
17787
17788         /*
17789          * Reset chip in case UNDI or EFI driver did not shutdown
17790          * DMA self test will enable WDMAC and we'll see (spurious)
17791          * pending DMA on the PCI bus at that point.
17792          */
17793         if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
17794             (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
17795                 tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
17796                 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
17797         }
17798
17799         err = tg3_test_dma(tp);
17800         if (err) {
17801                 dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
17802                 goto err_out_apeunmap;
17803         }
17804
17805         intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
17806         rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
17807         sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
17808         for (i = 0; i < tp->irq_max; i++) {
17809                 struct tg3_napi *tnapi = &tp->napi[i];
17810
17811                 tnapi->tp = tp;
17812                 tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
17813
17814                 tnapi->int_mbox = intmbx;
17815                 if (i <= 4)
17816                         intmbx += 0x8;
17817                 else
17818                         intmbx += 0x4;
17819
17820                 tnapi->consmbox = rcvmbx;
17821                 tnapi->prodmbox = sndmbx;
17822
17823                 if (i)
17824                         tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
17825                 else
17826                         tnapi->coal_now = HOSTCC_MODE_NOW;
17827
17828                 if (!tg3_flag(tp, SUPPORT_MSIX))
17829                         break;
17830
17831                 /*
17832                  * If we support MSIX, we'll be using RSS.  If we're using
17833                  * RSS, the first vector only handles link interrupts and the
17834                  * remaining vectors handle rx and tx interrupts.  Reuse the
17835                  * mailbox values for the next iteration.  The values we setup
17836                  * above are still useful for the single vectored mode.
17837                  */
17838                 if (!i)
17839                         continue;
17840
17841                 rcvmbx += 0x8;
17842
17843                 if (sndmbx & 0x4)
17844                         sndmbx -= 0x4;
17845                 else
17846                         sndmbx += 0xc;
17847         }
17848
17849         tg3_init_coal(tp);
17850
17851         pci_set_drvdata(pdev, dev);
17852
17853         if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
17854             tg3_asic_rev(tp) == ASIC_REV_5720 ||
17855             tg3_asic_rev(tp) == ASIC_REV_5762)
17856                 tg3_flag_set(tp, PTP_CAPABLE);
17857
17858         tg3_timer_init(tp);
17859
17860         tg3_carrier_off(tp);
17861
17862         err = register_netdev(dev);
17863         if (err) {
17864                 dev_err(&pdev->dev, "Cannot register net device, aborting\n");
17865                 goto err_out_apeunmap;
17866         }
17867
17868         netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
17869                     tp->board_part_number,
17870                     tg3_chip_rev_id(tp),
17871                     tg3_bus_string(tp, str),
17872                     dev->dev_addr);
17873
17874         if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
17875                 struct phy_device *phydev;
17876                 phydev = tp->mdio_bus->phy_map[tp->phy_addr];
17877                 netdev_info(dev,
17878                             "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
17879                             phydev->drv->name, dev_name(&phydev->dev));
17880         } else {
17881                 char *ethtype;
17882
17883                 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
17884                         ethtype = "10/100Base-TX";
17885                 else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
17886                         ethtype = "1000Base-SX";
17887                 else
17888                         ethtype = "10/100/1000Base-T";
17889
17890                 netdev_info(dev, "attached PHY is %s (%s Ethernet) "
17891                             "(WireSpeed[%d], EEE[%d])\n",
17892                             tg3_phy_string(tp), ethtype,
17893                             (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
17894                             (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
17895         }
17896
17897         netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
17898                     (dev->features & NETIF_F_RXCSUM) != 0,
17899                     tg3_flag(tp, USE_LINKCHG_REG) != 0,
17900                     (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
17901                     tg3_flag(tp, ENABLE_ASF) != 0,
17902                     tg3_flag(tp, TSO_CAPABLE) != 0);
17903         netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
17904                     tp->dma_rwctrl,
17905                     pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
17906                     ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
17907
17908         pci_save_state(pdev);
17909
17910         return 0;
17911
17912 err_out_apeunmap:
17913         if (tp->aperegs) {
17914                 iounmap(tp->aperegs);
17915                 tp->aperegs = NULL;
17916         }
17917
17918 err_out_iounmap:
17919         if (tp->regs) {
17920                 iounmap(tp->regs);
17921                 tp->regs = NULL;
17922         }
17923
17924 err_out_free_dev:
17925         free_netdev(dev);
17926
17927 err_out_free_res:
17928         pci_release_regions(pdev);
17929
17930 err_out_disable_pdev:
17931         if (pci_is_enabled(pdev))
17932                 pci_disable_device(pdev);
17933         return err;
17934 }
17935
17936 static void tg3_remove_one(struct pci_dev *pdev)
17937 {
17938         struct net_device *dev = pci_get_drvdata(pdev);
17939
17940         if (dev) {
17941                 struct tg3 *tp = netdev_priv(dev);
17942
17943                 release_firmware(tp->fw);
17944
17945                 tg3_reset_task_cancel(tp);
17946
17947                 if (tg3_flag(tp, USE_PHYLIB)) {
17948                         tg3_phy_fini(tp);
17949                         tg3_mdio_fini(tp);
17950                 }
17951
17952                 unregister_netdev(dev);
17953                 if (tp->aperegs) {
17954                         iounmap(tp->aperegs);
17955                         tp->aperegs = NULL;
17956                 }
17957                 if (tp->regs) {
17958                         iounmap(tp->regs);
17959                         tp->regs = NULL;
17960                 }
17961                 free_netdev(dev);
17962                 pci_release_regions(pdev);
17963                 pci_disable_device(pdev);
17964         }
17965 }
17966
17967 #ifdef CONFIG_PM_SLEEP
17968 static int tg3_suspend(struct device *device)
17969 {
17970         struct pci_dev *pdev = to_pci_dev(device);
17971         struct net_device *dev = pci_get_drvdata(pdev);
17972         struct tg3 *tp = netdev_priv(dev);
17973         int err = 0;
17974
17975         rtnl_lock();
17976
17977         if (!netif_running(dev))
17978                 goto unlock;
17979
17980         tg3_reset_task_cancel(tp);
17981         tg3_phy_stop(tp);
17982         tg3_netif_stop(tp);
17983
17984         tg3_timer_stop(tp);
17985
17986         tg3_full_lock(tp, 1);
17987         tg3_disable_ints(tp);
17988         tg3_full_unlock(tp);
17989
17990         netif_device_detach(dev);
17991
17992         tg3_full_lock(tp, 0);
17993         tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
17994         tg3_flag_clear(tp, INIT_COMPLETE);
17995         tg3_full_unlock(tp);
17996
17997         err = tg3_power_down_prepare(tp);
17998         if (err) {
17999                 int err2;
18000
18001                 tg3_full_lock(tp, 0);
18002
18003                 tg3_flag_set(tp, INIT_COMPLETE);
18004                 err2 = tg3_restart_hw(tp, true);
18005                 if (err2)
18006                         goto out;
18007
18008                 tg3_timer_start(tp);
18009
18010                 netif_device_attach(dev);
18011                 tg3_netif_start(tp);
18012
18013 out:
18014                 tg3_full_unlock(tp);
18015
18016                 if (!err2)
18017                         tg3_phy_start(tp);
18018         }
18019
18020 unlock:
18021         rtnl_unlock();
18022         return err;
18023 }
18024
18025 static int tg3_resume(struct device *device)
18026 {
18027         struct pci_dev *pdev = to_pci_dev(device);
18028         struct net_device *dev = pci_get_drvdata(pdev);
18029         struct tg3 *tp = netdev_priv(dev);
18030         int err = 0;
18031
18032         rtnl_lock();
18033
18034         if (!netif_running(dev))
18035                 goto unlock;
18036
18037         netif_device_attach(dev);
18038
18039         tg3_full_lock(tp, 0);
18040
18041         tg3_ape_driver_state_change(tp, RESET_KIND_INIT);
18042
18043         tg3_flag_set(tp, INIT_COMPLETE);
18044         err = tg3_restart_hw(tp,
18045                              !(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN));
18046         if (err)
18047                 goto out;
18048
18049         tg3_timer_start(tp);
18050
18051         tg3_netif_start(tp);
18052
18053 out:
18054         tg3_full_unlock(tp);
18055
18056         if (!err)
18057                 tg3_phy_start(tp);
18058
18059 unlock:
18060         rtnl_unlock();
18061         return err;
18062 }
18063 #endif /* CONFIG_PM_SLEEP */
18064
18065 static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
18066
18067 static void tg3_shutdown(struct pci_dev *pdev)
18068 {
18069         struct net_device *dev = pci_get_drvdata(pdev);
18070         struct tg3 *tp = netdev_priv(dev);
18071
18072         rtnl_lock();
18073         netif_device_detach(dev);
18074
18075         if (netif_running(dev))
18076                 dev_close(dev);
18077
18078         if (system_state == SYSTEM_POWER_OFF)
18079                 tg3_power_down(tp);
18080
18081         rtnl_unlock();
18082 }
18083
18084 /**
18085  * tg3_io_error_detected - called when PCI error is detected
18086  * @pdev: Pointer to PCI device
18087  * @state: The current pci connection state
18088  *
18089  * This function is called after a PCI bus error affecting
18090  * this device has been detected.
18091  */
18092 static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
18093                                               pci_channel_state_t state)
18094 {
18095         struct net_device *netdev = pci_get_drvdata(pdev);
18096         struct tg3 *tp = netdev_priv(netdev);
18097         pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
18098
18099         netdev_info(netdev, "PCI I/O error detected\n");
18100
18101         rtnl_lock();
18102
18103         tp->pcierr_recovery = true;
18104
18105         /* We probably don't have netdev yet */
18106         if (!netdev || !netif_running(netdev))
18107                 goto done;
18108
18109         tg3_phy_stop(tp);
18110
18111         tg3_netif_stop(tp);
18112
18113         tg3_timer_stop(tp);
18114
18115         /* Want to make sure that the reset task doesn't run */
18116         tg3_reset_task_cancel(tp);
18117
18118         netif_device_detach(netdev);
18119
18120         /* Clean up software state, even if MMIO is blocked */
18121         tg3_full_lock(tp, 0);
18122         tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
18123         tg3_full_unlock(tp);
18124
18125 done:
18126         if (state == pci_channel_io_perm_failure) {
18127                 if (netdev) {
18128                         tg3_napi_enable(tp);
18129                         dev_close(netdev);
18130                 }
18131                 err = PCI_ERS_RESULT_DISCONNECT;
18132         } else {
18133                 pci_disable_device(pdev);
18134         }
18135
18136         rtnl_unlock();
18137
18138         return err;
18139 }
18140
18141 /**
18142  * tg3_io_slot_reset - called after the pci bus has been reset.
18143  * @pdev: Pointer to PCI device
18144  *
18145  * Restart the card from scratch, as if from a cold-boot.
18146  * At this point, the card has exprienced a hard reset,
18147  * followed by fixups by BIOS, and has its config space
18148  * set up identically to what it was at cold boot.
18149  */
18150 static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
18151 {
18152         struct net_device *netdev = pci_get_drvdata(pdev);
18153         struct tg3 *tp = netdev_priv(netdev);
18154         pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
18155         int err;
18156
18157         rtnl_lock();
18158
18159         if (pci_enable_device(pdev)) {
18160                 dev_err(&pdev->dev,
18161                         "Cannot re-enable PCI device after reset.\n");
18162                 goto done;
18163         }
18164
18165         pci_set_master(pdev);
18166         pci_restore_state(pdev);
18167         pci_save_state(pdev);
18168
18169         if (!netdev || !netif_running(netdev)) {
18170                 rc = PCI_ERS_RESULT_RECOVERED;
18171                 goto done;
18172         }
18173
18174         err = tg3_power_up(tp);
18175         if (err)
18176                 goto done;
18177
18178         rc = PCI_ERS_RESULT_RECOVERED;
18179
18180 done:
18181         if (rc != PCI_ERS_RESULT_RECOVERED && netdev && netif_running(netdev)) {
18182                 tg3_napi_enable(tp);
18183                 dev_close(netdev);
18184         }
18185         rtnl_unlock();
18186
18187         return rc;
18188 }
18189
18190 /**
18191  * tg3_io_resume - called when traffic can start flowing again.
18192  * @pdev: Pointer to PCI device
18193  *
18194  * This callback is called when the error recovery driver tells
18195  * us that its OK to resume normal operation.
18196  */
18197 static void tg3_io_resume(struct pci_dev *pdev)
18198 {
18199         struct net_device *netdev = pci_get_drvdata(pdev);
18200         struct tg3 *tp = netdev_priv(netdev);
18201         int err;
18202
18203         rtnl_lock();
18204
18205         if (!netif_running(netdev))
18206                 goto done;
18207
18208         tg3_full_lock(tp, 0);
18209         tg3_ape_driver_state_change(tp, RESET_KIND_INIT);
18210         tg3_flag_set(tp, INIT_COMPLETE);
18211         err = tg3_restart_hw(tp, true);
18212         if (err) {
18213                 tg3_full_unlock(tp);
18214                 netdev_err(netdev, "Cannot restart hardware after reset.\n");
18215                 goto done;
18216         }
18217
18218         netif_device_attach(netdev);
18219
18220         tg3_timer_start(tp);
18221
18222         tg3_netif_start(tp);
18223
18224         tg3_full_unlock(tp);
18225
18226         tg3_phy_start(tp);
18227
18228 done:
18229         tp->pcierr_recovery = false;
18230         rtnl_unlock();
18231 }
18232
18233 static const struct pci_error_handlers tg3_err_handler = {
18234         .error_detected = tg3_io_error_detected,
18235         .slot_reset     = tg3_io_slot_reset,
18236         .resume         = tg3_io_resume
18237 };
18238
18239 static struct pci_driver tg3_driver = {
18240         .name           = DRV_MODULE_NAME,
18241         .id_table       = tg3_pci_tbl,
18242         .probe          = tg3_init_one,
18243         .remove         = tg3_remove_one,
18244         .err_handler    = &tg3_err_handler,
18245         .driver.pm      = &tg3_pm_ops,
18246         .shutdown       = tg3_shutdown,
18247 };
18248
18249 module_pci_driver(tg3_driver);