drm/nouveau: Add some PFB register defines.
[sfrench/cifs-2.6.git] / drivers / gpu / drm / nouveau / nouveau_reg.h
1
2 #define NV04_PFB_BOOT_0                                         0x00100000
3 #       define NV04_PFB_BOOT_0_RAM_AMOUNT                       0x00000003
4 #       define NV04_PFB_BOOT_0_RAM_AMOUNT_32MB                  0x00000000
5 #       define NV04_PFB_BOOT_0_RAM_AMOUNT_4MB                   0x00000001
6 #       define NV04_PFB_BOOT_0_RAM_AMOUNT_8MB                   0x00000002
7 #       define NV04_PFB_BOOT_0_RAM_AMOUNT_16MB                  0x00000003
8 #       define NV04_PFB_BOOT_0_RAM_WIDTH_128                    0x00000004
9 #       define NV04_PFB_BOOT_0_RAM_TYPE                         0x00000028
10 #       define NV04_PFB_BOOT_0_RAM_TYPE_SGRAM_8MBIT             0x00000000
11 #       define NV04_PFB_BOOT_0_RAM_TYPE_SGRAM_16MBIT            0x00000008
12 #       define NV04_PFB_BOOT_0_RAM_TYPE_SGRAM_16MBIT_4BANK      0x00000010
13 #       define NV04_PFB_BOOT_0_RAM_TYPE_SDRAM_16MBIT            0x00000018
14 #       define NV04_PFB_BOOT_0_RAM_TYPE_SDRAM_64MBIT            0x00000020
15 #       define NV04_PFB_BOOT_0_RAM_TYPE_SDRAM_64MBITX16         0x00000028
16 #       define NV04_PFB_BOOT_0_UMA_ENABLE                       0x00000100
17 #       define NV04_PFB_BOOT_0_UMA_SIZE                         0x0000f000
18 #define NV04_PFB_DEBUG_0                                        0x00100080
19 #       define NV04_PFB_DEBUG_0_PAGE_MODE                       0x00000001
20 #       define NV04_PFB_DEBUG_0_REFRESH_OFF                     0x00000010
21 #       define NV04_PFB_DEBUG_0_REFRESH_COUNTX64                0x00003f00
22 #       define NV04_PFB_DEBUG_0_REFRESH_SLOW_CLK                0x00004000
23 #       define NV04_PFB_DEBUG_0_SAFE_MODE                       0x00008000
24 #       define NV04_PFB_DEBUG_0_ALOM_ENABLE                     0x00010000
25 #       define NV04_PFB_DEBUG_0_CASOE                           0x00100000
26 #       define NV04_PFB_DEBUG_0_CKE_INVERT                      0x10000000
27 #       define NV04_PFB_DEBUG_0_REFINC                          0x20000000
28 #       define NV04_PFB_DEBUG_0_SAVE_POWER_OFF                  0x40000000
29 #define NV04_PFB_CFG0                                           0x00100200
30 #       define NV04_PFB_CFG0_SCRAMBLE                           0x20000000
31 #define NV04_PFB_CFG1                                           0x00100204
32 #define NV04_PFB_FIFO_DATA                                      0x0010020c
33 #       define NV10_PFB_FIFO_DATA_RAM_AMOUNT_MB_MASK            0xfff00000
34 #       define NV10_PFB_FIFO_DATA_RAM_AMOUNT_MB_SHIFT           20
35 #define NV10_PFB_REFCTRL                                        0x00100210
36 #       define NV10_PFB_REFCTRL_VALID_1                         (1 << 31)
37 #define NV04_PFB_PAD                                            0x0010021c
38 #       define NV04_PFB_PAD_CKE_NORMAL                          (1 << 0)
39 #define NV10_PFB_TILE(i)                              (0x00100240 + (i*16))
40 #define NV10_PFB_TILE__SIZE                                     8
41 #define NV10_PFB_TLIMIT(i)                            (0x00100244 + (i*16))
42 #define NV10_PFB_TSIZE(i)                             (0x00100248 + (i*16))
43 #define NV10_PFB_TSTATUS(i)                           (0x0010024c + (i*16))
44 #define NV04_PFB_REF                                            0x001002d0
45 #       define NV04_PFB_REF_CMD_REFRESH                         (1 << 0)
46 #define NV04_PFB_PRE                                            0x001002d4
47 #       define NV04_PFB_PRE_CMD_PRECHARGE                       (1 << 0)
48 #define NV10_PFB_CLOSE_PAGE2                                    0x0010033c
49 #define NV04_PFB_SCRAMBLE(i)                         (0x00100400 + 4 * (i))
50 #define NV40_PFB_TILE(i)                              (0x00100600 + (i*16))
51 #define NV40_PFB_TILE__SIZE_0                                   12
52 #define NV40_PFB_TILE__SIZE_1                                   15
53 #define NV40_PFB_TLIMIT(i)                            (0x00100604 + (i*16))
54 #define NV40_PFB_TSIZE(i)                             (0x00100608 + (i*16))
55 #define NV40_PFB_TSTATUS(i)                           (0x0010060c + (i*16))
56 #define NV40_PFB_UNK_800                                        0x00100800
57
58 #define NV_PEXTDEV_BOOT_0                                       0x00101000
59 #define NV_PEXTDEV_BOOT_0_RAMCFG                                0x0000003c
60 #       define NV_PEXTDEV_BOOT_0_STRAP_FP_IFACE_12BIT           (8 << 12)
61 #define NV_PEXTDEV_BOOT_3                                       0x0010100c
62
63 #define NV_RAMIN                                           0x00700000
64
65 #define NV_RAMHT_HANDLE_OFFSET                             0
66 #define NV_RAMHT_CONTEXT_OFFSET                            4
67 #    define NV_RAMHT_CONTEXT_VALID                         (1<<31)
68 #    define NV_RAMHT_CONTEXT_CHANNEL_SHIFT                 24
69 #    define NV_RAMHT_CONTEXT_ENGINE_SHIFT                  16
70 #        define NV_RAMHT_CONTEXT_ENGINE_SOFTWARE           0
71 #        define NV_RAMHT_CONTEXT_ENGINE_GRAPHICS           1
72 #    define NV_RAMHT_CONTEXT_INSTANCE_SHIFT                0
73 #    define NV40_RAMHT_CONTEXT_CHANNEL_SHIFT               23
74 #    define NV40_RAMHT_CONTEXT_ENGINE_SHIFT                20
75 #    define NV40_RAMHT_CONTEXT_INSTANCE_SHIFT              0
76
77 /* DMA object defines */
78 #define NV_DMA_ACCESS_RW 0
79 #define NV_DMA_ACCESS_RO 1
80 #define NV_DMA_ACCESS_WO 2
81 #define NV_DMA_TARGET_VIDMEM 0
82 #define NV_DMA_TARGET_PCI    2
83 #define NV_DMA_TARGET_AGP    3
84 /* The following is not a real value used by the card, it's changed by
85  * nouveau_object_dma_create */
86 #define NV_DMA_TARGET_PCI_NONLINEAR 8
87
88 /* Some object classes we care about in the drm */
89 #define NV_CLASS_DMA_FROM_MEMORY                           0x00000002
90 #define NV_CLASS_DMA_TO_MEMORY                             0x00000003
91 #define NV_CLASS_NULL                                      0x00000030
92 #define NV_CLASS_DMA_IN_MEMORY                             0x0000003D
93
94 #define NV03_USER(i)                             (0x00800000+(i*NV03_USER_SIZE))
95 #define NV03_USER__SIZE                                                       16
96 #define NV10_USER__SIZE                                                       32
97 #define NV03_USER_SIZE                                                0x00010000
98 #define NV03_USER_DMA_PUT(i)                     (0x00800040+(i*NV03_USER_SIZE))
99 #define NV03_USER_DMA_PUT__SIZE                                               16
100 #define NV10_USER_DMA_PUT__SIZE                                               32
101 #define NV03_USER_DMA_GET(i)                     (0x00800044+(i*NV03_USER_SIZE))
102 #define NV03_USER_DMA_GET__SIZE                                               16
103 #define NV10_USER_DMA_GET__SIZE                                               32
104 #define NV03_USER_REF_CNT(i)                     (0x00800048+(i*NV03_USER_SIZE))
105 #define NV03_USER_REF_CNT__SIZE                                               16
106 #define NV10_USER_REF_CNT__SIZE                                               32
107
108 #define NV40_USER(i)                             (0x00c00000+(i*NV40_USER_SIZE))
109 #define NV40_USER_SIZE                                                0x00001000
110 #define NV40_USER_DMA_PUT(i)                     (0x00c00040+(i*NV40_USER_SIZE))
111 #define NV40_USER_DMA_PUT__SIZE                                               32
112 #define NV40_USER_DMA_GET(i)                     (0x00c00044+(i*NV40_USER_SIZE))
113 #define NV40_USER_DMA_GET__SIZE                                               32
114 #define NV40_USER_REF_CNT(i)                     (0x00c00048+(i*NV40_USER_SIZE))
115 #define NV40_USER_REF_CNT__SIZE                                               32
116
117 #define NV50_USER(i)                             (0x00c00000+(i*NV50_USER_SIZE))
118 #define NV50_USER_SIZE                                                0x00002000
119 #define NV50_USER_DMA_PUT(i)                     (0x00c00040+(i*NV50_USER_SIZE))
120 #define NV50_USER_DMA_PUT__SIZE                                              128
121 #define NV50_USER_DMA_GET(i)                     (0x00c00044+(i*NV50_USER_SIZE))
122 #define NV50_USER_DMA_GET__SIZE                                              128
123 #define NV50_USER_REF_CNT(i)                     (0x00c00048+(i*NV50_USER_SIZE))
124 #define NV50_USER_REF_CNT__SIZE                                              128
125
126 #define NV03_FIFO_SIZE                                     0x8000UL
127
128 #define NV03_PMC_BOOT_0                                    0x00000000
129 #define NV03_PMC_BOOT_1                                    0x00000004
130 #define NV03_PMC_INTR_0                                    0x00000100
131 #    define NV_PMC_INTR_0_PFIFO_PENDING                        (1<<8)
132 #    define NV_PMC_INTR_0_PGRAPH_PENDING                      (1<<12)
133 #    define NV_PMC_INTR_0_NV50_I2C_PENDING                    (1<<21)
134 #    define NV_PMC_INTR_0_CRTC0_PENDING                       (1<<24)
135 #    define NV_PMC_INTR_0_CRTC1_PENDING                       (1<<25)
136 #    define NV_PMC_INTR_0_NV50_DISPLAY_PENDING                (1<<26)
137 #    define NV_PMC_INTR_0_CRTCn_PENDING                       (3<<24)
138 #define NV03_PMC_INTR_EN_0                                 0x00000140
139 #    define NV_PMC_INTR_EN_0_MASTER_ENABLE                     (1<<0)
140 #define NV03_PMC_ENABLE                                    0x00000200
141 #    define NV_PMC_ENABLE_PFIFO                                (1<<8)
142 #    define NV_PMC_ENABLE_PGRAPH                              (1<<12)
143 /* Disabling the below bit breaks newer (G7X only?) mobile chipsets,
144  * the card will hang early on in the X init process.
145  */
146 #    define NV_PMC_ENABLE_UNK13                               (1<<13)
147 #define NV40_PMC_GRAPH_UNITS                               0x00001540
148 #define NV40_PMC_BACKLIGHT                                 0x000015f0
149 #       define NV40_PMC_BACKLIGHT_MASK                     0x001f0000
150 #define NV40_PMC_1700                                      0x00001700
151 #define NV40_PMC_1704                                      0x00001704
152 #define NV40_PMC_1708                                      0x00001708
153 #define NV40_PMC_170C                                      0x0000170C
154
155 /* probably PMC ? */
156 #define NV50_PUNK_BAR0_PRAMIN                              0x00001700
157 #define NV50_PUNK_BAR_CFG_BASE                             0x00001704
158 #define NV50_PUNK_BAR_CFG_BASE_VALID                          (1<<30)
159 #define NV50_PUNK_BAR1_CTXDMA                              0x00001708
160 #define NV50_PUNK_BAR1_CTXDMA_VALID                           (1<<31)
161 #define NV50_PUNK_BAR3_CTXDMA                              0x0000170C
162 #define NV50_PUNK_BAR3_CTXDMA_VALID                           (1<<31)
163 #define NV50_PUNK_UNK1710                                  0x00001710
164
165 #define NV04_PBUS_PCI_NV_1                                 0x00001804
166 #define NV04_PBUS_PCI_NV_19                                0x0000184C
167 #define NV04_PBUS_PCI_NV_20                             0x00001850
168 #       define NV04_PBUS_PCI_NV_20_ROM_SHADOW_DISABLED          (0 << 0)
169 #       define NV04_PBUS_PCI_NV_20_ROM_SHADOW_ENABLED           (1 << 0)
170
171 #define NV04_PTIMER_INTR_0                                 0x00009100
172 #define NV04_PTIMER_INTR_EN_0                              0x00009140
173 #define NV04_PTIMER_NUMERATOR                              0x00009200
174 #define NV04_PTIMER_DENOMINATOR                            0x00009210
175 #define NV04_PTIMER_TIME_0                                 0x00009400
176 #define NV04_PTIMER_TIME_1                                 0x00009410
177 #define NV04_PTIMER_ALARM_0                                0x00009420
178
179 #define NV04_PGRAPH_DEBUG_0                                0x00400080
180 #define NV04_PGRAPH_DEBUG_1                                0x00400084
181 #define NV04_PGRAPH_DEBUG_2                                0x00400088
182 #define NV04_PGRAPH_DEBUG_3                                0x0040008c
183 #define NV10_PGRAPH_DEBUG_4                                0x00400090
184 #define NV03_PGRAPH_INTR                                   0x00400100
185 #define NV03_PGRAPH_NSTATUS                                0x00400104
186 #    define NV04_PGRAPH_NSTATUS_STATE_IN_USE                  (1<<11)
187 #    define NV04_PGRAPH_NSTATUS_INVALID_STATE                 (1<<12)
188 #    define NV04_PGRAPH_NSTATUS_BAD_ARGUMENT                  (1<<13)
189 #    define NV04_PGRAPH_NSTATUS_PROTECTION_FAULT              (1<<14)
190 #    define NV10_PGRAPH_NSTATUS_STATE_IN_USE                  (1<<23)
191 #    define NV10_PGRAPH_NSTATUS_INVALID_STATE                 (1<<24)
192 #    define NV10_PGRAPH_NSTATUS_BAD_ARGUMENT                  (1<<25)
193 #    define NV10_PGRAPH_NSTATUS_PROTECTION_FAULT              (1<<26)
194 #define NV03_PGRAPH_NSOURCE                                0x00400108
195 #    define NV03_PGRAPH_NSOURCE_NOTIFICATION                   (1<<0)
196 #    define NV03_PGRAPH_NSOURCE_DATA_ERROR                     (1<<1)
197 #    define NV03_PGRAPH_NSOURCE_PROTECTION_ERROR               (1<<2)
198 #    define NV03_PGRAPH_NSOURCE_RANGE_EXCEPTION                (1<<3)
199 #    define NV03_PGRAPH_NSOURCE_LIMIT_COLOR                    (1<<4)
200 #    define NV03_PGRAPH_NSOURCE_LIMIT_ZETA                     (1<<5)
201 #    define NV03_PGRAPH_NSOURCE_ILLEGAL_MTHD                   (1<<6)
202 #    define NV03_PGRAPH_NSOURCE_DMA_R_PROTECTION               (1<<7)
203 #    define NV03_PGRAPH_NSOURCE_DMA_W_PROTECTION               (1<<8)
204 #    define NV03_PGRAPH_NSOURCE_FORMAT_EXCEPTION               (1<<9)
205 #    define NV03_PGRAPH_NSOURCE_PATCH_EXCEPTION               (1<<10)
206 #    define NV03_PGRAPH_NSOURCE_STATE_INVALID                 (1<<11)
207 #    define NV03_PGRAPH_NSOURCE_DOUBLE_NOTIFY                 (1<<12)
208 #    define NV03_PGRAPH_NSOURCE_NOTIFY_IN_USE                 (1<<13)
209 #    define NV03_PGRAPH_NSOURCE_METHOD_CNT                    (1<<14)
210 #    define NV03_PGRAPH_NSOURCE_BFR_NOTIFICATION              (1<<15)
211 #    define NV03_PGRAPH_NSOURCE_DMA_VTX_PROTECTION            (1<<16)
212 #    define NV03_PGRAPH_NSOURCE_DMA_WIDTH_A                   (1<<17)
213 #    define NV03_PGRAPH_NSOURCE_DMA_WIDTH_B                   (1<<18)
214 #define NV03_PGRAPH_INTR_EN                                0x00400140
215 #define NV40_PGRAPH_INTR_EN                                0x0040013C
216 #    define NV_PGRAPH_INTR_NOTIFY                              (1<<0)
217 #    define NV_PGRAPH_INTR_MISSING_HW                          (1<<4)
218 #    define NV_PGRAPH_INTR_CONTEXT_SWITCH                     (1<<12)
219 #    define NV_PGRAPH_INTR_BUFFER_NOTIFY                      (1<<16)
220 #    define NV_PGRAPH_INTR_ERROR                              (1<<20)
221 #define NV10_PGRAPH_CTX_CONTROL                            0x00400144
222 #define NV10_PGRAPH_CTX_USER                               0x00400148
223 #define NV10_PGRAPH_CTX_SWITCH1                            0x0040014C
224 #define NV10_PGRAPH_CTX_SWITCH2                            0x00400150
225 #define NV10_PGRAPH_CTX_SWITCH3                            0x00400154
226 #define NV10_PGRAPH_CTX_SWITCH4                            0x00400158
227 #define NV10_PGRAPH_CTX_SWITCH5                            0x0040015C
228 #define NV04_PGRAPH_CTX_SWITCH1                            0x00400160
229 #define NV10_PGRAPH_CTX_CACHE1                             0x00400160
230 #define NV04_PGRAPH_CTX_SWITCH2                            0x00400164
231 #define NV04_PGRAPH_CTX_SWITCH3                            0x00400168
232 #define NV04_PGRAPH_CTX_SWITCH4                            0x0040016C
233 #define NV04_PGRAPH_CTX_CONTROL                            0x00400170
234 #define NV04_PGRAPH_CTX_USER                               0x00400174
235 #define NV04_PGRAPH_CTX_CACHE1                             0x00400180
236 #define NV10_PGRAPH_CTX_CACHE2                             0x00400180
237 #define NV03_PGRAPH_CTX_CONTROL                            0x00400190
238 #define NV03_PGRAPH_CTX_USER                               0x00400194
239 #define NV04_PGRAPH_CTX_CACHE2                             0x004001A0
240 #define NV10_PGRAPH_CTX_CACHE3                             0x004001A0
241 #define NV04_PGRAPH_CTX_CACHE3                             0x004001C0
242 #define NV10_PGRAPH_CTX_CACHE4                             0x004001C0
243 #define NV04_PGRAPH_CTX_CACHE4                             0x004001E0
244 #define NV10_PGRAPH_CTX_CACHE5                             0x004001E0
245 #define NV40_PGRAPH_CTXCTL_0304                            0x00400304
246 #define NV40_PGRAPH_CTXCTL_0304_XFER_CTX                   0x00000001
247 #define NV40_PGRAPH_CTXCTL_UCODE_STAT                      0x00400308
248 #define NV40_PGRAPH_CTXCTL_UCODE_STAT_IP_MASK              0xff000000
249 #define NV40_PGRAPH_CTXCTL_UCODE_STAT_IP_SHIFT                     24
250 #define NV40_PGRAPH_CTXCTL_UCODE_STAT_OP_MASK              0x00ffffff
251 #define NV40_PGRAPH_CTXCTL_0310                            0x00400310
252 #define NV40_PGRAPH_CTXCTL_0310_XFER_SAVE                  0x00000020
253 #define NV40_PGRAPH_CTXCTL_0310_XFER_LOAD                  0x00000040
254 #define NV40_PGRAPH_CTXCTL_030C                            0x0040030c
255 #define NV40_PGRAPH_CTXCTL_UCODE_INDEX                     0x00400324
256 #define NV40_PGRAPH_CTXCTL_UCODE_DATA                      0x00400328
257 #define NV40_PGRAPH_CTXCTL_CUR                             0x0040032c
258 #define NV40_PGRAPH_CTXCTL_CUR_LOADED                      0x01000000
259 #define NV40_PGRAPH_CTXCTL_CUR_INSTANCE                    0x000FFFFF
260 #define NV40_PGRAPH_CTXCTL_NEXT                            0x00400330
261 #define NV40_PGRAPH_CTXCTL_NEXT_INSTANCE                   0x000fffff
262 #define NV50_PGRAPH_CTXCTL_CUR                             0x0040032c
263 #define NV50_PGRAPH_CTXCTL_CUR_LOADED                      0x80000000
264 #define NV50_PGRAPH_CTXCTL_CUR_INSTANCE                    0x00ffffff
265 #define NV50_PGRAPH_CTXCTL_NEXT                            0x00400330
266 #define NV50_PGRAPH_CTXCTL_NEXT_INSTANCE                   0x00ffffff
267 #define NV03_PGRAPH_ABS_X_RAM                              0x00400400
268 #define NV03_PGRAPH_ABS_Y_RAM                              0x00400480
269 #define NV03_PGRAPH_X_MISC                                 0x00400500
270 #define NV03_PGRAPH_Y_MISC                                 0x00400504
271 #define NV04_PGRAPH_VALID1                                 0x00400508
272 #define NV04_PGRAPH_SOURCE_COLOR                           0x0040050C
273 #define NV04_PGRAPH_MISC24_0                               0x00400510
274 #define NV03_PGRAPH_XY_LOGIC_MISC0                         0x00400514
275 #define NV03_PGRAPH_XY_LOGIC_MISC1                         0x00400518
276 #define NV03_PGRAPH_XY_LOGIC_MISC2                         0x0040051C
277 #define NV03_PGRAPH_XY_LOGIC_MISC3                         0x00400520
278 #define NV03_PGRAPH_CLIPX_0                                0x00400524
279 #define NV03_PGRAPH_CLIPX_1                                0x00400528
280 #define NV03_PGRAPH_CLIPY_0                                0x0040052C
281 #define NV03_PGRAPH_CLIPY_1                                0x00400530
282 #define NV03_PGRAPH_ABS_ICLIP_XMAX                         0x00400534
283 #define NV03_PGRAPH_ABS_ICLIP_YMAX                         0x00400538
284 #define NV03_PGRAPH_ABS_UCLIP_XMIN                         0x0040053C
285 #define NV03_PGRAPH_ABS_UCLIP_YMIN                         0x00400540
286 #define NV03_PGRAPH_ABS_UCLIP_XMAX                         0x00400544
287 #define NV03_PGRAPH_ABS_UCLIP_YMAX                         0x00400548
288 #define NV03_PGRAPH_ABS_UCLIPA_XMIN                        0x00400560
289 #define NV03_PGRAPH_ABS_UCLIPA_YMIN                        0x00400564
290 #define NV03_PGRAPH_ABS_UCLIPA_XMAX                        0x00400568
291 #define NV03_PGRAPH_ABS_UCLIPA_YMAX                        0x0040056C
292 #define NV04_PGRAPH_MISC24_1                               0x00400570
293 #define NV04_PGRAPH_MISC24_2                               0x00400574
294 #define NV04_PGRAPH_VALID2                                 0x00400578
295 #define NV04_PGRAPH_PASSTHRU_0                             0x0040057C
296 #define NV04_PGRAPH_PASSTHRU_1                             0x00400580
297 #define NV04_PGRAPH_PASSTHRU_2                             0x00400584
298 #define NV10_PGRAPH_DIMX_TEXTURE                           0x00400588
299 #define NV10_PGRAPH_WDIMX_TEXTURE                          0x0040058C
300 #define NV04_PGRAPH_COMBINE_0_ALPHA                        0x00400590
301 #define NV04_PGRAPH_COMBINE_0_COLOR                        0x00400594
302 #define NV04_PGRAPH_COMBINE_1_ALPHA                        0x00400598
303 #define NV04_PGRAPH_COMBINE_1_COLOR                        0x0040059C
304 #define NV04_PGRAPH_FORMAT_0                               0x004005A8
305 #define NV04_PGRAPH_FORMAT_1                               0x004005AC
306 #define NV04_PGRAPH_FILTER_0                               0x004005B0
307 #define NV04_PGRAPH_FILTER_1                               0x004005B4
308 #define NV03_PGRAPH_MONO_COLOR0                            0x00400600
309 #define NV04_PGRAPH_ROP3                                   0x00400604
310 #define NV04_PGRAPH_BETA_AND                               0x00400608
311 #define NV04_PGRAPH_BETA_PREMULT                           0x0040060C
312 #define NV04_PGRAPH_LIMIT_VIOL_PIX                         0x00400610
313 #define NV04_PGRAPH_FORMATS                                0x00400618
314 #define NV10_PGRAPH_DEBUG_2                                0x00400620
315 #define NV04_PGRAPH_BOFFSET0                               0x00400640
316 #define NV04_PGRAPH_BOFFSET1                               0x00400644
317 #define NV04_PGRAPH_BOFFSET2                               0x00400648
318 #define NV04_PGRAPH_BOFFSET3                               0x0040064C
319 #define NV04_PGRAPH_BOFFSET4                               0x00400650
320 #define NV04_PGRAPH_BOFFSET5                               0x00400654
321 #define NV04_PGRAPH_BBASE0                                 0x00400658
322 #define NV04_PGRAPH_BBASE1                                 0x0040065C
323 #define NV04_PGRAPH_BBASE2                                 0x00400660
324 #define NV04_PGRAPH_BBASE3                                 0x00400664
325 #define NV04_PGRAPH_BBASE4                                 0x00400668
326 #define NV04_PGRAPH_BBASE5                                 0x0040066C
327 #define NV04_PGRAPH_BPITCH0                                0x00400670
328 #define NV04_PGRAPH_BPITCH1                                0x00400674
329 #define NV04_PGRAPH_BPITCH2                                0x00400678
330 #define NV04_PGRAPH_BPITCH3                                0x0040067C
331 #define NV04_PGRAPH_BPITCH4                                0x00400680
332 #define NV04_PGRAPH_BLIMIT0                                0x00400684
333 #define NV04_PGRAPH_BLIMIT1                                0x00400688
334 #define NV04_PGRAPH_BLIMIT2                                0x0040068C
335 #define NV04_PGRAPH_BLIMIT3                                0x00400690
336 #define NV04_PGRAPH_BLIMIT4                                0x00400694
337 #define NV04_PGRAPH_BLIMIT5                                0x00400698
338 #define NV04_PGRAPH_BSWIZZLE2                              0x0040069C
339 #define NV04_PGRAPH_BSWIZZLE5                              0x004006A0
340 #define NV03_PGRAPH_STATUS                                 0x004006B0
341 #define NV04_PGRAPH_STATUS                                 0x00400700
342 #define NV04_PGRAPH_TRAPPED_ADDR                           0x00400704
343 #define NV04_PGRAPH_TRAPPED_DATA                           0x00400708
344 #define NV04_PGRAPH_SURFACE                                0x0040070C
345 #define NV10_PGRAPH_TRAPPED_DATA_HIGH                      0x0040070C
346 #define NV04_PGRAPH_STATE                                  0x00400710
347 #define NV10_PGRAPH_SURFACE                                0x00400710
348 #define NV04_PGRAPH_NOTIFY                                 0x00400714
349 #define NV10_PGRAPH_STATE                                  0x00400714
350 #define NV10_PGRAPH_NOTIFY                                 0x00400718
351
352 #define NV04_PGRAPH_FIFO                                   0x00400720
353
354 #define NV04_PGRAPH_BPIXEL                                 0x00400724
355 #define NV10_PGRAPH_RDI_INDEX                              0x00400750
356 #define NV04_PGRAPH_FFINTFC_ST2                            0x00400754
357 #define NV10_PGRAPH_RDI_DATA                               0x00400754
358 #define NV04_PGRAPH_DMA_PITCH                              0x00400760
359 #define NV10_PGRAPH_FFINTFC_ST2                            0x00400764
360 #define NV04_PGRAPH_DVD_COLORFMT                           0x00400764
361 #define NV04_PGRAPH_SCALED_FORMAT                          0x00400768
362 #define NV10_PGRAPH_DMA_PITCH                              0x00400770
363 #define NV10_PGRAPH_DVD_COLORFMT                           0x00400774
364 #define NV10_PGRAPH_SCALED_FORMAT                          0x00400778
365 #define NV20_PGRAPH_CHANNEL_CTX_TABLE                      0x00400780
366 #define NV20_PGRAPH_CHANNEL_CTX_POINTER                    0x00400784
367 #define NV20_PGRAPH_CHANNEL_CTX_XFER                       0x00400788
368 #define NV20_PGRAPH_CHANNEL_CTX_XFER_LOAD                  0x00000001
369 #define NV20_PGRAPH_CHANNEL_CTX_XFER_SAVE                  0x00000002
370 #define NV04_PGRAPH_PATT_COLOR0                            0x00400800
371 #define NV04_PGRAPH_PATT_COLOR1                            0x00400804
372 #define NV04_PGRAPH_PATTERN                                0x00400808
373 #define NV04_PGRAPH_PATTERN_SHAPE                          0x00400810
374 #define NV04_PGRAPH_CHROMA                                 0x00400814
375 #define NV04_PGRAPH_CONTROL0                               0x00400818
376 #define NV04_PGRAPH_CONTROL1                               0x0040081C
377 #define NV04_PGRAPH_CONTROL2                               0x00400820
378 #define NV04_PGRAPH_BLEND                                  0x00400824
379 #define NV04_PGRAPH_STORED_FMT                             0x00400830
380 #define NV04_PGRAPH_PATT_COLORRAM                          0x00400900
381 #define NV20_PGRAPH_TILE(i)                                (0x00400900 + (i*16))
382 #define NV20_PGRAPH_TLIMIT(i)                              (0x00400904 + (i*16))
383 #define NV20_PGRAPH_TSIZE(i)                               (0x00400908 + (i*16))
384 #define NV20_PGRAPH_TSTATUS(i)                             (0x0040090C + (i*16))
385 #define NV10_PGRAPH_TILE(i)                                (0x00400B00 + (i*16))
386 #define NV10_PGRAPH_TLIMIT(i)                              (0x00400B04 + (i*16))
387 #define NV10_PGRAPH_TSIZE(i)                               (0x00400B08 + (i*16))
388 #define NV10_PGRAPH_TSTATUS(i)                             (0x00400B0C + (i*16))
389 #define NV04_PGRAPH_U_RAM                                  0x00400D00
390 #define NV47_PGRAPH_TILE(i)                                (0x00400D00 + (i*16))
391 #define NV47_PGRAPH_TLIMIT(i)                              (0x00400D04 + (i*16))
392 #define NV47_PGRAPH_TSIZE(i)                               (0x00400D08 + (i*16))
393 #define NV47_PGRAPH_TSTATUS(i)                             (0x00400D0C + (i*16))
394 #define NV04_PGRAPH_V_RAM                                  0x00400D40
395 #define NV04_PGRAPH_W_RAM                                  0x00400D80
396 #define NV10_PGRAPH_COMBINER0_IN_ALPHA                     0x00400E40
397 #define NV10_PGRAPH_COMBINER1_IN_ALPHA                     0x00400E44
398 #define NV10_PGRAPH_COMBINER0_IN_RGB                       0x00400E48
399 #define NV10_PGRAPH_COMBINER1_IN_RGB                       0x00400E4C
400 #define NV10_PGRAPH_COMBINER_COLOR0                        0x00400E50
401 #define NV10_PGRAPH_COMBINER_COLOR1                        0x00400E54
402 #define NV10_PGRAPH_COMBINER0_OUT_ALPHA                    0x00400E58
403 #define NV10_PGRAPH_COMBINER1_OUT_ALPHA                    0x00400E5C
404 #define NV10_PGRAPH_COMBINER0_OUT_RGB                      0x00400E60
405 #define NV10_PGRAPH_COMBINER1_OUT_RGB                      0x00400E64
406 #define NV10_PGRAPH_COMBINER_FINAL0                        0x00400E68
407 #define NV10_PGRAPH_COMBINER_FINAL1                        0x00400E6C
408 #define NV10_PGRAPH_WINDOWCLIP_HORIZONTAL                  0x00400F00
409 #define NV10_PGRAPH_WINDOWCLIP_VERTICAL                    0x00400F20
410 #define NV10_PGRAPH_XFMODE0                                0x00400F40
411 #define NV10_PGRAPH_XFMODE1                                0x00400F44
412 #define NV10_PGRAPH_GLOBALSTATE0                           0x00400F48
413 #define NV10_PGRAPH_GLOBALSTATE1                           0x00400F4C
414 #define NV10_PGRAPH_PIPE_ADDRESS                           0x00400F50
415 #define NV10_PGRAPH_PIPE_DATA                              0x00400F54
416 #define NV04_PGRAPH_DMA_START_0                            0x00401000
417 #define NV04_PGRAPH_DMA_START_1                            0x00401004
418 #define NV04_PGRAPH_DMA_LENGTH                             0x00401008
419 #define NV04_PGRAPH_DMA_MISC                               0x0040100C
420 #define NV04_PGRAPH_DMA_DATA_0                             0x00401020
421 #define NV04_PGRAPH_DMA_DATA_1                             0x00401024
422 #define NV04_PGRAPH_DMA_RM                                 0x00401030
423 #define NV04_PGRAPH_DMA_A_XLATE_INST                       0x00401040
424 #define NV04_PGRAPH_DMA_A_CONTROL                          0x00401044
425 #define NV04_PGRAPH_DMA_A_LIMIT                            0x00401048
426 #define NV04_PGRAPH_DMA_A_TLB_PTE                          0x0040104C
427 #define NV04_PGRAPH_DMA_A_TLB_TAG                          0x00401050
428 #define NV04_PGRAPH_DMA_A_ADJ_OFFSET                       0x00401054
429 #define NV04_PGRAPH_DMA_A_OFFSET                           0x00401058
430 #define NV04_PGRAPH_DMA_A_SIZE                             0x0040105C
431 #define NV04_PGRAPH_DMA_A_Y_SIZE                           0x00401060
432 #define NV04_PGRAPH_DMA_B_XLATE_INST                       0x00401080
433 #define NV04_PGRAPH_DMA_B_CONTROL                          0x00401084
434 #define NV04_PGRAPH_DMA_B_LIMIT                            0x00401088
435 #define NV04_PGRAPH_DMA_B_TLB_PTE                          0x0040108C
436 #define NV04_PGRAPH_DMA_B_TLB_TAG                          0x00401090
437 #define NV04_PGRAPH_DMA_B_ADJ_OFFSET                       0x00401094
438 #define NV04_PGRAPH_DMA_B_OFFSET                           0x00401098
439 #define NV04_PGRAPH_DMA_B_SIZE                             0x0040109C
440 #define NV04_PGRAPH_DMA_B_Y_SIZE                           0x004010A0
441 #define NV40_PGRAPH_TILE1(i)                               (0x00406900 + (i*16))
442 #define NV40_PGRAPH_TLIMIT1(i)                             (0x00406904 + (i*16))
443 #define NV40_PGRAPH_TSIZE1(i)                              (0x00406908 + (i*16))
444 #define NV40_PGRAPH_TSTATUS1(i)                            (0x0040690C + (i*16))
445
446
447 /* It's a guess that this works on NV03. Confirmed on NV04, though */
448 #define NV04_PFIFO_DELAY_0                                 0x00002040
449 #define NV04_PFIFO_DMA_TIMESLICE                           0x00002044
450 #define NV04_PFIFO_NEXT_CHANNEL                            0x00002050
451 #define NV03_PFIFO_INTR_0                                  0x00002100
452 #define NV03_PFIFO_INTR_EN_0                               0x00002140
453 #    define NV_PFIFO_INTR_CACHE_ERROR                          (1<<0)
454 #    define NV_PFIFO_INTR_RUNOUT                               (1<<4)
455 #    define NV_PFIFO_INTR_RUNOUT_OVERFLOW                      (1<<8)
456 #    define NV_PFIFO_INTR_DMA_PUSHER                          (1<<12)
457 #    define NV_PFIFO_INTR_DMA_PT                              (1<<16)
458 #    define NV_PFIFO_INTR_SEMAPHORE                           (1<<20)
459 #    define NV_PFIFO_INTR_ACQUIRE_TIMEOUT                     (1<<24)
460 #define NV03_PFIFO_RAMHT                                   0x00002210
461 #define NV03_PFIFO_RAMFC                                   0x00002214
462 #define NV03_PFIFO_RAMRO                                   0x00002218
463 #define NV40_PFIFO_RAMFC                                   0x00002220
464 #define NV03_PFIFO_CACHES                                  0x00002500
465 #define NV04_PFIFO_MODE                                    0x00002504
466 #define NV04_PFIFO_DMA                                     0x00002508
467 #define NV04_PFIFO_SIZE                                    0x0000250c
468 #define NV50_PFIFO_CTX_TABLE(c)                        (0x2600+(c)*4)
469 #define NV50_PFIFO_CTX_TABLE__SIZE                                128
470 #define NV50_PFIFO_CTX_TABLE_CHANNEL_ENABLED                  (1<<31)
471 #define NV50_PFIFO_CTX_TABLE_UNK30_BAD                        (1<<30)
472 #define NV50_PFIFO_CTX_TABLE_INSTANCE_MASK_G80             0x0FFFFFFF
473 #define NV50_PFIFO_CTX_TABLE_INSTANCE_MASK_G84             0x00FFFFFF
474 #define NV03_PFIFO_CACHE0_PUSH0                            0x00003000
475 #define NV03_PFIFO_CACHE0_PULL0                            0x00003040
476 #define NV04_PFIFO_CACHE0_PULL0                            0x00003050
477 #define NV04_PFIFO_CACHE0_PULL1                            0x00003054
478 #define NV03_PFIFO_CACHE1_PUSH0                            0x00003200
479 #define NV03_PFIFO_CACHE1_PUSH1                            0x00003204
480 #define NV03_PFIFO_CACHE1_PUSH1_DMA                            (1<<8)
481 #define NV40_PFIFO_CACHE1_PUSH1_DMA                           (1<<16)
482 #define NV03_PFIFO_CACHE1_PUSH1_CHID_MASK                  0x0000000f
483 #define NV10_PFIFO_CACHE1_PUSH1_CHID_MASK                  0x0000001f
484 #define NV50_PFIFO_CACHE1_PUSH1_CHID_MASK                  0x0000007f
485 #define NV03_PFIFO_CACHE1_PUT                              0x00003210
486 #define NV04_PFIFO_CACHE1_DMA_PUSH                         0x00003220
487 #define NV04_PFIFO_CACHE1_DMA_FETCH                        0x00003224
488 #    define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_8_BYTES         0x00000000
489 #    define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_16_BYTES        0x00000008
490 #    define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_24_BYTES        0x00000010
491 #    define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_32_BYTES        0x00000018
492 #    define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_40_BYTES        0x00000020
493 #    define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_48_BYTES        0x00000028
494 #    define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_56_BYTES        0x00000030
495 #    define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_64_BYTES        0x00000038
496 #    define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_72_BYTES        0x00000040
497 #    define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_80_BYTES        0x00000048
498 #    define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_88_BYTES        0x00000050
499 #    define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_96_BYTES        0x00000058
500 #    define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_104_BYTES       0x00000060
501 #    define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_112_BYTES       0x00000068
502 #    define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_120_BYTES       0x00000070
503 #    define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_128_BYTES       0x00000078
504 #    define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_136_BYTES       0x00000080
505 #    define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_144_BYTES       0x00000088
506 #    define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_152_BYTES       0x00000090
507 #    define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_160_BYTES       0x00000098
508 #    define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_168_BYTES       0x000000A0
509 #    define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_176_BYTES       0x000000A8
510 #    define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_184_BYTES       0x000000B0
511 #    define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_192_BYTES       0x000000B8
512 #    define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_200_BYTES       0x000000C0
513 #    define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_208_BYTES       0x000000C8
514 #    define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_216_BYTES       0x000000D0
515 #    define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_224_BYTES       0x000000D8
516 #    define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_232_BYTES       0x000000E0
517 #    define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_240_BYTES       0x000000E8
518 #    define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_248_BYTES       0x000000F0
519 #    define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_256_BYTES       0x000000F8
520 #    define NV_PFIFO_CACHE1_DMA_FETCH_SIZE                 0x0000E000
521 #    define NV_PFIFO_CACHE1_DMA_FETCH_SIZE_32_BYTES        0x00000000
522 #    define NV_PFIFO_CACHE1_DMA_FETCH_SIZE_64_BYTES        0x00002000
523 #    define NV_PFIFO_CACHE1_DMA_FETCH_SIZE_96_BYTES        0x00004000
524 #    define NV_PFIFO_CACHE1_DMA_FETCH_SIZE_128_BYTES       0x00006000
525 #    define NV_PFIFO_CACHE1_DMA_FETCH_SIZE_160_BYTES       0x00008000
526 #    define NV_PFIFO_CACHE1_DMA_FETCH_SIZE_192_BYTES       0x0000A000
527 #    define NV_PFIFO_CACHE1_DMA_FETCH_SIZE_224_BYTES       0x0000C000
528 #    define NV_PFIFO_CACHE1_DMA_FETCH_SIZE_256_BYTES       0x0000E000
529 #    define NV_PFIFO_CACHE1_DMA_FETCH_MAX_REQS             0x001F0000
530 #    define NV_PFIFO_CACHE1_DMA_FETCH_MAX_REQS_0           0x00000000
531 #    define NV_PFIFO_CACHE1_DMA_FETCH_MAX_REQS_1           0x00010000
532 #    define NV_PFIFO_CACHE1_DMA_FETCH_MAX_REQS_2           0x00020000
533 #    define NV_PFIFO_CACHE1_DMA_FETCH_MAX_REQS_3           0x00030000
534 #    define NV_PFIFO_CACHE1_DMA_FETCH_MAX_REQS_4           0x00040000
535 #    define NV_PFIFO_CACHE1_DMA_FETCH_MAX_REQS_5           0x00050000
536 #    define NV_PFIFO_CACHE1_DMA_FETCH_MAX_REQS_6           0x00060000
537 #    define NV_PFIFO_CACHE1_DMA_FETCH_MAX_REQS_7           0x00070000
538 #    define NV_PFIFO_CACHE1_DMA_FETCH_MAX_REQS_8           0x00080000
539 #    define NV_PFIFO_CACHE1_DMA_FETCH_MAX_REQS_9           0x00090000
540 #    define NV_PFIFO_CACHE1_DMA_FETCH_MAX_REQS_10          0x000A0000
541 #    define NV_PFIFO_CACHE1_DMA_FETCH_MAX_REQS_11          0x000B0000
542 #    define NV_PFIFO_CACHE1_DMA_FETCH_MAX_REQS_12          0x000C0000
543 #    define NV_PFIFO_CACHE1_DMA_FETCH_MAX_REQS_13          0x000D0000
544 #    define NV_PFIFO_CACHE1_DMA_FETCH_MAX_REQS_14          0x000E0000
545 #    define NV_PFIFO_CACHE1_DMA_FETCH_MAX_REQS_15          0x000F0000
546 #    define NV_PFIFO_CACHE1_ENDIAN                         0x80000000
547 #    define NV_PFIFO_CACHE1_LITTLE_ENDIAN                  0x7FFFFFFF
548 #    define NV_PFIFO_CACHE1_BIG_ENDIAN                     0x80000000
549 #define NV04_PFIFO_CACHE1_DMA_STATE                        0x00003228
550 #define NV04_PFIFO_CACHE1_DMA_INSTANCE                     0x0000322c
551 #define NV04_PFIFO_CACHE1_DMA_CTL                          0x00003230
552 #define NV04_PFIFO_CACHE1_DMA_PUT                          0x00003240
553 #define NV04_PFIFO_CACHE1_DMA_GET                          0x00003244
554 #define NV10_PFIFO_CACHE1_REF_CNT                          0x00003248
555 #define NV10_PFIFO_CACHE1_DMA_SUBROUTINE                   0x0000324C
556 #define NV03_PFIFO_CACHE1_PULL0                            0x00003240
557 #define NV04_PFIFO_CACHE1_PULL0                            0x00003250
558 #define NV03_PFIFO_CACHE1_PULL1                            0x00003250
559 #define NV04_PFIFO_CACHE1_PULL1                            0x00003254
560 #define NV04_PFIFO_CACHE1_HASH                             0x00003258
561 #define NV10_PFIFO_CACHE1_ACQUIRE_TIMEOUT                  0x00003260
562 #define NV10_PFIFO_CACHE1_ACQUIRE_TIMESTAMP                0x00003264
563 #define NV10_PFIFO_CACHE1_ACQUIRE_VALUE                    0x00003268
564 #define NV10_PFIFO_CACHE1_SEMAPHORE                        0x0000326C
565 #define NV03_PFIFO_CACHE1_GET                              0x00003270
566 #define NV04_PFIFO_CACHE1_ENGINE                           0x00003280
567 #define NV04_PFIFO_CACHE1_DMA_DCOUNT                       0x000032A0
568 #define NV40_PFIFO_GRCTX_INSTANCE                          0x000032E0
569 #define NV40_PFIFO_UNK32E4                                 0x000032E4
570 #define NV04_PFIFO_CACHE1_METHOD(i)                (0x00003800+(i*8))
571 #define NV04_PFIFO_CACHE1_DATA(i)                  (0x00003804+(i*8))
572 #define NV40_PFIFO_CACHE1_METHOD(i)                (0x00090000+(i*8))
573 #define NV40_PFIFO_CACHE1_DATA(i)                  (0x00090004+(i*8))
574
575 #define NV_CRTC0_INTSTAT                                   0x00600100
576 #define NV_CRTC0_INTEN                                     0x00600140
577 #define NV_CRTC1_INTSTAT                                   0x00602100
578 #define NV_CRTC1_INTEN                                     0x00602140
579 #    define NV_CRTC_INTR_VBLANK                                (1<<0)
580
581 #define NV04_PRAMIN                                             0x00700000
582
583 /* Fifo commands. These are not regs, neither masks */
584 #define NV03_FIFO_CMD_JUMP                                 0x20000000
585 #define NV03_FIFO_CMD_JUMP_OFFSET_MASK                     0x1ffffffc
586 #define NV03_FIFO_CMD_REWIND                               (NV03_FIFO_CMD_JUMP | (0 & NV03_FIFO_CMD_JUMP_OFFSET_MASK))
587
588 /* This is a partial import from rules-ng, a few things may be duplicated.
589  * Eventually we should completely import everything from rules-ng.
590  * For the moment check rules-ng for docs.
591   */
592
593 #define NV50_PMC                                            0x00000000
594 #define NV50_PMC__LEN                                              0x1
595 #define NV50_PMC__ESIZE                                         0x2000
596 #    define NV50_PMC_BOOT_0                                 0x00000000
597 #        define NV50_PMC_BOOT_0_REVISION                    0x000000ff
598 #        define NV50_PMC_BOOT_0_REVISION__SHIFT                      0
599 #        define NV50_PMC_BOOT_0_ARCH                        0x0ff00000
600 #        define NV50_PMC_BOOT_0_ARCH__SHIFT                         20
601 #    define NV50_PMC_INTR_0                                 0x00000100
602 #        define NV50_PMC_INTR_0_PFIFO                           (1<<8)
603 #        define NV50_PMC_INTR_0_PGRAPH                         (1<<12)
604 #        define NV50_PMC_INTR_0_PTIMER                         (1<<20)
605 #        define NV50_PMC_INTR_0_HOTPLUG                        (1<<21)
606 #        define NV50_PMC_INTR_0_DISPLAY                        (1<<26)
607 #    define NV50_PMC_INTR_EN_0                              0x00000140
608 #        define NV50_PMC_INTR_EN_0_MASTER                       (1<<0)
609 #            define NV50_PMC_INTR_EN_0_MASTER_DISABLED          (0<<0)
610 #            define NV50_PMC_INTR_EN_0_MASTER_ENABLED           (1<<0)
611 #    define NV50_PMC_ENABLE                                 0x00000200
612 #        define NV50_PMC_ENABLE_PFIFO                           (1<<8)
613 #        define NV50_PMC_ENABLE_PGRAPH                         (1<<12)
614
615 #define NV50_PCONNECTOR                                     0x0000e000
616 #define NV50_PCONNECTOR__LEN                                       0x1
617 #define NV50_PCONNECTOR__ESIZE                                  0x1000
618 #    define NV50_PCONNECTOR_HOTPLUG_INTR                    0x0000e050
619 #        define NV50_PCONNECTOR_HOTPLUG_INTR_PLUG_I2C0          (1<<0)
620 #        define NV50_PCONNECTOR_HOTPLUG_INTR_PLUG_I2C1          (1<<1)
621 #        define NV50_PCONNECTOR_HOTPLUG_INTR_PLUG_I2C2          (1<<2)
622 #        define NV50_PCONNECTOR_HOTPLUG_INTR_PLUG_I2C3          (1<<3)
623 #        define NV50_PCONNECTOR_HOTPLUG_INTR_UNPLUG_I2C0       (1<<16)
624 #        define NV50_PCONNECTOR_HOTPLUG_INTR_UNPLUG_I2C1       (1<<17)
625 #        define NV50_PCONNECTOR_HOTPLUG_INTR_UNPLUG_I2C2       (1<<18)
626 #        define NV50_PCONNECTOR_HOTPLUG_INTR_UNPLUG_I2C3       (1<<19)
627 #    define NV50_PCONNECTOR_HOTPLUG_CTRL                    0x0000e054
628 #        define NV50_PCONNECTOR_HOTPLUG_CTRL_PLUG_I2C0          (1<<0)
629 #        define NV50_PCONNECTOR_HOTPLUG_CTRL_PLUG_I2C1          (1<<1)
630 #        define NV50_PCONNECTOR_HOTPLUG_CTRL_PLUG_I2C2          (1<<2)
631 #        define NV50_PCONNECTOR_HOTPLUG_CTRL_PLUG_I2C3          (1<<3)
632 #        define NV50_PCONNECTOR_HOTPLUG_CTRL_UNPLUG_I2C0       (1<<16)
633 #        define NV50_PCONNECTOR_HOTPLUG_CTRL_UNPLUG_I2C1       (1<<17)
634 #        define NV50_PCONNECTOR_HOTPLUG_CTRL_UNPLUG_I2C2       (1<<18)
635 #        define NV50_PCONNECTOR_HOTPLUG_CTRL_UNPLUG_I2C3       (1<<19)
636 #    define NV50_PCONNECTOR_HOTPLUG_STATE                   0x0000e104
637 #        define NV50_PCONNECTOR_HOTPLUG_STATE_PIN_CONNECTED_I2C0 (1<<2)
638 #        define NV50_PCONNECTOR_HOTPLUG_STATE_PIN_CONNECTED_I2C1 (1<<6)
639 #        define NV50_PCONNECTOR_HOTPLUG_STATE_PIN_CONNECTED_I2C2 (1<<10)
640 #        define NV50_PCONNECTOR_HOTPLUG_STATE_PIN_CONNECTED_I2C3 (1<<14)
641 #    define NV50_PCONNECTOR_I2C_PORT_0                      0x0000e138
642 #    define NV50_PCONNECTOR_I2C_PORT_1                      0x0000e150
643 #    define NV50_PCONNECTOR_I2C_PORT_2                      0x0000e168
644 #    define NV50_PCONNECTOR_I2C_PORT_3                      0x0000e180
645 #    define NV50_PCONNECTOR_I2C_PORT_4                      0x0000e240
646 #    define NV50_PCONNECTOR_I2C_PORT_5                      0x0000e258
647
648 #define NV50_AUXCH_DATA_OUT(i,n)             ((n) * 4 + (i) * 0x50 + 0x0000e4c0)
649 #define NV50_AUXCH_DATA_OUT__SIZE                                             4
650 #define NV50_AUXCH_DATA_IN(i,n)              ((n) * 4 + (i) * 0x50 + 0x0000e4d0)
651 #define NV50_AUXCH_DATA_IN__SIZE                                              4
652 #define NV50_AUXCH_ADDR(i)                             ((i) * 0x50 + 0x0000e4e0)
653 #define NV50_AUXCH_CTRL(i)                             ((i) * 0x50 + 0x0000e4e4)
654 #define NV50_AUXCH_CTRL_LINKSTAT                                     0x01000000
655 #define NV50_AUXCH_CTRL_LINKSTAT_NOT_READY                           0x00000000
656 #define NV50_AUXCH_CTRL_LINKSTAT_READY                               0x01000000
657 #define NV50_AUXCH_CTRL_LINKEN                                       0x00100000
658 #define NV50_AUXCH_CTRL_LINKEN_DISABLED                              0x00000000
659 #define NV50_AUXCH_CTRL_LINKEN_ENABLED                               0x00100000
660 #define NV50_AUXCH_CTRL_EXEC                                         0x00010000
661 #define NV50_AUXCH_CTRL_EXEC_COMPLETE                                0x00000000
662 #define NV50_AUXCH_CTRL_EXEC_IN_PROCESS                              0x00010000
663 #define NV50_AUXCH_CTRL_CMD                                          0x0000f000
664 #define NV50_AUXCH_CTRL_CMD_SHIFT                                            12
665 #define NV50_AUXCH_CTRL_LEN                                          0x0000000f
666 #define NV50_AUXCH_CTRL_LEN_SHIFT                                             0
667 #define NV50_AUXCH_STAT(i)                             ((i) * 0x50 + 0x0000e4e8)
668 #define NV50_AUXCH_STAT_STATE                                        0x10000000
669 #define NV50_AUXCH_STAT_STATE_NOT_READY                              0x00000000
670 #define NV50_AUXCH_STAT_STATE_READY                                  0x10000000
671 #define NV50_AUXCH_STAT_REPLY                                        0x000f0000
672 #define NV50_AUXCH_STAT_REPLY_AUX                                    0x00030000
673 #define NV50_AUXCH_STAT_REPLY_AUX_ACK                                0x00000000
674 #define NV50_AUXCH_STAT_REPLY_AUX_NACK                               0x00010000
675 #define NV50_AUXCH_STAT_REPLY_AUX_DEFER                              0x00020000
676 #define NV50_AUXCH_STAT_REPLY_I2C                                    0x000c0000
677 #define NV50_AUXCH_STAT_REPLY_I2C_ACK                                0x00000000
678 #define NV50_AUXCH_STAT_REPLY_I2C_NACK                               0x00040000
679 #define NV50_AUXCH_STAT_REPLY_I2C_DEFER                              0x00080000
680 #define NV50_AUXCH_STAT_COUNT                                        0x0000001f
681
682 #define NV50_PBUS                                           0x00088000
683 #define NV50_PBUS__LEN                                             0x1
684 #define NV50_PBUS__ESIZE                                        0x1000
685 #    define NV50_PBUS_PCI_ID                                0x00088000
686 #        define NV50_PBUS_PCI_ID_VENDOR_ID                  0x0000ffff
687 #        define NV50_PBUS_PCI_ID_VENDOR_ID__SHIFT                    0
688 #        define NV50_PBUS_PCI_ID_DEVICE_ID                  0xffff0000
689 #        define NV50_PBUS_PCI_ID_DEVICE_ID__SHIFT                   16
690
691 #define NV50_PFB                                            0x00100000
692 #define NV50_PFB__LEN                                              0x1
693 #define NV50_PFB__ESIZE                                         0x1000
694
695 #define NV50_PEXTDEV                                        0x00101000
696 #define NV50_PEXTDEV__LEN                                          0x1
697 #define NV50_PEXTDEV__ESIZE                                     0x1000
698
699 #define NV50_PROM                                           0x00300000
700 #define NV50_PROM__LEN                                             0x1
701 #define NV50_PROM__ESIZE                                       0x10000
702
703 #define NV50_PGRAPH                                         0x00400000
704 #define NV50_PGRAPH__LEN                                           0x1
705 #define NV50_PGRAPH__ESIZE                                     0x10000
706
707 #define NV50_PDISPLAY                                                0x00610000
708 #define NV50_PDISPLAY_OBJECTS                                        0x00610010
709 #define NV50_PDISPLAY_INTR_0                                         0x00610020
710 #define NV50_PDISPLAY_INTR_1                                         0x00610024
711 #define NV50_PDISPLAY_INTR_1_VBLANK_CRTC                             0x0000000c
712 #define NV50_PDISPLAY_INTR_1_VBLANK_CRTC_SHIFT                                2
713 #define NV50_PDISPLAY_INTR_1_VBLANK_CRTC_(n)                   (1 << ((n) + 2))
714 #define NV50_PDISPLAY_INTR_1_VBLANK_CRTC_0                           0x00000004
715 #define NV50_PDISPLAY_INTR_1_VBLANK_CRTC_1                           0x00000008
716 #define NV50_PDISPLAY_INTR_1_CLK_UNK10                               0x00000010
717 #define NV50_PDISPLAY_INTR_1_CLK_UNK20                               0x00000020
718 #define NV50_PDISPLAY_INTR_1_CLK_UNK40                               0x00000040
719 #define NV50_PDISPLAY_INTR_EN                                        0x0061002c
720 #define NV50_PDISPLAY_INTR_EN_VBLANK_CRTC                            0x0000000c
721 #define NV50_PDISPLAY_INTR_EN_VBLANK_CRTC_(n)                   (1 << ((n) + 2))
722 #define NV50_PDISPLAY_INTR_EN_VBLANK_CRTC_0                          0x00000004
723 #define NV50_PDISPLAY_INTR_EN_VBLANK_CRTC_1                          0x00000008
724 #define NV50_PDISPLAY_INTR_EN_CLK_UNK10                              0x00000010
725 #define NV50_PDISPLAY_INTR_EN_CLK_UNK20                              0x00000020
726 #define NV50_PDISPLAY_INTR_EN_CLK_UNK40                              0x00000040
727 #define NV50_PDISPLAY_UNK30_CTRL                                     0x00610030
728 #define NV50_PDISPLAY_UNK30_CTRL_UPDATE_VCLK0                        0x00000200
729 #define NV50_PDISPLAY_UNK30_CTRL_UPDATE_VCLK1                        0x00000400
730 #define NV50_PDISPLAY_UNK30_CTRL_PENDING                             0x80000000
731 #define NV50_PDISPLAY_TRAPPED_ADDR                                   0x00610080
732 #define NV50_PDISPLAY_TRAPPED_DATA                                   0x00610084
733 #define NV50_PDISPLAY_CHANNEL_STAT(i)                  ((i) * 0x10 + 0x00610200)
734 #define NV50_PDISPLAY_CHANNEL_STAT_DMA                               0x00000010
735 #define NV50_PDISPLAY_CHANNEL_STAT_DMA_DISABLED                      0x00000000
736 #define NV50_PDISPLAY_CHANNEL_STAT_DMA_ENABLED                       0x00000010
737 #define NV50_PDISPLAY_CHANNEL_DMA_CB(i)                ((i) * 0x10 + 0x00610204)
738 #define NV50_PDISPLAY_CHANNEL_DMA_CB_LOCATION                        0x00000002
739 #define NV50_PDISPLAY_CHANNEL_DMA_CB_LOCATION_VRAM                   0x00000000
740 #define NV50_PDISPLAY_CHANNEL_DMA_CB_LOCATION_SYSTEM                 0x00000002
741 #define NV50_PDISPLAY_CHANNEL_DMA_CB_VALID                           0x00000001
742 #define NV50_PDISPLAY_CHANNEL_UNK2(i)                  ((i) * 0x10 + 0x00610208)
743 #define NV50_PDISPLAY_CHANNEL_UNK3(i)                  ((i) * 0x10 + 0x0061020c)
744
745 #define NV50_PDISPLAY_CURSOR                                         0x00610270
746 #define NV50_PDISPLAY_CURSOR_CURSOR_CTRL2(i)           ((i) * 0x10 + 0x00610270)
747 #define NV50_PDISPLAY_CURSOR_CURSOR_CTRL2_ON                         0x00000001
748 #define NV50_PDISPLAY_CURSOR_CURSOR_CTRL2_STATUS                     0x00030000
749 #define NV50_PDISPLAY_CURSOR_CURSOR_CTRL2_STATUS_ACTIVE              0x00010000
750
751 #define NV50_PDISPLAY_CTRL_STATE                                     0x00610300
752 #define NV50_PDISPLAY_CTRL_STATE_PENDING                             0x80000000
753 #define NV50_PDISPLAY_CTRL_STATE_METHOD                              0x00001ffc
754 #define NV50_PDISPLAY_CTRL_STATE_ENABLE                              0x00000001
755 #define NV50_PDISPLAY_CTRL_VAL                                       0x00610304
756 #define NV50_PDISPLAY_UNK_380                                        0x00610380
757 #define NV50_PDISPLAY_RAM_AMOUNT                                     0x00610384
758 #define NV50_PDISPLAY_UNK_388                                        0x00610388
759 #define NV50_PDISPLAY_UNK_38C                                        0x0061038c
760
761 #define NV50_PDISPLAY_CRTC_P(i, r)        ((i) * 0x540 + NV50_PDISPLAY_CRTC_##r)
762 #define NV50_PDISPLAY_CRTC_C(i, r)    (4 + (i) * 0x540 + NV50_PDISPLAY_CRTC_##r)
763 #define NV50_PDISPLAY_CRTC_UNK_0A18 /* mthd 0x0900 */                0x00610a18
764 #define NV50_PDISPLAY_CRTC_CLUT_MODE                                 0x00610a24
765 #define NV50_PDISPLAY_CRTC_INTERLACE                                 0x00610a48
766 #define NV50_PDISPLAY_CRTC_SCALE_CTRL                                0x00610a50
767 #define NV50_PDISPLAY_CRTC_CURSOR_CTRL                               0x00610a58
768 #define NV50_PDISPLAY_CRTC_UNK0A78 /* mthd 0x0904 */                 0x00610a78
769 #define NV50_PDISPLAY_CRTC_UNK0AB8                                   0x00610ab8
770 #define NV50_PDISPLAY_CRTC_DEPTH                                     0x00610ac8
771 #define NV50_PDISPLAY_CRTC_CLOCK                                     0x00610ad0
772 #define NV50_PDISPLAY_CRTC_COLOR_CTRL                                0x00610ae0
773 #define NV50_PDISPLAY_CRTC_SYNC_START_TO_BLANK_END                   0x00610ae8
774 #define NV50_PDISPLAY_CRTC_MODE_UNK1                                 0x00610af0
775 #define NV50_PDISPLAY_CRTC_DISPLAY_TOTAL                             0x00610af8
776 #define NV50_PDISPLAY_CRTC_SYNC_DURATION                             0x00610b00
777 #define NV50_PDISPLAY_CRTC_MODE_UNK2                                 0x00610b08
778 #define NV50_PDISPLAY_CRTC_UNK_0B10 /* mthd 0x0828 */                0x00610b10
779 #define NV50_PDISPLAY_CRTC_FB_SIZE                                   0x00610b18
780 #define NV50_PDISPLAY_CRTC_FB_PITCH                                  0x00610b20
781 #define NV50_PDISPLAY_CRTC_FB_PITCH_LINEAR                           0x00100000
782 #define NV50_PDISPLAY_CRTC_FB_POS                                    0x00610b28
783 #define NV50_PDISPLAY_CRTC_SCALE_CENTER_OFFSET                       0x00610b38
784 #define NV50_PDISPLAY_CRTC_REAL_RES                                  0x00610b40
785 #define NV50_PDISPLAY_CRTC_SCALE_RES1                                0x00610b48
786 #define NV50_PDISPLAY_CRTC_SCALE_RES2                                0x00610b50
787
788 #define NV50_PDISPLAY_DAC_MODE_CTRL_P(i)                (0x00610b58 + (i) * 0x8)
789 #define NV50_PDISPLAY_DAC_MODE_CTRL_C(i)                (0x00610b5c + (i) * 0x8)
790 #define NV50_PDISPLAY_SOR_MODE_CTRL_P(i)                (0x00610b70 + (i) * 0x8)
791 #define NV50_PDISPLAY_SOR_MODE_CTRL_C(i)                (0x00610b74 + (i) * 0x8)
792 #define NV50_PDISPLAY_DAC_MODE_CTRL2_P(i)               (0x00610bdc + (i) * 0x8)
793 #define NV50_PDISPLAY_DAC_MODE_CTRL2_C(i)               (0x00610be0 + (i) * 0x8)
794
795 #define NV90_PDISPLAY_SOR_MODE_CTRL_P(i)                (0x00610794 + (i) * 0x8)
796 #define NV90_PDISPLAY_SOR_MODE_CTRL_C(i)                (0x00610798 + (i) * 0x8)
797 #define NV90_PDISPLAY_DAC_MODE_CTRL_P(i)                (0x00610b58 + (i) * 0x8)
798 #define NV90_PDISPLAY_DAC_MODE_CTRL_C(i)                (0x00610b5c + (i) * 0x8)
799 #define NV90_PDISPLAY_DAC_MODE_CTRL2_P(i)               (0x00610b80 + (i) * 0x8)
800 #define NV90_PDISPLAY_DAC_MODE_CTRL2_C(i)               (0x00610b84 + (i) * 0x8)
801
802 #define NV50_PDISPLAY_CRTC_CLK                                       0x00614000
803 #define NV50_PDISPLAY_CRTC_CLK_CTRL1(i)                 ((i) * 0x800 + 0x614100)
804 #define NV50_PDISPLAY_CRTC_CLK_CTRL1_CONNECTED                       0x00000600
805 #define NV50_PDISPLAY_CRTC_CLK_VPLL_A(i)                ((i) * 0x800 + 0x614104)
806 #define NV50_PDISPLAY_CRTC_CLK_VPLL_B(i)                ((i) * 0x800 + 0x614108)
807 #define NV50_PDISPLAY_CRTC_CLK_CTRL2(i)                 ((i) * 0x800 + 0x614200)
808
809 #define NV50_PDISPLAY_DAC_CLK                                        0x00614000
810 #define NV50_PDISPLAY_DAC_CLK_CTRL2(i)                  ((i) * 0x800 + 0x614280)
811
812 #define NV50_PDISPLAY_SOR_CLK                                        0x00614000
813 #define NV50_PDISPLAY_SOR_CLK_CTRL2(i)                  ((i) * 0x800 + 0x614300)
814
815 #define NV50_PDISPLAY_VGACRTC(r)                                ((r) + 0x619400)
816
817 #define NV50_PDISPLAY_DAC                                            0x0061a000
818 #define NV50_PDISPLAY_DAC_DPMS_CTRL(i)                (0x0061a004 + (i) * 0x800)
819 #define NV50_PDISPLAY_DAC_DPMS_CTRL_HSYNC_OFF                        0x00000001
820 #define NV50_PDISPLAY_DAC_DPMS_CTRL_VSYNC_OFF                        0x00000004
821 #define NV50_PDISPLAY_DAC_DPMS_CTRL_BLANKED                          0x00000010
822 #define NV50_PDISPLAY_DAC_DPMS_CTRL_OFF                              0x00000040
823 #define NV50_PDISPLAY_DAC_DPMS_CTRL_PENDING                          0x80000000
824 #define NV50_PDISPLAY_DAC_LOAD_CTRL(i)                (0x0061a00c + (i) * 0x800)
825 #define NV50_PDISPLAY_DAC_LOAD_CTRL_ACTIVE                           0x00100000
826 #define NV50_PDISPLAY_DAC_LOAD_CTRL_PRESENT                          0x38000000
827 #define NV50_PDISPLAY_DAC_LOAD_CTRL_DONE                             0x80000000
828 #define NV50_PDISPLAY_DAC_CLK_CTRL1(i)                (0x0061a010 + (i) * 0x800)
829 #define NV50_PDISPLAY_DAC_CLK_CTRL1_CONNECTED                        0x00000600
830
831 #define NV50_PDISPLAY_SOR                                            0x0061c000
832 #define NV50_PDISPLAY_SOR_DPMS_CTRL(i)                (0x0061c004 + (i) * 0x800)
833 #define NV50_PDISPLAY_SOR_DPMS_CTRL_PENDING                          0x80000000
834 #define NV50_PDISPLAY_SOR_DPMS_CTRL_ON                               0x00000001
835 #define NV50_PDISPLAY_SOR_CLK_CTRL1(i)                (0x0061c008 + (i) * 0x800)
836 #define NV50_PDISPLAY_SOR_CLK_CTRL1_CONNECTED                        0x00000600
837 #define NV50_PDISPLAY_SOR_DPMS_STATE(i)               (0x0061c030 + (i) * 0x800)
838 #define NV50_PDISPLAY_SOR_DPMS_STATE_ACTIVE                          0x00030000
839 #define NV50_PDISPLAY_SOR_DPMS_STATE_BLANKED                         0x00080000
840 #define NV50_PDISPLAY_SOR_DPMS_STATE_WAIT                            0x10000000
841 #define NV50_PDISPLAY_SOR_BACKLIGHT                                  0x0061c084
842 #define NV50_PDISPLAY_SOR_BACKLIGHT_ENABLE                           0x80000000
843 #define NV50_PDISPLAY_SOR_BACKLIGHT_LEVEL                            0x00000fff
844 #define NV50_SOR_DP_CTRL(i,l)            (0x0061c10c + (i) * 0x800 + (l) * 0x80)
845 #define NV50_SOR_DP_CTRL_ENABLED                                     0x00000001
846 #define NV50_SOR_DP_CTRL_ENHANCED_FRAME_ENABLED                      0x00004000
847 #define NV50_SOR_DP_CTRL_LANE_MASK                                   0x001f0000
848 #define NV50_SOR_DP_CTRL_LANE_0_ENABLED                              0x00010000
849 #define NV50_SOR_DP_CTRL_LANE_1_ENABLED                              0x00020000
850 #define NV50_SOR_DP_CTRL_LANE_2_ENABLED                              0x00040000
851 #define NV50_SOR_DP_CTRL_LANE_3_ENABLED                              0x00080000
852 #define NV50_SOR_DP_CTRL_TRAINING_PATTERN                            0x0f000000
853 #define NV50_SOR_DP_CTRL_TRAINING_PATTERN_DISABLED                   0x00000000
854 #define NV50_SOR_DP_CTRL_TRAINING_PATTERN_1                          0x01000000
855 #define NV50_SOR_DP_CTRL_TRAINING_PATTERN_2                          0x02000000
856 #define NV50_SOR_DP_UNK118(i,l)          (0x0061c118 + (i) * 0x800 + (l) * 0x80)
857 #define NV50_SOR_DP_UNK120(i,l)          (0x0061c120 + (i) * 0x800 + (l) * 0x80)
858 #define NV50_SOR_DP_UNK128(i,l)          (0x0061c128 + (i) * 0x800 + (l) * 0x80)
859 #define NV50_SOR_DP_UNK130(i,l)          (0x0061c130 + (i) * 0x800 + (l) * 0x80)
860
861 #define NV50_PDISPLAY_USER(i)                        ((i) * 0x1000 + 0x00640000)
862 #define NV50_PDISPLAY_USER_PUT(i)                    ((i) * 0x1000 + 0x00640000)
863 #define NV50_PDISPLAY_USER_GET(i)                    ((i) * 0x1000 + 0x00640004)
864
865 #define NV50_PDISPLAY_CURSOR_USER                                    0x00647000
866 #define NV50_PDISPLAY_CURSOR_USER_POS_CTRL(i)        ((i) * 0x1000 + 0x00647080)
867 #define NV50_PDISPLAY_CURSOR_USER_POS(i)             ((i) * 0x1000 + 0x00647084)