nfsd4: define nfsd4_secinfo_no_name_release()
[sfrench/cifs-2.6.git] / drivers / gpu / drm / i915 / intel_ddi.c
1 /*
2  * Copyright © 2012 Intel Corporation
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice (including the next
12  * paragraph) shall be included in all copies or substantial portions of the
13  * Software.
14  *
15  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
18  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20  * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21  * IN THE SOFTWARE.
22  *
23  * Authors:
24  *    Eugeni Dodonov <eugeni.dodonov@intel.com>
25  *
26  */
27
28 #include "i915_drv.h"
29 #include "intel_drv.h"
30
31 struct ddi_buf_trans {
32         u32 trans1;     /* balance leg enable, de-emph level */
33         u32 trans2;     /* vref sel, vswing */
34         u8 i_boost;     /* SKL: I_boost; valid: 0x0, 0x1, 0x3, 0x7 */
35 };
36
37 static const u8 index_to_dp_signal_levels[] = {
38         [0] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0,
39         [1] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1,
40         [2] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2,
41         [3] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3,
42         [4] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0,
43         [5] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1,
44         [6] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2,
45         [7] = DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0,
46         [8] = DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1,
47         [9] = DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0,
48 };
49
50 /* HDMI/DVI modes ignore everything but the last 2 items. So we share
51  * them for both DP and FDI transports, allowing those ports to
52  * automatically adapt to HDMI connections as well
53  */
54 static const struct ddi_buf_trans hsw_ddi_translations_dp[] = {
55         { 0x00FFFFFF, 0x0006000E, 0x0 },
56         { 0x00D75FFF, 0x0005000A, 0x0 },
57         { 0x00C30FFF, 0x00040006, 0x0 },
58         { 0x80AAAFFF, 0x000B0000, 0x0 },
59         { 0x00FFFFFF, 0x0005000A, 0x0 },
60         { 0x00D75FFF, 0x000C0004, 0x0 },
61         { 0x80C30FFF, 0x000B0000, 0x0 },
62         { 0x00FFFFFF, 0x00040006, 0x0 },
63         { 0x80D75FFF, 0x000B0000, 0x0 },
64 };
65
66 static const struct ddi_buf_trans hsw_ddi_translations_fdi[] = {
67         { 0x00FFFFFF, 0x0007000E, 0x0 },
68         { 0x00D75FFF, 0x000F000A, 0x0 },
69         { 0x00C30FFF, 0x00060006, 0x0 },
70         { 0x00AAAFFF, 0x001E0000, 0x0 },
71         { 0x00FFFFFF, 0x000F000A, 0x0 },
72         { 0x00D75FFF, 0x00160004, 0x0 },
73         { 0x00C30FFF, 0x001E0000, 0x0 },
74         { 0x00FFFFFF, 0x00060006, 0x0 },
75         { 0x00D75FFF, 0x001E0000, 0x0 },
76 };
77
78 static const struct ddi_buf_trans hsw_ddi_translations_hdmi[] = {
79                                         /* Idx  NT mV d T mV d  db      */
80         { 0x00FFFFFF, 0x0006000E, 0x0 },/* 0:   400     400     0       */
81         { 0x00E79FFF, 0x000E000C, 0x0 },/* 1:   400     500     2       */
82         { 0x00D75FFF, 0x0005000A, 0x0 },/* 2:   400     600     3.5     */
83         { 0x00FFFFFF, 0x0005000A, 0x0 },/* 3:   600     600     0       */
84         { 0x00E79FFF, 0x001D0007, 0x0 },/* 4:   600     750     2       */
85         { 0x00D75FFF, 0x000C0004, 0x0 },/* 5:   600     900     3.5     */
86         { 0x00FFFFFF, 0x00040006, 0x0 },/* 6:   800     800     0       */
87         { 0x80E79FFF, 0x00030002, 0x0 },/* 7:   800     1000    2       */
88         { 0x00FFFFFF, 0x00140005, 0x0 },/* 8:   850     850     0       */
89         { 0x00FFFFFF, 0x000C0004, 0x0 },/* 9:   900     900     0       */
90         { 0x00FFFFFF, 0x001C0003, 0x0 },/* 10:  950     950     0       */
91         { 0x80FFFFFF, 0x00030002, 0x0 },/* 11:  1000    1000    0       */
92 };
93
94 static const struct ddi_buf_trans bdw_ddi_translations_edp[] = {
95         { 0x00FFFFFF, 0x00000012, 0x0 },
96         { 0x00EBAFFF, 0x00020011, 0x0 },
97         { 0x00C71FFF, 0x0006000F, 0x0 },
98         { 0x00AAAFFF, 0x000E000A, 0x0 },
99         { 0x00FFFFFF, 0x00020011, 0x0 },
100         { 0x00DB6FFF, 0x0005000F, 0x0 },
101         { 0x00BEEFFF, 0x000A000C, 0x0 },
102         { 0x00FFFFFF, 0x0005000F, 0x0 },
103         { 0x00DB6FFF, 0x000A000C, 0x0 },
104 };
105
106 static const struct ddi_buf_trans bdw_ddi_translations_dp[] = {
107         { 0x00FFFFFF, 0x0007000E, 0x0 },
108         { 0x00D75FFF, 0x000E000A, 0x0 },
109         { 0x00BEFFFF, 0x00140006, 0x0 },
110         { 0x80B2CFFF, 0x001B0002, 0x0 },
111         { 0x00FFFFFF, 0x000E000A, 0x0 },
112         { 0x00DB6FFF, 0x00160005, 0x0 },
113         { 0x80C71FFF, 0x001A0002, 0x0 },
114         { 0x00F7DFFF, 0x00180004, 0x0 },
115         { 0x80D75FFF, 0x001B0002, 0x0 },
116 };
117
118 static const struct ddi_buf_trans bdw_ddi_translations_fdi[] = {
119         { 0x00FFFFFF, 0x0001000E, 0x0 },
120         { 0x00D75FFF, 0x0004000A, 0x0 },
121         { 0x00C30FFF, 0x00070006, 0x0 },
122         { 0x00AAAFFF, 0x000C0000, 0x0 },
123         { 0x00FFFFFF, 0x0004000A, 0x0 },
124         { 0x00D75FFF, 0x00090004, 0x0 },
125         { 0x00C30FFF, 0x000C0000, 0x0 },
126         { 0x00FFFFFF, 0x00070006, 0x0 },
127         { 0x00D75FFF, 0x000C0000, 0x0 },
128 };
129
130 static const struct ddi_buf_trans bdw_ddi_translations_hdmi[] = {
131                                         /* Idx  NT mV d T mV df db      */
132         { 0x00FFFFFF, 0x0007000E, 0x0 },/* 0:   400     400     0       */
133         { 0x00D75FFF, 0x000E000A, 0x0 },/* 1:   400     600     3.5     */
134         { 0x00BEFFFF, 0x00140006, 0x0 },/* 2:   400     800     6       */
135         { 0x00FFFFFF, 0x0009000D, 0x0 },/* 3:   450     450     0       */
136         { 0x00FFFFFF, 0x000E000A, 0x0 },/* 4:   600     600     0       */
137         { 0x00D7FFFF, 0x00140006, 0x0 },/* 5:   600     800     2.5     */
138         { 0x80CB2FFF, 0x001B0002, 0x0 },/* 6:   600     1000    4.5     */
139         { 0x00FFFFFF, 0x00140006, 0x0 },/* 7:   800     800     0       */
140         { 0x80E79FFF, 0x001B0002, 0x0 },/* 8:   800     1000    2       */
141         { 0x80FFFFFF, 0x001B0002, 0x0 },/* 9:   1000    1000    0       */
142 };
143
144 /* Skylake H and S */
145 static const struct ddi_buf_trans skl_ddi_translations_dp[] = {
146         { 0x00002016, 0x000000A0, 0x0 },
147         { 0x00005012, 0x0000009B, 0x0 },
148         { 0x00007011, 0x00000088, 0x0 },
149         { 0x80009010, 0x000000C0, 0x1 },
150         { 0x00002016, 0x0000009B, 0x0 },
151         { 0x00005012, 0x00000088, 0x0 },
152         { 0x80007011, 0x000000C0, 0x1 },
153         { 0x00002016, 0x000000DF, 0x0 },
154         { 0x80005012, 0x000000C0, 0x1 },
155 };
156
157 /* Skylake U */
158 static const struct ddi_buf_trans skl_u_ddi_translations_dp[] = {
159         { 0x0000201B, 0x000000A2, 0x0 },
160         { 0x00005012, 0x00000088, 0x0 },
161         { 0x80007011, 0x000000CD, 0x1 },
162         { 0x80009010, 0x000000C0, 0x1 },
163         { 0x0000201B, 0x0000009D, 0x0 },
164         { 0x80005012, 0x000000C0, 0x1 },
165         { 0x80007011, 0x000000C0, 0x1 },
166         { 0x00002016, 0x00000088, 0x0 },
167         { 0x80005012, 0x000000C0, 0x1 },
168 };
169
170 /* Skylake Y */
171 static const struct ddi_buf_trans skl_y_ddi_translations_dp[] = {
172         { 0x00000018, 0x000000A2, 0x0 },
173         { 0x00005012, 0x00000088, 0x0 },
174         { 0x80007011, 0x000000CD, 0x3 },
175         { 0x80009010, 0x000000C0, 0x3 },
176         { 0x00000018, 0x0000009D, 0x0 },
177         { 0x80005012, 0x000000C0, 0x3 },
178         { 0x80007011, 0x000000C0, 0x3 },
179         { 0x00000018, 0x00000088, 0x0 },
180         { 0x80005012, 0x000000C0, 0x3 },
181 };
182
183 /* Kabylake H and S */
184 static const struct ddi_buf_trans kbl_ddi_translations_dp[] = {
185         { 0x00002016, 0x000000A0, 0x0 },
186         { 0x00005012, 0x0000009B, 0x0 },
187         { 0x00007011, 0x00000088, 0x0 },
188         { 0x80009010, 0x000000C0, 0x1 },
189         { 0x00002016, 0x0000009B, 0x0 },
190         { 0x00005012, 0x00000088, 0x0 },
191         { 0x80007011, 0x000000C0, 0x1 },
192         { 0x00002016, 0x00000097, 0x0 },
193         { 0x80005012, 0x000000C0, 0x1 },
194 };
195
196 /* Kabylake U */
197 static const struct ddi_buf_trans kbl_u_ddi_translations_dp[] = {
198         { 0x0000201B, 0x000000A1, 0x0 },
199         { 0x00005012, 0x00000088, 0x0 },
200         { 0x80007011, 0x000000CD, 0x3 },
201         { 0x80009010, 0x000000C0, 0x3 },
202         { 0x0000201B, 0x0000009D, 0x0 },
203         { 0x80005012, 0x000000C0, 0x3 },
204         { 0x80007011, 0x000000C0, 0x3 },
205         { 0x00002016, 0x0000004F, 0x0 },
206         { 0x80005012, 0x000000C0, 0x3 },
207 };
208
209 /* Kabylake Y */
210 static const struct ddi_buf_trans kbl_y_ddi_translations_dp[] = {
211         { 0x00001017, 0x000000A1, 0x0 },
212         { 0x00005012, 0x00000088, 0x0 },
213         { 0x80007011, 0x000000CD, 0x3 },
214         { 0x8000800F, 0x000000C0, 0x3 },
215         { 0x00001017, 0x0000009D, 0x0 },
216         { 0x80005012, 0x000000C0, 0x3 },
217         { 0x80007011, 0x000000C0, 0x3 },
218         { 0x00001017, 0x0000004C, 0x0 },
219         { 0x80005012, 0x000000C0, 0x3 },
220 };
221
222 /*
223  * Skylake/Kabylake H and S
224  * eDP 1.4 low vswing translation parameters
225  */
226 static const struct ddi_buf_trans skl_ddi_translations_edp[] = {
227         { 0x00000018, 0x000000A8, 0x0 },
228         { 0x00004013, 0x000000A9, 0x0 },
229         { 0x00007011, 0x000000A2, 0x0 },
230         { 0x00009010, 0x0000009C, 0x0 },
231         { 0x00000018, 0x000000A9, 0x0 },
232         { 0x00006013, 0x000000A2, 0x0 },
233         { 0x00007011, 0x000000A6, 0x0 },
234         { 0x00000018, 0x000000AB, 0x0 },
235         { 0x00007013, 0x0000009F, 0x0 },
236         { 0x00000018, 0x000000DF, 0x0 },
237 };
238
239 /*
240  * Skylake/Kabylake U
241  * eDP 1.4 low vswing translation parameters
242  */
243 static const struct ddi_buf_trans skl_u_ddi_translations_edp[] = {
244         { 0x00000018, 0x000000A8, 0x0 },
245         { 0x00004013, 0x000000A9, 0x0 },
246         { 0x00007011, 0x000000A2, 0x0 },
247         { 0x00009010, 0x0000009C, 0x0 },
248         { 0x00000018, 0x000000A9, 0x0 },
249         { 0x00006013, 0x000000A2, 0x0 },
250         { 0x00007011, 0x000000A6, 0x0 },
251         { 0x00002016, 0x000000AB, 0x0 },
252         { 0x00005013, 0x0000009F, 0x0 },
253         { 0x00000018, 0x000000DF, 0x0 },
254 };
255
256 /*
257  * Skylake/Kabylake Y
258  * eDP 1.4 low vswing translation parameters
259  */
260 static const struct ddi_buf_trans skl_y_ddi_translations_edp[] = {
261         { 0x00000018, 0x000000A8, 0x0 },
262         { 0x00004013, 0x000000AB, 0x0 },
263         { 0x00007011, 0x000000A4, 0x0 },
264         { 0x00009010, 0x000000DF, 0x0 },
265         { 0x00000018, 0x000000AA, 0x0 },
266         { 0x00006013, 0x000000A4, 0x0 },
267         { 0x00007011, 0x0000009D, 0x0 },
268         { 0x00000018, 0x000000A0, 0x0 },
269         { 0x00006012, 0x000000DF, 0x0 },
270         { 0x00000018, 0x0000008A, 0x0 },
271 };
272
273 /* Skylake/Kabylake U, H and S */
274 static const struct ddi_buf_trans skl_ddi_translations_hdmi[] = {
275         { 0x00000018, 0x000000AC, 0x0 },
276         { 0x00005012, 0x0000009D, 0x0 },
277         { 0x00007011, 0x00000088, 0x0 },
278         { 0x00000018, 0x000000A1, 0x0 },
279         { 0x00000018, 0x00000098, 0x0 },
280         { 0x00004013, 0x00000088, 0x0 },
281         { 0x80006012, 0x000000CD, 0x1 },
282         { 0x00000018, 0x000000DF, 0x0 },
283         { 0x80003015, 0x000000CD, 0x1 },        /* Default */
284         { 0x80003015, 0x000000C0, 0x1 },
285         { 0x80000018, 0x000000C0, 0x1 },
286 };
287
288 /* Skylake/Kabylake Y */
289 static const struct ddi_buf_trans skl_y_ddi_translations_hdmi[] = {
290         { 0x00000018, 0x000000A1, 0x0 },
291         { 0x00005012, 0x000000DF, 0x0 },
292         { 0x80007011, 0x000000CB, 0x3 },
293         { 0x00000018, 0x000000A4, 0x0 },
294         { 0x00000018, 0x0000009D, 0x0 },
295         { 0x00004013, 0x00000080, 0x0 },
296         { 0x80006013, 0x000000C0, 0x3 },
297         { 0x00000018, 0x0000008A, 0x0 },
298         { 0x80003015, 0x000000C0, 0x3 },        /* Default */
299         { 0x80003015, 0x000000C0, 0x3 },
300         { 0x80000018, 0x000000C0, 0x3 },
301 };
302
303 struct bxt_ddi_buf_trans {
304         u32 margin;     /* swing value */
305         u32 scale;      /* scale value */
306         u32 enable;     /* scale enable */
307         u32 deemphasis;
308         bool default_index; /* true if the entry represents default value */
309 };
310
311 static const struct bxt_ddi_buf_trans bxt_ddi_translations_dp[] = {
312                                         /* Idx  NT mV diff      db  */
313         { 52,  0x9A, 0, 128, true  },   /* 0:   400             0   */
314         { 78,  0x9A, 0, 85,  false },   /* 1:   400             3.5 */
315         { 104, 0x9A, 0, 64,  false },   /* 2:   400             6   */
316         { 154, 0x9A, 0, 43,  false },   /* 3:   400             9.5 */
317         { 77,  0x9A, 0, 128, false },   /* 4:   600             0   */
318         { 116, 0x9A, 0, 85,  false },   /* 5:   600             3.5 */
319         { 154, 0x9A, 0, 64,  false },   /* 6:   600             6   */
320         { 102, 0x9A, 0, 128, false },   /* 7:   800             0   */
321         { 154, 0x9A, 0, 85,  false },   /* 8:   800             3.5 */
322         { 154, 0x9A, 1, 128, false },   /* 9:   1200            0   */
323 };
324
325 static const struct bxt_ddi_buf_trans bxt_ddi_translations_edp[] = {
326                                         /* Idx  NT mV diff      db  */
327         { 26, 0, 0, 128, false },       /* 0:   200             0   */
328         { 38, 0, 0, 112, false },       /* 1:   200             1.5 */
329         { 48, 0, 0, 96,  false },       /* 2:   200             4   */
330         { 54, 0, 0, 69,  false },       /* 3:   200             6   */
331         { 32, 0, 0, 128, false },       /* 4:   250             0   */
332         { 48, 0, 0, 104, false },       /* 5:   250             1.5 */
333         { 54, 0, 0, 85,  false },       /* 6:   250             4   */
334         { 43, 0, 0, 128, false },       /* 7:   300             0   */
335         { 54, 0, 0, 101, false },       /* 8:   300             1.5 */
336         { 48, 0, 0, 128, false },       /* 9:   300             0   */
337 };
338
339 /* BSpec has 2 recommended values - entries 0 and 8.
340  * Using the entry with higher vswing.
341  */
342 static const struct bxt_ddi_buf_trans bxt_ddi_translations_hdmi[] = {
343                                         /* Idx  NT mV diff      db  */
344         { 52,  0x9A, 0, 128, false },   /* 0:   400             0   */
345         { 52,  0x9A, 0, 85,  false },   /* 1:   400             3.5 */
346         { 52,  0x9A, 0, 64,  false },   /* 2:   400             6   */
347         { 42,  0x9A, 0, 43,  false },   /* 3:   400             9.5 */
348         { 77,  0x9A, 0, 128, false },   /* 4:   600             0   */
349         { 77,  0x9A, 0, 85,  false },   /* 5:   600             3.5 */
350         { 77,  0x9A, 0, 64,  false },   /* 6:   600             6   */
351         { 102, 0x9A, 0, 128, false },   /* 7:   800             0   */
352         { 102, 0x9A, 0, 85,  false },   /* 8:   800             3.5 */
353         { 154, 0x9A, 1, 128, true },    /* 9:   1200            0   */
354 };
355
356 struct cnl_ddi_buf_trans {
357         u32 dw2_swing_sel;
358         u32 dw7_n_scalar;
359         u32 dw4_cursor_coeff;
360         u32 dw4_post_cursor_2;
361         u32 dw4_post_cursor_1;
362 };
363
364 /* Voltage Swing Programming for VccIO 0.85V for DP */
365 static const struct cnl_ddi_buf_trans cnl_ddi_translations_dp_0_85V[] = {
366                                                 /* NT mV Trans mV db    */
367         { 0xA, 0x5D, 0x3F, 0x00, 0x00 },        /* 350   350      0.0   */
368         { 0xA, 0x6A, 0x38, 0x00, 0x07 },        /* 350   500      3.1   */
369         { 0xB, 0x7A, 0x32, 0x00, 0x0D },        /* 350   700      6.0   */
370         { 0x6, 0x7C, 0x2D, 0x00, 0x12 },        /* 350   900      8.2   */
371         { 0xA, 0x69, 0x3F, 0x00, 0x00 },        /* 500   500      0.0   */
372         { 0xB, 0x7A, 0x36, 0x00, 0x09 },        /* 500   700      2.9   */
373         { 0x6, 0x7C, 0x30, 0x00, 0x0F },        /* 500   900      5.1   */
374         { 0xB, 0x7D, 0x3C, 0x00, 0x03 },        /* 650   725      0.9   */
375         { 0x6, 0x7C, 0x34, 0x00, 0x0B },        /* 600   900      3.5   */
376         { 0x6, 0x7B, 0x3F, 0x00, 0x00 },        /* 900   900      0.0   */
377 };
378
379 /* Voltage Swing Programming for VccIO 0.85V for HDMI */
380 static const struct cnl_ddi_buf_trans cnl_ddi_translations_hdmi_0_85V[] = {
381                                                 /* NT mV Trans mV db    */
382         { 0xA, 0x60, 0x3F, 0x00, 0x00 },        /* 450   450      0.0   */
383         { 0xB, 0x73, 0x36, 0x00, 0x09 },        /* 450   650      3.2   */
384         { 0x6, 0x7F, 0x31, 0x00, 0x0E },        /* 450   850      5.5   */
385         { 0xB, 0x73, 0x3F, 0x00, 0x00 },        /* 650   650      0.0   */
386         { 0x6, 0x7F, 0x37, 0x00, 0x08 },        /* 650   850      2.3   */
387         { 0x6, 0x7F, 0x3F, 0x00, 0x00 },        /* 850   850      0.0   */
388         { 0x6, 0x7F, 0x35, 0x00, 0x0A },        /* 600   850      3.0   */
389 };
390
391 /* Voltage Swing Programming for VccIO 0.85V for eDP */
392 static const struct cnl_ddi_buf_trans cnl_ddi_translations_edp_0_85V[] = {
393                                                 /* NT mV Trans mV db    */
394         { 0xA, 0x66, 0x3A, 0x00, 0x05 },        /* 384   500      2.3   */
395         { 0x0, 0x7F, 0x38, 0x00, 0x07 },        /* 153   200      2.3   */
396         { 0x8, 0x7F, 0x38, 0x00, 0x07 },        /* 192   250      2.3   */
397         { 0x1, 0x7F, 0x38, 0x00, 0x07 },        /* 230   300      2.3   */
398         { 0x9, 0x7F, 0x38, 0x00, 0x07 },        /* 269   350      2.3   */
399         { 0xA, 0x66, 0x3C, 0x00, 0x03 },        /* 446   500      1.0   */
400         { 0xB, 0x70, 0x3C, 0x00, 0x03 },        /* 460   600      2.3   */
401         { 0xC, 0x75, 0x3C, 0x00, 0x03 },        /* 537   700      2.3   */
402         { 0x2, 0x7F, 0x3F, 0x00, 0x00 },        /* 400   400      0.0   */
403 };
404
405 /* Voltage Swing Programming for VccIO 0.95V for DP */
406 static const struct cnl_ddi_buf_trans cnl_ddi_translations_dp_0_95V[] = {
407                                                 /* NT mV Trans mV db    */
408         { 0xA, 0x5D, 0x3F, 0x00, 0x00 },        /* 350   350      0.0   */
409         { 0xA, 0x6A, 0x38, 0x00, 0x07 },        /* 350   500      3.1   */
410         { 0xB, 0x7A, 0x32, 0x00, 0x0D },        /* 350   700      6.0   */
411         { 0x6, 0x7C, 0x2D, 0x00, 0x12 },        /* 350   900      8.2   */
412         { 0xA, 0x69, 0x3F, 0x00, 0x00 },        /* 500   500      0.0   */
413         { 0xB, 0x7A, 0x36, 0x00, 0x09 },        /* 500   700      2.9   */
414         { 0x6, 0x7C, 0x30, 0x00, 0x0F },        /* 500   900      5.1   */
415         { 0xB, 0x7D, 0x3C, 0x00, 0x03 },        /* 650   725      0.9   */
416         { 0x6, 0x7C, 0x34, 0x00, 0x0B },        /* 600   900      3.5   */
417         { 0x6, 0x7B, 0x3F, 0x00, 0x00 },        /* 900   900      0.0   */
418 };
419
420 /* Voltage Swing Programming for VccIO 0.95V for HDMI */
421 static const struct cnl_ddi_buf_trans cnl_ddi_translations_hdmi_0_95V[] = {
422                                                 /* NT mV Trans mV db    */
423         { 0xA, 0x5C, 0x3F, 0x00, 0x00 },        /* 400   400      0.0   */
424         { 0xB, 0x69, 0x37, 0x00, 0x08 },        /* 400   600      3.5   */
425         { 0x5, 0x76, 0x31, 0x00, 0x0E },        /* 400   800      6.0   */
426         { 0xA, 0x5E, 0x3F, 0x00, 0x00 },        /* 450   450      0.0   */
427         { 0xB, 0x69, 0x3F, 0x00, 0x00 },        /* 600   600      0.0   */
428         { 0xB, 0x79, 0x35, 0x00, 0x0A },        /* 600   850      3.0   */
429         { 0x6, 0x7D, 0x32, 0x00, 0x0D },        /* 600   1000     4.4   */
430         { 0x5, 0x76, 0x3F, 0x00, 0x00 },        /* 800   800      0.0   */
431         { 0x6, 0x7D, 0x39, 0x00, 0x06 },        /* 800   1000     1.9   */
432         { 0x6, 0x7F, 0x39, 0x00, 0x06 },        /* 850   1050     1.8   */
433         { 0x6, 0x7F, 0x3F, 0x00, 0x00 },        /* 1050  1050     0.0   */
434 };
435
436 /* Voltage Swing Programming for VccIO 0.95V for eDP */
437 static const struct cnl_ddi_buf_trans cnl_ddi_translations_edp_0_95V[] = {
438                                                 /* NT mV Trans mV db    */
439         { 0xA, 0x61, 0x3A, 0x00, 0x05 },        /* 384   500      2.3   */
440         { 0x0, 0x7F, 0x38, 0x00, 0x07 },        /* 153   200      2.3   */
441         { 0x8, 0x7F, 0x38, 0x00, 0x07 },        /* 192   250      2.3   */
442         { 0x1, 0x7F, 0x38, 0x00, 0x07 },        /* 230   300      2.3   */
443         { 0x9, 0x7F, 0x38, 0x00, 0x07 },        /* 269   350      2.3   */
444         { 0xA, 0x61, 0x3C, 0x00, 0x03 },        /* 446   500      1.0   */
445         { 0xB, 0x68, 0x39, 0x00, 0x06 },        /* 460   600      2.3   */
446         { 0xC, 0x6E, 0x39, 0x00, 0x06 },        /* 537   700      2.3   */
447         { 0x4, 0x7F, 0x3A, 0x00, 0x05 },        /* 460   600      2.3   */
448         { 0x2, 0x7F, 0x3F, 0x00, 0x00 },        /* 400   400      0.0   */
449 };
450
451 /* Voltage Swing Programming for VccIO 1.05V for DP */
452 static const struct cnl_ddi_buf_trans cnl_ddi_translations_dp_1_05V[] = {
453                                                 /* NT mV Trans mV db    */
454         { 0xA, 0x58, 0x3F, 0x00, 0x00 },        /* 400   400      0.0   */
455         { 0xB, 0x64, 0x37, 0x00, 0x08 },        /* 400   600      3.5   */
456         { 0x5, 0x70, 0x31, 0x00, 0x0E },        /* 400   800      6.0   */
457         { 0x6, 0x7F, 0x2C, 0x00, 0x13 },        /* 400   1050     8.4   */
458         { 0xB, 0x64, 0x3F, 0x00, 0x00 },        /* 600   600      0.0   */
459         { 0x5, 0x73, 0x35, 0x00, 0x0A },        /* 600   850      3.0   */
460         { 0x6, 0x7F, 0x30, 0x00, 0x0F },        /* 550   1050     5.6   */
461         { 0x5, 0x76, 0x3E, 0x00, 0x01 },        /* 850   900      0.5   */
462         { 0x6, 0x7F, 0x36, 0x00, 0x09 },        /* 750   1050     2.9   */
463         { 0x6, 0x7F, 0x3F, 0x00, 0x00 },        /* 1050  1050     0.0   */
464 };
465
466 /* Voltage Swing Programming for VccIO 1.05V for HDMI */
467 static const struct cnl_ddi_buf_trans cnl_ddi_translations_hdmi_1_05V[] = {
468                                                 /* NT mV Trans mV db    */
469         { 0xA, 0x58, 0x3F, 0x00, 0x00 },        /* 400   400      0.0   */
470         { 0xB, 0x64, 0x37, 0x00, 0x08 },        /* 400   600      3.5   */
471         { 0x5, 0x70, 0x31, 0x00, 0x0E },        /* 400   800      6.0   */
472         { 0xA, 0x5B, 0x3F, 0x00, 0x00 },        /* 450   450      0.0   */
473         { 0xB, 0x64, 0x3F, 0x00, 0x00 },        /* 600   600      0.0   */
474         { 0x5, 0x73, 0x35, 0x00, 0x0A },        /* 600   850      3.0   */
475         { 0x6, 0x7C, 0x32, 0x00, 0x0D },        /* 600   1000     4.4   */
476         { 0x5, 0x70, 0x3F, 0x00, 0x00 },        /* 800   800      0.0   */
477         { 0x6, 0x7C, 0x39, 0x00, 0x06 },        /* 800   1000     1.9   */
478         { 0x6, 0x7F, 0x39, 0x00, 0x06 },        /* 850   1050     1.8   */
479         { 0x6, 0x7F, 0x3F, 0x00, 0x00 },        /* 1050  1050     0.0   */
480 };
481
482 /* Voltage Swing Programming for VccIO 1.05V for eDP */
483 static const struct cnl_ddi_buf_trans cnl_ddi_translations_edp_1_05V[] = {
484                                                 /* NT mV Trans mV db    */
485         { 0xA, 0x5E, 0x3A, 0x00, 0x05 },        /* 384   500      2.3   */
486         { 0x0, 0x7F, 0x38, 0x00, 0x07 },        /* 153   200      2.3   */
487         { 0x8, 0x7F, 0x38, 0x00, 0x07 },        /* 192   250      2.3   */
488         { 0x1, 0x7F, 0x38, 0x00, 0x07 },        /* 230   300      2.3   */
489         { 0x9, 0x7F, 0x38, 0x00, 0x07 },        /* 269   350      2.3   */
490         { 0xA, 0x5E, 0x3C, 0x00, 0x03 },        /* 446   500      1.0   */
491         { 0xB, 0x64, 0x39, 0x00, 0x06 },        /* 460   600      2.3   */
492         { 0xE, 0x6A, 0x39, 0x00, 0x06 },        /* 537   700      2.3   */
493         { 0x2, 0x7F, 0x3F, 0x00, 0x00 },        /* 400   400      0.0   */
494 };
495
496 enum port intel_ddi_get_encoder_port(struct intel_encoder *encoder)
497 {
498         switch (encoder->type) {
499         case INTEL_OUTPUT_DP_MST:
500                 return enc_to_mst(&encoder->base)->primary->port;
501         case INTEL_OUTPUT_DP:
502         case INTEL_OUTPUT_EDP:
503         case INTEL_OUTPUT_HDMI:
504         case INTEL_OUTPUT_UNKNOWN:
505                 return enc_to_dig_port(&encoder->base)->port;
506         case INTEL_OUTPUT_ANALOG:
507                 return PORT_E;
508         default:
509                 MISSING_CASE(encoder->type);
510                 return PORT_A;
511         }
512 }
513
514 static const struct ddi_buf_trans *
515 bdw_get_buf_trans_edp(struct drm_i915_private *dev_priv, int *n_entries)
516 {
517         if (dev_priv->vbt.edp.low_vswing) {
518                 *n_entries = ARRAY_SIZE(bdw_ddi_translations_edp);
519                 return bdw_ddi_translations_edp;
520         } else {
521                 *n_entries = ARRAY_SIZE(bdw_ddi_translations_dp);
522                 return bdw_ddi_translations_dp;
523         }
524 }
525
526 static const struct ddi_buf_trans *
527 skl_get_buf_trans_dp(struct drm_i915_private *dev_priv, int *n_entries)
528 {
529         if (IS_SKL_ULX(dev_priv)) {
530                 *n_entries = ARRAY_SIZE(skl_y_ddi_translations_dp);
531                 return skl_y_ddi_translations_dp;
532         } else if (IS_SKL_ULT(dev_priv)) {
533                 *n_entries = ARRAY_SIZE(skl_u_ddi_translations_dp);
534                 return skl_u_ddi_translations_dp;
535         } else {
536                 *n_entries = ARRAY_SIZE(skl_ddi_translations_dp);
537                 return skl_ddi_translations_dp;
538         }
539 }
540
541 static const struct ddi_buf_trans *
542 kbl_get_buf_trans_dp(struct drm_i915_private *dev_priv, int *n_entries)
543 {
544         if (IS_KBL_ULX(dev_priv)) {
545                 *n_entries = ARRAY_SIZE(kbl_y_ddi_translations_dp);
546                 return kbl_y_ddi_translations_dp;
547         } else if (IS_KBL_ULT(dev_priv) || IS_CFL_ULT(dev_priv)) {
548                 *n_entries = ARRAY_SIZE(kbl_u_ddi_translations_dp);
549                 return kbl_u_ddi_translations_dp;
550         } else {
551                 *n_entries = ARRAY_SIZE(kbl_ddi_translations_dp);
552                 return kbl_ddi_translations_dp;
553         }
554 }
555
556 static const struct ddi_buf_trans *
557 skl_get_buf_trans_edp(struct drm_i915_private *dev_priv, int *n_entries)
558 {
559         if (dev_priv->vbt.edp.low_vswing) {
560                 if (IS_SKL_ULX(dev_priv) || IS_KBL_ULX(dev_priv)) {
561                         *n_entries = ARRAY_SIZE(skl_y_ddi_translations_edp);
562                         return skl_y_ddi_translations_edp;
563                 } else if (IS_SKL_ULT(dev_priv) || IS_KBL_ULT(dev_priv) ||
564                            IS_CFL_ULT(dev_priv)) {
565                         *n_entries = ARRAY_SIZE(skl_u_ddi_translations_edp);
566                         return skl_u_ddi_translations_edp;
567                 } else {
568                         *n_entries = ARRAY_SIZE(skl_ddi_translations_edp);
569                         return skl_ddi_translations_edp;
570                 }
571         }
572
573         if (IS_KABYLAKE(dev_priv) || IS_COFFEELAKE(dev_priv))
574                 return kbl_get_buf_trans_dp(dev_priv, n_entries);
575         else
576                 return skl_get_buf_trans_dp(dev_priv, n_entries);
577 }
578
579 static const struct ddi_buf_trans *
580 skl_get_buf_trans_hdmi(struct drm_i915_private *dev_priv, int *n_entries)
581 {
582         if (IS_SKL_ULX(dev_priv) || IS_KBL_ULX(dev_priv)) {
583                 *n_entries = ARRAY_SIZE(skl_y_ddi_translations_hdmi);
584                 return skl_y_ddi_translations_hdmi;
585         } else {
586                 *n_entries = ARRAY_SIZE(skl_ddi_translations_hdmi);
587                 return skl_ddi_translations_hdmi;
588         }
589 }
590
591 static int intel_ddi_hdmi_level(struct drm_i915_private *dev_priv, enum port port)
592 {
593         int n_hdmi_entries;
594         int hdmi_level;
595         int hdmi_default_entry;
596
597         hdmi_level = dev_priv->vbt.ddi_port_info[port].hdmi_level_shift;
598
599         if (IS_GEN9_LP(dev_priv))
600                 return hdmi_level;
601
602         if (IS_GEN9_BC(dev_priv)) {
603                 skl_get_buf_trans_hdmi(dev_priv, &n_hdmi_entries);
604                 hdmi_default_entry = 8;
605         } else if (IS_BROADWELL(dev_priv)) {
606                 n_hdmi_entries = ARRAY_SIZE(bdw_ddi_translations_hdmi);
607                 hdmi_default_entry = 7;
608         } else if (IS_HASWELL(dev_priv)) {
609                 n_hdmi_entries = ARRAY_SIZE(hsw_ddi_translations_hdmi);
610                 hdmi_default_entry = 6;
611         } else {
612                 WARN(1, "ddi translation table missing\n");
613                 n_hdmi_entries = ARRAY_SIZE(bdw_ddi_translations_hdmi);
614                 hdmi_default_entry = 7;
615         }
616
617         /* Choose a good default if VBT is badly populated */
618         if (hdmi_level == HDMI_LEVEL_SHIFT_UNKNOWN ||
619             hdmi_level >= n_hdmi_entries)
620                 hdmi_level = hdmi_default_entry;
621
622         return hdmi_level;
623 }
624
625 static const struct ddi_buf_trans *
626 intel_ddi_get_buf_trans_dp(struct drm_i915_private *dev_priv,
627                            int *n_entries)
628 {
629         if (IS_KABYLAKE(dev_priv) || IS_COFFEELAKE(dev_priv)) {
630                 return kbl_get_buf_trans_dp(dev_priv, n_entries);
631         } else if (IS_SKYLAKE(dev_priv)) {
632                 return skl_get_buf_trans_dp(dev_priv, n_entries);
633         } else if (IS_BROADWELL(dev_priv)) {
634                 *n_entries = ARRAY_SIZE(bdw_ddi_translations_dp);
635                 return  bdw_ddi_translations_dp;
636         } else if (IS_HASWELL(dev_priv)) {
637                 *n_entries = ARRAY_SIZE(hsw_ddi_translations_dp);
638                 return hsw_ddi_translations_dp;
639         }
640
641         *n_entries = 0;
642         return NULL;
643 }
644
645 static const struct ddi_buf_trans *
646 intel_ddi_get_buf_trans_edp(struct drm_i915_private *dev_priv,
647                             int *n_entries)
648 {
649         if (IS_GEN9_BC(dev_priv)) {
650                 return skl_get_buf_trans_edp(dev_priv, n_entries);
651         } else if (IS_BROADWELL(dev_priv)) {
652                 return bdw_get_buf_trans_edp(dev_priv, n_entries);
653         } else if (IS_HASWELL(dev_priv)) {
654                 *n_entries = ARRAY_SIZE(hsw_ddi_translations_dp);
655                 return hsw_ddi_translations_dp;
656         }
657
658         *n_entries = 0;
659         return NULL;
660 }
661
662 static const struct ddi_buf_trans *
663 intel_ddi_get_buf_trans_fdi(struct drm_i915_private *dev_priv,
664                             int *n_entries)
665 {
666         if (IS_BROADWELL(dev_priv)) {
667                 *n_entries = ARRAY_SIZE(hsw_ddi_translations_fdi);
668                 return hsw_ddi_translations_fdi;
669         } else if (IS_HASWELL(dev_priv)) {
670                 *n_entries = ARRAY_SIZE(hsw_ddi_translations_fdi);
671                 return hsw_ddi_translations_fdi;
672         }
673
674         *n_entries = 0;
675         return NULL;
676 }
677
678 /*
679  * Starting with Haswell, DDI port buffers must be programmed with correct
680  * values in advance. This function programs the correct values for
681  * DP/eDP/FDI use cases.
682  */
683 static void intel_prepare_dp_ddi_buffers(struct intel_encoder *encoder)
684 {
685         struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
686         u32 iboost_bit = 0;
687         int i, n_entries;
688         enum port port = intel_ddi_get_encoder_port(encoder);
689         const struct ddi_buf_trans *ddi_translations;
690
691         if (IS_GEN9_LP(dev_priv))
692                 return;
693
694         switch (encoder->type) {
695         case INTEL_OUTPUT_EDP:
696                 ddi_translations = intel_ddi_get_buf_trans_edp(dev_priv,
697                                                                &n_entries);
698                 break;
699         case INTEL_OUTPUT_DP:
700                 ddi_translations = intel_ddi_get_buf_trans_dp(dev_priv,
701                                                               &n_entries);
702                 break;
703         case INTEL_OUTPUT_ANALOG:
704                 ddi_translations = intel_ddi_get_buf_trans_fdi(dev_priv,
705                                                                &n_entries);
706                 break;
707         default:
708                 MISSING_CASE(encoder->type);
709                 return;
710         }
711
712         if (IS_GEN9_BC(dev_priv)) {
713                 /* If we're boosting the current, set bit 31 of trans1 */
714                 if (dev_priv->vbt.ddi_port_info[port].dp_boost_level)
715                         iboost_bit = DDI_BUF_BALANCE_LEG_ENABLE;
716
717                 if (WARN_ON(encoder->type == INTEL_OUTPUT_EDP &&
718                             port != PORT_A && port != PORT_E &&
719                             n_entries > 9))
720                         n_entries = 9;
721         }
722
723         for (i = 0; i < n_entries; i++) {
724                 I915_WRITE(DDI_BUF_TRANS_LO(port, i),
725                            ddi_translations[i].trans1 | iboost_bit);
726                 I915_WRITE(DDI_BUF_TRANS_HI(port, i),
727                            ddi_translations[i].trans2);
728         }
729 }
730
731 /*
732  * Starting with Haswell, DDI port buffers must be programmed with correct
733  * values in advance. This function programs the correct values for
734  * HDMI/DVI use cases.
735  */
736 static void intel_prepare_hdmi_ddi_buffers(struct intel_encoder *encoder)
737 {
738         struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
739         u32 iboost_bit = 0;
740         int n_hdmi_entries, hdmi_level;
741         enum port port = intel_ddi_get_encoder_port(encoder);
742         const struct ddi_buf_trans *ddi_translations_hdmi;
743
744         if (IS_GEN9_LP(dev_priv))
745                 return;
746
747         hdmi_level = intel_ddi_hdmi_level(dev_priv, port);
748
749         if (IS_GEN9_BC(dev_priv)) {
750                 ddi_translations_hdmi = skl_get_buf_trans_hdmi(dev_priv, &n_hdmi_entries);
751
752                 /* If we're boosting the current, set bit 31 of trans1 */
753                 if (dev_priv->vbt.ddi_port_info[port].hdmi_boost_level)
754                         iboost_bit = DDI_BUF_BALANCE_LEG_ENABLE;
755         } else if (IS_BROADWELL(dev_priv)) {
756                 ddi_translations_hdmi = bdw_ddi_translations_hdmi;
757                 n_hdmi_entries = ARRAY_SIZE(bdw_ddi_translations_hdmi);
758         } else if (IS_HASWELL(dev_priv)) {
759                 ddi_translations_hdmi = hsw_ddi_translations_hdmi;
760                 n_hdmi_entries = ARRAY_SIZE(hsw_ddi_translations_hdmi);
761         } else {
762                 WARN(1, "ddi translation table missing\n");
763                 ddi_translations_hdmi = bdw_ddi_translations_hdmi;
764                 n_hdmi_entries = ARRAY_SIZE(bdw_ddi_translations_hdmi);
765         }
766
767         /* Entry 9 is for HDMI: */
768         I915_WRITE(DDI_BUF_TRANS_LO(port, 9),
769                    ddi_translations_hdmi[hdmi_level].trans1 | iboost_bit);
770         I915_WRITE(DDI_BUF_TRANS_HI(port, 9),
771                    ddi_translations_hdmi[hdmi_level].trans2);
772 }
773
774 static void intel_wait_ddi_buf_idle(struct drm_i915_private *dev_priv,
775                                     enum port port)
776 {
777         i915_reg_t reg = DDI_BUF_CTL(port);
778         int i;
779
780         for (i = 0; i < 16; i++) {
781                 udelay(1);
782                 if (I915_READ(reg) & DDI_BUF_IS_IDLE)
783                         return;
784         }
785         DRM_ERROR("Timeout waiting for DDI BUF %c idle bit\n", port_name(port));
786 }
787
788 static uint32_t hsw_pll_to_ddi_pll_sel(struct intel_shared_dpll *pll)
789 {
790         switch (pll->id) {
791         case DPLL_ID_WRPLL1:
792                 return PORT_CLK_SEL_WRPLL1;
793         case DPLL_ID_WRPLL2:
794                 return PORT_CLK_SEL_WRPLL2;
795         case DPLL_ID_SPLL:
796                 return PORT_CLK_SEL_SPLL;
797         case DPLL_ID_LCPLL_810:
798                 return PORT_CLK_SEL_LCPLL_810;
799         case DPLL_ID_LCPLL_1350:
800                 return PORT_CLK_SEL_LCPLL_1350;
801         case DPLL_ID_LCPLL_2700:
802                 return PORT_CLK_SEL_LCPLL_2700;
803         default:
804                 MISSING_CASE(pll->id);
805                 return PORT_CLK_SEL_NONE;
806         }
807 }
808
809 /* Starting with Haswell, different DDI ports can work in FDI mode for
810  * connection to the PCH-located connectors. For this, it is necessary to train
811  * both the DDI port and PCH receiver for the desired DDI buffer settings.
812  *
813  * The recommended port to work in FDI mode is DDI E, which we use here. Also,
814  * please note that when FDI mode is active on DDI E, it shares 2 lines with
815  * DDI A (which is used for eDP)
816  */
817
818 void hsw_fdi_link_train(struct intel_crtc *crtc,
819                         const struct intel_crtc_state *crtc_state)
820 {
821         struct drm_device *dev = crtc->base.dev;
822         struct drm_i915_private *dev_priv = to_i915(dev);
823         struct intel_encoder *encoder;
824         u32 temp, i, rx_ctl_val, ddi_pll_sel;
825
826         for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
827                 WARN_ON(encoder->type != INTEL_OUTPUT_ANALOG);
828                 intel_prepare_dp_ddi_buffers(encoder);
829         }
830
831         /* Set the FDI_RX_MISC pwrdn lanes and the 2 workarounds listed at the
832          * mode set "sequence for CRT port" document:
833          * - TP1 to TP2 time with the default value
834          * - FDI delay to 90h
835          *
836          * WaFDIAutoLinkSetTimingOverrride:hsw
837          */
838         I915_WRITE(FDI_RX_MISC(PIPE_A), FDI_RX_PWRDN_LANE1_VAL(2) |
839                                   FDI_RX_PWRDN_LANE0_VAL(2) |
840                                   FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
841
842         /* Enable the PCH Receiver FDI PLL */
843         rx_ctl_val = dev_priv->fdi_rx_config | FDI_RX_ENHANCE_FRAME_ENABLE |
844                      FDI_RX_PLL_ENABLE |
845                      FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
846         I915_WRITE(FDI_RX_CTL(PIPE_A), rx_ctl_val);
847         POSTING_READ(FDI_RX_CTL(PIPE_A));
848         udelay(220);
849
850         /* Switch from Rawclk to PCDclk */
851         rx_ctl_val |= FDI_PCDCLK;
852         I915_WRITE(FDI_RX_CTL(PIPE_A), rx_ctl_val);
853
854         /* Configure Port Clock Select */
855         ddi_pll_sel = hsw_pll_to_ddi_pll_sel(crtc_state->shared_dpll);
856         I915_WRITE(PORT_CLK_SEL(PORT_E), ddi_pll_sel);
857         WARN_ON(ddi_pll_sel != PORT_CLK_SEL_SPLL);
858
859         /* Start the training iterating through available voltages and emphasis,
860          * testing each value twice. */
861         for (i = 0; i < ARRAY_SIZE(hsw_ddi_translations_fdi) * 2; i++) {
862                 /* Configure DP_TP_CTL with auto-training */
863                 I915_WRITE(DP_TP_CTL(PORT_E),
864                                         DP_TP_CTL_FDI_AUTOTRAIN |
865                                         DP_TP_CTL_ENHANCED_FRAME_ENABLE |
866                                         DP_TP_CTL_LINK_TRAIN_PAT1 |
867                                         DP_TP_CTL_ENABLE);
868
869                 /* Configure and enable DDI_BUF_CTL for DDI E with next voltage.
870                  * DDI E does not support port reversal, the functionality is
871                  * achieved on the PCH side in FDI_RX_CTL, so no need to set the
872                  * port reversal bit */
873                 I915_WRITE(DDI_BUF_CTL(PORT_E),
874                            DDI_BUF_CTL_ENABLE |
875                            ((crtc_state->fdi_lanes - 1) << 1) |
876                            DDI_BUF_TRANS_SELECT(i / 2));
877                 POSTING_READ(DDI_BUF_CTL(PORT_E));
878
879                 udelay(600);
880
881                 /* Program PCH FDI Receiver TU */
882                 I915_WRITE(FDI_RX_TUSIZE1(PIPE_A), TU_SIZE(64));
883
884                 /* Enable PCH FDI Receiver with auto-training */
885                 rx_ctl_val |= FDI_RX_ENABLE | FDI_LINK_TRAIN_AUTO;
886                 I915_WRITE(FDI_RX_CTL(PIPE_A), rx_ctl_val);
887                 POSTING_READ(FDI_RX_CTL(PIPE_A));
888
889                 /* Wait for FDI receiver lane calibration */
890                 udelay(30);
891
892                 /* Unset FDI_RX_MISC pwrdn lanes */
893                 temp = I915_READ(FDI_RX_MISC(PIPE_A));
894                 temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
895                 I915_WRITE(FDI_RX_MISC(PIPE_A), temp);
896                 POSTING_READ(FDI_RX_MISC(PIPE_A));
897
898                 /* Wait for FDI auto training time */
899                 udelay(5);
900
901                 temp = I915_READ(DP_TP_STATUS(PORT_E));
902                 if (temp & DP_TP_STATUS_AUTOTRAIN_DONE) {
903                         DRM_DEBUG_KMS("FDI link training done on step %d\n", i);
904                         break;
905                 }
906
907                 /*
908                  * Leave things enabled even if we failed to train FDI.
909                  * Results in less fireworks from the state checker.
910                  */
911                 if (i == ARRAY_SIZE(hsw_ddi_translations_fdi) * 2 - 1) {
912                         DRM_ERROR("FDI link training failed!\n");
913                         break;
914                 }
915
916                 rx_ctl_val &= ~FDI_RX_ENABLE;
917                 I915_WRITE(FDI_RX_CTL(PIPE_A), rx_ctl_val);
918                 POSTING_READ(FDI_RX_CTL(PIPE_A));
919
920                 temp = I915_READ(DDI_BUF_CTL(PORT_E));
921                 temp &= ~DDI_BUF_CTL_ENABLE;
922                 I915_WRITE(DDI_BUF_CTL(PORT_E), temp);
923                 POSTING_READ(DDI_BUF_CTL(PORT_E));
924
925                 /* Disable DP_TP_CTL and FDI_RX_CTL and retry */
926                 temp = I915_READ(DP_TP_CTL(PORT_E));
927                 temp &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
928                 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
929                 I915_WRITE(DP_TP_CTL(PORT_E), temp);
930                 POSTING_READ(DP_TP_CTL(PORT_E));
931
932                 intel_wait_ddi_buf_idle(dev_priv, PORT_E);
933
934                 /* Reset FDI_RX_MISC pwrdn lanes */
935                 temp = I915_READ(FDI_RX_MISC(PIPE_A));
936                 temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
937                 temp |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
938                 I915_WRITE(FDI_RX_MISC(PIPE_A), temp);
939                 POSTING_READ(FDI_RX_MISC(PIPE_A));
940         }
941
942         /* Enable normal pixel sending for FDI */
943         I915_WRITE(DP_TP_CTL(PORT_E),
944                    DP_TP_CTL_FDI_AUTOTRAIN |
945                    DP_TP_CTL_LINK_TRAIN_NORMAL |
946                    DP_TP_CTL_ENHANCED_FRAME_ENABLE |
947                    DP_TP_CTL_ENABLE);
948 }
949
950 static void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder)
951 {
952         struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
953         struct intel_digital_port *intel_dig_port =
954                 enc_to_dig_port(&encoder->base);
955
956         intel_dp->DP = intel_dig_port->saved_port_bits |
957                 DDI_BUF_CTL_ENABLE | DDI_BUF_TRANS_SELECT(0);
958         intel_dp->DP |= DDI_PORT_WIDTH(intel_dp->lane_count);
959 }
960
961 static struct intel_encoder *
962 intel_ddi_get_crtc_encoder(struct intel_crtc *crtc)
963 {
964         struct drm_device *dev = crtc->base.dev;
965         struct intel_encoder *encoder, *ret = NULL;
966         int num_encoders = 0;
967
968         for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
969                 ret = encoder;
970                 num_encoders++;
971         }
972
973         if (num_encoders != 1)
974                 WARN(1, "%d encoders on crtc for pipe %c\n", num_encoders,
975                      pipe_name(crtc->pipe));
976
977         BUG_ON(ret == NULL);
978         return ret;
979 }
980
981 /* Finds the only possible encoder associated with the given CRTC. */
982 struct intel_encoder *
983 intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state)
984 {
985         struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
986         struct intel_encoder *ret = NULL;
987         struct drm_atomic_state *state;
988         struct drm_connector *connector;
989         struct drm_connector_state *connector_state;
990         int num_encoders = 0;
991         int i;
992
993         state = crtc_state->base.state;
994
995         for_each_new_connector_in_state(state, connector, connector_state, i) {
996                 if (connector_state->crtc != crtc_state->base.crtc)
997                         continue;
998
999                 ret = to_intel_encoder(connector_state->best_encoder);
1000                 num_encoders++;
1001         }
1002
1003         WARN(num_encoders != 1, "%d encoders on crtc for pipe %c\n", num_encoders,
1004              pipe_name(crtc->pipe));
1005
1006         BUG_ON(ret == NULL);
1007         return ret;
1008 }
1009
1010 #define LC_FREQ 2700
1011
1012 static int hsw_ddi_calc_wrpll_link(struct drm_i915_private *dev_priv,
1013                                    i915_reg_t reg)
1014 {
1015         int refclk = LC_FREQ;
1016         int n, p, r;
1017         u32 wrpll;
1018
1019         wrpll = I915_READ(reg);
1020         switch (wrpll & WRPLL_PLL_REF_MASK) {
1021         case WRPLL_PLL_SSC:
1022         case WRPLL_PLL_NON_SSC:
1023                 /*
1024                  * We could calculate spread here, but our checking
1025                  * code only cares about 5% accuracy, and spread is a max of
1026                  * 0.5% downspread.
1027                  */
1028                 refclk = 135;
1029                 break;
1030         case WRPLL_PLL_LCPLL:
1031                 refclk = LC_FREQ;
1032                 break;
1033         default:
1034                 WARN(1, "bad wrpll refclk\n");
1035                 return 0;
1036         }
1037
1038         r = wrpll & WRPLL_DIVIDER_REF_MASK;
1039         p = (wrpll & WRPLL_DIVIDER_POST_MASK) >> WRPLL_DIVIDER_POST_SHIFT;
1040         n = (wrpll & WRPLL_DIVIDER_FB_MASK) >> WRPLL_DIVIDER_FB_SHIFT;
1041
1042         /* Convert to KHz, p & r have a fixed point portion */
1043         return (refclk * n * 100) / (p * r);
1044 }
1045
1046 static int skl_calc_wrpll_link(struct drm_i915_private *dev_priv,
1047                                uint32_t dpll)
1048 {
1049         i915_reg_t cfgcr1_reg, cfgcr2_reg;
1050         uint32_t cfgcr1_val, cfgcr2_val;
1051         uint32_t p0, p1, p2, dco_freq;
1052
1053         cfgcr1_reg = DPLL_CFGCR1(dpll);
1054         cfgcr2_reg = DPLL_CFGCR2(dpll);
1055
1056         cfgcr1_val = I915_READ(cfgcr1_reg);
1057         cfgcr2_val = I915_READ(cfgcr2_reg);
1058
1059         p0 = cfgcr2_val & DPLL_CFGCR2_PDIV_MASK;
1060         p2 = cfgcr2_val & DPLL_CFGCR2_KDIV_MASK;
1061
1062         if (cfgcr2_val &  DPLL_CFGCR2_QDIV_MODE(1))
1063                 p1 = (cfgcr2_val & DPLL_CFGCR2_QDIV_RATIO_MASK) >> 8;
1064         else
1065                 p1 = 1;
1066
1067
1068         switch (p0) {
1069         case DPLL_CFGCR2_PDIV_1:
1070                 p0 = 1;
1071                 break;
1072         case DPLL_CFGCR2_PDIV_2:
1073                 p0 = 2;
1074                 break;
1075         case DPLL_CFGCR2_PDIV_3:
1076                 p0 = 3;
1077                 break;
1078         case DPLL_CFGCR2_PDIV_7:
1079                 p0 = 7;
1080                 break;
1081         }
1082
1083         switch (p2) {
1084         case DPLL_CFGCR2_KDIV_5:
1085                 p2 = 5;
1086                 break;
1087         case DPLL_CFGCR2_KDIV_2:
1088                 p2 = 2;
1089                 break;
1090         case DPLL_CFGCR2_KDIV_3:
1091                 p2 = 3;
1092                 break;
1093         case DPLL_CFGCR2_KDIV_1:
1094                 p2 = 1;
1095                 break;
1096         }
1097
1098         dco_freq = (cfgcr1_val & DPLL_CFGCR1_DCO_INTEGER_MASK) * 24 * 1000;
1099
1100         dco_freq += (((cfgcr1_val & DPLL_CFGCR1_DCO_FRACTION_MASK) >> 9) * 24 *
1101                 1000) / 0x8000;
1102
1103         return dco_freq / (p0 * p1 * p2 * 5);
1104 }
1105
1106 static int cnl_calc_wrpll_link(struct drm_i915_private *dev_priv,
1107                                uint32_t pll_id)
1108 {
1109         uint32_t cfgcr0, cfgcr1;
1110         uint32_t p0, p1, p2, dco_freq, ref_clock;
1111
1112         cfgcr0 = I915_READ(CNL_DPLL_CFGCR0(pll_id));
1113         cfgcr1 = I915_READ(CNL_DPLL_CFGCR1(pll_id));
1114
1115         p0 = cfgcr1 & DPLL_CFGCR1_PDIV_MASK;
1116         p2 = cfgcr1 & DPLL_CFGCR1_KDIV_MASK;
1117
1118         if (cfgcr1 & DPLL_CFGCR1_QDIV_MODE(1))
1119                 p1 = (cfgcr1 & DPLL_CFGCR1_QDIV_RATIO_MASK) >>
1120                         DPLL_CFGCR1_QDIV_RATIO_SHIFT;
1121         else
1122                 p1 = 1;
1123
1124
1125         switch (p0) {
1126         case DPLL_CFGCR1_PDIV_2:
1127                 p0 = 2;
1128                 break;
1129         case DPLL_CFGCR1_PDIV_3:
1130                 p0 = 3;
1131                 break;
1132         case DPLL_CFGCR1_PDIV_5:
1133                 p0 = 5;
1134                 break;
1135         case DPLL_CFGCR1_PDIV_7:
1136                 p0 = 7;
1137                 break;
1138         }
1139
1140         switch (p2) {
1141         case DPLL_CFGCR1_KDIV_1:
1142                 p2 = 1;
1143                 break;
1144         case DPLL_CFGCR1_KDIV_2:
1145                 p2 = 2;
1146                 break;
1147         case DPLL_CFGCR1_KDIV_4:
1148                 p2 = 4;
1149                 break;
1150         }
1151
1152         ref_clock = dev_priv->cdclk.hw.ref;
1153
1154         dco_freq = (cfgcr0 & DPLL_CFGCR0_DCO_INTEGER_MASK) * ref_clock;
1155
1156         dco_freq += (((cfgcr0 & DPLL_CFGCR0_DCO_FRACTION_MASK) >>
1157                       DPLL_CFGCR0_DCO_FRAC_SHIFT) * ref_clock) / 0x8000;
1158
1159         return dco_freq / (p0 * p1 * p2 * 5);
1160 }
1161
1162 static void ddi_dotclock_get(struct intel_crtc_state *pipe_config)
1163 {
1164         int dotclock;
1165
1166         if (pipe_config->has_pch_encoder)
1167                 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
1168                                                     &pipe_config->fdi_m_n);
1169         else if (intel_crtc_has_dp_encoder(pipe_config))
1170                 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
1171                                                     &pipe_config->dp_m_n);
1172         else if (pipe_config->has_hdmi_sink && pipe_config->pipe_bpp == 36)
1173                 dotclock = pipe_config->port_clock * 2 / 3;
1174         else
1175                 dotclock = pipe_config->port_clock;
1176
1177         if (pipe_config->ycbcr420)
1178                 dotclock *= 2;
1179
1180         if (pipe_config->pixel_multiplier)
1181                 dotclock /= pipe_config->pixel_multiplier;
1182
1183         pipe_config->base.adjusted_mode.crtc_clock = dotclock;
1184 }
1185
1186 static void cnl_ddi_clock_get(struct intel_encoder *encoder,
1187                               struct intel_crtc_state *pipe_config)
1188 {
1189         struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1190         int link_clock = 0;
1191         uint32_t cfgcr0, pll_id;
1192
1193         pll_id = intel_get_shared_dpll_id(dev_priv, pipe_config->shared_dpll);
1194
1195         cfgcr0 = I915_READ(CNL_DPLL_CFGCR0(pll_id));
1196
1197         if (cfgcr0 & DPLL_CFGCR0_HDMI_MODE) {
1198                 link_clock = cnl_calc_wrpll_link(dev_priv, pll_id);
1199         } else {
1200                 link_clock = cfgcr0 & DPLL_CFGCR0_LINK_RATE_MASK;
1201
1202                 switch (link_clock) {
1203                 case DPLL_CFGCR0_LINK_RATE_810:
1204                         link_clock = 81000;
1205                         break;
1206                 case DPLL_CFGCR0_LINK_RATE_1080:
1207                         link_clock = 108000;
1208                         break;
1209                 case DPLL_CFGCR0_LINK_RATE_1350:
1210                         link_clock = 135000;
1211                         break;
1212                 case DPLL_CFGCR0_LINK_RATE_1620:
1213                         link_clock = 162000;
1214                         break;
1215                 case DPLL_CFGCR0_LINK_RATE_2160:
1216                         link_clock = 216000;
1217                         break;
1218                 case DPLL_CFGCR0_LINK_RATE_2700:
1219                         link_clock = 270000;
1220                         break;
1221                 case DPLL_CFGCR0_LINK_RATE_3240:
1222                         link_clock = 324000;
1223                         break;
1224                 case DPLL_CFGCR0_LINK_RATE_4050:
1225                         link_clock = 405000;
1226                         break;
1227                 default:
1228                         WARN(1, "Unsupported link rate\n");
1229                         break;
1230                 }
1231                 link_clock *= 2;
1232         }
1233
1234         pipe_config->port_clock = link_clock;
1235
1236         ddi_dotclock_get(pipe_config);
1237 }
1238
1239 static void skl_ddi_clock_get(struct intel_encoder *encoder,
1240                                 struct intel_crtc_state *pipe_config)
1241 {
1242         struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1243         int link_clock = 0;
1244         uint32_t dpll_ctl1, dpll;
1245
1246         dpll = intel_get_shared_dpll_id(dev_priv, pipe_config->shared_dpll);
1247
1248         dpll_ctl1 = I915_READ(DPLL_CTRL1);
1249
1250         if (dpll_ctl1 & DPLL_CTRL1_HDMI_MODE(dpll)) {
1251                 link_clock = skl_calc_wrpll_link(dev_priv, dpll);
1252         } else {
1253                 link_clock = dpll_ctl1 & DPLL_CTRL1_LINK_RATE_MASK(dpll);
1254                 link_clock >>= DPLL_CTRL1_LINK_RATE_SHIFT(dpll);
1255
1256                 switch (link_clock) {
1257                 case DPLL_CTRL1_LINK_RATE_810:
1258                         link_clock = 81000;
1259                         break;
1260                 case DPLL_CTRL1_LINK_RATE_1080:
1261                         link_clock = 108000;
1262                         break;
1263                 case DPLL_CTRL1_LINK_RATE_1350:
1264                         link_clock = 135000;
1265                         break;
1266                 case DPLL_CTRL1_LINK_RATE_1620:
1267                         link_clock = 162000;
1268                         break;
1269                 case DPLL_CTRL1_LINK_RATE_2160:
1270                         link_clock = 216000;
1271                         break;
1272                 case DPLL_CTRL1_LINK_RATE_2700:
1273                         link_clock = 270000;
1274                         break;
1275                 default:
1276                         WARN(1, "Unsupported link rate\n");
1277                         break;
1278                 }
1279                 link_clock *= 2;
1280         }
1281
1282         pipe_config->port_clock = link_clock;
1283
1284         ddi_dotclock_get(pipe_config);
1285 }
1286
1287 static void hsw_ddi_clock_get(struct intel_encoder *encoder,
1288                               struct intel_crtc_state *pipe_config)
1289 {
1290         struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1291         int link_clock = 0;
1292         u32 val, pll;
1293
1294         val = hsw_pll_to_ddi_pll_sel(pipe_config->shared_dpll);
1295         switch (val & PORT_CLK_SEL_MASK) {
1296         case PORT_CLK_SEL_LCPLL_810:
1297                 link_clock = 81000;
1298                 break;
1299         case PORT_CLK_SEL_LCPLL_1350:
1300                 link_clock = 135000;
1301                 break;
1302         case PORT_CLK_SEL_LCPLL_2700:
1303                 link_clock = 270000;
1304                 break;
1305         case PORT_CLK_SEL_WRPLL1:
1306                 link_clock = hsw_ddi_calc_wrpll_link(dev_priv, WRPLL_CTL(0));
1307                 break;
1308         case PORT_CLK_SEL_WRPLL2:
1309                 link_clock = hsw_ddi_calc_wrpll_link(dev_priv, WRPLL_CTL(1));
1310                 break;
1311         case PORT_CLK_SEL_SPLL:
1312                 pll = I915_READ(SPLL_CTL) & SPLL_PLL_FREQ_MASK;
1313                 if (pll == SPLL_PLL_FREQ_810MHz)
1314                         link_clock = 81000;
1315                 else if (pll == SPLL_PLL_FREQ_1350MHz)
1316                         link_clock = 135000;
1317                 else if (pll == SPLL_PLL_FREQ_2700MHz)
1318                         link_clock = 270000;
1319                 else {
1320                         WARN(1, "bad spll freq\n");
1321                         return;
1322                 }
1323                 break;
1324         default:
1325                 WARN(1, "bad port clock sel\n");
1326                 return;
1327         }
1328
1329         pipe_config->port_clock = link_clock * 2;
1330
1331         ddi_dotclock_get(pipe_config);
1332 }
1333
1334 static int bxt_calc_pll_link(struct drm_i915_private *dev_priv,
1335                                 enum intel_dpll_id dpll)
1336 {
1337         struct intel_shared_dpll *pll;
1338         struct intel_dpll_hw_state *state;
1339         struct dpll clock;
1340
1341         /* For DDI ports we always use a shared PLL. */
1342         if (WARN_ON(dpll == DPLL_ID_PRIVATE))
1343                 return 0;
1344
1345         pll = &dev_priv->shared_dplls[dpll];
1346         state = &pll->state.hw_state;
1347
1348         clock.m1 = 2;
1349         clock.m2 = (state->pll0 & PORT_PLL_M2_MASK) << 22;
1350         if (state->pll3 & PORT_PLL_M2_FRAC_ENABLE)
1351                 clock.m2 |= state->pll2 & PORT_PLL_M2_FRAC_MASK;
1352         clock.n = (state->pll1 & PORT_PLL_N_MASK) >> PORT_PLL_N_SHIFT;
1353         clock.p1 = (state->ebb0 & PORT_PLL_P1_MASK) >> PORT_PLL_P1_SHIFT;
1354         clock.p2 = (state->ebb0 & PORT_PLL_P2_MASK) >> PORT_PLL_P2_SHIFT;
1355
1356         return chv_calc_dpll_params(100000, &clock);
1357 }
1358
1359 static void bxt_ddi_clock_get(struct intel_encoder *encoder,
1360                                 struct intel_crtc_state *pipe_config)
1361 {
1362         struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1363         enum port port = intel_ddi_get_encoder_port(encoder);
1364         uint32_t dpll = port;
1365
1366         pipe_config->port_clock = bxt_calc_pll_link(dev_priv, dpll);
1367
1368         ddi_dotclock_get(pipe_config);
1369 }
1370
1371 void intel_ddi_clock_get(struct intel_encoder *encoder,
1372                          struct intel_crtc_state *pipe_config)
1373 {
1374         struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1375
1376         if (INTEL_GEN(dev_priv) <= 8)
1377                 hsw_ddi_clock_get(encoder, pipe_config);
1378         else if (IS_GEN9_BC(dev_priv))
1379                 skl_ddi_clock_get(encoder, pipe_config);
1380         else if (IS_GEN9_LP(dev_priv))
1381                 bxt_ddi_clock_get(encoder, pipe_config);
1382         else if (IS_CANNONLAKE(dev_priv))
1383                 cnl_ddi_clock_get(encoder, pipe_config);
1384 }
1385
1386 void intel_ddi_set_pipe_settings(const struct intel_crtc_state *crtc_state)
1387 {
1388         struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
1389         struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1390         struct intel_encoder *encoder = intel_ddi_get_crtc_encoder(crtc);
1391         enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
1392         int type = encoder->type;
1393         uint32_t temp;
1394
1395         if (type == INTEL_OUTPUT_DP || type == INTEL_OUTPUT_EDP || type == INTEL_OUTPUT_DP_MST) {
1396                 WARN_ON(transcoder_is_dsi(cpu_transcoder));
1397
1398                 temp = TRANS_MSA_SYNC_CLK;
1399                 switch (crtc_state->pipe_bpp) {
1400                 case 18:
1401                         temp |= TRANS_MSA_6_BPC;
1402                         break;
1403                 case 24:
1404                         temp |= TRANS_MSA_8_BPC;
1405                         break;
1406                 case 30:
1407                         temp |= TRANS_MSA_10_BPC;
1408                         break;
1409                 case 36:
1410                         temp |= TRANS_MSA_12_BPC;
1411                         break;
1412                 default:
1413                         BUG();
1414                 }
1415                 I915_WRITE(TRANS_MSA_MISC(cpu_transcoder), temp);
1416         }
1417 }
1418
1419 void intel_ddi_set_vc_payload_alloc(const struct intel_crtc_state *crtc_state,
1420                                     bool state)
1421 {
1422         struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
1423         struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1424         enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
1425         uint32_t temp;
1426         temp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
1427         if (state == true)
1428                 temp |= TRANS_DDI_DP_VC_PAYLOAD_ALLOC;
1429         else
1430                 temp &= ~TRANS_DDI_DP_VC_PAYLOAD_ALLOC;
1431         I915_WRITE(TRANS_DDI_FUNC_CTL(cpu_transcoder), temp);
1432 }
1433
1434 void intel_ddi_enable_transcoder_func(const struct intel_crtc_state *crtc_state)
1435 {
1436         struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
1437         struct intel_encoder *encoder = intel_ddi_get_crtc_encoder(crtc);
1438         struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1439         enum pipe pipe = crtc->pipe;
1440         enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
1441         enum port port = intel_ddi_get_encoder_port(encoder);
1442         int type = encoder->type;
1443         uint32_t temp;
1444
1445         /* Enable TRANS_DDI_FUNC_CTL for the pipe to work in HDMI mode */
1446         temp = TRANS_DDI_FUNC_ENABLE;
1447         temp |= TRANS_DDI_SELECT_PORT(port);
1448
1449         switch (crtc_state->pipe_bpp) {
1450         case 18:
1451                 temp |= TRANS_DDI_BPC_6;
1452                 break;
1453         case 24:
1454                 temp |= TRANS_DDI_BPC_8;
1455                 break;
1456         case 30:
1457                 temp |= TRANS_DDI_BPC_10;
1458                 break;
1459         case 36:
1460                 temp |= TRANS_DDI_BPC_12;
1461                 break;
1462         default:
1463                 BUG();
1464         }
1465
1466         if (crtc_state->base.adjusted_mode.flags & DRM_MODE_FLAG_PVSYNC)
1467                 temp |= TRANS_DDI_PVSYNC;
1468         if (crtc_state->base.adjusted_mode.flags & DRM_MODE_FLAG_PHSYNC)
1469                 temp |= TRANS_DDI_PHSYNC;
1470
1471         if (cpu_transcoder == TRANSCODER_EDP) {
1472                 switch (pipe) {
1473                 case PIPE_A:
1474                         /* On Haswell, can only use the always-on power well for
1475                          * eDP when not using the panel fitter, and when not
1476                          * using motion blur mitigation (which we don't
1477                          * support). */
1478                         if (IS_HASWELL(dev_priv) &&
1479                             (crtc_state->pch_pfit.enabled ||
1480                              crtc_state->pch_pfit.force_thru))
1481                                 temp |= TRANS_DDI_EDP_INPUT_A_ONOFF;
1482                         else
1483                                 temp |= TRANS_DDI_EDP_INPUT_A_ON;
1484                         break;
1485                 case PIPE_B:
1486                         temp |= TRANS_DDI_EDP_INPUT_B_ONOFF;
1487                         break;
1488                 case PIPE_C:
1489                         temp |= TRANS_DDI_EDP_INPUT_C_ONOFF;
1490                         break;
1491                 default:
1492                         BUG();
1493                         break;
1494                 }
1495         }
1496
1497         if (type == INTEL_OUTPUT_HDMI) {
1498                 if (crtc_state->has_hdmi_sink)
1499                         temp |= TRANS_DDI_MODE_SELECT_HDMI;
1500                 else
1501                         temp |= TRANS_DDI_MODE_SELECT_DVI;
1502
1503                 if (crtc_state->hdmi_scrambling)
1504                         temp |= TRANS_DDI_HDMI_SCRAMBLING_MASK;
1505                 if (crtc_state->hdmi_high_tmds_clock_ratio)
1506                         temp |= TRANS_DDI_HIGH_TMDS_CHAR_RATE;
1507         } else if (type == INTEL_OUTPUT_ANALOG) {
1508                 temp |= TRANS_DDI_MODE_SELECT_FDI;
1509                 temp |= (crtc_state->fdi_lanes - 1) << 1;
1510         } else if (type == INTEL_OUTPUT_DP ||
1511                    type == INTEL_OUTPUT_EDP) {
1512                 temp |= TRANS_DDI_MODE_SELECT_DP_SST;
1513                 temp |= DDI_PORT_WIDTH(crtc_state->lane_count);
1514         } else if (type == INTEL_OUTPUT_DP_MST) {
1515                 temp |= TRANS_DDI_MODE_SELECT_DP_MST;
1516                 temp |= DDI_PORT_WIDTH(crtc_state->lane_count);
1517         } else {
1518                 WARN(1, "Invalid encoder type %d for pipe %c\n",
1519                      encoder->type, pipe_name(pipe));
1520         }
1521
1522         I915_WRITE(TRANS_DDI_FUNC_CTL(cpu_transcoder), temp);
1523 }
1524
1525 void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
1526                                        enum transcoder cpu_transcoder)
1527 {
1528         i915_reg_t reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
1529         uint32_t val = I915_READ(reg);
1530
1531         val &= ~(TRANS_DDI_FUNC_ENABLE | TRANS_DDI_PORT_MASK | TRANS_DDI_DP_VC_PAYLOAD_ALLOC);
1532         val |= TRANS_DDI_PORT_NONE;
1533         I915_WRITE(reg, val);
1534 }
1535
1536 bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector)
1537 {
1538         struct drm_device *dev = intel_connector->base.dev;
1539         struct drm_i915_private *dev_priv = to_i915(dev);
1540         struct intel_encoder *encoder = intel_connector->encoder;
1541         int type = intel_connector->base.connector_type;
1542         enum port port = intel_ddi_get_encoder_port(encoder);
1543         enum pipe pipe = 0;
1544         enum transcoder cpu_transcoder;
1545         uint32_t tmp;
1546         bool ret;
1547
1548         if (!intel_display_power_get_if_enabled(dev_priv,
1549                                                 encoder->power_domain))
1550                 return false;
1551
1552         if (!encoder->get_hw_state(encoder, &pipe)) {
1553                 ret = false;
1554                 goto out;
1555         }
1556
1557         if (port == PORT_A)
1558                 cpu_transcoder = TRANSCODER_EDP;
1559         else
1560                 cpu_transcoder = (enum transcoder) pipe;
1561
1562         tmp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
1563
1564         switch (tmp & TRANS_DDI_MODE_SELECT_MASK) {
1565         case TRANS_DDI_MODE_SELECT_HDMI:
1566         case TRANS_DDI_MODE_SELECT_DVI:
1567                 ret = type == DRM_MODE_CONNECTOR_HDMIA;
1568                 break;
1569
1570         case TRANS_DDI_MODE_SELECT_DP_SST:
1571                 ret = type == DRM_MODE_CONNECTOR_eDP ||
1572                       type == DRM_MODE_CONNECTOR_DisplayPort;
1573                 break;
1574
1575         case TRANS_DDI_MODE_SELECT_DP_MST:
1576                 /* if the transcoder is in MST state then
1577                  * connector isn't connected */
1578                 ret = false;
1579                 break;
1580
1581         case TRANS_DDI_MODE_SELECT_FDI:
1582                 ret = type == DRM_MODE_CONNECTOR_VGA;
1583                 break;
1584
1585         default:
1586                 ret = false;
1587                 break;
1588         }
1589
1590 out:
1591         intel_display_power_put(dev_priv, encoder->power_domain);
1592
1593         return ret;
1594 }
1595
1596 bool intel_ddi_get_hw_state(struct intel_encoder *encoder,
1597                             enum pipe *pipe)
1598 {
1599         struct drm_device *dev = encoder->base.dev;
1600         struct drm_i915_private *dev_priv = to_i915(dev);
1601         enum port port = intel_ddi_get_encoder_port(encoder);
1602         u32 tmp;
1603         int i;
1604         bool ret;
1605
1606         if (!intel_display_power_get_if_enabled(dev_priv,
1607                                                 encoder->power_domain))
1608                 return false;
1609
1610         ret = false;
1611
1612         tmp = I915_READ(DDI_BUF_CTL(port));
1613
1614         if (!(tmp & DDI_BUF_CTL_ENABLE))
1615                 goto out;
1616
1617         if (port == PORT_A) {
1618                 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
1619
1620                 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
1621                 case TRANS_DDI_EDP_INPUT_A_ON:
1622                 case TRANS_DDI_EDP_INPUT_A_ONOFF:
1623                         *pipe = PIPE_A;
1624                         break;
1625                 case TRANS_DDI_EDP_INPUT_B_ONOFF:
1626                         *pipe = PIPE_B;
1627                         break;
1628                 case TRANS_DDI_EDP_INPUT_C_ONOFF:
1629                         *pipe = PIPE_C;
1630                         break;
1631                 }
1632
1633                 ret = true;
1634
1635                 goto out;
1636         }
1637
1638         for (i = TRANSCODER_A; i <= TRANSCODER_C; i++) {
1639                 tmp = I915_READ(TRANS_DDI_FUNC_CTL(i));
1640
1641                 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(port)) {
1642                         if ((tmp & TRANS_DDI_MODE_SELECT_MASK) ==
1643                             TRANS_DDI_MODE_SELECT_DP_MST)
1644                                 goto out;
1645
1646                         *pipe = i;
1647                         ret = true;
1648
1649                         goto out;
1650                 }
1651         }
1652
1653         DRM_DEBUG_KMS("No pipe for ddi port %c found\n", port_name(port));
1654
1655 out:
1656         if (ret && IS_GEN9_LP(dev_priv)) {
1657                 tmp = I915_READ(BXT_PHY_CTL(port));
1658                 if ((tmp & (BXT_PHY_LANE_POWERDOWN_ACK |
1659                             BXT_PHY_LANE_ENABLED)) != BXT_PHY_LANE_ENABLED)
1660                         DRM_ERROR("Port %c enabled but PHY powered down? "
1661                                   "(PHY_CTL %08x)\n", port_name(port), tmp);
1662         }
1663
1664         intel_display_power_put(dev_priv, encoder->power_domain);
1665
1666         return ret;
1667 }
1668
1669 static u64 intel_ddi_get_power_domains(struct intel_encoder *encoder)
1670 {
1671         struct intel_digital_port *dig_port = enc_to_dig_port(&encoder->base);
1672         enum pipe pipe;
1673
1674         if (intel_ddi_get_hw_state(encoder, &pipe))
1675                 return BIT_ULL(dig_port->ddi_io_power_domain);
1676
1677         return 0;
1678 }
1679
1680 void intel_ddi_enable_pipe_clock(const struct intel_crtc_state *crtc_state)
1681 {
1682         struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
1683         struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1684         struct intel_encoder *encoder = intel_ddi_get_crtc_encoder(crtc);
1685         enum port port = intel_ddi_get_encoder_port(encoder);
1686         enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
1687
1688         if (cpu_transcoder != TRANSCODER_EDP)
1689                 I915_WRITE(TRANS_CLK_SEL(cpu_transcoder),
1690                            TRANS_CLK_SEL_PORT(port));
1691 }
1692
1693 void intel_ddi_disable_pipe_clock(const struct intel_crtc_state *crtc_state)
1694 {
1695         struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1696         enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
1697
1698         if (cpu_transcoder != TRANSCODER_EDP)
1699                 I915_WRITE(TRANS_CLK_SEL(cpu_transcoder),
1700                            TRANS_CLK_SEL_DISABLED);
1701 }
1702
1703 static void _skl_ddi_set_iboost(struct drm_i915_private *dev_priv,
1704                                 enum port port, uint8_t iboost)
1705 {
1706         u32 tmp;
1707
1708         tmp = I915_READ(DISPIO_CR_TX_BMU_CR0);
1709         tmp &= ~(BALANCE_LEG_MASK(port) | BALANCE_LEG_DISABLE(port));
1710         if (iboost)
1711                 tmp |= iboost << BALANCE_LEG_SHIFT(port);
1712         else
1713                 tmp |= BALANCE_LEG_DISABLE(port);
1714         I915_WRITE(DISPIO_CR_TX_BMU_CR0, tmp);
1715 }
1716
1717 static void skl_ddi_set_iboost(struct intel_encoder *encoder, u32 level)
1718 {
1719         struct intel_digital_port *intel_dig_port = enc_to_dig_port(&encoder->base);
1720         struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
1721         enum port port = intel_dig_port->port;
1722         int type = encoder->type;
1723         const struct ddi_buf_trans *ddi_translations;
1724         uint8_t iboost;
1725         uint8_t dp_iboost, hdmi_iboost;
1726         int n_entries;
1727
1728         /* VBT may override standard boost values */
1729         dp_iboost = dev_priv->vbt.ddi_port_info[port].dp_boost_level;
1730         hdmi_iboost = dev_priv->vbt.ddi_port_info[port].hdmi_boost_level;
1731
1732         if (type == INTEL_OUTPUT_DP) {
1733                 if (dp_iboost) {
1734                         iboost = dp_iboost;
1735                 } else {
1736                         if (IS_KABYLAKE(dev_priv) || IS_COFFEELAKE(dev_priv))
1737                                 ddi_translations = kbl_get_buf_trans_dp(dev_priv,
1738                                                                         &n_entries);
1739                         else
1740                                 ddi_translations = skl_get_buf_trans_dp(dev_priv,
1741                                                                         &n_entries);
1742                         iboost = ddi_translations[level].i_boost;
1743                 }
1744         } else if (type == INTEL_OUTPUT_EDP) {
1745                 if (dp_iboost) {
1746                         iboost = dp_iboost;
1747                 } else {
1748                         ddi_translations = skl_get_buf_trans_edp(dev_priv, &n_entries);
1749
1750                         if (WARN_ON(port != PORT_A &&
1751                                     port != PORT_E && n_entries > 9))
1752                                 n_entries = 9;
1753
1754                         iboost = ddi_translations[level].i_boost;
1755                 }
1756         } else if (type == INTEL_OUTPUT_HDMI) {
1757                 if (hdmi_iboost) {
1758                         iboost = hdmi_iboost;
1759                 } else {
1760                         ddi_translations = skl_get_buf_trans_hdmi(dev_priv, &n_entries);
1761                         iboost = ddi_translations[level].i_boost;
1762                 }
1763         } else {
1764                 return;
1765         }
1766
1767         /* Make sure that the requested I_boost is valid */
1768         if (iboost && iboost != 0x1 && iboost != 0x3 && iboost != 0x7) {
1769                 DRM_ERROR("Invalid I_boost value %u\n", iboost);
1770                 return;
1771         }
1772
1773         _skl_ddi_set_iboost(dev_priv, port, iboost);
1774
1775         if (port == PORT_A && intel_dig_port->max_lanes == 4)
1776                 _skl_ddi_set_iboost(dev_priv, PORT_E, iboost);
1777 }
1778
1779 static void bxt_ddi_vswing_sequence(struct drm_i915_private *dev_priv,
1780                                     u32 level, enum port port, int type)
1781 {
1782         const struct bxt_ddi_buf_trans *ddi_translations;
1783         u32 n_entries, i;
1784
1785         if (type == INTEL_OUTPUT_EDP && dev_priv->vbt.edp.low_vswing) {
1786                 n_entries = ARRAY_SIZE(bxt_ddi_translations_edp);
1787                 ddi_translations = bxt_ddi_translations_edp;
1788         } else if (type == INTEL_OUTPUT_DP
1789                         || type == INTEL_OUTPUT_EDP) {
1790                 n_entries = ARRAY_SIZE(bxt_ddi_translations_dp);
1791                 ddi_translations = bxt_ddi_translations_dp;
1792         } else if (type == INTEL_OUTPUT_HDMI) {
1793                 n_entries = ARRAY_SIZE(bxt_ddi_translations_hdmi);
1794                 ddi_translations = bxt_ddi_translations_hdmi;
1795         } else {
1796                 DRM_DEBUG_KMS("Vswing programming not done for encoder %d\n",
1797                                 type);
1798                 return;
1799         }
1800
1801         /* Check if default value has to be used */
1802         if (level >= n_entries ||
1803             (type == INTEL_OUTPUT_HDMI && level == HDMI_LEVEL_SHIFT_UNKNOWN)) {
1804                 for (i = 0; i < n_entries; i++) {
1805                         if (ddi_translations[i].default_index) {
1806                                 level = i;
1807                                 break;
1808                         }
1809                 }
1810         }
1811
1812         bxt_ddi_phy_set_signal_level(dev_priv, port,
1813                                      ddi_translations[level].margin,
1814                                      ddi_translations[level].scale,
1815                                      ddi_translations[level].enable,
1816                                      ddi_translations[level].deemphasis);
1817 }
1818
1819 u8 intel_ddi_dp_voltage_max(struct intel_encoder *encoder)
1820 {
1821         struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1822         int n_entries;
1823
1824         if (encoder->type == INTEL_OUTPUT_EDP)
1825                 intel_ddi_get_buf_trans_edp(dev_priv, &n_entries);
1826         else
1827                 intel_ddi_get_buf_trans_dp(dev_priv, &n_entries);
1828
1829         if (WARN_ON(n_entries < 1))
1830                 n_entries = 1;
1831         if (WARN_ON(n_entries > ARRAY_SIZE(index_to_dp_signal_levels)))
1832                 n_entries = ARRAY_SIZE(index_to_dp_signal_levels);
1833
1834         return index_to_dp_signal_levels[n_entries - 1] &
1835                 DP_TRAIN_VOLTAGE_SWING_MASK;
1836 }
1837
1838 static const struct cnl_ddi_buf_trans *
1839 cnl_get_buf_trans_hdmi(struct drm_i915_private *dev_priv,
1840                        u32 voltage, int *n_entries)
1841 {
1842         if (voltage == VOLTAGE_INFO_0_85V) {
1843                 *n_entries = ARRAY_SIZE(cnl_ddi_translations_hdmi_0_85V);
1844                 return cnl_ddi_translations_hdmi_0_85V;
1845         } else if (voltage == VOLTAGE_INFO_0_95V) {
1846                 *n_entries = ARRAY_SIZE(cnl_ddi_translations_hdmi_0_95V);
1847                 return cnl_ddi_translations_hdmi_0_95V;
1848         } else if (voltage == VOLTAGE_INFO_1_05V) {
1849                 *n_entries = ARRAY_SIZE(cnl_ddi_translations_hdmi_1_05V);
1850                 return cnl_ddi_translations_hdmi_1_05V;
1851         }
1852         return NULL;
1853 }
1854
1855 static const struct cnl_ddi_buf_trans *
1856 cnl_get_buf_trans_dp(struct drm_i915_private *dev_priv,
1857                      u32 voltage, int *n_entries)
1858 {
1859         if (voltage == VOLTAGE_INFO_0_85V) {
1860                 *n_entries = ARRAY_SIZE(cnl_ddi_translations_dp_0_85V);
1861                 return cnl_ddi_translations_dp_0_85V;
1862         } else if (voltage == VOLTAGE_INFO_0_95V) {
1863                 *n_entries = ARRAY_SIZE(cnl_ddi_translations_dp_0_95V);
1864                 return cnl_ddi_translations_dp_0_95V;
1865         } else if (voltage == VOLTAGE_INFO_1_05V) {
1866                 *n_entries = ARRAY_SIZE(cnl_ddi_translations_dp_1_05V);
1867                 return cnl_ddi_translations_dp_1_05V;
1868         }
1869         return NULL;
1870 }
1871
1872 static const struct cnl_ddi_buf_trans *
1873 cnl_get_buf_trans_edp(struct drm_i915_private *dev_priv,
1874                       u32 voltage, int *n_entries)
1875 {
1876         if (dev_priv->vbt.edp.low_vswing) {
1877                 if (voltage == VOLTAGE_INFO_0_85V) {
1878                         *n_entries = ARRAY_SIZE(cnl_ddi_translations_edp_0_85V);
1879                         return cnl_ddi_translations_edp_0_85V;
1880                 } else if (voltage == VOLTAGE_INFO_0_95V) {
1881                         *n_entries = ARRAY_SIZE(cnl_ddi_translations_edp_0_95V);
1882                         return cnl_ddi_translations_edp_0_95V;
1883                 } else if (voltage == VOLTAGE_INFO_1_05V) {
1884                         *n_entries = ARRAY_SIZE(cnl_ddi_translations_edp_1_05V);
1885                         return cnl_ddi_translations_edp_1_05V;
1886                 }
1887                 return NULL;
1888         } else {
1889                 return cnl_get_buf_trans_dp(dev_priv, voltage, n_entries);
1890         }
1891 }
1892
1893 static void cnl_ddi_vswing_program(struct drm_i915_private *dev_priv,
1894                                     u32 level, enum port port, int type)
1895 {
1896         const struct cnl_ddi_buf_trans *ddi_translations = NULL;
1897         u32 n_entries, val, voltage;
1898         int ln;
1899
1900         /*
1901          * Values for each port type are listed in
1902          * voltage swing programming tables.
1903          * Vccio voltage found in PORT_COMP_DW3.
1904          */
1905         voltage = I915_READ(CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;
1906
1907         if (type == INTEL_OUTPUT_HDMI) {
1908                 ddi_translations = cnl_get_buf_trans_hdmi(dev_priv,
1909                                                           voltage, &n_entries);
1910         } else if (type == INTEL_OUTPUT_DP) {
1911                 ddi_translations = cnl_get_buf_trans_dp(dev_priv,
1912                                                         voltage, &n_entries);
1913         } else if (type == INTEL_OUTPUT_EDP) {
1914                 ddi_translations = cnl_get_buf_trans_edp(dev_priv,
1915                                                          voltage, &n_entries);
1916         }
1917
1918         if (ddi_translations == NULL) {
1919                 MISSING_CASE(voltage);
1920                 return;
1921         }
1922
1923         if (level >= n_entries) {
1924                 DRM_DEBUG_KMS("DDI translation not found for level %d. Using %d instead.", level, n_entries - 1);
1925                 level = n_entries - 1;
1926         }
1927
1928         /* Set PORT_TX_DW5 Scaling Mode Sel to 010b. */
1929         val = I915_READ(CNL_PORT_TX_DW5_LN0(port));
1930         val &= ~SCALING_MODE_SEL_MASK;
1931         val |= SCALING_MODE_SEL(2);
1932         I915_WRITE(CNL_PORT_TX_DW5_GRP(port), val);
1933
1934         /* Program PORT_TX_DW2 */
1935         val = I915_READ(CNL_PORT_TX_DW2_LN0(port));
1936         val &= ~(SWING_SEL_LOWER_MASK | SWING_SEL_UPPER_MASK |
1937                  RCOMP_SCALAR_MASK);
1938         val |= SWING_SEL_UPPER(ddi_translations[level].dw2_swing_sel);
1939         val |= SWING_SEL_LOWER(ddi_translations[level].dw2_swing_sel);
1940         /* Rcomp scalar is fixed as 0x98 for every table entry */
1941         val |= RCOMP_SCALAR(0x98);
1942         I915_WRITE(CNL_PORT_TX_DW2_GRP(port), val);
1943
1944         /* Program PORT_TX_DW4 */
1945         /* We cannot write to GRP. It would overrite individual loadgen */
1946         for (ln = 0; ln < 4; ln++) {
1947                 val = I915_READ(CNL_PORT_TX_DW4_LN(port, ln));
1948                 val &= ~(POST_CURSOR_1_MASK | POST_CURSOR_2_MASK |
1949                          CURSOR_COEFF_MASK);
1950                 val |= POST_CURSOR_1(ddi_translations[level].dw4_post_cursor_1);
1951                 val |= POST_CURSOR_2(ddi_translations[level].dw4_post_cursor_2);
1952                 val |= CURSOR_COEFF(ddi_translations[level].dw4_cursor_coeff);
1953                 I915_WRITE(CNL_PORT_TX_DW4_LN(port, ln), val);
1954         }
1955
1956         /* Program PORT_TX_DW5 */
1957         /* All DW5 values are fixed for every table entry */
1958         val = I915_READ(CNL_PORT_TX_DW5_LN0(port));
1959         val &= ~RTERM_SELECT_MASK;
1960         val |= RTERM_SELECT(6);
1961         val |= TAP3_DISABLE;
1962         I915_WRITE(CNL_PORT_TX_DW5_GRP(port), val);
1963
1964         /* Program PORT_TX_DW7 */
1965         val = I915_READ(CNL_PORT_TX_DW7_LN0(port));
1966         val &= ~N_SCALAR_MASK;
1967         val |= N_SCALAR(ddi_translations[level].dw7_n_scalar);
1968         I915_WRITE(CNL_PORT_TX_DW7_GRP(port), val);
1969 }
1970
1971 static void cnl_ddi_vswing_sequence(struct intel_encoder *encoder, u32 level)
1972 {
1973         struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1974         struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1975         enum port port = intel_ddi_get_encoder_port(encoder);
1976         int type = encoder->type;
1977         int width = 0;
1978         int rate = 0;
1979         u32 val;
1980         int ln = 0;
1981
1982         if ((intel_dp) && (type == INTEL_OUTPUT_EDP || type == INTEL_OUTPUT_DP)) {
1983                 width = intel_dp->lane_count;
1984                 rate = intel_dp->link_rate;
1985         } else if (type == INTEL_OUTPUT_HDMI) {
1986                 width = 4;
1987                 /* Rate is always < than 6GHz for HDMI */
1988         } else {
1989                 MISSING_CASE(type);
1990                 return;
1991         }
1992
1993         /*
1994          * 1. If port type is eDP or DP,
1995          * set PORT_PCS_DW1 cmnkeeper_enable to 1b,
1996          * else clear to 0b.
1997          */
1998         val = I915_READ(CNL_PORT_PCS_DW1_LN0(port));
1999         if (type == INTEL_OUTPUT_EDP || type == INTEL_OUTPUT_DP)
2000                 val |= COMMON_KEEPER_EN;
2001         else
2002                 val &= ~COMMON_KEEPER_EN;
2003         I915_WRITE(CNL_PORT_PCS_DW1_GRP(port), val);
2004
2005         /* 2. Program loadgen select */
2006         /*
2007          * Program PORT_TX_DW4_LN depending on Bit rate and used lanes
2008          * <= 6 GHz and 4 lanes (LN0=0, LN1=1, LN2=1, LN3=1)
2009          * <= 6 GHz and 1,2 lanes (LN0=0, LN1=1, LN2=1, LN3=0)
2010          * > 6 GHz (LN0=0, LN1=0, LN2=0, LN3=0)
2011          */
2012         for (ln = 0; ln <= 3; ln++) {
2013                 val = I915_READ(CNL_PORT_TX_DW4_LN(port, ln));
2014                 val &= ~LOADGEN_SELECT;
2015
2016                 if ((rate <= 600000 && width == 4 && ln >= 1)  ||
2017                     (rate <= 600000 && width < 4 && (ln == 1 || ln == 2))) {
2018                         val |= LOADGEN_SELECT;
2019                 }
2020                 I915_WRITE(CNL_PORT_TX_DW4_LN(port, ln), val);
2021         }
2022
2023         /* 3. Set PORT_CL_DW5 SUS Clock Config to 11b */
2024         val = I915_READ(CNL_PORT_CL1CM_DW5);
2025         val |= SUS_CLOCK_CONFIG;
2026         I915_WRITE(CNL_PORT_CL1CM_DW5, val);
2027
2028         /* 4. Clear training enable to change swing values */
2029         val = I915_READ(CNL_PORT_TX_DW5_LN0(port));
2030         val &= ~TX_TRAINING_EN;
2031         I915_WRITE(CNL_PORT_TX_DW5_GRP(port), val);
2032
2033         /* 5. Program swing and de-emphasis */
2034         cnl_ddi_vswing_program(dev_priv, level, port, type);
2035
2036         /* 6. Set training enable to trigger update */
2037         val = I915_READ(CNL_PORT_TX_DW5_LN0(port));
2038         val |= TX_TRAINING_EN;
2039         I915_WRITE(CNL_PORT_TX_DW5_GRP(port), val);
2040 }
2041
2042 static uint32_t translate_signal_level(int signal_levels)
2043 {
2044         int i;
2045
2046         for (i = 0; i < ARRAY_SIZE(index_to_dp_signal_levels); i++) {
2047                 if (index_to_dp_signal_levels[i] == signal_levels)
2048                         return i;
2049         }
2050
2051         WARN(1, "Unsupported voltage swing/pre-emphasis level: 0x%x\n",
2052              signal_levels);
2053
2054         return 0;
2055 }
2056
2057 uint32_t ddi_signal_levels(struct intel_dp *intel_dp)
2058 {
2059         struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2060         struct drm_i915_private *dev_priv = to_i915(dport->base.base.dev);
2061         struct intel_encoder *encoder = &dport->base;
2062         uint8_t train_set = intel_dp->train_set[0];
2063         int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2064                                          DP_TRAIN_PRE_EMPHASIS_MASK);
2065         enum port port = dport->port;
2066         uint32_t level;
2067
2068         level = translate_signal_level(signal_levels);
2069
2070         if (IS_GEN9_BC(dev_priv))
2071                 skl_ddi_set_iboost(encoder, level);
2072         else if (IS_GEN9_LP(dev_priv))
2073                 bxt_ddi_vswing_sequence(dev_priv, level, port, encoder->type);
2074         else if (IS_CANNONLAKE(dev_priv)) {
2075                 cnl_ddi_vswing_sequence(encoder, level);
2076                 /* DDI_BUF_CTL bits 27:24 are reserved on CNL */
2077                 return 0;
2078         }
2079         return DDI_BUF_TRANS_SELECT(level);
2080 }
2081
2082 static void intel_ddi_clk_select(struct intel_encoder *encoder,
2083                                  struct intel_shared_dpll *pll)
2084 {
2085         struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2086         enum port port = intel_ddi_get_encoder_port(encoder);
2087         uint32_t val;
2088
2089         if (WARN_ON(!pll))
2090                 return;
2091
2092         if (IS_CANNONLAKE(dev_priv)) {
2093                 /* Configure DPCLKA_CFGCR0 to map the DPLL to the DDI. */
2094                 val = I915_READ(DPCLKA_CFGCR0);
2095                 val |= DPCLKA_CFGCR0_DDI_CLK_SEL(pll->id, port);
2096                 I915_WRITE(DPCLKA_CFGCR0, val);
2097
2098                 /*
2099                  * Configure DPCLKA_CFGCR0 to turn on the clock for the DDI.
2100                  * This step and the step before must be done with separate
2101                  * register writes.
2102                  */
2103                 val = I915_READ(DPCLKA_CFGCR0);
2104                 val &= ~(DPCLKA_CFGCR0_DDI_CLK_OFF(port) |
2105                          DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port));
2106                 I915_WRITE(DPCLKA_CFGCR0, val);
2107         } else if (IS_GEN9_BC(dev_priv)) {
2108                 /* DDI -> PLL mapping  */
2109                 val = I915_READ(DPLL_CTRL2);
2110
2111                 val &= ~(DPLL_CTRL2_DDI_CLK_OFF(port) |
2112                         DPLL_CTRL2_DDI_CLK_SEL_MASK(port));
2113                 val |= (DPLL_CTRL2_DDI_CLK_SEL(pll->id, port) |
2114                         DPLL_CTRL2_DDI_SEL_OVERRIDE(port));
2115
2116                 I915_WRITE(DPLL_CTRL2, val);
2117
2118         } else if (INTEL_INFO(dev_priv)->gen < 9) {
2119                 I915_WRITE(PORT_CLK_SEL(port), hsw_pll_to_ddi_pll_sel(pll));
2120         }
2121 }
2122
2123 static void intel_ddi_pre_enable_dp(struct intel_encoder *encoder,
2124                                     int link_rate, uint32_t lane_count,
2125                                     struct intel_shared_dpll *pll,
2126                                     bool link_mst)
2127 {
2128         struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2129         struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2130         enum port port = intel_ddi_get_encoder_port(encoder);
2131         struct intel_digital_port *dig_port = enc_to_dig_port(&encoder->base);
2132
2133         WARN_ON(link_mst && (port == PORT_A || port == PORT_E));
2134
2135         intel_dp_set_link_params(intel_dp, link_rate, lane_count,
2136                                  link_mst);
2137         if (encoder->type == INTEL_OUTPUT_EDP)
2138                 intel_edp_panel_on(intel_dp);
2139
2140         intel_ddi_clk_select(encoder, pll);
2141
2142         intel_display_power_get(dev_priv, dig_port->ddi_io_power_domain);
2143
2144         intel_prepare_dp_ddi_buffers(encoder);
2145         intel_ddi_init_dp_buf_reg(encoder);
2146         intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2147         intel_dp_start_link_train(intel_dp);
2148         if (port != PORT_A || INTEL_GEN(dev_priv) >= 9)
2149                 intel_dp_stop_link_train(intel_dp);
2150 }
2151
2152 static void intel_ddi_pre_enable_hdmi(struct intel_encoder *encoder,
2153                                       bool has_hdmi_sink,
2154                                       const struct intel_crtc_state *crtc_state,
2155                                       const struct drm_connector_state *conn_state,
2156                                       struct intel_shared_dpll *pll)
2157 {
2158         struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
2159         struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2160         struct drm_encoder *drm_encoder = &encoder->base;
2161         enum port port = intel_ddi_get_encoder_port(encoder);
2162         int level = intel_ddi_hdmi_level(dev_priv, port);
2163         struct intel_digital_port *dig_port = enc_to_dig_port(&encoder->base);
2164
2165         intel_dp_dual_mode_set_tmds_output(intel_hdmi, true);
2166         intel_ddi_clk_select(encoder, pll);
2167
2168         intel_display_power_get(dev_priv, dig_port->ddi_io_power_domain);
2169
2170         intel_prepare_hdmi_ddi_buffers(encoder);
2171         if (IS_GEN9_BC(dev_priv))
2172                 skl_ddi_set_iboost(encoder, level);
2173         else if (IS_GEN9_LP(dev_priv))
2174                 bxt_ddi_vswing_sequence(dev_priv, level, port,
2175                                         INTEL_OUTPUT_HDMI);
2176         else if (IS_CANNONLAKE(dev_priv))
2177                 cnl_ddi_vswing_sequence(encoder, level);
2178
2179         intel_hdmi->set_infoframes(drm_encoder,
2180                                    has_hdmi_sink,
2181                                    crtc_state, conn_state);
2182 }
2183
2184 static void intel_ddi_pre_enable(struct intel_encoder *encoder,
2185                                  struct intel_crtc_state *pipe_config,
2186                                  struct drm_connector_state *conn_state)
2187 {
2188         int type = encoder->type;
2189
2190         if (type == INTEL_OUTPUT_DP || type == INTEL_OUTPUT_EDP) {
2191                 intel_ddi_pre_enable_dp(encoder,
2192                                         pipe_config->port_clock,
2193                                         pipe_config->lane_count,
2194                                         pipe_config->shared_dpll,
2195                                         intel_crtc_has_type(pipe_config,
2196                                                             INTEL_OUTPUT_DP_MST));
2197         }
2198         if (type == INTEL_OUTPUT_HDMI) {
2199                 intel_ddi_pre_enable_hdmi(encoder,
2200                                           pipe_config->has_hdmi_sink,
2201                                           pipe_config, conn_state,
2202                                           pipe_config->shared_dpll);
2203         }
2204 }
2205
2206 static void intel_ddi_post_disable(struct intel_encoder *intel_encoder,
2207                                    struct intel_crtc_state *old_crtc_state,
2208                                    struct drm_connector_state *old_conn_state)
2209 {
2210         struct drm_encoder *encoder = &intel_encoder->base;
2211         struct drm_i915_private *dev_priv = to_i915(encoder->dev);
2212         enum port port = intel_ddi_get_encoder_port(intel_encoder);
2213         struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
2214         struct intel_dp *intel_dp = NULL;
2215         int type = intel_encoder->type;
2216         uint32_t val;
2217         bool wait = false;
2218
2219         /* old_crtc_state and old_conn_state are NULL when called from DP_MST */
2220
2221         if (type == INTEL_OUTPUT_DP || type == INTEL_OUTPUT_EDP) {
2222                 intel_dp = enc_to_intel_dp(encoder);
2223                 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
2224         }
2225
2226         val = I915_READ(DDI_BUF_CTL(port));
2227         if (val & DDI_BUF_CTL_ENABLE) {
2228                 val &= ~DDI_BUF_CTL_ENABLE;
2229                 I915_WRITE(DDI_BUF_CTL(port), val);
2230                 wait = true;
2231         }
2232
2233         val = I915_READ(DP_TP_CTL(port));
2234         val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
2235         val |= DP_TP_CTL_LINK_TRAIN_PAT1;
2236         I915_WRITE(DP_TP_CTL(port), val);
2237
2238         if (wait)
2239                 intel_wait_ddi_buf_idle(dev_priv, port);
2240
2241         if (intel_dp) {
2242                 intel_edp_panel_vdd_on(intel_dp);
2243                 intel_edp_panel_off(intel_dp);
2244         }
2245
2246         if (dig_port)
2247                 intel_display_power_put(dev_priv, dig_port->ddi_io_power_domain);
2248
2249         if (IS_CANNONLAKE(dev_priv))
2250                 I915_WRITE(DPCLKA_CFGCR0, I915_READ(DPCLKA_CFGCR0) |
2251                            DPCLKA_CFGCR0_DDI_CLK_OFF(port));
2252         else if (IS_GEN9_BC(dev_priv))
2253                 I915_WRITE(DPLL_CTRL2, (I915_READ(DPLL_CTRL2) |
2254                                         DPLL_CTRL2_DDI_CLK_OFF(port)));
2255         else if (INTEL_GEN(dev_priv) < 9)
2256                 I915_WRITE(PORT_CLK_SEL(port), PORT_CLK_SEL_NONE);
2257
2258         if (type == INTEL_OUTPUT_HDMI) {
2259                 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
2260
2261                 intel_dp_dual_mode_set_tmds_output(intel_hdmi, false);
2262         }
2263 }
2264
2265 void intel_ddi_fdi_post_disable(struct intel_encoder *encoder,
2266                                 struct intel_crtc_state *old_crtc_state,
2267                                 struct drm_connector_state *old_conn_state)
2268 {
2269         struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2270         uint32_t val;
2271
2272         /*
2273          * Bspec lists this as both step 13 (before DDI_BUF_CTL disable)
2274          * and step 18 (after clearing PORT_CLK_SEL). Based on a BUN,
2275          * step 13 is the correct place for it. Step 18 is where it was
2276          * originally before the BUN.
2277          */
2278         val = I915_READ(FDI_RX_CTL(PIPE_A));
2279         val &= ~FDI_RX_ENABLE;
2280         I915_WRITE(FDI_RX_CTL(PIPE_A), val);
2281
2282         intel_ddi_post_disable(encoder, old_crtc_state, old_conn_state);
2283
2284         val = I915_READ(FDI_RX_MISC(PIPE_A));
2285         val &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
2286         val |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
2287         I915_WRITE(FDI_RX_MISC(PIPE_A), val);
2288
2289         val = I915_READ(FDI_RX_CTL(PIPE_A));
2290         val &= ~FDI_PCDCLK;
2291         I915_WRITE(FDI_RX_CTL(PIPE_A), val);
2292
2293         val = I915_READ(FDI_RX_CTL(PIPE_A));
2294         val &= ~FDI_RX_PLL_ENABLE;
2295         I915_WRITE(FDI_RX_CTL(PIPE_A), val);
2296 }
2297
2298 static void intel_enable_ddi(struct intel_encoder *intel_encoder,
2299                              struct intel_crtc_state *pipe_config,
2300                              struct drm_connector_state *conn_state)
2301 {
2302         struct drm_encoder *encoder = &intel_encoder->base;
2303         struct drm_i915_private *dev_priv = to_i915(encoder->dev);
2304         enum port port = intel_ddi_get_encoder_port(intel_encoder);
2305         int type = intel_encoder->type;
2306
2307         if (type == INTEL_OUTPUT_HDMI) {
2308                 struct intel_digital_port *intel_dig_port =
2309                         enc_to_dig_port(encoder);
2310                 bool clock_ratio = pipe_config->hdmi_high_tmds_clock_ratio;
2311                 bool scrambling = pipe_config->hdmi_scrambling;
2312
2313                 intel_hdmi_handle_sink_scrambling(intel_encoder,
2314                                                   conn_state->connector,
2315                                                   clock_ratio, scrambling);
2316
2317                 /* In HDMI/DVI mode, the port width, and swing/emphasis values
2318                  * are ignored so nothing special needs to be done besides
2319                  * enabling the port.
2320                  */
2321                 I915_WRITE(DDI_BUF_CTL(port),
2322                            intel_dig_port->saved_port_bits |
2323                            DDI_BUF_CTL_ENABLE);
2324         } else if (type == INTEL_OUTPUT_EDP) {
2325                 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2326
2327                 if (port == PORT_A && INTEL_GEN(dev_priv) < 9)
2328                         intel_dp_stop_link_train(intel_dp);
2329
2330                 intel_edp_backlight_on(pipe_config, conn_state);
2331                 intel_psr_enable(intel_dp);
2332                 intel_edp_drrs_enable(intel_dp, pipe_config);
2333         }
2334
2335         if (pipe_config->has_audio)
2336                 intel_audio_codec_enable(intel_encoder, pipe_config, conn_state);
2337 }
2338
2339 static void intel_disable_ddi(struct intel_encoder *intel_encoder,
2340                               struct intel_crtc_state *old_crtc_state,
2341                               struct drm_connector_state *old_conn_state)
2342 {
2343         struct drm_encoder *encoder = &intel_encoder->base;
2344         int type = intel_encoder->type;
2345
2346         if (old_crtc_state->has_audio)
2347                 intel_audio_codec_disable(intel_encoder);
2348
2349         if (type == INTEL_OUTPUT_HDMI) {
2350                 intel_hdmi_handle_sink_scrambling(intel_encoder,
2351                                                   old_conn_state->connector,
2352                                                   false, false);
2353         }
2354
2355         if (type == INTEL_OUTPUT_EDP) {
2356                 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2357
2358                 intel_edp_drrs_disable(intel_dp, old_crtc_state);
2359                 intel_psr_disable(intel_dp);
2360                 intel_edp_backlight_off(old_conn_state);
2361         }
2362 }
2363
2364 static void bxt_ddi_pre_pll_enable(struct intel_encoder *encoder,
2365                                    struct intel_crtc_state *pipe_config,
2366                                    struct drm_connector_state *conn_state)
2367 {
2368         uint8_t mask = pipe_config->lane_lat_optim_mask;
2369
2370         bxt_ddi_phy_set_lane_optim_mask(encoder, mask);
2371 }
2372
2373 void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp)
2374 {
2375         struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2376         struct drm_i915_private *dev_priv =
2377                 to_i915(intel_dig_port->base.base.dev);
2378         enum port port = intel_dig_port->port;
2379         uint32_t val;
2380         bool wait = false;
2381
2382         if (I915_READ(DP_TP_CTL(port)) & DP_TP_CTL_ENABLE) {
2383                 val = I915_READ(DDI_BUF_CTL(port));
2384                 if (val & DDI_BUF_CTL_ENABLE) {
2385                         val &= ~DDI_BUF_CTL_ENABLE;
2386                         I915_WRITE(DDI_BUF_CTL(port), val);
2387                         wait = true;
2388                 }
2389
2390                 val = I915_READ(DP_TP_CTL(port));
2391                 val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
2392                 val |= DP_TP_CTL_LINK_TRAIN_PAT1;
2393                 I915_WRITE(DP_TP_CTL(port), val);
2394                 POSTING_READ(DP_TP_CTL(port));
2395
2396                 if (wait)
2397                         intel_wait_ddi_buf_idle(dev_priv, port);
2398         }
2399
2400         val = DP_TP_CTL_ENABLE |
2401               DP_TP_CTL_LINK_TRAIN_PAT1 | DP_TP_CTL_SCRAMBLE_DISABLE;
2402         if (intel_dp->link_mst)
2403                 val |= DP_TP_CTL_MODE_MST;
2404         else {
2405                 val |= DP_TP_CTL_MODE_SST;
2406                 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
2407                         val |= DP_TP_CTL_ENHANCED_FRAME_ENABLE;
2408         }
2409         I915_WRITE(DP_TP_CTL(port), val);
2410         POSTING_READ(DP_TP_CTL(port));
2411
2412         intel_dp->DP |= DDI_BUF_CTL_ENABLE;
2413         I915_WRITE(DDI_BUF_CTL(port), intel_dp->DP);
2414         POSTING_READ(DDI_BUF_CTL(port));
2415
2416         udelay(600);
2417 }
2418
2419 bool intel_ddi_is_audio_enabled(struct drm_i915_private *dev_priv,
2420                                  struct intel_crtc *intel_crtc)
2421 {
2422         u32 temp;
2423
2424         if (intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_AUDIO)) {
2425                 temp = I915_READ(HSW_AUD_PIN_ELD_CP_VLD);
2426                 if (temp & AUDIO_OUTPUT_ENABLE(intel_crtc->pipe))
2427                         return true;
2428         }
2429         return false;
2430 }
2431
2432 void intel_ddi_get_config(struct intel_encoder *encoder,
2433                           struct intel_crtc_state *pipe_config)
2434 {
2435         struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2436         struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
2437         enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
2438         struct intel_hdmi *intel_hdmi;
2439         u32 temp, flags = 0;
2440
2441         /* XXX: DSI transcoder paranoia */
2442         if (WARN_ON(transcoder_is_dsi(cpu_transcoder)))
2443                 return;
2444
2445         temp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
2446         if (temp & TRANS_DDI_PHSYNC)
2447                 flags |= DRM_MODE_FLAG_PHSYNC;
2448         else
2449                 flags |= DRM_MODE_FLAG_NHSYNC;
2450         if (temp & TRANS_DDI_PVSYNC)
2451                 flags |= DRM_MODE_FLAG_PVSYNC;
2452         else
2453                 flags |= DRM_MODE_FLAG_NVSYNC;
2454
2455         pipe_config->base.adjusted_mode.flags |= flags;
2456
2457         switch (temp & TRANS_DDI_BPC_MASK) {
2458         case TRANS_DDI_BPC_6:
2459                 pipe_config->pipe_bpp = 18;
2460                 break;
2461         case TRANS_DDI_BPC_8:
2462                 pipe_config->pipe_bpp = 24;
2463                 break;
2464         case TRANS_DDI_BPC_10:
2465                 pipe_config->pipe_bpp = 30;
2466                 break;
2467         case TRANS_DDI_BPC_12:
2468                 pipe_config->pipe_bpp = 36;
2469                 break;
2470         default:
2471                 break;
2472         }
2473
2474         switch (temp & TRANS_DDI_MODE_SELECT_MASK) {
2475         case TRANS_DDI_MODE_SELECT_HDMI:
2476                 pipe_config->has_hdmi_sink = true;
2477                 intel_hdmi = enc_to_intel_hdmi(&encoder->base);
2478
2479                 if (intel_hdmi->infoframe_enabled(&encoder->base, pipe_config))
2480                         pipe_config->has_infoframe = true;
2481
2482                 if ((temp & TRANS_DDI_HDMI_SCRAMBLING_MASK) ==
2483                         TRANS_DDI_HDMI_SCRAMBLING_MASK)
2484                         pipe_config->hdmi_scrambling = true;
2485                 if (temp & TRANS_DDI_HIGH_TMDS_CHAR_RATE)
2486                         pipe_config->hdmi_high_tmds_clock_ratio = true;
2487                 /* fall through */
2488         case TRANS_DDI_MODE_SELECT_DVI:
2489                 pipe_config->lane_count = 4;
2490                 break;
2491         case TRANS_DDI_MODE_SELECT_FDI:
2492                 break;
2493         case TRANS_DDI_MODE_SELECT_DP_SST:
2494         case TRANS_DDI_MODE_SELECT_DP_MST:
2495                 pipe_config->lane_count =
2496                         ((temp & DDI_PORT_WIDTH_MASK) >> DDI_PORT_WIDTH_SHIFT) + 1;
2497                 intel_dp_get_m_n(intel_crtc, pipe_config);
2498                 break;
2499         default:
2500                 break;
2501         }
2502
2503         pipe_config->has_audio =
2504                 intel_ddi_is_audio_enabled(dev_priv, intel_crtc);
2505
2506         if (encoder->type == INTEL_OUTPUT_EDP && dev_priv->vbt.edp.bpp &&
2507             pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
2508                 /*
2509                  * This is a big fat ugly hack.
2510                  *
2511                  * Some machines in UEFI boot mode provide us a VBT that has 18
2512                  * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2513                  * unknown we fail to light up. Yet the same BIOS boots up with
2514                  * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2515                  * max, not what it tells us to use.
2516                  *
2517                  * Note: This will still be broken if the eDP panel is not lit
2518                  * up by the BIOS, and thus we can't get the mode at module
2519                  * load.
2520                  */
2521                 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
2522                               pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
2523                 dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
2524         }
2525
2526         intel_ddi_clock_get(encoder, pipe_config);
2527
2528         if (IS_GEN9_LP(dev_priv))
2529                 pipe_config->lane_lat_optim_mask =
2530                         bxt_ddi_phy_get_lane_lat_optim_mask(encoder);
2531 }
2532
2533 static bool intel_ddi_compute_config(struct intel_encoder *encoder,
2534                                      struct intel_crtc_state *pipe_config,
2535                                      struct drm_connector_state *conn_state)
2536 {
2537         struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2538         int type = encoder->type;
2539         int port = intel_ddi_get_encoder_port(encoder);
2540         int ret;
2541
2542         WARN(type == INTEL_OUTPUT_UNKNOWN, "compute_config() on unknown output!\n");
2543
2544         if (port == PORT_A)
2545                 pipe_config->cpu_transcoder = TRANSCODER_EDP;
2546
2547         if (type == INTEL_OUTPUT_HDMI)
2548                 ret = intel_hdmi_compute_config(encoder, pipe_config, conn_state);
2549         else
2550                 ret = intel_dp_compute_config(encoder, pipe_config, conn_state);
2551
2552         if (IS_GEN9_LP(dev_priv) && ret)
2553                 pipe_config->lane_lat_optim_mask =
2554                         bxt_ddi_phy_calc_lane_lat_optim_mask(encoder,
2555                                                              pipe_config->lane_count);
2556
2557         return ret;
2558
2559 }
2560
2561 static const struct drm_encoder_funcs intel_ddi_funcs = {
2562         .reset = intel_dp_encoder_reset,
2563         .destroy = intel_dp_encoder_destroy,
2564 };
2565
2566 static struct intel_connector *
2567 intel_ddi_init_dp_connector(struct intel_digital_port *intel_dig_port)
2568 {
2569         struct intel_connector *connector;
2570         enum port port = intel_dig_port->port;
2571
2572         connector = intel_connector_alloc();
2573         if (!connector)
2574                 return NULL;
2575
2576         intel_dig_port->dp.output_reg = DDI_BUF_CTL(port);
2577         if (!intel_dp_init_connector(intel_dig_port, connector)) {
2578                 kfree(connector);
2579                 return NULL;
2580         }
2581
2582         return connector;
2583 }
2584
2585 static struct intel_connector *
2586 intel_ddi_init_hdmi_connector(struct intel_digital_port *intel_dig_port)
2587 {
2588         struct intel_connector *connector;
2589         enum port port = intel_dig_port->port;
2590
2591         connector = intel_connector_alloc();
2592         if (!connector)
2593                 return NULL;
2594
2595         intel_dig_port->hdmi.hdmi_reg = DDI_BUF_CTL(port);
2596         intel_hdmi_init_connector(intel_dig_port, connector);
2597
2598         return connector;
2599 }
2600
2601 void intel_ddi_init(struct drm_i915_private *dev_priv, enum port port)
2602 {
2603         struct intel_digital_port *intel_dig_port;
2604         struct intel_encoder *intel_encoder;
2605         struct drm_encoder *encoder;
2606         bool init_hdmi, init_dp, init_lspcon = false;
2607         int max_lanes;
2608
2609         if (I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES) {
2610                 switch (port) {
2611                 case PORT_A:
2612                         max_lanes = 4;
2613                         break;
2614                 case PORT_E:
2615                         max_lanes = 0;
2616                         break;
2617                 default:
2618                         max_lanes = 4;
2619                         break;
2620                 }
2621         } else {
2622                 switch (port) {
2623                 case PORT_A:
2624                         max_lanes = 2;
2625                         break;
2626                 case PORT_E:
2627                         max_lanes = 2;
2628                         break;
2629                 default:
2630                         max_lanes = 4;
2631                         break;
2632                 }
2633         }
2634
2635         init_hdmi = (dev_priv->vbt.ddi_port_info[port].supports_dvi ||
2636                      dev_priv->vbt.ddi_port_info[port].supports_hdmi);
2637         init_dp = dev_priv->vbt.ddi_port_info[port].supports_dp;
2638
2639         if (intel_bios_is_lspcon_present(dev_priv, port)) {
2640                 /*
2641                  * Lspcon device needs to be driven with DP connector
2642                  * with special detection sequence. So make sure DP
2643                  * is initialized before lspcon.
2644                  */
2645                 init_dp = true;
2646                 init_lspcon = true;
2647                 init_hdmi = false;
2648                 DRM_DEBUG_KMS("VBT says port %c has lspcon\n", port_name(port));
2649         }
2650
2651         if (!init_dp && !init_hdmi) {
2652                 DRM_DEBUG_KMS("VBT says port %c is not DVI/HDMI/DP compatible, respect it\n",
2653                               port_name(port));
2654                 return;
2655         }
2656
2657         intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
2658         if (!intel_dig_port)
2659                 return;
2660
2661         intel_encoder = &intel_dig_port->base;
2662         encoder = &intel_encoder->base;
2663
2664         drm_encoder_init(&dev_priv->drm, encoder, &intel_ddi_funcs,
2665                          DRM_MODE_ENCODER_TMDS, "DDI %c", port_name(port));
2666
2667         intel_encoder->compute_config = intel_ddi_compute_config;
2668         intel_encoder->enable = intel_enable_ddi;
2669         if (IS_GEN9_LP(dev_priv))
2670                 intel_encoder->pre_pll_enable = bxt_ddi_pre_pll_enable;
2671         intel_encoder->pre_enable = intel_ddi_pre_enable;
2672         intel_encoder->disable = intel_disable_ddi;
2673         intel_encoder->post_disable = intel_ddi_post_disable;
2674         intel_encoder->get_hw_state = intel_ddi_get_hw_state;
2675         intel_encoder->get_config = intel_ddi_get_config;
2676         intel_encoder->suspend = intel_dp_encoder_suspend;
2677         intel_encoder->get_power_domains = intel_ddi_get_power_domains;
2678
2679         intel_dig_port->port = port;
2680         intel_dig_port->saved_port_bits = I915_READ(DDI_BUF_CTL(port)) &
2681                                           (DDI_BUF_PORT_REVERSAL |
2682                                            DDI_A_4_LANES);
2683
2684         switch (port) {
2685         case PORT_A:
2686                 intel_dig_port->ddi_io_power_domain =
2687                         POWER_DOMAIN_PORT_DDI_A_IO;
2688                 break;
2689         case PORT_B:
2690                 intel_dig_port->ddi_io_power_domain =
2691                         POWER_DOMAIN_PORT_DDI_B_IO;
2692                 break;
2693         case PORT_C:
2694                 intel_dig_port->ddi_io_power_domain =
2695                         POWER_DOMAIN_PORT_DDI_C_IO;
2696                 break;
2697         case PORT_D:
2698                 intel_dig_port->ddi_io_power_domain =
2699                         POWER_DOMAIN_PORT_DDI_D_IO;
2700                 break;
2701         case PORT_E:
2702                 intel_dig_port->ddi_io_power_domain =
2703                         POWER_DOMAIN_PORT_DDI_E_IO;
2704                 break;
2705         default:
2706                 MISSING_CASE(port);
2707         }
2708
2709         /*
2710          * Bspec says that DDI_A_4_LANES is the only supported configuration
2711          * for Broxton.  Yet some BIOS fail to set this bit on port A if eDP
2712          * wasn't lit up at boot.  Force this bit on in our internal
2713          * configuration so that we use the proper lane count for our
2714          * calculations.
2715          */
2716         if (IS_GEN9_LP(dev_priv) && port == PORT_A) {
2717                 if (!(intel_dig_port->saved_port_bits & DDI_A_4_LANES)) {
2718                         DRM_DEBUG_KMS("BXT BIOS forgot to set DDI_A_4_LANES for port A; fixing\n");
2719                         intel_dig_port->saved_port_bits |= DDI_A_4_LANES;
2720                         max_lanes = 4;
2721                 }
2722         }
2723
2724         intel_dig_port->max_lanes = max_lanes;
2725
2726         intel_encoder->type = INTEL_OUTPUT_UNKNOWN;
2727         intel_encoder->power_domain = intel_port_to_power_domain(port);
2728         intel_encoder->port = port;
2729         intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
2730         intel_encoder->cloneable = 0;
2731
2732         if (init_dp) {
2733                 if (!intel_ddi_init_dp_connector(intel_dig_port))
2734                         goto err;
2735
2736                 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
2737                 dev_priv->hotplug.irq_port[port] = intel_dig_port;
2738         }
2739
2740         /* In theory we don't need the encoder->type check, but leave it just in
2741          * case we have some really bad VBTs... */
2742         if (intel_encoder->type != INTEL_OUTPUT_EDP && init_hdmi) {
2743                 if (!intel_ddi_init_hdmi_connector(intel_dig_port))
2744                         goto err;
2745         }
2746
2747         if (init_lspcon) {
2748                 if (lspcon_init(intel_dig_port))
2749                         /* TODO: handle hdmi info frame part */
2750                         DRM_DEBUG_KMS("LSPCON init success on port %c\n",
2751                                 port_name(port));
2752                 else
2753                         /*
2754                          * LSPCON init faied, but DP init was success, so
2755                          * lets try to drive as DP++ port.
2756                          */
2757                         DRM_ERROR("LSPCON init failed on port %c\n",
2758                                 port_name(port));
2759         }
2760
2761         return;
2762
2763 err:
2764         drm_encoder_cleanup(encoder);
2765         kfree(intel_dig_port);
2766 }