Merge tag 'nfsd-5.5' of git://linux-nfs.org/~bfields/linux
[sfrench/cifs-2.6.git] / drivers / gpu / drm / i915 / display / intel_dp.c
1 /*
2  * Copyright © 2008 Intel Corporation
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice (including the next
12  * paragraph) shall be included in all copies or substantial portions of the
13  * Software.
14  *
15  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
18  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20  * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21  * IN THE SOFTWARE.
22  *
23  * Authors:
24  *    Keith Packard <keithp@keithp.com>
25  *
26  */
27
28 #include <linux/export.h>
29 #include <linux/i2c.h>
30 #include <linux/notifier.h>
31 #include <linux/reboot.h>
32 #include <linux/slab.h>
33 #include <linux/types.h>
34
35 #include <asm/byteorder.h>
36
37 #include <drm/drm_atomic_helper.h>
38 #include <drm/drm_crtc.h>
39 #include <drm/drm_dp_helper.h>
40 #include <drm/drm_edid.h>
41 #include <drm/drm_hdcp.h>
42 #include <drm/drm_probe_helper.h>
43 #include <drm/i915_drm.h>
44
45 #include "i915_debugfs.h"
46 #include "i915_drv.h"
47 #include "i915_trace.h"
48 #include "intel_atomic.h"
49 #include "intel_audio.h"
50 #include "intel_connector.h"
51 #include "intel_ddi.h"
52 #include "intel_display_types.h"
53 #include "intel_dp.h"
54 #include "intel_dp_link_training.h"
55 #include "intel_dp_mst.h"
56 #include "intel_dpio_phy.h"
57 #include "intel_fifo_underrun.h"
58 #include "intel_hdcp.h"
59 #include "intel_hdmi.h"
60 #include "intel_hotplug.h"
61 #include "intel_lspcon.h"
62 #include "intel_lvds.h"
63 #include "intel_panel.h"
64 #include "intel_psr.h"
65 #include "intel_sideband.h"
66 #include "intel_tc.h"
67 #include "intel_vdsc.h"
68
69 #define DP_DPRX_ESI_LEN 14
70
71 /* DP DSC throughput values used for slice count calculations KPixels/s */
72 #define DP_DSC_PEAK_PIXEL_RATE                  2720000
73 #define DP_DSC_MAX_ENC_THROUGHPUT_0             340000
74 #define DP_DSC_MAX_ENC_THROUGHPUT_1             400000
75
76 /* DP DSC FEC Overhead factor = 1/(0.972261) */
77 #define DP_DSC_FEC_OVERHEAD_FACTOR              972261
78
79 /* Compliance test status bits  */
80 #define INTEL_DP_RESOLUTION_SHIFT_MASK  0
81 #define INTEL_DP_RESOLUTION_PREFERRED   (1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
82 #define INTEL_DP_RESOLUTION_STANDARD    (2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
83 #define INTEL_DP_RESOLUTION_FAILSAFE    (3 << INTEL_DP_RESOLUTION_SHIFT_MASK)
84
85 struct dp_link_dpll {
86         int clock;
87         struct dpll dpll;
88 };
89
90 static const struct dp_link_dpll g4x_dpll[] = {
91         { 162000,
92                 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
93         { 270000,
94                 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
95 };
96
97 static const struct dp_link_dpll pch_dpll[] = {
98         { 162000,
99                 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
100         { 270000,
101                 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
102 };
103
104 static const struct dp_link_dpll vlv_dpll[] = {
105         { 162000,
106                 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
107         { 270000,
108                 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
109 };
110
111 /*
112  * CHV supports eDP 1.4 that have  more link rates.
113  * Below only provides the fixed rate but exclude variable rate.
114  */
115 static const struct dp_link_dpll chv_dpll[] = {
116         /*
117          * CHV requires to program fractional division for m2.
118          * m2 is stored in fixed point format using formula below
119          * (m2_int << 22) | m2_fraction
120          */
121         { 162000,       /* m2_int = 32, m2_fraction = 1677722 */
122                 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
123         { 270000,       /* m2_int = 27, m2_fraction = 0 */
124                 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
125 };
126
127 /* Constants for DP DSC configurations */
128 static const u8 valid_dsc_bpp[] = {6, 8, 10, 12, 15};
129
130 /* With Single pipe configuration, HW is capable of supporting maximum
131  * of 4 slices per line.
132  */
133 static const u8 valid_dsc_slicecount[] = {1, 2, 4};
134
135 /**
136  * intel_dp_is_edp - is the given port attached to an eDP panel (either CPU or PCH)
137  * @intel_dp: DP struct
138  *
139  * If a CPU or PCH DP output is attached to an eDP panel, this function
140  * will return true, and false otherwise.
141  */
142 bool intel_dp_is_edp(struct intel_dp *intel_dp)
143 {
144         struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
145
146         return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
147 }
148
149 static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
150 {
151         return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
152 }
153
154 static void intel_dp_link_down(struct intel_encoder *encoder,
155                                const struct intel_crtc_state *old_crtc_state);
156 static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
157 static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
158 static void vlv_init_panel_power_sequencer(struct intel_encoder *encoder,
159                                            const struct intel_crtc_state *crtc_state);
160 static void vlv_steal_power_sequencer(struct drm_i915_private *dev_priv,
161                                       enum pipe pipe);
162 static void intel_dp_unset_edid(struct intel_dp *intel_dp);
163
164 /* update sink rates from dpcd */
165 static void intel_dp_set_sink_rates(struct intel_dp *intel_dp)
166 {
167         static const int dp_rates[] = {
168                 162000, 270000, 540000, 810000
169         };
170         int i, max_rate;
171
172         max_rate = drm_dp_bw_code_to_link_rate(intel_dp->dpcd[DP_MAX_LINK_RATE]);
173
174         for (i = 0; i < ARRAY_SIZE(dp_rates); i++) {
175                 if (dp_rates[i] > max_rate)
176                         break;
177                 intel_dp->sink_rates[i] = dp_rates[i];
178         }
179
180         intel_dp->num_sink_rates = i;
181 }
182
183 /* Get length of rates array potentially limited by max_rate. */
184 static int intel_dp_rate_limit_len(const int *rates, int len, int max_rate)
185 {
186         int i;
187
188         /* Limit results by potentially reduced max rate */
189         for (i = 0; i < len; i++) {
190                 if (rates[len - i - 1] <= max_rate)
191                         return len - i;
192         }
193
194         return 0;
195 }
196
197 /* Get length of common rates array potentially limited by max_rate. */
198 static int intel_dp_common_len_rate_limit(const struct intel_dp *intel_dp,
199                                           int max_rate)
200 {
201         return intel_dp_rate_limit_len(intel_dp->common_rates,
202                                        intel_dp->num_common_rates, max_rate);
203 }
204
205 /* Theoretical max between source and sink */
206 static int intel_dp_max_common_rate(struct intel_dp *intel_dp)
207 {
208         return intel_dp->common_rates[intel_dp->num_common_rates - 1];
209 }
210
211 /* Theoretical max between source and sink */
212 static int intel_dp_max_common_lane_count(struct intel_dp *intel_dp)
213 {
214         struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
215         int source_max = intel_dig_port->max_lanes;
216         int sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
217         int fia_max = intel_tc_port_fia_max_lane_count(intel_dig_port);
218
219         return min3(source_max, sink_max, fia_max);
220 }
221
222 int intel_dp_max_lane_count(struct intel_dp *intel_dp)
223 {
224         return intel_dp->max_link_lane_count;
225 }
226
227 int
228 intel_dp_link_required(int pixel_clock, int bpp)
229 {
230         /* pixel_clock is in kHz, divide bpp by 8 for bit to Byte conversion */
231         return DIV_ROUND_UP(pixel_clock * bpp, 8);
232 }
233
234 int
235 intel_dp_max_data_rate(int max_link_clock, int max_lanes)
236 {
237         /* max_link_clock is the link symbol clock (LS_Clk) in kHz and not the
238          * link rate that is generally expressed in Gbps. Since, 8 bits of data
239          * is transmitted every LS_Clk per lane, there is no need to account for
240          * the channel encoding that is done in the PHY layer here.
241          */
242
243         return max_link_clock * max_lanes;
244 }
245
246 static int
247 intel_dp_downstream_max_dotclock(struct intel_dp *intel_dp)
248 {
249         struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
250         struct intel_encoder *encoder = &intel_dig_port->base;
251         struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
252         int max_dotclk = dev_priv->max_dotclk_freq;
253         int ds_max_dotclk;
254
255         int type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
256
257         if (type != DP_DS_PORT_TYPE_VGA)
258                 return max_dotclk;
259
260         ds_max_dotclk = drm_dp_downstream_max_clock(intel_dp->dpcd,
261                                                     intel_dp->downstream_ports);
262
263         if (ds_max_dotclk != 0)
264                 max_dotclk = min(max_dotclk, ds_max_dotclk);
265
266         return max_dotclk;
267 }
268
269 static int cnl_max_source_rate(struct intel_dp *intel_dp)
270 {
271         struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
272         struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
273         enum port port = dig_port->base.port;
274
275         u32 voltage = I915_READ(CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;
276
277         /* Low voltage SKUs are limited to max of 5.4G */
278         if (voltage == VOLTAGE_INFO_0_85V)
279                 return 540000;
280
281         /* For this SKU 8.1G is supported in all ports */
282         if (IS_CNL_WITH_PORT_F(dev_priv))
283                 return 810000;
284
285         /* For other SKUs, max rate on ports A and D is 5.4G */
286         if (port == PORT_A || port == PORT_D)
287                 return 540000;
288
289         return 810000;
290 }
291
292 static int icl_max_source_rate(struct intel_dp *intel_dp)
293 {
294         struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
295         struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
296         enum phy phy = intel_port_to_phy(dev_priv, dig_port->base.port);
297
298         if (intel_phy_is_combo(dev_priv, phy) &&
299             !IS_ELKHARTLAKE(dev_priv) &&
300             !intel_dp_is_edp(intel_dp))
301                 return 540000;
302
303         return 810000;
304 }
305
306 static void
307 intel_dp_set_source_rates(struct intel_dp *intel_dp)
308 {
309         /* The values must be in increasing order */
310         static const int cnl_rates[] = {
311                 162000, 216000, 270000, 324000, 432000, 540000, 648000, 810000
312         };
313         static const int bxt_rates[] = {
314                 162000, 216000, 243000, 270000, 324000, 432000, 540000
315         };
316         static const int skl_rates[] = {
317                 162000, 216000, 270000, 324000, 432000, 540000
318         };
319         static const int hsw_rates[] = {
320                 162000, 270000, 540000
321         };
322         static const int g4x_rates[] = {
323                 162000, 270000
324         };
325         struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
326         struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
327         const struct ddi_vbt_port_info *info =
328                 &dev_priv->vbt.ddi_port_info[dig_port->base.port];
329         const int *source_rates;
330         int size, max_rate = 0, vbt_max_rate = info->dp_max_link_rate;
331
332         /* This should only be done once */
333         WARN_ON(intel_dp->source_rates || intel_dp->num_source_rates);
334
335         if (INTEL_GEN(dev_priv) >= 10) {
336                 source_rates = cnl_rates;
337                 size = ARRAY_SIZE(cnl_rates);
338                 if (IS_GEN(dev_priv, 10))
339                         max_rate = cnl_max_source_rate(intel_dp);
340                 else
341                         max_rate = icl_max_source_rate(intel_dp);
342         } else if (IS_GEN9_LP(dev_priv)) {
343                 source_rates = bxt_rates;
344                 size = ARRAY_SIZE(bxt_rates);
345         } else if (IS_GEN9_BC(dev_priv)) {
346                 source_rates = skl_rates;
347                 size = ARRAY_SIZE(skl_rates);
348         } else if ((IS_HASWELL(dev_priv) && !IS_HSW_ULX(dev_priv)) ||
349                    IS_BROADWELL(dev_priv)) {
350                 source_rates = hsw_rates;
351                 size = ARRAY_SIZE(hsw_rates);
352         } else {
353                 source_rates = g4x_rates;
354                 size = ARRAY_SIZE(g4x_rates);
355         }
356
357         if (max_rate && vbt_max_rate)
358                 max_rate = min(max_rate, vbt_max_rate);
359         else if (vbt_max_rate)
360                 max_rate = vbt_max_rate;
361
362         if (max_rate)
363                 size = intel_dp_rate_limit_len(source_rates, size, max_rate);
364
365         intel_dp->source_rates = source_rates;
366         intel_dp->num_source_rates = size;
367 }
368
369 static int intersect_rates(const int *source_rates, int source_len,
370                            const int *sink_rates, int sink_len,
371                            int *common_rates)
372 {
373         int i = 0, j = 0, k = 0;
374
375         while (i < source_len && j < sink_len) {
376                 if (source_rates[i] == sink_rates[j]) {
377                         if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
378                                 return k;
379                         common_rates[k] = source_rates[i];
380                         ++k;
381                         ++i;
382                         ++j;
383                 } else if (source_rates[i] < sink_rates[j]) {
384                         ++i;
385                 } else {
386                         ++j;
387                 }
388         }
389         return k;
390 }
391
392 /* return index of rate in rates array, or -1 if not found */
393 static int intel_dp_rate_index(const int *rates, int len, int rate)
394 {
395         int i;
396
397         for (i = 0; i < len; i++)
398                 if (rate == rates[i])
399                         return i;
400
401         return -1;
402 }
403
404 static void intel_dp_set_common_rates(struct intel_dp *intel_dp)
405 {
406         WARN_ON(!intel_dp->num_source_rates || !intel_dp->num_sink_rates);
407
408         intel_dp->num_common_rates = intersect_rates(intel_dp->source_rates,
409                                                      intel_dp->num_source_rates,
410                                                      intel_dp->sink_rates,
411                                                      intel_dp->num_sink_rates,
412                                                      intel_dp->common_rates);
413
414         /* Paranoia, there should always be something in common. */
415         if (WARN_ON(intel_dp->num_common_rates == 0)) {
416                 intel_dp->common_rates[0] = 162000;
417                 intel_dp->num_common_rates = 1;
418         }
419 }
420
421 static bool intel_dp_link_params_valid(struct intel_dp *intel_dp, int link_rate,
422                                        u8 lane_count)
423 {
424         /*
425          * FIXME: we need to synchronize the current link parameters with
426          * hardware readout. Currently fast link training doesn't work on
427          * boot-up.
428          */
429         if (link_rate == 0 ||
430             link_rate > intel_dp->max_link_rate)
431                 return false;
432
433         if (lane_count == 0 ||
434             lane_count > intel_dp_max_lane_count(intel_dp))
435                 return false;
436
437         return true;
438 }
439
440 static bool intel_dp_can_link_train_fallback_for_edp(struct intel_dp *intel_dp,
441                                                      int link_rate,
442                                                      u8 lane_count)
443 {
444         const struct drm_display_mode *fixed_mode =
445                 intel_dp->attached_connector->panel.fixed_mode;
446         int mode_rate, max_rate;
447
448         mode_rate = intel_dp_link_required(fixed_mode->clock, 18);
449         max_rate = intel_dp_max_data_rate(link_rate, lane_count);
450         if (mode_rate > max_rate)
451                 return false;
452
453         return true;
454 }
455
456 int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp,
457                                             int link_rate, u8 lane_count)
458 {
459         int index;
460
461         index = intel_dp_rate_index(intel_dp->common_rates,
462                                     intel_dp->num_common_rates,
463                                     link_rate);
464         if (index > 0) {
465                 if (intel_dp_is_edp(intel_dp) &&
466                     !intel_dp_can_link_train_fallback_for_edp(intel_dp,
467                                                               intel_dp->common_rates[index - 1],
468                                                               lane_count)) {
469                         DRM_DEBUG_KMS("Retrying Link training for eDP with same parameters\n");
470                         return 0;
471                 }
472                 intel_dp->max_link_rate = intel_dp->common_rates[index - 1];
473                 intel_dp->max_link_lane_count = lane_count;
474         } else if (lane_count > 1) {
475                 if (intel_dp_is_edp(intel_dp) &&
476                     !intel_dp_can_link_train_fallback_for_edp(intel_dp,
477                                                               intel_dp_max_common_rate(intel_dp),
478                                                               lane_count >> 1)) {
479                         DRM_DEBUG_KMS("Retrying Link training for eDP with same parameters\n");
480                         return 0;
481                 }
482                 intel_dp->max_link_rate = intel_dp_max_common_rate(intel_dp);
483                 intel_dp->max_link_lane_count = lane_count >> 1;
484         } else {
485                 DRM_ERROR("Link Training Unsuccessful\n");
486                 return -1;
487         }
488
489         return 0;
490 }
491
492 u32 intel_dp_mode_to_fec_clock(u32 mode_clock)
493 {
494         return div_u64(mul_u32_u32(mode_clock, 1000000U),
495                        DP_DSC_FEC_OVERHEAD_FACTOR);
496 }
497
498 static int
499 small_joiner_ram_size_bits(struct drm_i915_private *i915)
500 {
501         if (INTEL_GEN(i915) >= 11)
502                 return 7680 * 8;
503         else
504                 return 6144 * 8;
505 }
506
507 static u16 intel_dp_dsc_get_output_bpp(struct drm_i915_private *i915,
508                                        u32 link_clock, u32 lane_count,
509                                        u32 mode_clock, u32 mode_hdisplay)
510 {
511         u32 bits_per_pixel, max_bpp_small_joiner_ram;
512         int i;
513
514         /*
515          * Available Link Bandwidth(Kbits/sec) = (NumberOfLanes)*
516          * (LinkSymbolClock)* 8 * (TimeSlotsPerMTP)
517          * for SST -> TimeSlotsPerMTP is 1,
518          * for MST -> TimeSlotsPerMTP has to be calculated
519          */
520         bits_per_pixel = (link_clock * lane_count * 8) /
521                          intel_dp_mode_to_fec_clock(mode_clock);
522         DRM_DEBUG_KMS("Max link bpp: %u\n", bits_per_pixel);
523
524         /* Small Joiner Check: output bpp <= joiner RAM (bits) / Horiz. width */
525         max_bpp_small_joiner_ram = small_joiner_ram_size_bits(i915) /
526                 mode_hdisplay;
527         DRM_DEBUG_KMS("Max small joiner bpp: %u\n", max_bpp_small_joiner_ram);
528
529         /*
530          * Greatest allowed DSC BPP = MIN (output BPP from available Link BW
531          * check, output bpp from small joiner RAM check)
532          */
533         bits_per_pixel = min(bits_per_pixel, max_bpp_small_joiner_ram);
534
535         /* Error out if the max bpp is less than smallest allowed valid bpp */
536         if (bits_per_pixel < valid_dsc_bpp[0]) {
537                 DRM_DEBUG_KMS("Unsupported BPP %u, min %u\n",
538                               bits_per_pixel, valid_dsc_bpp[0]);
539                 return 0;
540         }
541
542         /* Find the nearest match in the array of known BPPs from VESA */
543         for (i = 0; i < ARRAY_SIZE(valid_dsc_bpp) - 1; i++) {
544                 if (bits_per_pixel < valid_dsc_bpp[i + 1])
545                         break;
546         }
547         bits_per_pixel = valid_dsc_bpp[i];
548
549         /*
550          * Compressed BPP in U6.4 format so multiply by 16, for Gen 11,
551          * fractional part is 0
552          */
553         return bits_per_pixel << 4;
554 }
555
556 static u8 intel_dp_dsc_get_slice_count(struct intel_dp *intel_dp,
557                                        int mode_clock, int mode_hdisplay)
558 {
559         u8 min_slice_count, i;
560         int max_slice_width;
561
562         if (mode_clock <= DP_DSC_PEAK_PIXEL_RATE)
563                 min_slice_count = DIV_ROUND_UP(mode_clock,
564                                                DP_DSC_MAX_ENC_THROUGHPUT_0);
565         else
566                 min_slice_count = DIV_ROUND_UP(mode_clock,
567                                                DP_DSC_MAX_ENC_THROUGHPUT_1);
568
569         max_slice_width = drm_dp_dsc_sink_max_slice_width(intel_dp->dsc_dpcd);
570         if (max_slice_width < DP_DSC_MIN_SLICE_WIDTH_VALUE) {
571                 DRM_DEBUG_KMS("Unsupported slice width %d by DP DSC Sink device\n",
572                               max_slice_width);
573                 return 0;
574         }
575         /* Also take into account max slice width */
576         min_slice_count = min_t(u8, min_slice_count,
577                                 DIV_ROUND_UP(mode_hdisplay,
578                                              max_slice_width));
579
580         /* Find the closest match to the valid slice count values */
581         for (i = 0; i < ARRAY_SIZE(valid_dsc_slicecount); i++) {
582                 if (valid_dsc_slicecount[i] >
583                     drm_dp_dsc_sink_max_slice_count(intel_dp->dsc_dpcd,
584                                                     false))
585                         break;
586                 if (min_slice_count  <= valid_dsc_slicecount[i])
587                         return valid_dsc_slicecount[i];
588         }
589
590         DRM_DEBUG_KMS("Unsupported Slice Count %d\n", min_slice_count);
591         return 0;
592 }
593
594 static bool intel_dp_hdisplay_bad(struct drm_i915_private *dev_priv,
595                                   int hdisplay)
596 {
597         /*
598          * Older platforms don't like hdisplay==4096 with DP.
599          *
600          * On ILK/SNB/IVB the pipe seems to be somewhat running (scanline
601          * and frame counter increment), but we don't get vblank interrupts,
602          * and the pipe underruns immediately. The link also doesn't seem
603          * to get trained properly.
604          *
605          * On CHV the vblank interrupts don't seem to disappear but
606          * otherwise the symptoms are similar.
607          *
608          * TODO: confirm the behaviour on HSW+
609          */
610         return hdisplay == 4096 && !HAS_DDI(dev_priv);
611 }
612
613 static enum drm_mode_status
614 intel_dp_mode_valid(struct drm_connector *connector,
615                     struct drm_display_mode *mode)
616 {
617         struct intel_dp *intel_dp = intel_attached_dp(connector);
618         struct intel_connector *intel_connector = to_intel_connector(connector);
619         struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
620         struct drm_i915_private *dev_priv = to_i915(connector->dev);
621         int target_clock = mode->clock;
622         int max_rate, mode_rate, max_lanes, max_link_clock;
623         int max_dotclk;
624         u16 dsc_max_output_bpp = 0;
625         u8 dsc_slice_count = 0;
626
627         if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
628                 return MODE_NO_DBLESCAN;
629
630         max_dotclk = intel_dp_downstream_max_dotclock(intel_dp);
631
632         if (intel_dp_is_edp(intel_dp) && fixed_mode) {
633                 if (mode->hdisplay > fixed_mode->hdisplay)
634                         return MODE_PANEL;
635
636                 if (mode->vdisplay > fixed_mode->vdisplay)
637                         return MODE_PANEL;
638
639                 target_clock = fixed_mode->clock;
640         }
641
642         max_link_clock = intel_dp_max_link_rate(intel_dp);
643         max_lanes = intel_dp_max_lane_count(intel_dp);
644
645         max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
646         mode_rate = intel_dp_link_required(target_clock, 18);
647
648         if (intel_dp_hdisplay_bad(dev_priv, mode->hdisplay))
649                 return MODE_H_ILLEGAL;
650
651         /*
652          * Output bpp is stored in 6.4 format so right shift by 4 to get the
653          * integer value since we support only integer values of bpp.
654          */
655         if ((INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv)) &&
656             drm_dp_sink_supports_dsc(intel_dp->dsc_dpcd)) {
657                 if (intel_dp_is_edp(intel_dp)) {
658                         dsc_max_output_bpp =
659                                 drm_edp_dsc_sink_output_bpp(intel_dp->dsc_dpcd) >> 4;
660                         dsc_slice_count =
661                                 drm_dp_dsc_sink_max_slice_count(intel_dp->dsc_dpcd,
662                                                                 true);
663                 } else if (drm_dp_sink_supports_fec(intel_dp->fec_capable)) {
664                         dsc_max_output_bpp =
665                                 intel_dp_dsc_get_output_bpp(dev_priv,
666                                                             max_link_clock,
667                                                             max_lanes,
668                                                             target_clock,
669                                                             mode->hdisplay) >> 4;
670                         dsc_slice_count =
671                                 intel_dp_dsc_get_slice_count(intel_dp,
672                                                              target_clock,
673                                                              mode->hdisplay);
674                 }
675         }
676
677         if ((mode_rate > max_rate && !(dsc_max_output_bpp && dsc_slice_count)) ||
678             target_clock > max_dotclk)
679                 return MODE_CLOCK_HIGH;
680
681         if (mode->clock < 10000)
682                 return MODE_CLOCK_LOW;
683
684         if (mode->flags & DRM_MODE_FLAG_DBLCLK)
685                 return MODE_H_ILLEGAL;
686
687         return intel_mode_valid_max_plane_size(dev_priv, mode);
688 }
689
690 u32 intel_dp_pack_aux(const u8 *src, int src_bytes)
691 {
692         int i;
693         u32 v = 0;
694
695         if (src_bytes > 4)
696                 src_bytes = 4;
697         for (i = 0; i < src_bytes; i++)
698                 v |= ((u32)src[i]) << ((3 - i) * 8);
699         return v;
700 }
701
702 static void intel_dp_unpack_aux(u32 src, u8 *dst, int dst_bytes)
703 {
704         int i;
705         if (dst_bytes > 4)
706                 dst_bytes = 4;
707         for (i = 0; i < dst_bytes; i++)
708                 dst[i] = src >> ((3-i) * 8);
709 }
710
711 static void
712 intel_dp_init_panel_power_sequencer(struct intel_dp *intel_dp);
713 static void
714 intel_dp_init_panel_power_sequencer_registers(struct intel_dp *intel_dp,
715                                               bool force_disable_vdd);
716 static void
717 intel_dp_pps_init(struct intel_dp *intel_dp);
718
719 static intel_wakeref_t
720 pps_lock(struct intel_dp *intel_dp)
721 {
722         struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
723         intel_wakeref_t wakeref;
724
725         /*
726          * See intel_power_sequencer_reset() why we need
727          * a power domain reference here.
728          */
729         wakeref = intel_display_power_get(dev_priv,
730                                           intel_aux_power_domain(dp_to_dig_port(intel_dp)));
731
732         mutex_lock(&dev_priv->pps_mutex);
733
734         return wakeref;
735 }
736
737 static intel_wakeref_t
738 pps_unlock(struct intel_dp *intel_dp, intel_wakeref_t wakeref)
739 {
740         struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
741
742         mutex_unlock(&dev_priv->pps_mutex);
743         intel_display_power_put(dev_priv,
744                                 intel_aux_power_domain(dp_to_dig_port(intel_dp)),
745                                 wakeref);
746         return 0;
747 }
748
749 #define with_pps_lock(dp, wf) \
750         for ((wf) = pps_lock(dp); (wf); (wf) = pps_unlock((dp), (wf)))
751
752 static void
753 vlv_power_sequencer_kick(struct intel_dp *intel_dp)
754 {
755         struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
756         struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
757         enum pipe pipe = intel_dp->pps_pipe;
758         bool pll_enabled, release_cl_override = false;
759         enum dpio_phy phy = DPIO_PHY(pipe);
760         enum dpio_channel ch = vlv_pipe_to_channel(pipe);
761         u32 DP;
762
763         if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
764                  "skipping pipe %c power sequencer kick due to [ENCODER:%d:%s] being active\n",
765                  pipe_name(pipe), intel_dig_port->base.base.base.id,
766                  intel_dig_port->base.base.name))
767                 return;
768
769         DRM_DEBUG_KMS("kicking pipe %c power sequencer for [ENCODER:%d:%s]\n",
770                       pipe_name(pipe), intel_dig_port->base.base.base.id,
771                       intel_dig_port->base.base.name);
772
773         /* Preserve the BIOS-computed detected bit. This is
774          * supposed to be read-only.
775          */
776         DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
777         DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
778         DP |= DP_PORT_WIDTH(1);
779         DP |= DP_LINK_TRAIN_PAT_1;
780
781         if (IS_CHERRYVIEW(dev_priv))
782                 DP |= DP_PIPE_SEL_CHV(pipe);
783         else
784                 DP |= DP_PIPE_SEL(pipe);
785
786         pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;
787
788         /*
789          * The DPLL for the pipe must be enabled for this to work.
790          * So enable temporarily it if it's not already enabled.
791          */
792         if (!pll_enabled) {
793                 release_cl_override = IS_CHERRYVIEW(dev_priv) &&
794                         !chv_phy_powergate_ch(dev_priv, phy, ch, true);
795
796                 if (vlv_force_pll_on(dev_priv, pipe, IS_CHERRYVIEW(dev_priv) ?
797                                      &chv_dpll[0].dpll : &vlv_dpll[0].dpll)) {
798                         DRM_ERROR("Failed to force on pll for pipe %c!\n",
799                                   pipe_name(pipe));
800                         return;
801                 }
802         }
803
804         /*
805          * Similar magic as in intel_dp_enable_port().
806          * We _must_ do this port enable + disable trick
807          * to make this power sequencer lock onto the port.
808          * Otherwise even VDD force bit won't work.
809          */
810         I915_WRITE(intel_dp->output_reg, DP);
811         POSTING_READ(intel_dp->output_reg);
812
813         I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
814         POSTING_READ(intel_dp->output_reg);
815
816         I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
817         POSTING_READ(intel_dp->output_reg);
818
819         if (!pll_enabled) {
820                 vlv_force_pll_off(dev_priv, pipe);
821
822                 if (release_cl_override)
823                         chv_phy_powergate_ch(dev_priv, phy, ch, false);
824         }
825 }
826
827 static enum pipe vlv_find_free_pps(struct drm_i915_private *dev_priv)
828 {
829         struct intel_encoder *encoder;
830         unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
831
832         /*
833          * We don't have power sequencer currently.
834          * Pick one that's not used by other ports.
835          */
836         for_each_intel_dp(&dev_priv->drm, encoder) {
837                 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
838
839                 if (encoder->type == INTEL_OUTPUT_EDP) {
840                         WARN_ON(intel_dp->active_pipe != INVALID_PIPE &&
841                                 intel_dp->active_pipe != intel_dp->pps_pipe);
842
843                         if (intel_dp->pps_pipe != INVALID_PIPE)
844                                 pipes &= ~(1 << intel_dp->pps_pipe);
845                 } else {
846                         WARN_ON(intel_dp->pps_pipe != INVALID_PIPE);
847
848                         if (intel_dp->active_pipe != INVALID_PIPE)
849                                 pipes &= ~(1 << intel_dp->active_pipe);
850                 }
851         }
852
853         if (pipes == 0)
854                 return INVALID_PIPE;
855
856         return ffs(pipes) - 1;
857 }
858
859 static enum pipe
860 vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
861 {
862         struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
863         struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
864         enum pipe pipe;
865
866         lockdep_assert_held(&dev_priv->pps_mutex);
867
868         /* We should never land here with regular DP ports */
869         WARN_ON(!intel_dp_is_edp(intel_dp));
870
871         WARN_ON(intel_dp->active_pipe != INVALID_PIPE &&
872                 intel_dp->active_pipe != intel_dp->pps_pipe);
873
874         if (intel_dp->pps_pipe != INVALID_PIPE)
875                 return intel_dp->pps_pipe;
876
877         pipe = vlv_find_free_pps(dev_priv);
878
879         /*
880          * Didn't find one. This should not happen since there
881          * are two power sequencers and up to two eDP ports.
882          */
883         if (WARN_ON(pipe == INVALID_PIPE))
884                 pipe = PIPE_A;
885
886         vlv_steal_power_sequencer(dev_priv, pipe);
887         intel_dp->pps_pipe = pipe;
888
889         DRM_DEBUG_KMS("picked pipe %c power sequencer for [ENCODER:%d:%s]\n",
890                       pipe_name(intel_dp->pps_pipe),
891                       intel_dig_port->base.base.base.id,
892                       intel_dig_port->base.base.name);
893
894         /* init power sequencer on this pipe and port */
895         intel_dp_init_panel_power_sequencer(intel_dp);
896         intel_dp_init_panel_power_sequencer_registers(intel_dp, true);
897
898         /*
899          * Even vdd force doesn't work until we've made
900          * the power sequencer lock in on the port.
901          */
902         vlv_power_sequencer_kick(intel_dp);
903
904         return intel_dp->pps_pipe;
905 }
906
907 static int
908 bxt_power_sequencer_idx(struct intel_dp *intel_dp)
909 {
910         struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
911         int backlight_controller = dev_priv->vbt.backlight.controller;
912
913         lockdep_assert_held(&dev_priv->pps_mutex);
914
915         /* We should never land here with regular DP ports */
916         WARN_ON(!intel_dp_is_edp(intel_dp));
917
918         if (!intel_dp->pps_reset)
919                 return backlight_controller;
920
921         intel_dp->pps_reset = false;
922
923         /*
924          * Only the HW needs to be reprogrammed, the SW state is fixed and
925          * has been setup during connector init.
926          */
927         intel_dp_init_panel_power_sequencer_registers(intel_dp, false);
928
929         return backlight_controller;
930 }
931
932 typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
933                                enum pipe pipe);
934
935 static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
936                                enum pipe pipe)
937 {
938         return I915_READ(PP_STATUS(pipe)) & PP_ON;
939 }
940
941 static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
942                                 enum pipe pipe)
943 {
944         return I915_READ(PP_CONTROL(pipe)) & EDP_FORCE_VDD;
945 }
946
947 static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
948                          enum pipe pipe)
949 {
950         return true;
951 }
952
953 static enum pipe
954 vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
955                      enum port port,
956                      vlv_pipe_check pipe_check)
957 {
958         enum pipe pipe;
959
960         for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
961                 u32 port_sel = I915_READ(PP_ON_DELAYS(pipe)) &
962                         PANEL_PORT_SELECT_MASK;
963
964                 if (port_sel != PANEL_PORT_SELECT_VLV(port))
965                         continue;
966
967                 if (!pipe_check(dev_priv, pipe))
968                         continue;
969
970                 return pipe;
971         }
972
973         return INVALID_PIPE;
974 }
975
976 static void
977 vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
978 {
979         struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
980         struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
981         enum port port = intel_dig_port->base.port;
982
983         lockdep_assert_held(&dev_priv->pps_mutex);
984
985         /* try to find a pipe with this port selected */
986         /* first pick one where the panel is on */
987         intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
988                                                   vlv_pipe_has_pp_on);
989         /* didn't find one? pick one where vdd is on */
990         if (intel_dp->pps_pipe == INVALID_PIPE)
991                 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
992                                                           vlv_pipe_has_vdd_on);
993         /* didn't find one? pick one with just the correct port */
994         if (intel_dp->pps_pipe == INVALID_PIPE)
995                 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
996                                                           vlv_pipe_any);
997
998         /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
999         if (intel_dp->pps_pipe == INVALID_PIPE) {
1000                 DRM_DEBUG_KMS("no initial power sequencer for [ENCODER:%d:%s]\n",
1001                               intel_dig_port->base.base.base.id,
1002                               intel_dig_port->base.base.name);
1003                 return;
1004         }
1005
1006         DRM_DEBUG_KMS("initial power sequencer for [ENCODER:%d:%s]: pipe %c\n",
1007                       intel_dig_port->base.base.base.id,
1008                       intel_dig_port->base.base.name,
1009                       pipe_name(intel_dp->pps_pipe));
1010
1011         intel_dp_init_panel_power_sequencer(intel_dp);
1012         intel_dp_init_panel_power_sequencer_registers(intel_dp, false);
1013 }
1014
1015 void intel_power_sequencer_reset(struct drm_i915_private *dev_priv)
1016 {
1017         struct intel_encoder *encoder;
1018
1019         if (WARN_ON(!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
1020                     !IS_GEN9_LP(dev_priv)))
1021                 return;
1022
1023         /*
1024          * We can't grab pps_mutex here due to deadlock with power_domain
1025          * mutex when power_domain functions are called while holding pps_mutex.
1026          * That also means that in order to use pps_pipe the code needs to
1027          * hold both a power domain reference and pps_mutex, and the power domain
1028          * reference get/put must be done while _not_ holding pps_mutex.
1029          * pps_{lock,unlock}() do these steps in the correct order, so one
1030          * should use them always.
1031          */
1032
1033         for_each_intel_dp(&dev_priv->drm, encoder) {
1034                 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1035
1036                 WARN_ON(intel_dp->active_pipe != INVALID_PIPE);
1037
1038                 if (encoder->type != INTEL_OUTPUT_EDP)
1039                         continue;
1040
1041                 if (IS_GEN9_LP(dev_priv))
1042                         intel_dp->pps_reset = true;
1043                 else
1044                         intel_dp->pps_pipe = INVALID_PIPE;
1045         }
1046 }
1047
1048 struct pps_registers {
1049         i915_reg_t pp_ctrl;
1050         i915_reg_t pp_stat;
1051         i915_reg_t pp_on;
1052         i915_reg_t pp_off;
1053         i915_reg_t pp_div;
1054 };
1055
1056 static void intel_pps_get_registers(struct intel_dp *intel_dp,
1057                                     struct pps_registers *regs)
1058 {
1059         struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1060         int pps_idx = 0;
1061
1062         memset(regs, 0, sizeof(*regs));
1063
1064         if (IS_GEN9_LP(dev_priv))
1065                 pps_idx = bxt_power_sequencer_idx(intel_dp);
1066         else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1067                 pps_idx = vlv_power_sequencer_pipe(intel_dp);
1068
1069         regs->pp_ctrl = PP_CONTROL(pps_idx);
1070         regs->pp_stat = PP_STATUS(pps_idx);
1071         regs->pp_on = PP_ON_DELAYS(pps_idx);
1072         regs->pp_off = PP_OFF_DELAYS(pps_idx);
1073
1074         /* Cycle delay moved from PP_DIVISOR to PP_CONTROL */
1075         if (IS_GEN9_LP(dev_priv) || INTEL_PCH_TYPE(dev_priv) >= PCH_CNP)
1076                 regs->pp_div = INVALID_MMIO_REG;
1077         else
1078                 regs->pp_div = PP_DIVISOR(pps_idx);
1079 }
1080
1081 static i915_reg_t
1082 _pp_ctrl_reg(struct intel_dp *intel_dp)
1083 {
1084         struct pps_registers regs;
1085
1086         intel_pps_get_registers(intel_dp, &regs);
1087
1088         return regs.pp_ctrl;
1089 }
1090
1091 static i915_reg_t
1092 _pp_stat_reg(struct intel_dp *intel_dp)
1093 {
1094         struct pps_registers regs;
1095
1096         intel_pps_get_registers(intel_dp, &regs);
1097
1098         return regs.pp_stat;
1099 }
1100
1101 /* Reboot notifier handler to shutdown panel power to guarantee T12 timing
1102    This function only applicable when panel PM state is not to be tracked */
1103 static int edp_notify_handler(struct notifier_block *this, unsigned long code,
1104                               void *unused)
1105 {
1106         struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
1107                                                  edp_notifier);
1108         struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1109         intel_wakeref_t wakeref;
1110
1111         if (!intel_dp_is_edp(intel_dp) || code != SYS_RESTART)
1112                 return 0;
1113
1114         with_pps_lock(intel_dp, wakeref) {
1115                 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1116                         enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
1117                         i915_reg_t pp_ctrl_reg, pp_div_reg;
1118                         u32 pp_div;
1119
1120                         pp_ctrl_reg = PP_CONTROL(pipe);
1121                         pp_div_reg  = PP_DIVISOR(pipe);
1122                         pp_div = I915_READ(pp_div_reg);
1123                         pp_div &= PP_REFERENCE_DIVIDER_MASK;
1124
1125                         /* 0x1F write to PP_DIV_REG sets max cycle delay */
1126                         I915_WRITE(pp_div_reg, pp_div | 0x1F);
1127                         I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS);
1128                         msleep(intel_dp->panel_power_cycle_delay);
1129                 }
1130         }
1131
1132         return 0;
1133 }
1134
1135 static bool edp_have_panel_power(struct intel_dp *intel_dp)
1136 {
1137         struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1138
1139         lockdep_assert_held(&dev_priv->pps_mutex);
1140
1141         if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
1142             intel_dp->pps_pipe == INVALID_PIPE)
1143                 return false;
1144
1145         return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
1146 }
1147
1148 static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
1149 {
1150         struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1151
1152         lockdep_assert_held(&dev_priv->pps_mutex);
1153
1154         if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
1155             intel_dp->pps_pipe == INVALID_PIPE)
1156                 return false;
1157
1158         return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
1159 }
1160
1161 static void
1162 intel_dp_check_edp(struct intel_dp *intel_dp)
1163 {
1164         struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1165
1166         if (!intel_dp_is_edp(intel_dp))
1167                 return;
1168
1169         if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
1170                 WARN(1, "eDP powered off while attempting aux channel communication.\n");
1171                 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
1172                               I915_READ(_pp_stat_reg(intel_dp)),
1173                               I915_READ(_pp_ctrl_reg(intel_dp)));
1174         }
1175 }
1176
1177 static u32
1178 intel_dp_aux_wait_done(struct intel_dp *intel_dp)
1179 {
1180         struct drm_i915_private *i915 = dp_to_i915(intel_dp);
1181         i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg(intel_dp);
1182         const unsigned int timeout_ms = 10;
1183         u32 status;
1184         bool done;
1185
1186 #define C (((status = intel_uncore_read_notrace(&i915->uncore, ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
1187         done = wait_event_timeout(i915->gmbus_wait_queue, C,
1188                                   msecs_to_jiffies_timeout(timeout_ms));
1189
1190         /* just trace the final value */
1191         trace_i915_reg_rw(false, ch_ctl, status, sizeof(status), true);
1192
1193         if (!done)
1194                 DRM_ERROR("%s did not complete or timeout within %ums (status 0x%08x)\n",
1195                           intel_dp->aux.name, timeout_ms, status);
1196 #undef C
1197
1198         return status;
1199 }
1200
1201 static u32 g4x_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
1202 {
1203         struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1204
1205         if (index)
1206                 return 0;
1207
1208         /*
1209          * The clock divider is based off the hrawclk, and would like to run at
1210          * 2MHz.  So, take the hrawclk value and divide by 2000 and use that
1211          */
1212         return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
1213 }
1214
1215 static u32 ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
1216 {
1217         struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1218         struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1219
1220         if (index)
1221                 return 0;
1222
1223         /*
1224          * The clock divider is based off the cdclk or PCH rawclk, and would
1225          * like to run at 2MHz.  So, take the cdclk or PCH rawclk value and
1226          * divide by 2000 and use that
1227          */
1228         if (dig_port->aux_ch == AUX_CH_A)
1229                 return DIV_ROUND_CLOSEST(dev_priv->cdclk.hw.cdclk, 2000);
1230         else
1231                 return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
1232 }
1233
1234 static u32 hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
1235 {
1236         struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1237         struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1238
1239         if (dig_port->aux_ch != AUX_CH_A && HAS_PCH_LPT_H(dev_priv)) {
1240                 /* Workaround for non-ULT HSW */
1241                 switch (index) {
1242                 case 0: return 63;
1243                 case 1: return 72;
1244                 default: return 0;
1245                 }
1246         }
1247
1248         return ilk_get_aux_clock_divider(intel_dp, index);
1249 }
1250
1251 static u32 skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
1252 {
1253         /*
1254          * SKL doesn't need us to program the AUX clock divider (Hardware will
1255          * derive the clock from CDCLK automatically). We still implement the
1256          * get_aux_clock_divider vfunc to plug-in into the existing code.
1257          */
1258         return index ? 0 : 1;
1259 }
1260
1261 static u32 g4x_get_aux_send_ctl(struct intel_dp *intel_dp,
1262                                 int send_bytes,
1263                                 u32 aux_clock_divider)
1264 {
1265         struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1266         struct drm_i915_private *dev_priv =
1267                         to_i915(intel_dig_port->base.base.dev);
1268         u32 precharge, timeout;
1269
1270         if (IS_GEN(dev_priv, 6))
1271                 precharge = 3;
1272         else
1273                 precharge = 5;
1274
1275         if (IS_BROADWELL(dev_priv))
1276                 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
1277         else
1278                 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
1279
1280         return DP_AUX_CH_CTL_SEND_BUSY |
1281                DP_AUX_CH_CTL_DONE |
1282                DP_AUX_CH_CTL_INTERRUPT |
1283                DP_AUX_CH_CTL_TIME_OUT_ERROR |
1284                timeout |
1285                DP_AUX_CH_CTL_RECEIVE_ERROR |
1286                (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
1287                (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
1288                (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
1289 }
1290
1291 static u32 skl_get_aux_send_ctl(struct intel_dp *intel_dp,
1292                                 int send_bytes,
1293                                 u32 unused)
1294 {
1295         struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1296         struct drm_i915_private *i915 =
1297                         to_i915(intel_dig_port->base.base.dev);
1298         enum phy phy = intel_port_to_phy(i915, intel_dig_port->base.port);
1299         u32 ret;
1300
1301         ret = DP_AUX_CH_CTL_SEND_BUSY |
1302               DP_AUX_CH_CTL_DONE |
1303               DP_AUX_CH_CTL_INTERRUPT |
1304               DP_AUX_CH_CTL_TIME_OUT_ERROR |
1305               DP_AUX_CH_CTL_TIME_OUT_MAX |
1306               DP_AUX_CH_CTL_RECEIVE_ERROR |
1307               (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
1308               DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(32) |
1309               DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
1310
1311         if (intel_phy_is_tc(i915, phy) &&
1312             intel_dig_port->tc_mode == TC_PORT_TBT_ALT)
1313                 ret |= DP_AUX_CH_CTL_TBT_IO;
1314
1315         return ret;
1316 }
1317
1318 static int
1319 intel_dp_aux_xfer(struct intel_dp *intel_dp,
1320                   const u8 *send, int send_bytes,
1321                   u8 *recv, int recv_size,
1322                   u32 aux_send_ctl_flags)
1323 {
1324         struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1325         struct drm_i915_private *i915 =
1326                         to_i915(intel_dig_port->base.base.dev);
1327         struct intel_uncore *uncore = &i915->uncore;
1328         enum phy phy = intel_port_to_phy(i915, intel_dig_port->base.port);
1329         bool is_tc_port = intel_phy_is_tc(i915, phy);
1330         i915_reg_t ch_ctl, ch_data[5];
1331         u32 aux_clock_divider;
1332         enum intel_display_power_domain aux_domain =
1333                 intel_aux_power_domain(intel_dig_port);
1334         intel_wakeref_t aux_wakeref;
1335         intel_wakeref_t pps_wakeref;
1336         int i, ret, recv_bytes;
1337         int try, clock = 0;
1338         u32 status;
1339         bool vdd;
1340
1341         ch_ctl = intel_dp->aux_ch_ctl_reg(intel_dp);
1342         for (i = 0; i < ARRAY_SIZE(ch_data); i++)
1343                 ch_data[i] = intel_dp->aux_ch_data_reg(intel_dp, i);
1344
1345         if (is_tc_port)
1346                 intel_tc_port_lock(intel_dig_port);
1347
1348         aux_wakeref = intel_display_power_get(i915, aux_domain);
1349         pps_wakeref = pps_lock(intel_dp);
1350
1351         /*
1352          * We will be called with VDD already enabled for dpcd/edid/oui reads.
1353          * In such cases we want to leave VDD enabled and it's up to upper layers
1354          * to turn it off. But for eg. i2c-dev access we need to turn it on/off
1355          * ourselves.
1356          */
1357         vdd = edp_panel_vdd_on(intel_dp);
1358
1359         /* dp aux is extremely sensitive to irq latency, hence request the
1360          * lowest possible wakeup latency and so prevent the cpu from going into
1361          * deep sleep states.
1362          */
1363         pm_qos_update_request(&i915->pm_qos, 0);
1364
1365         intel_dp_check_edp(intel_dp);
1366
1367         /* Try to wait for any previous AUX channel activity */
1368         for (try = 0; try < 3; try++) {
1369                 status = intel_uncore_read_notrace(uncore, ch_ctl);
1370                 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
1371                         break;
1372                 msleep(1);
1373         }
1374         /* just trace the final value */
1375         trace_i915_reg_rw(false, ch_ctl, status, sizeof(status), true);
1376
1377         if (try == 3) {
1378                 const u32 status = intel_uncore_read(uncore, ch_ctl);
1379
1380                 if (status != intel_dp->aux_busy_last_status) {
1381                         WARN(1, "dp_aux_ch not started status 0x%08x\n",
1382                              status);
1383                         intel_dp->aux_busy_last_status = status;
1384                 }
1385
1386                 ret = -EBUSY;
1387                 goto out;
1388         }
1389
1390         /* Only 5 data registers! */
1391         if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
1392                 ret = -E2BIG;
1393                 goto out;
1394         }
1395
1396         while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
1397                 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
1398                                                           send_bytes,
1399                                                           aux_clock_divider);
1400
1401                 send_ctl |= aux_send_ctl_flags;
1402
1403                 /* Must try at least 3 times according to DP spec */
1404                 for (try = 0; try < 5; try++) {
1405                         /* Load the send data into the aux channel data registers */
1406                         for (i = 0; i < send_bytes; i += 4)
1407                                 intel_uncore_write(uncore,
1408                                                    ch_data[i >> 2],
1409                                                    intel_dp_pack_aux(send + i,
1410                                                                      send_bytes - i));
1411
1412                         /* Send the command and wait for it to complete */
1413                         intel_uncore_write(uncore, ch_ctl, send_ctl);
1414
1415                         status = intel_dp_aux_wait_done(intel_dp);
1416
1417                         /* Clear done status and any errors */
1418                         intel_uncore_write(uncore,
1419                                            ch_ctl,
1420                                            status |
1421                                            DP_AUX_CH_CTL_DONE |
1422                                            DP_AUX_CH_CTL_TIME_OUT_ERROR |
1423                                            DP_AUX_CH_CTL_RECEIVE_ERROR);
1424
1425                         /* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
1426                          *   400us delay required for errors and timeouts
1427                          *   Timeout errors from the HW already meet this
1428                          *   requirement so skip to next iteration
1429                          */
1430                         if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
1431                                 continue;
1432
1433                         if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
1434                                 usleep_range(400, 500);
1435                                 continue;
1436                         }
1437                         if (status & DP_AUX_CH_CTL_DONE)
1438                                 goto done;
1439                 }
1440         }
1441
1442         if ((status & DP_AUX_CH_CTL_DONE) == 0) {
1443                 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
1444                 ret = -EBUSY;
1445                 goto out;
1446         }
1447
1448 done:
1449         /* Check for timeout or receive error.
1450          * Timeouts occur when the sink is not connected
1451          */
1452         if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
1453                 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
1454                 ret = -EIO;
1455                 goto out;
1456         }
1457
1458         /* Timeouts occur when the device isn't connected, so they're
1459          * "normal" -- don't fill the kernel log with these */
1460         if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
1461                 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
1462                 ret = -ETIMEDOUT;
1463                 goto out;
1464         }
1465
1466         /* Unload any bytes sent back from the other side */
1467         recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
1468                       DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
1469
1470         /*
1471          * By BSpec: "Message sizes of 0 or >20 are not allowed."
1472          * We have no idea of what happened so we return -EBUSY so
1473          * drm layer takes care for the necessary retries.
1474          */
1475         if (recv_bytes == 0 || recv_bytes > 20) {
1476                 DRM_DEBUG_KMS("Forbidden recv_bytes = %d on aux transaction\n",
1477                               recv_bytes);
1478                 ret = -EBUSY;
1479                 goto out;
1480         }
1481
1482         if (recv_bytes > recv_size)
1483                 recv_bytes = recv_size;
1484
1485         for (i = 0; i < recv_bytes; i += 4)
1486                 intel_dp_unpack_aux(intel_uncore_read(uncore, ch_data[i >> 2]),
1487                                     recv + i, recv_bytes - i);
1488
1489         ret = recv_bytes;
1490 out:
1491         pm_qos_update_request(&i915->pm_qos, PM_QOS_DEFAULT_VALUE);
1492
1493         if (vdd)
1494                 edp_panel_vdd_off(intel_dp, false);
1495
1496         pps_unlock(intel_dp, pps_wakeref);
1497         intel_display_power_put_async(i915, aux_domain, aux_wakeref);
1498
1499         if (is_tc_port)
1500                 intel_tc_port_unlock(intel_dig_port);
1501
1502         return ret;
1503 }
1504
1505 #define BARE_ADDRESS_SIZE       3
1506 #define HEADER_SIZE             (BARE_ADDRESS_SIZE + 1)
1507
1508 static void
1509 intel_dp_aux_header(u8 txbuf[HEADER_SIZE],
1510                     const struct drm_dp_aux_msg *msg)
1511 {
1512         txbuf[0] = (msg->request << 4) | ((msg->address >> 16) & 0xf);
1513         txbuf[1] = (msg->address >> 8) & 0xff;
1514         txbuf[2] = msg->address & 0xff;
1515         txbuf[3] = msg->size - 1;
1516 }
1517
1518 static ssize_t
1519 intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
1520 {
1521         struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
1522         u8 txbuf[20], rxbuf[20];
1523         size_t txsize, rxsize;
1524         int ret;
1525
1526         intel_dp_aux_header(txbuf, msg);
1527
1528         switch (msg->request & ~DP_AUX_I2C_MOT) {
1529         case DP_AUX_NATIVE_WRITE:
1530         case DP_AUX_I2C_WRITE:
1531         case DP_AUX_I2C_WRITE_STATUS_UPDATE:
1532                 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
1533                 rxsize = 2; /* 0 or 1 data bytes */
1534
1535                 if (WARN_ON(txsize > 20))
1536                         return -E2BIG;
1537
1538                 WARN_ON(!msg->buffer != !msg->size);
1539
1540                 if (msg->buffer)
1541                         memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
1542
1543                 ret = intel_dp_aux_xfer(intel_dp, txbuf, txsize,
1544                                         rxbuf, rxsize, 0);
1545                 if (ret > 0) {
1546                         msg->reply = rxbuf[0] >> 4;
1547
1548                         if (ret > 1) {
1549                                 /* Number of bytes written in a short write. */
1550                                 ret = clamp_t(int, rxbuf[1], 0, msg->size);
1551                         } else {
1552                                 /* Return payload size. */
1553                                 ret = msg->size;
1554                         }
1555                 }
1556                 break;
1557
1558         case DP_AUX_NATIVE_READ:
1559         case DP_AUX_I2C_READ:
1560                 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
1561                 rxsize = msg->size + 1;
1562
1563                 if (WARN_ON(rxsize > 20))
1564                         return -E2BIG;
1565
1566                 ret = intel_dp_aux_xfer(intel_dp, txbuf, txsize,
1567                                         rxbuf, rxsize, 0);
1568                 if (ret > 0) {
1569                         msg->reply = rxbuf[0] >> 4;
1570                         /*
1571                          * Assume happy day, and copy the data. The caller is
1572                          * expected to check msg->reply before touching it.
1573                          *
1574                          * Return payload size.
1575                          */
1576                         ret--;
1577                         memcpy(msg->buffer, rxbuf + 1, ret);
1578                 }
1579                 break;
1580
1581         default:
1582                 ret = -EINVAL;
1583                 break;
1584         }
1585
1586         return ret;
1587 }
1588
1589
1590 static i915_reg_t g4x_aux_ctl_reg(struct intel_dp *intel_dp)
1591 {
1592         struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1593         struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1594         enum aux_ch aux_ch = dig_port->aux_ch;
1595
1596         switch (aux_ch) {
1597         case AUX_CH_B:
1598         case AUX_CH_C:
1599         case AUX_CH_D:
1600                 return DP_AUX_CH_CTL(aux_ch);
1601         default:
1602                 MISSING_CASE(aux_ch);
1603                 return DP_AUX_CH_CTL(AUX_CH_B);
1604         }
1605 }
1606
1607 static i915_reg_t g4x_aux_data_reg(struct intel_dp *intel_dp, int index)
1608 {
1609         struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1610         struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1611         enum aux_ch aux_ch = dig_port->aux_ch;
1612
1613         switch (aux_ch) {
1614         case AUX_CH_B:
1615         case AUX_CH_C:
1616         case AUX_CH_D:
1617                 return DP_AUX_CH_DATA(aux_ch, index);
1618         default:
1619                 MISSING_CASE(aux_ch);
1620                 return DP_AUX_CH_DATA(AUX_CH_B, index);
1621         }
1622 }
1623
1624 static i915_reg_t ilk_aux_ctl_reg(struct intel_dp *intel_dp)
1625 {
1626         struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1627         struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1628         enum aux_ch aux_ch = dig_port->aux_ch;
1629
1630         switch (aux_ch) {
1631         case AUX_CH_A:
1632                 return DP_AUX_CH_CTL(aux_ch);
1633         case AUX_CH_B:
1634         case AUX_CH_C:
1635         case AUX_CH_D:
1636                 return PCH_DP_AUX_CH_CTL(aux_ch);
1637         default:
1638                 MISSING_CASE(aux_ch);
1639                 return DP_AUX_CH_CTL(AUX_CH_A);
1640         }
1641 }
1642
1643 static i915_reg_t ilk_aux_data_reg(struct intel_dp *intel_dp, int index)
1644 {
1645         struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1646         struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1647         enum aux_ch aux_ch = dig_port->aux_ch;
1648
1649         switch (aux_ch) {
1650         case AUX_CH_A:
1651                 return DP_AUX_CH_DATA(aux_ch, index);
1652         case AUX_CH_B:
1653         case AUX_CH_C:
1654         case AUX_CH_D:
1655                 return PCH_DP_AUX_CH_DATA(aux_ch, index);
1656         default:
1657                 MISSING_CASE(aux_ch);
1658                 return DP_AUX_CH_DATA(AUX_CH_A, index);
1659         }
1660 }
1661
1662 static i915_reg_t skl_aux_ctl_reg(struct intel_dp *intel_dp)
1663 {
1664         struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1665         struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1666         enum aux_ch aux_ch = dig_port->aux_ch;
1667
1668         switch (aux_ch) {
1669         case AUX_CH_A:
1670         case AUX_CH_B:
1671         case AUX_CH_C:
1672         case AUX_CH_D:
1673         case AUX_CH_E:
1674         case AUX_CH_F:
1675         case AUX_CH_G:
1676                 return DP_AUX_CH_CTL(aux_ch);
1677         default:
1678                 MISSING_CASE(aux_ch);
1679                 return DP_AUX_CH_CTL(AUX_CH_A);
1680         }
1681 }
1682
1683 static i915_reg_t skl_aux_data_reg(struct intel_dp *intel_dp, int index)
1684 {
1685         struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1686         struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1687         enum aux_ch aux_ch = dig_port->aux_ch;
1688
1689         switch (aux_ch) {
1690         case AUX_CH_A:
1691         case AUX_CH_B:
1692         case AUX_CH_C:
1693         case AUX_CH_D:
1694         case AUX_CH_E:
1695         case AUX_CH_F:
1696         case AUX_CH_G:
1697                 return DP_AUX_CH_DATA(aux_ch, index);
1698         default:
1699                 MISSING_CASE(aux_ch);
1700                 return DP_AUX_CH_DATA(AUX_CH_A, index);
1701         }
1702 }
1703
1704 static void
1705 intel_dp_aux_fini(struct intel_dp *intel_dp)
1706 {
1707         kfree(intel_dp->aux.name);
1708 }
1709
1710 static void
1711 intel_dp_aux_init(struct intel_dp *intel_dp)
1712 {
1713         struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1714         struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1715         struct intel_encoder *encoder = &dig_port->base;
1716
1717         if (INTEL_GEN(dev_priv) >= 9) {
1718                 intel_dp->aux_ch_ctl_reg = skl_aux_ctl_reg;
1719                 intel_dp->aux_ch_data_reg = skl_aux_data_reg;
1720         } else if (HAS_PCH_SPLIT(dev_priv)) {
1721                 intel_dp->aux_ch_ctl_reg = ilk_aux_ctl_reg;
1722                 intel_dp->aux_ch_data_reg = ilk_aux_data_reg;
1723         } else {
1724                 intel_dp->aux_ch_ctl_reg = g4x_aux_ctl_reg;
1725                 intel_dp->aux_ch_data_reg = g4x_aux_data_reg;
1726         }
1727
1728         if (INTEL_GEN(dev_priv) >= 9)
1729                 intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
1730         else if (IS_BROADWELL(dev_priv) || IS_HASWELL(dev_priv))
1731                 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
1732         else if (HAS_PCH_SPLIT(dev_priv))
1733                 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
1734         else
1735                 intel_dp->get_aux_clock_divider = g4x_get_aux_clock_divider;
1736
1737         if (INTEL_GEN(dev_priv) >= 9)
1738                 intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
1739         else
1740                 intel_dp->get_aux_send_ctl = g4x_get_aux_send_ctl;
1741
1742         drm_dp_aux_init(&intel_dp->aux);
1743
1744         /* Failure to allocate our preferred name is not critical */
1745         intel_dp->aux.name = kasprintf(GFP_KERNEL, "DPDDC-%c",
1746                                        port_name(encoder->port));
1747         intel_dp->aux.transfer = intel_dp_aux_transfer;
1748 }
1749
1750 bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp)
1751 {
1752         int max_rate = intel_dp->source_rates[intel_dp->num_source_rates - 1];
1753
1754         return max_rate >= 540000;
1755 }
1756
1757 bool intel_dp_source_supports_hbr3(struct intel_dp *intel_dp)
1758 {
1759         int max_rate = intel_dp->source_rates[intel_dp->num_source_rates - 1];
1760
1761         return max_rate >= 810000;
1762 }
1763
1764 static void
1765 intel_dp_set_clock(struct intel_encoder *encoder,
1766                    struct intel_crtc_state *pipe_config)
1767 {
1768         struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1769         const struct dp_link_dpll *divisor = NULL;
1770         int i, count = 0;
1771
1772         if (IS_G4X(dev_priv)) {
1773                 divisor = g4x_dpll;
1774                 count = ARRAY_SIZE(g4x_dpll);
1775         } else if (HAS_PCH_SPLIT(dev_priv)) {
1776                 divisor = pch_dpll;
1777                 count = ARRAY_SIZE(pch_dpll);
1778         } else if (IS_CHERRYVIEW(dev_priv)) {
1779                 divisor = chv_dpll;
1780                 count = ARRAY_SIZE(chv_dpll);
1781         } else if (IS_VALLEYVIEW(dev_priv)) {
1782                 divisor = vlv_dpll;
1783                 count = ARRAY_SIZE(vlv_dpll);
1784         }
1785
1786         if (divisor && count) {
1787                 for (i = 0; i < count; i++) {
1788                         if (pipe_config->port_clock == divisor[i].clock) {
1789                                 pipe_config->dpll = divisor[i].dpll;
1790                                 pipe_config->clock_set = true;
1791                                 break;
1792                         }
1793                 }
1794         }
1795 }
1796
1797 static void snprintf_int_array(char *str, size_t len,
1798                                const int *array, int nelem)
1799 {
1800         int i;
1801
1802         str[0] = '\0';
1803
1804         for (i = 0; i < nelem; i++) {
1805                 int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
1806                 if (r >= len)
1807                         return;
1808                 str += r;
1809                 len -= r;
1810         }
1811 }
1812
1813 static void intel_dp_print_rates(struct intel_dp *intel_dp)
1814 {
1815         char str[128]; /* FIXME: too big for stack? */
1816
1817         if ((drm_debug & DRM_UT_KMS) == 0)
1818                 return;
1819
1820         snprintf_int_array(str, sizeof(str),
1821                            intel_dp->source_rates, intel_dp->num_source_rates);
1822         DRM_DEBUG_KMS("source rates: %s\n", str);
1823
1824         snprintf_int_array(str, sizeof(str),
1825                            intel_dp->sink_rates, intel_dp->num_sink_rates);
1826         DRM_DEBUG_KMS("sink rates: %s\n", str);
1827
1828         snprintf_int_array(str, sizeof(str),
1829                            intel_dp->common_rates, intel_dp->num_common_rates);
1830         DRM_DEBUG_KMS("common rates: %s\n", str);
1831 }
1832
1833 int
1834 intel_dp_max_link_rate(struct intel_dp *intel_dp)
1835 {
1836         int len;
1837
1838         len = intel_dp_common_len_rate_limit(intel_dp, intel_dp->max_link_rate);
1839         if (WARN_ON(len <= 0))
1840                 return 162000;
1841
1842         return intel_dp->common_rates[len - 1];
1843 }
1844
1845 int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
1846 {
1847         int i = intel_dp_rate_index(intel_dp->sink_rates,
1848                                     intel_dp->num_sink_rates, rate);
1849
1850         if (WARN_ON(i < 0))
1851                 i = 0;
1852
1853         return i;
1854 }
1855
1856 void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1857                            u8 *link_bw, u8 *rate_select)
1858 {
1859         /* eDP 1.4 rate select method. */
1860         if (intel_dp->use_rate_select) {
1861                 *link_bw = 0;
1862                 *rate_select =
1863                         intel_dp_rate_select(intel_dp, port_clock);
1864         } else {
1865                 *link_bw = drm_dp_link_rate_to_bw_code(port_clock);
1866                 *rate_select = 0;
1867         }
1868 }
1869
1870 static bool intel_dp_source_supports_fec(struct intel_dp *intel_dp,
1871                                          const struct intel_crtc_state *pipe_config)
1872 {
1873         struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1874
1875         /* On TGL, FEC is supported on all Pipes */
1876         if (INTEL_GEN(dev_priv) >= 12)
1877                 return true;
1878
1879         if (IS_GEN(dev_priv, 11) && pipe_config->cpu_transcoder != TRANSCODER_A)
1880                 return true;
1881
1882         return false;
1883 }
1884
1885 static bool intel_dp_supports_fec(struct intel_dp *intel_dp,
1886                                   const struct intel_crtc_state *pipe_config)
1887 {
1888         return intel_dp_source_supports_fec(intel_dp, pipe_config) &&
1889                 drm_dp_sink_supports_fec(intel_dp->fec_capable);
1890 }
1891
1892 static bool intel_dp_source_supports_dsc(struct intel_dp *intel_dp,
1893                                          const struct intel_crtc_state *pipe_config)
1894 {
1895         struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1896
1897         if (!INTEL_INFO(dev_priv)->display.has_dsc)
1898                 return false;
1899
1900         /* On TGL, DSC is supported on all Pipes */
1901         if (INTEL_GEN(dev_priv) >= 12)
1902                 return true;
1903
1904         if (INTEL_GEN(dev_priv) >= 10 &&
1905             pipe_config->cpu_transcoder != TRANSCODER_A)
1906                 return true;
1907
1908         return false;
1909 }
1910
1911 static bool intel_dp_supports_dsc(struct intel_dp *intel_dp,
1912                                   const struct intel_crtc_state *pipe_config)
1913 {
1914         if (!intel_dp_is_edp(intel_dp) && !pipe_config->fec_enable)
1915                 return false;
1916
1917         return intel_dp_source_supports_dsc(intel_dp, pipe_config) &&
1918                 drm_dp_sink_supports_dsc(intel_dp->dsc_dpcd);
1919 }
1920
1921 static int intel_dp_compute_bpp(struct intel_dp *intel_dp,
1922                                 struct intel_crtc_state *pipe_config)
1923 {
1924         struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1925         struct intel_connector *intel_connector = intel_dp->attached_connector;
1926         int bpp, bpc;
1927
1928         bpp = pipe_config->pipe_bpp;
1929         bpc = drm_dp_downstream_max_bpc(intel_dp->dpcd, intel_dp->downstream_ports);
1930
1931         if (bpc > 0)
1932                 bpp = min(bpp, 3*bpc);
1933
1934         if (intel_dp_is_edp(intel_dp)) {
1935                 /* Get bpp from vbt only for panels that dont have bpp in edid */
1936                 if (intel_connector->base.display_info.bpc == 0 &&
1937                     dev_priv->vbt.edp.bpp && dev_priv->vbt.edp.bpp < bpp) {
1938                         DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1939                                       dev_priv->vbt.edp.bpp);
1940                         bpp = dev_priv->vbt.edp.bpp;
1941                 }
1942         }
1943
1944         return bpp;
1945 }
1946
1947 /* Adjust link config limits based on compliance test requests. */
1948 void
1949 intel_dp_adjust_compliance_config(struct intel_dp *intel_dp,
1950                                   struct intel_crtc_state *pipe_config,
1951                                   struct link_config_limits *limits)
1952 {
1953         /* For DP Compliance we override the computed bpp for the pipe */
1954         if (intel_dp->compliance.test_data.bpc != 0) {
1955                 int bpp = 3 * intel_dp->compliance.test_data.bpc;
1956
1957                 limits->min_bpp = limits->max_bpp = bpp;
1958                 pipe_config->dither_force_disable = bpp == 6 * 3;
1959
1960                 DRM_DEBUG_KMS("Setting pipe_bpp to %d\n", bpp);
1961         }
1962
1963         /* Use values requested by Compliance Test Request */
1964         if (intel_dp->compliance.test_type == DP_TEST_LINK_TRAINING) {
1965                 int index;
1966
1967                 /* Validate the compliance test data since max values
1968                  * might have changed due to link train fallback.
1969                  */
1970                 if (intel_dp_link_params_valid(intel_dp, intel_dp->compliance.test_link_rate,
1971                                                intel_dp->compliance.test_lane_count)) {
1972                         index = intel_dp_rate_index(intel_dp->common_rates,
1973                                                     intel_dp->num_common_rates,
1974                                                     intel_dp->compliance.test_link_rate);
1975                         if (index >= 0)
1976                                 limits->min_clock = limits->max_clock = index;
1977                         limits->min_lane_count = limits->max_lane_count =
1978                                 intel_dp->compliance.test_lane_count;
1979                 }
1980         }
1981 }
1982
1983 static int intel_dp_output_bpp(const struct intel_crtc_state *crtc_state, int bpp)
1984 {
1985         /*
1986          * bpp value was assumed to RGB format. And YCbCr 4:2:0 output
1987          * format of the number of bytes per pixel will be half the number
1988          * of bytes of RGB pixel.
1989          */
1990         if (crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR420)
1991                 bpp /= 2;
1992
1993         return bpp;
1994 }
1995
1996 /* Optimize link config in order: max bpp, min clock, min lanes */
1997 static int
1998 intel_dp_compute_link_config_wide(struct intel_dp *intel_dp,
1999                                   struct intel_crtc_state *pipe_config,
2000                                   const struct link_config_limits *limits)
2001 {
2002         struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
2003         int bpp, clock, lane_count;
2004         int mode_rate, link_clock, link_avail;
2005
2006         for (bpp = limits->max_bpp; bpp >= limits->min_bpp; bpp -= 2 * 3) {
2007                 int output_bpp = intel_dp_output_bpp(pipe_config, bpp);
2008
2009                 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
2010                                                    output_bpp);
2011
2012                 for (clock = limits->min_clock; clock <= limits->max_clock; clock++) {
2013                         for (lane_count = limits->min_lane_count;
2014                              lane_count <= limits->max_lane_count;
2015                              lane_count <<= 1) {
2016                                 link_clock = intel_dp->common_rates[clock];
2017                                 link_avail = intel_dp_max_data_rate(link_clock,
2018                                                                     lane_count);
2019
2020                                 if (mode_rate <= link_avail) {
2021                                         pipe_config->lane_count = lane_count;
2022                                         pipe_config->pipe_bpp = bpp;
2023                                         pipe_config->port_clock = link_clock;
2024
2025                                         return 0;
2026                                 }
2027                         }
2028                 }
2029         }
2030
2031         return -EINVAL;
2032 }
2033
2034 static int intel_dp_dsc_compute_bpp(struct intel_dp *intel_dp, u8 dsc_max_bpc)
2035 {
2036         int i, num_bpc;
2037         u8 dsc_bpc[3] = {0};
2038
2039         num_bpc = drm_dp_dsc_sink_supported_input_bpcs(intel_dp->dsc_dpcd,
2040                                                        dsc_bpc);
2041         for (i = 0; i < num_bpc; i++) {
2042                 if (dsc_max_bpc >= dsc_bpc[i])
2043                         return dsc_bpc[i] * 3;
2044         }
2045
2046         return 0;
2047 }
2048
2049 static int intel_dp_dsc_compute_config(struct intel_dp *intel_dp,
2050                                        struct intel_crtc_state *pipe_config,
2051                                        struct drm_connector_state *conn_state,
2052                                        struct link_config_limits *limits)
2053 {
2054         struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2055         struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
2056         struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
2057         u8 dsc_max_bpc;
2058         int pipe_bpp;
2059         int ret;
2060
2061         pipe_config->fec_enable = !intel_dp_is_edp(intel_dp) &&
2062                 intel_dp_supports_fec(intel_dp, pipe_config);
2063
2064         if (!intel_dp_supports_dsc(intel_dp, pipe_config))
2065                 return -EINVAL;
2066
2067         /* Max DSC Input BPC for ICL is 10 and for TGL+ is 12 */
2068         if (INTEL_GEN(dev_priv) >= 12)
2069                 dsc_max_bpc = min_t(u8, 12, conn_state->max_requested_bpc);
2070         else
2071                 dsc_max_bpc = min_t(u8, 10,
2072                                     conn_state->max_requested_bpc);
2073
2074         pipe_bpp = intel_dp_dsc_compute_bpp(intel_dp, dsc_max_bpc);
2075
2076         /* Min Input BPC for ICL+ is 8 */
2077         if (pipe_bpp < 8 * 3) {
2078                 DRM_DEBUG_KMS("No DSC support for less than 8bpc\n");
2079                 return -EINVAL;
2080         }
2081
2082         /*
2083          * For now enable DSC for max bpp, max link rate, max lane count.
2084          * Optimize this later for the minimum possible link rate/lane count
2085          * with DSC enabled for the requested mode.
2086          */
2087         pipe_config->pipe_bpp = pipe_bpp;
2088         pipe_config->port_clock = intel_dp->common_rates[limits->max_clock];
2089         pipe_config->lane_count = limits->max_lane_count;
2090
2091         if (intel_dp_is_edp(intel_dp)) {
2092                 pipe_config->dsc.compressed_bpp =
2093                         min_t(u16, drm_edp_dsc_sink_output_bpp(intel_dp->dsc_dpcd) >> 4,
2094                               pipe_config->pipe_bpp);
2095                 pipe_config->dsc.slice_count =
2096                         drm_dp_dsc_sink_max_slice_count(intel_dp->dsc_dpcd,
2097                                                         true);
2098         } else {
2099                 u16 dsc_max_output_bpp;
2100                 u8 dsc_dp_slice_count;
2101
2102                 dsc_max_output_bpp =
2103                         intel_dp_dsc_get_output_bpp(dev_priv,
2104                                                     pipe_config->port_clock,
2105                                                     pipe_config->lane_count,
2106                                                     adjusted_mode->crtc_clock,
2107                                                     adjusted_mode->crtc_hdisplay);
2108                 dsc_dp_slice_count =
2109                         intel_dp_dsc_get_slice_count(intel_dp,
2110                                                      adjusted_mode->crtc_clock,
2111                                                      adjusted_mode->crtc_hdisplay);
2112                 if (!dsc_max_output_bpp || !dsc_dp_slice_count) {
2113                         DRM_DEBUG_KMS("Compressed BPP/Slice Count not supported\n");
2114                         return -EINVAL;
2115                 }
2116                 pipe_config->dsc.compressed_bpp = min_t(u16,
2117                                                                dsc_max_output_bpp >> 4,
2118                                                                pipe_config->pipe_bpp);
2119                 pipe_config->dsc.slice_count = dsc_dp_slice_count;
2120         }
2121         /*
2122          * VDSC engine operates at 1 Pixel per clock, so if peak pixel rate
2123          * is greater than the maximum Cdclock and if slice count is even
2124          * then we need to use 2 VDSC instances.
2125          */
2126         if (adjusted_mode->crtc_clock > dev_priv->max_cdclk_freq) {
2127                 if (pipe_config->dsc.slice_count > 1) {
2128                         pipe_config->dsc.dsc_split = true;
2129                 } else {
2130                         DRM_DEBUG_KMS("Cannot split stream to use 2 VDSC instances\n");
2131                         return -EINVAL;
2132                 }
2133         }
2134
2135         ret = intel_dp_compute_dsc_params(intel_dp, pipe_config);
2136         if (ret < 0) {
2137                 DRM_DEBUG_KMS("Cannot compute valid DSC parameters for Input Bpp = %d "
2138                               "Compressed BPP = %d\n",
2139                               pipe_config->pipe_bpp,
2140                               pipe_config->dsc.compressed_bpp);
2141                 return ret;
2142         }
2143
2144         pipe_config->dsc.compression_enable = true;
2145         DRM_DEBUG_KMS("DP DSC computed with Input Bpp = %d "
2146                       "Compressed Bpp = %d Slice Count = %d\n",
2147                       pipe_config->pipe_bpp,
2148                       pipe_config->dsc.compressed_bpp,
2149                       pipe_config->dsc.slice_count);
2150
2151         return 0;
2152 }
2153
2154 int intel_dp_min_bpp(const struct intel_crtc_state *crtc_state)
2155 {
2156         if (crtc_state->output_format == INTEL_OUTPUT_FORMAT_RGB)
2157                 return 6 * 3;
2158         else
2159                 return 8 * 3;
2160 }
2161
2162 static int
2163 intel_dp_compute_link_config(struct intel_encoder *encoder,
2164                              struct intel_crtc_state *pipe_config,
2165                              struct drm_connector_state *conn_state)
2166 {
2167         struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
2168         struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2169         struct link_config_limits limits;
2170         int common_len;
2171         int ret;
2172
2173         common_len = intel_dp_common_len_rate_limit(intel_dp,
2174                                                     intel_dp->max_link_rate);
2175
2176         /* No common link rates between source and sink */
2177         WARN_ON(common_len <= 0);
2178
2179         limits.min_clock = 0;
2180         limits.max_clock = common_len - 1;
2181
2182         limits.min_lane_count = 1;
2183         limits.max_lane_count = intel_dp_max_lane_count(intel_dp);
2184
2185         limits.min_bpp = intel_dp_min_bpp(pipe_config);
2186         limits.max_bpp = intel_dp_compute_bpp(intel_dp, pipe_config);
2187
2188         if (intel_dp_is_edp(intel_dp)) {
2189                 /*
2190                  * Use the maximum clock and number of lanes the eDP panel
2191                  * advertizes being capable of. The panels are generally
2192                  * designed to support only a single clock and lane
2193                  * configuration, and typically these values correspond to the
2194                  * native resolution of the panel.
2195                  */
2196                 limits.min_lane_count = limits.max_lane_count;
2197                 limits.min_clock = limits.max_clock;
2198         }
2199
2200         intel_dp_adjust_compliance_config(intel_dp, pipe_config, &limits);
2201
2202         DRM_DEBUG_KMS("DP link computation with max lane count %i "
2203                       "max rate %d max bpp %d pixel clock %iKHz\n",
2204                       limits.max_lane_count,
2205                       intel_dp->common_rates[limits.max_clock],
2206                       limits.max_bpp, adjusted_mode->crtc_clock);
2207
2208         /*
2209          * Optimize for slow and wide. This is the place to add alternative
2210          * optimization policy.
2211          */
2212         ret = intel_dp_compute_link_config_wide(intel_dp, pipe_config, &limits);
2213
2214         /* enable compression if the mode doesn't fit available BW */
2215         DRM_DEBUG_KMS("Force DSC en = %d\n", intel_dp->force_dsc_en);
2216         if (ret || intel_dp->force_dsc_en) {
2217                 ret = intel_dp_dsc_compute_config(intel_dp, pipe_config,
2218                                                   conn_state, &limits);
2219                 if (ret < 0)
2220                         return ret;
2221         }
2222
2223         if (pipe_config->dsc.compression_enable) {
2224                 DRM_DEBUG_KMS("DP lane count %d clock %d Input bpp %d Compressed bpp %d\n",
2225                               pipe_config->lane_count, pipe_config->port_clock,
2226                               pipe_config->pipe_bpp,
2227                               pipe_config->dsc.compressed_bpp);
2228
2229                 DRM_DEBUG_KMS("DP link rate required %i available %i\n",
2230                               intel_dp_link_required(adjusted_mode->crtc_clock,
2231                                                      pipe_config->dsc.compressed_bpp),
2232                               intel_dp_max_data_rate(pipe_config->port_clock,
2233                                                      pipe_config->lane_count));
2234         } else {
2235                 DRM_DEBUG_KMS("DP lane count %d clock %d bpp %d\n",
2236                               pipe_config->lane_count, pipe_config->port_clock,
2237                               pipe_config->pipe_bpp);
2238
2239                 DRM_DEBUG_KMS("DP link rate required %i available %i\n",
2240                               intel_dp_link_required(adjusted_mode->crtc_clock,
2241                                                      pipe_config->pipe_bpp),
2242                               intel_dp_max_data_rate(pipe_config->port_clock,
2243                                                      pipe_config->lane_count));
2244         }
2245         return 0;
2246 }
2247
2248 static int
2249 intel_dp_ycbcr420_config(struct intel_dp *intel_dp,
2250                          struct drm_connector *connector,
2251                          struct intel_crtc_state *crtc_state)
2252 {
2253         const struct drm_display_info *info = &connector->display_info;
2254         const struct drm_display_mode *adjusted_mode =
2255                 &crtc_state->base.adjusted_mode;
2256         struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
2257         int ret;
2258
2259         if (!drm_mode_is_420_only(info, adjusted_mode) ||
2260             !intel_dp_get_colorimetry_status(intel_dp) ||
2261             !connector->ycbcr_420_allowed)
2262                 return 0;
2263
2264         crtc_state->output_format = INTEL_OUTPUT_FORMAT_YCBCR420;
2265
2266         /* YCBCR 420 output conversion needs a scaler */
2267         ret = skl_update_scaler_crtc(crtc_state);
2268         if (ret) {
2269                 DRM_DEBUG_KMS("Scaler allocation for output failed\n");
2270                 return ret;
2271         }
2272
2273         intel_pch_panel_fitting(crtc, crtc_state, DRM_MODE_SCALE_FULLSCREEN);
2274
2275         return 0;
2276 }
2277
2278 bool intel_dp_limited_color_range(const struct intel_crtc_state *crtc_state,
2279                                   const struct drm_connector_state *conn_state)
2280 {
2281         const struct intel_digital_connector_state *intel_conn_state =
2282                 to_intel_digital_connector_state(conn_state);
2283         const struct drm_display_mode *adjusted_mode =
2284                 &crtc_state->base.adjusted_mode;
2285
2286         /*
2287          * Our YCbCr output is always limited range.
2288          * crtc_state->limited_color_range only applies to RGB,
2289          * and it must never be set for YCbCr or we risk setting
2290          * some conflicting bits in PIPECONF which will mess up
2291          * the colors on the monitor.
2292          */
2293         if (crtc_state->output_format != INTEL_OUTPUT_FORMAT_RGB)
2294                 return false;
2295
2296         if (intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_AUTO) {
2297                 /*
2298                  * See:
2299                  * CEA-861-E - 5.1 Default Encoding Parameters
2300                  * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
2301                  */
2302                 return crtc_state->pipe_bpp != 18 &&
2303                         drm_default_rgb_quant_range(adjusted_mode) ==
2304                         HDMI_QUANTIZATION_RANGE_LIMITED;
2305         } else {
2306                 return intel_conn_state->broadcast_rgb ==
2307                         INTEL_BROADCAST_RGB_LIMITED;
2308         }
2309 }
2310
2311 int
2312 intel_dp_compute_config(struct intel_encoder *encoder,
2313                         struct intel_crtc_state *pipe_config,
2314                         struct drm_connector_state *conn_state)
2315 {
2316         struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2317         struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
2318         struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2319         struct intel_lspcon *lspcon = enc_to_intel_lspcon(&encoder->base);
2320         enum port port = encoder->port;
2321         struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
2322         struct intel_connector *intel_connector = intel_dp->attached_connector;
2323         struct intel_digital_connector_state *intel_conn_state =
2324                 to_intel_digital_connector_state(conn_state);
2325         bool constant_n = drm_dp_has_quirk(&intel_dp->desc,
2326                                            DP_DPCD_QUIRK_CONSTANT_N);
2327         int ret = 0, output_bpp;
2328
2329         if (HAS_PCH_SPLIT(dev_priv) && !HAS_DDI(dev_priv) && port != PORT_A)
2330                 pipe_config->has_pch_encoder = true;
2331
2332         pipe_config->output_format = INTEL_OUTPUT_FORMAT_RGB;
2333
2334         if (lspcon->active)
2335                 lspcon_ycbcr420_config(&intel_connector->base, pipe_config);
2336         else
2337                 ret = intel_dp_ycbcr420_config(intel_dp, &intel_connector->base,
2338                                                pipe_config);
2339
2340         if (ret)
2341                 return ret;
2342
2343         pipe_config->has_drrs = false;
2344         if (IS_G4X(dev_priv) || port == PORT_A)
2345                 pipe_config->has_audio = false;
2346         else if (intel_conn_state->force_audio == HDMI_AUDIO_AUTO)
2347                 pipe_config->has_audio = intel_dp->has_audio;
2348         else
2349                 pipe_config->has_audio = intel_conn_state->force_audio == HDMI_AUDIO_ON;
2350
2351         if (intel_dp_is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
2352                 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
2353                                        adjusted_mode);
2354
2355                 if (INTEL_GEN(dev_priv) >= 9) {
2356                         ret = skl_update_scaler_crtc(pipe_config);
2357                         if (ret)
2358                                 return ret;
2359                 }
2360
2361                 if (HAS_GMCH(dev_priv))
2362                         intel_gmch_panel_fitting(intel_crtc, pipe_config,
2363                                                  conn_state->scaling_mode);
2364                 else
2365                         intel_pch_panel_fitting(intel_crtc, pipe_config,
2366                                                 conn_state->scaling_mode);
2367         }
2368
2369         if (adjusted_mode->flags & DRM_MODE_FLAG_DBLSCAN)
2370                 return -EINVAL;
2371
2372         if (HAS_GMCH(dev_priv) &&
2373             adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
2374                 return -EINVAL;
2375
2376         if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
2377                 return -EINVAL;
2378
2379         if (intel_dp_hdisplay_bad(dev_priv, adjusted_mode->crtc_hdisplay))
2380                 return -EINVAL;
2381
2382         ret = intel_dp_compute_link_config(encoder, pipe_config, conn_state);
2383         if (ret < 0)
2384                 return ret;
2385
2386         pipe_config->limited_color_range =
2387                 intel_dp_limited_color_range(pipe_config, conn_state);
2388
2389         if (pipe_config->dsc.compression_enable)
2390                 output_bpp = pipe_config->dsc.compressed_bpp;
2391         else
2392                 output_bpp = intel_dp_output_bpp(pipe_config, pipe_config->pipe_bpp);
2393
2394         intel_link_compute_m_n(output_bpp,
2395                                pipe_config->lane_count,
2396                                adjusted_mode->crtc_clock,
2397                                pipe_config->port_clock,
2398                                &pipe_config->dp_m_n,
2399                                constant_n, pipe_config->fec_enable);
2400
2401         if (intel_connector->panel.downclock_mode != NULL &&
2402                 dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
2403                         pipe_config->has_drrs = true;
2404                         intel_link_compute_m_n(output_bpp,
2405                                                pipe_config->lane_count,
2406                                                intel_connector->panel.downclock_mode->clock,
2407                                                pipe_config->port_clock,
2408                                                &pipe_config->dp_m2_n2,
2409                                                constant_n, pipe_config->fec_enable);
2410         }
2411
2412         if (!HAS_DDI(dev_priv))
2413                 intel_dp_set_clock(encoder, pipe_config);
2414
2415         intel_psr_compute_config(intel_dp, pipe_config);
2416
2417         intel_hdcp_transcoder_config(intel_connector,
2418                                      pipe_config->cpu_transcoder);
2419
2420         return 0;
2421 }
2422
2423 void intel_dp_set_link_params(struct intel_dp *intel_dp,
2424                               int link_rate, u8 lane_count,
2425                               bool link_mst)
2426 {
2427         intel_dp->link_trained = false;
2428         intel_dp->link_rate = link_rate;
2429         intel_dp->lane_count = lane_count;
2430         intel_dp->link_mst = link_mst;
2431 }
2432
2433 static void intel_dp_prepare(struct intel_encoder *encoder,
2434                              const struct intel_crtc_state *pipe_config)
2435 {
2436         struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2437         struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2438         enum port port = encoder->port;
2439         struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
2440         const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
2441
2442         intel_dp_set_link_params(intel_dp, pipe_config->port_clock,
2443                                  pipe_config->lane_count,
2444                                  intel_crtc_has_type(pipe_config,
2445                                                      INTEL_OUTPUT_DP_MST));
2446
2447         intel_dp->regs.dp_tp_ctl = DP_TP_CTL(port);
2448         intel_dp->regs.dp_tp_status = DP_TP_STATUS(port);
2449
2450         /*
2451          * There are four kinds of DP registers:
2452          *
2453          *      IBX PCH
2454          *      SNB CPU
2455          *      IVB CPU
2456          *      CPT PCH
2457          *
2458          * IBX PCH and CPU are the same for almost everything,
2459          * except that the CPU DP PLL is configured in this
2460          * register
2461          *
2462          * CPT PCH is quite different, having many bits moved
2463          * to the TRANS_DP_CTL register instead. That
2464          * configuration happens (oddly) in ironlake_pch_enable
2465          */
2466
2467         /* Preserve the BIOS-computed detected bit. This is
2468          * supposed to be read-only.
2469          */
2470         intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
2471
2472         /* Handle DP bits in common between all three register formats */
2473         intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
2474         intel_dp->DP |= DP_PORT_WIDTH(pipe_config->lane_count);
2475
2476         /* Split out the IBX/CPU vs CPT settings */
2477
2478         if (IS_IVYBRIDGE(dev_priv) && port == PORT_A) {
2479                 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
2480                         intel_dp->DP |= DP_SYNC_HS_HIGH;
2481                 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
2482                         intel_dp->DP |= DP_SYNC_VS_HIGH;
2483                 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
2484
2485                 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
2486                         intel_dp->DP |= DP_ENHANCED_FRAMING;
2487
2488                 intel_dp->DP |= DP_PIPE_SEL_IVB(crtc->pipe);
2489         } else if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
2490                 u32 trans_dp;
2491
2492                 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
2493
2494                 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
2495                 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
2496                         trans_dp |= TRANS_DP_ENH_FRAMING;
2497                 else
2498                         trans_dp &= ~TRANS_DP_ENH_FRAMING;
2499                 I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
2500         } else {
2501                 if (IS_G4X(dev_priv) && pipe_config->limited_color_range)
2502                         intel_dp->DP |= DP_COLOR_RANGE_16_235;
2503
2504                 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
2505                         intel_dp->DP |= DP_SYNC_HS_HIGH;
2506                 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
2507                         intel_dp->DP |= DP_SYNC_VS_HIGH;
2508                 intel_dp->DP |= DP_LINK_TRAIN_OFF;
2509
2510                 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
2511                         intel_dp->DP |= DP_ENHANCED_FRAMING;
2512
2513                 if (IS_CHERRYVIEW(dev_priv))
2514                         intel_dp->DP |= DP_PIPE_SEL_CHV(crtc->pipe);
2515                 else
2516                         intel_dp->DP |= DP_PIPE_SEL(crtc->pipe);
2517         }
2518 }
2519
2520 #define IDLE_ON_MASK            (PP_ON | PP_SEQUENCE_MASK | 0                     | PP_SEQUENCE_STATE_MASK)
2521 #define IDLE_ON_VALUE           (PP_ON | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_ON_IDLE)
2522
2523 #define IDLE_OFF_MASK           (PP_ON | PP_SEQUENCE_MASK | 0                     | 0)
2524 #define IDLE_OFF_VALUE          (0     | PP_SEQUENCE_NONE | 0                     | 0)
2525
2526 #define IDLE_CYCLE_MASK         (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
2527 #define IDLE_CYCLE_VALUE        (0     | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_OFF_IDLE)
2528
2529 static void intel_pps_verify_state(struct intel_dp *intel_dp);
2530
2531 static void wait_panel_status(struct intel_dp *intel_dp,
2532                                        u32 mask,
2533                                        u32 value)
2534 {
2535         struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
2536         i915_reg_t pp_stat_reg, pp_ctrl_reg;
2537
2538         lockdep_assert_held(&dev_priv->pps_mutex);
2539
2540         intel_pps_verify_state(intel_dp);
2541
2542         pp_stat_reg = _pp_stat_reg(intel_dp);
2543         pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2544
2545         DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
2546                         mask, value,
2547                         I915_READ(pp_stat_reg),
2548                         I915_READ(pp_ctrl_reg));
2549
2550         if (intel_de_wait_for_register(dev_priv, pp_stat_reg,
2551                                        mask, value, 5000))
2552                 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
2553                                 I915_READ(pp_stat_reg),
2554                                 I915_READ(pp_ctrl_reg));
2555
2556         DRM_DEBUG_KMS("Wait complete\n");
2557 }
2558
2559 static void wait_panel_on(struct intel_dp *intel_dp)
2560 {
2561         DRM_DEBUG_KMS("Wait for panel power on\n");
2562         wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
2563 }
2564
2565 static void wait_panel_off(struct intel_dp *intel_dp)
2566 {
2567         DRM_DEBUG_KMS("Wait for panel power off time\n");
2568         wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
2569 }
2570
2571 static void wait_panel_power_cycle(struct intel_dp *intel_dp)
2572 {
2573         ktime_t panel_power_on_time;
2574         s64 panel_power_off_duration;
2575
2576         DRM_DEBUG_KMS("Wait for panel power cycle\n");
2577
2578         /* take the difference of currrent time and panel power off time
2579          * and then make panel wait for t11_t12 if needed. */
2580         panel_power_on_time = ktime_get_boottime();
2581         panel_power_off_duration = ktime_ms_delta(panel_power_on_time, intel_dp->panel_power_off_time);
2582
2583         /* When we disable the VDD override bit last we have to do the manual
2584          * wait. */
2585         if (panel_power_off_duration < (s64)intel_dp->panel_power_cycle_delay)
2586                 wait_remaining_ms_from_jiffies(jiffies,
2587                                        intel_dp->panel_power_cycle_delay - panel_power_off_duration);
2588
2589         wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
2590 }
2591
2592 static void wait_backlight_on(struct intel_dp *intel_dp)
2593 {
2594         wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
2595                                        intel_dp->backlight_on_delay);
2596 }
2597
2598 static void edp_wait_backlight_off(struct intel_dp *intel_dp)
2599 {
2600         wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
2601                                        intel_dp->backlight_off_delay);
2602 }
2603
2604 /* Read the current pp_control value, unlocking the register if it
2605  * is locked
2606  */
2607
2608 static  u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
2609 {
2610         struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
2611         u32 control;
2612
2613         lockdep_assert_held(&dev_priv->pps_mutex);
2614
2615         control = I915_READ(_pp_ctrl_reg(intel_dp));
2616         if (WARN_ON(!HAS_DDI(dev_priv) &&
2617                     (control & PANEL_UNLOCK_MASK) != PANEL_UNLOCK_REGS)) {
2618                 control &= ~PANEL_UNLOCK_MASK;
2619                 control |= PANEL_UNLOCK_REGS;
2620         }
2621         return control;
2622 }
2623
2624 /*
2625  * Must be paired with edp_panel_vdd_off().
2626  * Must hold pps_mutex around the whole on/off sequence.
2627  * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
2628  */
2629 static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
2630 {
2631         struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
2632         struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2633         u32 pp;
2634         i915_reg_t pp_stat_reg, pp_ctrl_reg;
2635         bool need_to_disable = !intel_dp->want_panel_vdd;
2636
2637         lockdep_assert_held(&dev_priv->pps_mutex);
2638
2639         if (!intel_dp_is_edp(intel_dp))
2640                 return false;
2641
2642         cancel_delayed_work(&intel_dp->panel_vdd_work);
2643         intel_dp->want_panel_vdd = true;
2644
2645         if (edp_have_panel_vdd(intel_dp))
2646                 return need_to_disable;
2647
2648         intel_display_power_get(dev_priv,
2649                                 intel_aux_power_domain(intel_dig_port));
2650
2651         DRM_DEBUG_KMS("Turning [ENCODER:%d:%s] VDD on\n",
2652                       intel_dig_port->base.base.base.id,
2653                       intel_dig_port->base.base.name);
2654
2655         if (!edp_have_panel_power(intel_dp))
2656                 wait_panel_power_cycle(intel_dp);
2657
2658         pp = ironlake_get_pp_control(intel_dp);
2659         pp |= EDP_FORCE_VDD;
2660
2661         pp_stat_reg = _pp_stat_reg(intel_dp);
2662         pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2663
2664         I915_WRITE(pp_ctrl_reg, pp);
2665         POSTING_READ(pp_ctrl_reg);
2666         DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
2667                         I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
2668         /*
2669          * If the panel wasn't on, delay before accessing aux channel
2670          */
2671         if (!edp_have_panel_power(intel_dp)) {
2672                 DRM_DEBUG_KMS("[ENCODER:%d:%s] panel power wasn't enabled\n",
2673                               intel_dig_port->base.base.base.id,
2674                               intel_dig_port->base.base.name);
2675                 msleep(intel_dp->panel_power_up_delay);
2676         }
2677
2678         return need_to_disable;
2679 }
2680
2681 /*
2682  * Must be paired with intel_edp_panel_vdd_off() or
2683  * intel_edp_panel_off().
2684  * Nested calls to these functions are not allowed since
2685  * we drop the lock. Caller must use some higher level
2686  * locking to prevent nested calls from other threads.
2687  */
2688 void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
2689 {
2690         intel_wakeref_t wakeref;
2691         bool vdd;
2692
2693         if (!intel_dp_is_edp(intel_dp))
2694                 return;
2695
2696         vdd = false;
2697         with_pps_lock(intel_dp, wakeref)
2698                 vdd = edp_panel_vdd_on(intel_dp);
2699         I915_STATE_WARN(!vdd, "[ENCODER:%d:%s] VDD already requested on\n",
2700                         dp_to_dig_port(intel_dp)->base.base.base.id,
2701                         dp_to_dig_port(intel_dp)->base.base.name);
2702 }
2703
2704 static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
2705 {
2706         struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
2707         struct intel_digital_port *intel_dig_port =
2708                 dp_to_dig_port(intel_dp);
2709         u32 pp;
2710         i915_reg_t pp_stat_reg, pp_ctrl_reg;
2711
2712         lockdep_assert_held(&dev_priv->pps_mutex);
2713
2714         WARN_ON(intel_dp->want_panel_vdd);
2715
2716         if (!edp_have_panel_vdd(intel_dp))
2717                 return;
2718
2719         DRM_DEBUG_KMS("Turning [ENCODER:%d:%s] VDD off\n",
2720                       intel_dig_port->base.base.base.id,
2721                       intel_dig_port->base.base.name);
2722
2723         pp = ironlake_get_pp_control(intel_dp);
2724         pp &= ~EDP_FORCE_VDD;
2725
2726         pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2727         pp_stat_reg = _pp_stat_reg(intel_dp);
2728
2729         I915_WRITE(pp_ctrl_reg, pp);
2730         POSTING_READ(pp_ctrl_reg);
2731
2732         /* Make sure sequencer is idle before allowing subsequent activity */
2733         DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
2734         I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
2735
2736         if ((pp & PANEL_POWER_ON) == 0)
2737                 intel_dp->panel_power_off_time = ktime_get_boottime();
2738
2739         intel_display_power_put_unchecked(dev_priv,
2740                                           intel_aux_power_domain(intel_dig_port));
2741 }
2742
2743 static void edp_panel_vdd_work(struct work_struct *__work)
2744 {
2745         struct intel_dp *intel_dp =
2746                 container_of(to_delayed_work(__work),
2747                              struct intel_dp, panel_vdd_work);
2748         intel_wakeref_t wakeref;
2749
2750         with_pps_lock(intel_dp, wakeref) {
2751                 if (!intel_dp->want_panel_vdd)
2752                         edp_panel_vdd_off_sync(intel_dp);
2753         }
2754 }
2755
2756 static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
2757 {
2758         unsigned long delay;
2759
2760         /*
2761          * Queue the timer to fire a long time from now (relative to the power
2762          * down delay) to keep the panel power up across a sequence of
2763          * operations.
2764          */
2765         delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
2766         schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
2767 }
2768
2769 /*
2770  * Must be paired with edp_panel_vdd_on().
2771  * Must hold pps_mutex around the whole on/off sequence.
2772  * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
2773  */
2774 static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
2775 {
2776         struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
2777
2778         lockdep_assert_held(&dev_priv->pps_mutex);
2779
2780         if (!intel_dp_is_edp(intel_dp))
2781                 return;
2782
2783         I915_STATE_WARN(!intel_dp->want_panel_vdd, "[ENCODER:%d:%s] VDD not forced on",
2784                         dp_to_dig_port(intel_dp)->base.base.base.id,
2785                         dp_to_dig_port(intel_dp)->base.base.name);
2786
2787         intel_dp->want_panel_vdd = false;
2788
2789         if (sync)
2790                 edp_panel_vdd_off_sync(intel_dp);
2791         else
2792                 edp_panel_vdd_schedule_off(intel_dp);
2793 }
2794
2795 static void edp_panel_on(struct intel_dp *intel_dp)
2796 {
2797         struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
2798         u32 pp;
2799         i915_reg_t pp_ctrl_reg;
2800
2801         lockdep_assert_held(&dev_priv->pps_mutex);
2802
2803         if (!intel_dp_is_edp(intel_dp))
2804                 return;
2805
2806         DRM_DEBUG_KMS("Turn [ENCODER:%d:%s] panel power on\n",
2807                       dp_to_dig_port(intel_dp)->base.base.base.id,
2808                       dp_to_dig_port(intel_dp)->base.base.name);
2809
2810         if (WARN(edp_have_panel_power(intel_dp),
2811                  "[ENCODER:%d:%s] panel power already on\n",
2812                  dp_to_dig_port(intel_dp)->base.base.base.id,
2813                  dp_to_dig_port(intel_dp)->base.base.name))
2814                 return;
2815
2816         wait_panel_power_cycle(intel_dp);
2817
2818         pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2819         pp = ironlake_get_pp_control(intel_dp);
2820         if (IS_GEN(dev_priv, 5)) {
2821                 /* ILK workaround: disable reset around power sequence */
2822                 pp &= ~PANEL_POWER_RESET;
2823                 I915_WRITE(pp_ctrl_reg, pp);
2824                 POSTING_READ(pp_ctrl_reg);
2825         }
2826
2827         pp |= PANEL_POWER_ON;
2828         if (!IS_GEN(dev_priv, 5))
2829                 pp |= PANEL_POWER_RESET;
2830
2831         I915_WRITE(pp_ctrl_reg, pp);
2832         POSTING_READ(pp_ctrl_reg);
2833
2834         wait_panel_on(intel_dp);
2835         intel_dp->last_power_on = jiffies;
2836
2837         if (IS_GEN(dev_priv, 5)) {
2838                 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
2839                 I915_WRITE(pp_ctrl_reg, pp);
2840                 POSTING_READ(pp_ctrl_reg);
2841         }
2842 }
2843
2844 void intel_edp_panel_on(struct intel_dp *intel_dp)
2845 {
2846         intel_wakeref_t wakeref;
2847
2848         if (!intel_dp_is_edp(intel_dp))
2849                 return;
2850
2851         with_pps_lock(intel_dp, wakeref)
2852                 edp_panel_on(intel_dp);
2853 }
2854
2855
2856 static void edp_panel_off(struct intel_dp *intel_dp)
2857 {
2858         struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
2859         struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2860         u32 pp;
2861         i915_reg_t pp_ctrl_reg;
2862
2863         lockdep_assert_held(&dev_priv->pps_mutex);
2864
2865         if (!intel_dp_is_edp(intel_dp))
2866                 return;
2867
2868         DRM_DEBUG_KMS("Turn [ENCODER:%d:%s] panel power off\n",
2869                       dig_port->base.base.base.id, dig_port->base.base.name);
2870
2871         WARN(!intel_dp->want_panel_vdd, "Need [ENCODER:%d:%s] VDD to turn off panel\n",
2872              dig_port->base.base.base.id, dig_port->base.base.name);
2873
2874         pp = ironlake_get_pp_control(intel_dp);
2875         /* We need to switch off panel power _and_ force vdd, for otherwise some
2876          * panels get very unhappy and cease to work. */
2877         pp &= ~(PANEL_POWER_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
2878                 EDP_BLC_ENABLE);
2879
2880         pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2881
2882         intel_dp->want_panel_vdd = false;
2883
2884         I915_WRITE(pp_ctrl_reg, pp);
2885         POSTING_READ(pp_ctrl_reg);
2886
2887         wait_panel_off(intel_dp);
2888         intel_dp->panel_power_off_time = ktime_get_boottime();
2889
2890         /* We got a reference when we enabled the VDD. */
2891         intel_display_power_put_unchecked(dev_priv, intel_aux_power_domain(dig_port));
2892 }
2893
2894 void intel_edp_panel_off(struct intel_dp *intel_dp)
2895 {
2896         intel_wakeref_t wakeref;
2897
2898         if (!intel_dp_is_edp(intel_dp))
2899                 return;
2900
2901         with_pps_lock(intel_dp, wakeref)
2902                 edp_panel_off(intel_dp);
2903 }
2904
2905 /* Enable backlight in the panel power control. */
2906 static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
2907 {
2908         struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
2909         intel_wakeref_t wakeref;
2910
2911         /*
2912          * If we enable the backlight right away following a panel power
2913          * on, we may see slight flicker as the panel syncs with the eDP
2914          * link.  So delay a bit to make sure the image is solid before
2915          * allowing it to appear.
2916          */
2917         wait_backlight_on(intel_dp);
2918
2919         with_pps_lock(intel_dp, wakeref) {
2920                 i915_reg_t pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2921                 u32 pp;
2922
2923                 pp = ironlake_get_pp_control(intel_dp);
2924                 pp |= EDP_BLC_ENABLE;
2925
2926                 I915_WRITE(pp_ctrl_reg, pp);
2927                 POSTING_READ(pp_ctrl_reg);
2928         }
2929 }
2930
2931 /* Enable backlight PWM and backlight PP control. */
2932 void intel_edp_backlight_on(const struct intel_crtc_state *crtc_state,
2933                             const struct drm_connector_state *conn_state)
2934 {
2935         struct intel_dp *intel_dp = enc_to_intel_dp(conn_state->best_encoder);
2936
2937         if (!intel_dp_is_edp(intel_dp))
2938                 return;
2939
2940         DRM_DEBUG_KMS("\n");
2941
2942         intel_panel_enable_backlight(crtc_state, conn_state);
2943         _intel_edp_backlight_on(intel_dp);
2944 }
2945
2946 /* Disable backlight in the panel power control. */
2947 static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
2948 {
2949         struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
2950         intel_wakeref_t wakeref;
2951
2952         if (!intel_dp_is_edp(intel_dp))
2953                 return;
2954
2955         with_pps_lock(intel_dp, wakeref) {
2956                 i915_reg_t pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2957                 u32 pp;
2958
2959                 pp = ironlake_get_pp_control(intel_dp);
2960                 pp &= ~EDP_BLC_ENABLE;
2961
2962                 I915_WRITE(pp_ctrl_reg, pp);
2963                 POSTING_READ(pp_ctrl_reg);
2964         }
2965
2966         intel_dp->last_backlight_off = jiffies;
2967         edp_wait_backlight_off(intel_dp);
2968 }
2969
2970 /* Disable backlight PP control and backlight PWM. */
2971 void intel_edp_backlight_off(const struct drm_connector_state *old_conn_state)
2972 {
2973         struct intel_dp *intel_dp = enc_to_intel_dp(old_conn_state->best_encoder);
2974
2975         if (!intel_dp_is_edp(intel_dp))
2976                 return;
2977
2978         DRM_DEBUG_KMS("\n");
2979
2980         _intel_edp_backlight_off(intel_dp);
2981         intel_panel_disable_backlight(old_conn_state);
2982 }
2983
2984 /*
2985  * Hook for controlling the panel power control backlight through the bl_power
2986  * sysfs attribute. Take care to handle multiple calls.
2987  */
2988 static void intel_edp_backlight_power(struct intel_connector *connector,
2989                                       bool enable)
2990 {
2991         struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
2992         intel_wakeref_t wakeref;
2993         bool is_enabled;
2994
2995         is_enabled = false;
2996         with_pps_lock(intel_dp, wakeref)
2997                 is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
2998         if (is_enabled == enable)
2999                 return;
3000
3001         DRM_DEBUG_KMS("panel power control backlight %s\n",
3002                       enable ? "enable" : "disable");
3003
3004         if (enable)
3005                 _intel_edp_backlight_on(intel_dp);
3006         else
3007                 _intel_edp_backlight_off(intel_dp);
3008 }
3009
3010 static void assert_dp_port(struct intel_dp *intel_dp, bool state)
3011 {
3012         struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3013         struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
3014         bool cur_state = I915_READ(intel_dp->output_reg) & DP_PORT_EN;
3015
3016         I915_STATE_WARN(cur_state != state,
3017                         "[ENCODER:%d:%s] state assertion failure (expected %s, current %s)\n",
3018                         dig_port->base.base.base.id, dig_port->base.base.name,
3019                         onoff(state), onoff(cur_state));
3020 }
3021 #define assert_dp_port_disabled(d) assert_dp_port((d), false)
3022
3023 static void assert_edp_pll(struct drm_i915_private *dev_priv, bool state)
3024 {
3025         bool cur_state = I915_READ(DP_A) & DP_PLL_ENABLE;
3026
3027         I915_STATE_WARN(cur_state != state,
3028                         "eDP PLL state assertion failure (expected %s, current %s)\n",
3029                         onoff(state), onoff(cur_state));
3030 }
3031 #define assert_edp_pll_enabled(d) assert_edp_pll((d), true)
3032 #define assert_edp_pll_disabled(d) assert_edp_pll((d), false)
3033
3034 static void ironlake_edp_pll_on(struct intel_dp *intel_dp,
3035                                 const struct intel_crtc_state *pipe_config)
3036 {
3037         struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
3038         struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
3039
3040         assert_pipe_disabled(dev_priv, crtc->pipe);
3041         assert_dp_port_disabled(intel_dp);
3042         assert_edp_pll_disabled(dev_priv);
3043
3044         DRM_DEBUG_KMS("enabling eDP PLL for clock %d\n",
3045                       pipe_config->port_clock);
3046
3047         intel_dp->DP &= ~DP_PLL_FREQ_MASK;
3048
3049         if (pipe_config->port_clock == 162000)
3050                 intel_dp->DP |= DP_PLL_FREQ_162MHZ;
3051         else
3052                 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
3053
3054         I915_WRITE(DP_A, intel_dp->DP);
3055         POSTING_READ(DP_A);
3056         udelay(500);
3057
3058         /*
3059          * [DevILK] Work around required when enabling DP PLL
3060          * while a pipe is enabled going to FDI:
3061          * 1. Wait for the start of vertical blank on the enabled pipe going to FDI
3062          * 2. Program DP PLL enable
3063          */
3064         if (IS_GEN(dev_priv, 5))
3065                 intel_wait_for_vblank_if_active(dev_priv, !crtc->pipe);
3066
3067         intel_dp->DP |= DP_PLL_ENABLE;
3068
3069         I915_WRITE(DP_A, intel_dp->DP);
3070         POSTING_READ(DP_A);
3071         udelay(200);
3072 }
3073
3074 static void ironlake_edp_pll_off(struct intel_dp *intel_dp,
3075                                  const struct intel_crtc_state *old_crtc_state)
3076 {
3077         struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
3078         struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
3079
3080         assert_pipe_disabled(dev_priv, crtc->pipe);
3081         assert_dp_port_disabled(intel_dp);
3082         assert_edp_pll_enabled(dev_priv);
3083
3084         DRM_DEBUG_KMS("disabling eDP PLL\n");
3085
3086         intel_dp->DP &= ~DP_PLL_ENABLE;
3087
3088         I915_WRITE(DP_A, intel_dp->DP);
3089         POSTING_READ(DP_A);
3090         udelay(200);
3091 }
3092
3093 static bool downstream_hpd_needs_d0(struct intel_dp *intel_dp)
3094 {
3095         /*
3096          * DPCD 1.2+ should support BRANCH_DEVICE_CTRL, and thus
3097          * be capable of signalling downstream hpd with a long pulse.
3098          * Whether or not that means D3 is safe to use is not clear,
3099          * but let's assume so until proven otherwise.
3100          *
3101          * FIXME should really check all downstream ports...
3102          */
3103         return intel_dp->dpcd[DP_DPCD_REV] == 0x11 &&
3104                 intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT &&
3105                 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD;
3106 }
3107
3108 void intel_dp_sink_set_decompression_state(struct intel_dp *intel_dp,
3109                                            const struct intel_crtc_state *crtc_state,
3110                                            bool enable)
3111 {
3112         int ret;
3113
3114         if (!crtc_state->dsc.compression_enable)
3115                 return;
3116
3117         ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_DSC_ENABLE,
3118                                  enable ? DP_DECOMPRESSION_EN : 0);
3119         if (ret < 0)
3120                 DRM_DEBUG_KMS("Failed to %s sink decompression state\n",
3121                               enable ? "enable" : "disable");
3122 }
3123
3124 /* If the sink supports it, try to set the power state appropriately */
3125 void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
3126 {
3127         int ret, i;
3128
3129         /* Should have a valid DPCD by this point */
3130         if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
3131                 return;
3132
3133         if (mode != DRM_MODE_DPMS_ON) {
3134                 if (downstream_hpd_needs_d0(intel_dp))
3135                         return;
3136
3137                 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
3138                                          DP_SET_POWER_D3);
3139         } else {
3140                 struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);
3141
3142                 /*
3143                  * When turning on, we need to retry for 1ms to give the sink
3144                  * time to wake up.
3145                  */
3146                 for (i = 0; i < 3; i++) {
3147                         ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
3148                                                  DP_SET_POWER_D0);
3149                         if (ret == 1)
3150                                 break;
3151                         msleep(1);
3152                 }
3153
3154                 if (ret == 1 && lspcon->active)
3155                         lspcon_wait_pcon_mode(lspcon);
3156         }
3157
3158         if (ret != 1)
3159                 DRM_DEBUG_KMS("failed to %s sink power state\n",
3160                               mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
3161 }
3162
3163 static bool cpt_dp_port_selected(struct drm_i915_private *dev_priv,
3164                                  enum port port, enum pipe *pipe)
3165 {
3166         enum pipe p;
3167
3168         for_each_pipe(dev_priv, p) {
3169                 u32 val = I915_READ(TRANS_DP_CTL(p));
3170
3171                 if ((val & TRANS_DP_PORT_SEL_MASK) == TRANS_DP_PORT_SEL(port)) {
3172                         *pipe = p;
3173                         return true;
3174                 }
3175         }
3176
3177         DRM_DEBUG_KMS("No pipe for DP port %c found\n", port_name(port));
3178
3179         /* must initialize pipe to something for the asserts */
3180         *pipe = PIPE_A;
3181
3182         return false;
3183 }
3184
3185 bool intel_dp_port_enabled(struct drm_i915_private *dev_priv,
3186                            i915_reg_t dp_reg, enum port port,
3187                            enum pipe *pipe)
3188 {
3189         bool ret;
3190         u32 val;
3191
3192         val = I915_READ(dp_reg);
3193
3194         ret = val & DP_PORT_EN;
3195
3196         /* asserts want to know the pipe even if the port is disabled */
3197         if (IS_IVYBRIDGE(dev_priv) && port == PORT_A)
3198                 *pipe = (val & DP_PIPE_SEL_MASK_IVB) >> DP_PIPE_SEL_SHIFT_IVB;
3199         else if (HAS_PCH_CPT(dev_priv) && port != PORT_A)
3200                 ret &= cpt_dp_port_selected(dev_priv, port, pipe);
3201         else if (IS_CHERRYVIEW(dev_priv))
3202                 *pipe = (val & DP_PIPE_SEL_MASK_CHV) >> DP_PIPE_SEL_SHIFT_CHV;
3203         else
3204                 *pipe = (val & DP_PIPE_SEL_MASK) >> DP_PIPE_SEL_SHIFT;
3205
3206         return ret;
3207 }
3208
3209 static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
3210                                   enum pipe *pipe)
3211 {
3212         struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3213         struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
3214         intel_wakeref_t wakeref;
3215         bool ret;
3216
3217         wakeref = intel_display_power_get_if_enabled(dev_priv,
3218                                                      encoder->power_domain);
3219         if (!wakeref)
3220                 return false;
3221
3222         ret = intel_dp_port_enabled(dev_priv, intel_dp->output_reg,
3223                                     encoder->port, pipe);
3224
3225         intel_display_power_put(dev_priv, encoder->power_domain, wakeref);
3226
3227         return ret;
3228 }
3229
3230 static void intel_dp_get_config(struct intel_encoder *encoder,
3231                                 struct intel_crtc_state *pipe_config)
3232 {
3233         struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3234         struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
3235         u32 tmp, flags = 0;
3236         enum port port = encoder->port;
3237         struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
3238
3239         if (encoder->type == INTEL_OUTPUT_EDP)
3240                 pipe_config->output_types |= BIT(INTEL_OUTPUT_EDP);
3241         else
3242                 pipe_config->output_types |= BIT(INTEL_OUTPUT_DP);
3243
3244         tmp = I915_READ(intel_dp->output_reg);
3245
3246         pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
3247
3248         if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
3249                 u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
3250
3251                 if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
3252                         flags |= DRM_MODE_FLAG_PHSYNC;
3253                 else
3254                         flags |= DRM_MODE_FLAG_NHSYNC;
3255
3256                 if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
3257                         flags |= DRM_MODE_FLAG_PVSYNC;
3258                 else
3259                         flags |= DRM_MODE_FLAG_NVSYNC;
3260         } else {
3261                 if (tmp & DP_SYNC_HS_HIGH)
3262                         flags |= DRM_MODE_FLAG_PHSYNC;
3263                 else
3264                         flags |= DRM_MODE_FLAG_NHSYNC;
3265
3266                 if (tmp & DP_SYNC_VS_HIGH)
3267                         flags |= DRM_MODE_FLAG_PVSYNC;
3268                 else
3269                         flags |= DRM_MODE_FLAG_NVSYNC;
3270         }
3271
3272         pipe_config->base.adjusted_mode.flags |= flags;
3273
3274         if (IS_G4X(dev_priv) && tmp & DP_COLOR_RANGE_16_235)
3275                 pipe_config->limited_color_range = true;
3276
3277         pipe_config->lane_count =
3278                 ((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;
3279
3280         intel_dp_get_m_n(crtc, pipe_config);
3281
3282         if (port == PORT_A) {
3283                 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_162MHZ)
3284                         pipe_config->port_clock = 162000;
3285                 else
3286                         pipe_config->port_clock = 270000;
3287         }
3288
3289         pipe_config->base.adjusted_mode.crtc_clock =
3290                 intel_dotclock_calculate(pipe_config->port_clock,
3291                                          &pipe_config->dp_m_n);
3292
3293         if (intel_dp_is_edp(intel_dp) && dev_priv->vbt.edp.bpp &&
3294             pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
3295                 /*
3296                  * This is a big fat ugly hack.
3297                  *
3298                  * Some machines in UEFI boot mode provide us a VBT that has 18
3299                  * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
3300                  * unknown we fail to light up. Yet the same BIOS boots up with
3301                  * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
3302                  * max, not what it tells us to use.
3303                  *
3304                  * Note: This will still be broken if the eDP panel is not lit
3305                  * up by the BIOS, and thus we can't get the mode at module
3306                  * load.
3307                  */
3308                 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
3309                               pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
3310                 dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
3311         }
3312 }
3313
3314 static void intel_disable_dp(struct intel_encoder *encoder,
3315                              const struct intel_crtc_state *old_crtc_state,
3316                              const struct drm_connector_state *old_conn_state)
3317 {
3318         struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
3319
3320         intel_dp->link_trained = false;
3321
3322         if (old_crtc_state->has_audio)
3323                 intel_audio_codec_disable(encoder,
3324                                           old_crtc_state, old_conn_state);
3325
3326         /* Make sure the panel is off before trying to change the mode. But also
3327          * ensure that we have vdd while we switch off the panel. */
3328         intel_edp_panel_vdd_on(intel_dp);
3329         intel_edp_backlight_off(old_conn_state);
3330         intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
3331         intel_edp_panel_off(intel_dp);
3332 }
3333
3334 static void g4x_disable_dp(struct intel_encoder *encoder,
3335                            const struct intel_crtc_state *old_crtc_state,
3336                            const struct drm_connector_state *old_conn_state)
3337 {
3338         intel_disable_dp(encoder, old_crtc_state, old_conn_state);
3339 }
3340
3341 static void vlv_disable_dp(struct intel_encoder *encoder,
3342                            const struct intel_crtc_state *old_crtc_state,
3343                            const struct drm_connector_state *old_conn_state)
3344 {
3345         intel_disable_dp(encoder, old_crtc_state, old_conn_state);
3346 }
3347
3348 static void g4x_post_disable_dp(struct intel_encoder *encoder,
3349                                 const struct intel_crtc_state *old_crtc_state,
3350                                 const struct drm_connector_state *old_conn_state)
3351 {
3352         struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
3353         enum port port = encoder->port;
3354
3355         /*
3356          * Bspec does not list a specific disable sequence for g4x DP.
3357          * Follow the ilk+ sequence (disable pipe before the port) for
3358          * g4x DP as it does not suffer from underruns like the normal
3359          * g4x modeset sequence (disable pipe after the port).
3360          */
3361         intel_dp_link_down(encoder, old_crtc_state);
3362
3363         /* Only ilk+ has port A */
3364         if (port == PORT_A)
3365                 ironlake_edp_pll_off(intel_dp, old_crtc_state);
3366 }
3367
3368 static void vlv_post_disable_dp(struct intel_encoder *encoder,
3369                                 const struct intel_crtc_state *old_crtc_state,
3370                                 const struct drm_connector_state *old_conn_state)
3371 {
3372         intel_dp_link_down(encoder, old_crtc_state);
3373 }
3374
3375 static void chv_post_disable_dp(struct intel_encoder *encoder,
3376                                 const struct intel_crtc_state *old_crtc_state,
3377                                 const struct drm_connector_state *old_conn_state)
3378 {
3379         struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3380
3381         intel_dp_link_down(encoder, old_crtc_state);
3382
3383         vlv_dpio_get(dev_priv);
3384
3385         /* Assert data lane reset */
3386         chv_data_lane_soft_reset(encoder, old_crtc_state, true);
3387
3388         vlv_dpio_put(dev_priv);
3389 }
3390
3391 static void
3392 _intel_dp_set_link_train(struct intel_dp *intel_dp,
3393                          u32 *DP,
3394                          u8 dp_train_pat)
3395 {
3396         struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
3397         struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3398         enum port port = intel_dig_port->base.port;
3399         u8 train_pat_mask = drm_dp_training_pattern_mask(intel_dp->dpcd);
3400
3401         if (dp_train_pat & train_pat_mask)
3402                 DRM_DEBUG_KMS("Using DP training pattern TPS%d\n",
3403                               dp_train_pat & train_pat_mask);
3404
3405         if (HAS_DDI(dev_priv)) {
3406                 u32 temp = I915_READ(intel_dp->regs.dp_tp_ctl);
3407
3408                 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
3409                         temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
3410                 else
3411                         temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
3412
3413                 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3414                 switch (dp_train_pat & train_pat_mask) {
3415                 case DP_TRAINING_PATTERN_DISABLE:
3416                         temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
3417
3418                         break;
3419                 case DP_TRAINING_PATTERN_1:
3420                         temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
3421                         break;
3422                 case DP_TRAINING_PATTERN_2:
3423                         temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
3424                         break;
3425                 case DP_TRAINING_PATTERN_3:
3426                         temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
3427                         break;
3428                 case DP_TRAINING_PATTERN_4:
3429                         temp |= DP_TP_CTL_LINK_TRAIN_PAT4;
3430                         break;
3431                 }
3432                 I915_WRITE(intel_dp->regs.dp_tp_ctl, temp);
3433
3434         } else if ((IS_IVYBRIDGE(dev_priv) && port == PORT_A) ||
3435                    (HAS_PCH_CPT(dev_priv) && port != PORT_A)) {
3436                 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
3437
3438                 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
3439                 case DP_TRAINING_PATTERN_DISABLE:
3440                         *DP |= DP_LINK_TRAIN_OFF_CPT;
3441                         break;
3442                 case DP_TRAINING_PATTERN_1:
3443                         *DP |= DP_LINK_TRAIN_PAT_1_CPT;
3444                         break;
3445                 case DP_TRAINING_PATTERN_2:
3446                         *DP |= DP_LINK_TRAIN_PAT_2_CPT;
3447                         break;
3448                 case DP_TRAINING_PATTERN_3:
3449                         DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n");
3450                         *DP |= DP_LINK_TRAIN_PAT_2_CPT;
3451                         break;
3452                 }
3453
3454         } else {
3455                 *DP &= ~DP_LINK_TRAIN_MASK;
3456
3457                 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
3458                 case DP_TRAINING_PATTERN_DISABLE:
3459                         *DP |= DP_LINK_TRAIN_OFF;
3460                         break;
3461                 case DP_TRAINING_PATTERN_1:
3462                         *DP |= DP_LINK_TRAIN_PAT_1;
3463                         break;
3464                 case DP_TRAINING_PATTERN_2:
3465                         *DP |= DP_LINK_TRAIN_PAT_2;
3466                         break;
3467                 case DP_TRAINING_PATTERN_3:
3468                         DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n");
3469                         *DP |= DP_LINK_TRAIN_PAT_2;
3470                         break;
3471                 }
3472         }
3473 }
3474
3475 static void intel_dp_enable_port(struct intel_dp *intel_dp,
3476                                  const struct intel_crtc_state *old_crtc_state)
3477 {
3478         struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
3479
3480         /* enable with pattern 1 (as per spec) */
3481
3482         intel_dp_program_link_training_pattern(intel_dp, DP_TRAINING_PATTERN_1);
3483
3484         /*
3485          * Magic for VLV/CHV. We _must_ first set up the register
3486          * without actually enabling the port, and then do another
3487          * write to enable the port. Otherwise link training will
3488          * fail when the power sequencer is freshly used for this port.
3489          */
3490         intel_dp->DP |= DP_PORT_EN;
3491         if (old_crtc_state->has_audio)
3492                 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
3493
3494         I915_WRITE(intel_dp->output_reg, intel_dp->DP);
3495         POSTING_READ(intel_dp->output_reg);
3496 }
3497
3498 static void intel_enable_dp(struct intel_encoder *encoder,
3499                             const struct intel_crtc_state *pipe_config,
3500                             const struct drm_connector_state *conn_state)
3501 {
3502         struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3503         struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
3504         struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
3505         u32 dp_reg = I915_READ(intel_dp->output_reg);
3506         enum pipe pipe = crtc->pipe;
3507         intel_wakeref_t wakeref;
3508
3509         if (WARN_ON(dp_reg & DP_PORT_EN))
3510                 return;
3511
3512         with_pps_lock(intel_dp, wakeref) {
3513                 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
3514                         vlv_init_panel_power_sequencer(encoder, pipe_config);
3515
3516                 intel_dp_enable_port(intel_dp, pipe_config);
3517
3518                 edp_panel_vdd_on(intel_dp);
3519                 edp_panel_on(intel_dp);
3520                 edp_panel_vdd_off(intel_dp, true);
3521         }
3522
3523         if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
3524                 unsigned int lane_mask = 0x0;
3525
3526                 if (IS_CHERRYVIEW(dev_priv))
3527                         lane_mask = intel_dp_unused_lane_mask(pipe_config->lane_count);
3528
3529                 vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
3530                                     lane_mask);
3531         }
3532
3533         intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
3534         intel_dp_start_link_train(intel_dp);
3535         intel_dp_stop_link_train(intel_dp);
3536
3537         if (pipe_config->has_audio) {
3538                 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
3539                                  pipe_name(pipe));
3540                 intel_audio_codec_enable(encoder, pipe_config, conn_state);
3541         }
3542 }
3543
3544 static void g4x_enable_dp(struct intel_encoder *encoder,
3545                           const struct intel_crtc_state *pipe_config,
3546                           const struct drm_connector_state *conn_state)
3547 {
3548         intel_enable_dp(encoder, pipe_config, conn_state);
3549         intel_edp_backlight_on(pipe_config, conn_state);
3550 }
3551
3552 static void vlv_enable_dp(struct intel_encoder *encoder,
3553                           const struct intel_crtc_state *pipe_config,
3554                           const struct drm_connector_state *conn_state)
3555 {
3556         intel_edp_backlight_on(pipe_config, conn_state);
3557 }
3558
3559 static void g4x_pre_enable_dp(struct intel_encoder *encoder,
3560                               const struct intel_crtc_state *pipe_config,
3561                               const struct drm_connector_state *conn_state)
3562 {
3563         struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
3564         enum port port = encoder->port;
3565
3566         intel_dp_prepare(encoder, pipe_config);
3567
3568         /* Only ilk+ has port A */
3569         if (port == PORT_A)
3570                 ironlake_edp_pll_on(intel_dp, pipe_config);
3571 }
3572
3573 static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
3574 {
3575         struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3576         struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
3577         enum pipe pipe = intel_dp->pps_pipe;
3578         i915_reg_t pp_on_reg = PP_ON_DELAYS(pipe);
3579
3580         WARN_ON(intel_dp->active_pipe != INVALID_PIPE);
3581
3582         if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
3583                 return;
3584
3585         edp_panel_vdd_off_sync(intel_dp);
3586
3587         /*
3588          * VLV seems to get confused when multiple power sequencers
3589          * have the same port selected (even if only one has power/vdd
3590          * enabled). The failure manifests as vlv_wait_port_ready() failing
3591          * CHV on the other hand doesn't seem to mind having the same port
3592          * selected in multiple power sequencers, but let's clear the
3593          * port select always when logically disconnecting a power sequencer
3594          * from a port.
3595          */
3596         DRM_DEBUG_KMS("detaching pipe %c power sequencer from [ENCODER:%d:%s]\n",
3597                       pipe_name(pipe), intel_dig_port->base.base.base.id,
3598                       intel_dig_port->base.base.name);
3599         I915_WRITE(pp_on_reg, 0);
3600         POSTING_READ(pp_on_reg);
3601
3602         intel_dp->pps_pipe = INVALID_PIPE;
3603 }
3604
3605 static void vlv_steal_power_sequencer(struct drm_i915_private *dev_priv,
3606                                       enum pipe pipe)
3607 {
3608         struct intel_encoder *encoder;
3609
3610         lockdep_assert_held(&dev_priv->pps_mutex);
3611
3612         for_each_intel_dp(&dev_priv->drm, encoder) {
3613                 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
3614
3615                 WARN(intel_dp->active_pipe == pipe,
3616                      "stealing pipe %c power sequencer from active [ENCODER:%d:%s]\n",
3617                      pipe_name(pipe), encoder->base.base.id,
3618                      encoder->base.name);
3619
3620                 if (intel_dp->pps_pipe != pipe)
3621                         continue;
3622
3623                 DRM_DEBUG_KMS("stealing pipe %c power sequencer from [ENCODER:%d:%s]\n",
3624                               pipe_name(pipe), encoder->base.base.id,
3625                               encoder->base.name);
3626
3627                 /* make sure vdd is off before we steal it */
3628                 vlv_detach_power_sequencer(intel_dp);
3629         }
3630 }
3631
3632 static void vlv_init_panel_power_sequencer(struct intel_encoder *encoder,
3633                                            const struct intel_crtc_state *crtc_state)
3634 {
3635         struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3636         struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
3637         struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
3638
3639         lockdep_assert_held(&dev_priv->pps_mutex);
3640
3641         WARN_ON(intel_dp->active_pipe != INVALID_PIPE);
3642
3643         if (intel_dp->pps_pipe != INVALID_PIPE &&
3644             intel_dp->pps_pipe != crtc->pipe) {
3645                 /*
3646                  * If another power sequencer was being used on this
3647                  * port previously make sure to turn off vdd there while
3648                  * we still have control of it.
3649                  */
3650                 vlv_detach_power_sequencer(intel_dp);
3651         }
3652
3653         /*
3654          * We may be stealing the power
3655          * sequencer from another port.
3656          */
3657         vlv_steal_power_sequencer(dev_priv, crtc->pipe);
3658
3659         intel_dp->active_pipe = crtc->pipe;
3660
3661         if (!intel_dp_is_edp(intel_dp))
3662                 return;
3663
3664         /* now it's all ours */
3665         intel_dp->pps_pipe = crtc->pipe;
3666
3667         DRM_DEBUG_KMS("initializing pipe %c power sequencer for [ENCODER:%d:%s]\n",
3668                       pipe_name(intel_dp->pps_pipe), encoder->base.base.id,
3669                       encoder->base.name);
3670
3671         /* init power sequencer on this pipe and port */
3672         intel_dp_init_panel_power_sequencer(intel_dp);
3673         intel_dp_init_panel_power_sequencer_registers(intel_dp, true);
3674 }
3675
3676 static void vlv_pre_enable_dp(struct intel_encoder *encoder,
3677                               const struct intel_crtc_state *pipe_config,
3678                               const struct drm_connector_state *conn_state)
3679 {
3680         vlv_phy_pre_encoder_enable(encoder, pipe_config);
3681
3682         intel_enable_dp(encoder, pipe_config, conn_state);
3683 }
3684
3685 static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder,
3686                                   const struct intel_crtc_state *pipe_config,
3687                                   const struct drm_connector_state *conn_state)
3688 {
3689         intel_dp_prepare(encoder, pipe_config);
3690
3691         vlv_phy_pre_pll_enable(encoder, pipe_config);
3692 }
3693
3694 static void chv_pre_enable_dp(struct intel_encoder *encoder,
3695                               const struct intel_crtc_state *pipe_config,
3696                               const struct drm_connector_state *conn_state)
3697 {
3698         chv_phy_pre_encoder_enable(encoder, pipe_config);
3699
3700         intel_enable_dp(encoder, pipe_config, conn_state);
3701
3702         /* Second common lane will stay alive on its own now */
3703         chv_phy_release_cl2_override(encoder);
3704 }
3705
3706 static void chv_dp_pre_pll_enable(struct intel_encoder *encoder,
3707                                   const struct intel_crtc_state *pipe_config,
3708                                   const struct drm_connector_state *conn_state)
3709 {
3710         intel_dp_prepare(encoder, pipe_config);
3711
3712         chv_phy_pre_pll_enable(encoder, pipe_config);
3713 }
3714
3715 static void chv_dp_post_pll_disable(struct intel_encoder *encoder,
3716                                     const struct intel_crtc_state *old_crtc_state,
3717                                     const struct drm_connector_state *old_conn_state)
3718 {
3719         chv_phy_post_pll_disable(encoder, old_crtc_state);
3720 }
3721
3722 /*
3723  * Fetch AUX CH registers 0x202 - 0x207 which contain
3724  * link status information
3725  */
3726 bool
3727 intel_dp_get_link_status(struct intel_dp *intel_dp, u8 link_status[DP_LINK_STATUS_SIZE])
3728 {
3729         return drm_dp_dpcd_read(&intel_dp->aux, DP_LANE0_1_STATUS, link_status,
3730                                 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
3731 }
3732
3733 /* These are source-specific values. */
3734 u8
3735 intel_dp_voltage_max(struct intel_dp *intel_dp)
3736 {
3737         struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
3738         struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
3739         enum port port = encoder->port;
3740
3741         if (HAS_DDI(dev_priv))
3742                 return intel_ddi_dp_voltage_max(encoder);
3743         else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
3744                 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3745         else if (IS_IVYBRIDGE(dev_priv) && port == PORT_A)
3746                 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
3747         else if (HAS_PCH_CPT(dev_priv) && port != PORT_A)
3748                 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3749         else
3750                 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
3751 }
3752
3753 u8
3754 intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, u8 voltage_swing)
3755 {
3756         struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
3757         struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
3758         enum port port = encoder->port;
3759
3760         if (HAS_DDI(dev_priv)) {
3761                 return intel_ddi_dp_pre_emphasis_max(encoder, voltage_swing);
3762         } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
3763                 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3764                 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3765                         return DP_TRAIN_PRE_EMPH_LEVEL_3;
3766                 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3767                         return DP_TRAIN_PRE_EMPH_LEVEL_2;
3768                 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3769                         return DP_TRAIN_PRE_EMPH_LEVEL_1;
3770                 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3771                 default:
3772                         return DP_TRAIN_PRE_EMPH_LEVEL_0;
3773                 }
3774         } else if (IS_IVYBRIDGE(dev_priv) && port == PORT_A) {
3775                 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3776                 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3777                         return DP_TRAIN_PRE_EMPH_LEVEL_2;
3778                 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3779                 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3780                         return DP_TRAIN_PRE_EMPH_LEVEL_1;
3781                 default:
3782                         return DP_TRAIN_PRE_EMPH_LEVEL_0;
3783                 }
3784         } else {
3785                 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3786                 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3787                         return DP_TRAIN_PRE_EMPH_LEVEL_2;
3788                 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3789                         return DP_TRAIN_PRE_EMPH_LEVEL_2;
3790                 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3791                         return DP_TRAIN_PRE_EMPH_LEVEL_1;
3792                 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3793                 default:
3794                         return DP_TRAIN_PRE_EMPH_LEVEL_0;
3795                 }
3796         }
3797 }
3798
3799 static u32 vlv_signal_levels(struct intel_dp *intel_dp)
3800 {
3801         struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
3802         unsigned long demph_reg_value, preemph_reg_value,
3803                 uniqtranscale_reg_value;
3804         u8 train_set = intel_dp->train_set[0];
3805
3806         switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3807         case DP_TRAIN_PRE_EMPH_LEVEL_0:
3808                 preemph_reg_value = 0x0004000;
3809                 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3810                 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3811                         demph_reg_value = 0x2B405555;
3812                         uniqtranscale_reg_value = 0x552AB83A;
3813                         break;
3814                 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3815                         demph_reg_value = 0x2B404040;
3816                         uniqtranscale_reg_value = 0x5548B83A;
3817                         break;
3818                 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3819                         demph_reg_value = 0x2B245555;
3820                         uniqtranscale_reg_value = 0x5560B83A;
3821                         break;
3822                 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3823                         demph_reg_value = 0x2B405555;
3824                         uniqtranscale_reg_value = 0x5598DA3A;
3825                         break;
3826                 default:
3827                         return 0;
3828                 }
3829                 break;
3830         case DP_TRAIN_PRE_EMPH_LEVEL_1:
3831                 preemph_reg_value = 0x0002000;
3832                 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3833                 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3834                         demph_reg_value = 0x2B404040;
3835                         uniqtranscale_reg_value = 0x5552B83A;
3836                         break;
3837                 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3838                         demph_reg_value = 0x2B404848;
3839                         uniqtranscale_reg_value = 0x5580B83A;
3840                         break;
3841                 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3842                         demph_reg_value = 0x2B404040;
3843                         uniqtranscale_reg_value = 0x55ADDA3A;
3844                         break;
3845                 default:
3846                         return 0;
3847                 }
3848                 break;
3849         case DP_TRAIN_PRE_EMPH_LEVEL_2:
3850                 preemph_reg_value = 0x0000000;
3851                 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3852                 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3853                         demph_reg_value = 0x2B305555;
3854                         uniqtranscale_reg_value = 0x5570B83A;
3855                         break;
3856                 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3857                         demph_reg_value = 0x2B2B4040;
3858                         uniqtranscale_reg_value = 0x55ADDA3A;
3859                         break;
3860                 default:
3861                         return 0;
3862                 }
3863                 break;
3864         case DP_TRAIN_PRE_EMPH_LEVEL_3:
3865                 preemph_reg_value = 0x0006000;
3866                 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3867                 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3868                         demph_reg_value = 0x1B405555;
3869                         uniqtranscale_reg_value = 0x55ADDA3A;
3870                         break;
3871                 default:
3872                         return 0;
3873                 }
3874                 break;
3875         default:
3876                 return 0;
3877         }
3878
3879         vlv_set_phy_signal_level(encoder, demph_reg_value, preemph_reg_value,
3880                                  uniqtranscale_reg_value, 0);
3881
3882         return 0;
3883 }
3884
3885 static u32 chv_signal_levels(struct intel_dp *intel_dp)
3886 {
3887         struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
3888         u32 deemph_reg_value, margin_reg_value;
3889         bool uniq_trans_scale = false;
3890         u8 train_set = intel_dp->train_set[0];
3891
3892         switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3893         case DP_TRAIN_PRE_EMPH_LEVEL_0:
3894                 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3895                 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3896                         deemph_reg_value = 128;
3897                         margin_reg_value = 52;
3898                         break;
3899                 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3900                         deemph_reg_value = 128;
3901                         margin_reg_value = 77;
3902                         break;
3903                 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3904                         deemph_reg_value = 128;
3905                         margin_reg_value = 102;
3906                         break;
3907                 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3908                         deemph_reg_value = 128;
3909                         margin_reg_value = 154;
3910                         uniq_trans_scale = true;
3911                         break;
3912                 default:
3913                         return 0;
3914                 }
3915                 break;
3916         case DP_TRAIN_PRE_EMPH_LEVEL_1:
3917                 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3918                 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3919                         deemph_reg_value = 85;
3920                         margin_reg_value = 78;
3921                         break;
3922                 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3923                         deemph_reg_value = 85;
3924                         margin_reg_value = 116;
3925                         break;
3926                 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3927                         deemph_reg_value = 85;
3928                         margin_reg_value = 154;
3929                         break;
3930                 default:
3931                         return 0;
3932                 }
3933                 break;
3934         case DP_TRAIN_PRE_EMPH_LEVEL_2:
3935                 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3936                 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3937                         deemph_reg_value = 64;
3938                         margin_reg_value = 104;
3939                         break;
3940                 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3941                         deemph_reg_value = 64;
3942                         margin_reg_value = 154;
3943                         break;
3944                 default:
3945                         return 0;
3946                 }
3947                 break;
3948         case DP_TRAIN_PRE_EMPH_LEVEL_3:
3949                 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3950                 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3951                         deemph_reg_value = 43;
3952                         margin_reg_value = 154;
3953                         break;
3954                 default:
3955                         return 0;
3956                 }
3957                 break;
3958         default:
3959                 return 0;
3960         }
3961
3962         chv_set_phy_signal_level(encoder, deemph_reg_value,
3963                                  margin_reg_value, uniq_trans_scale);
3964
3965         return 0;
3966 }
3967
3968 static u32
3969 g4x_signal_levels(u8 train_set)
3970 {
3971         u32 signal_levels = 0;
3972
3973         switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3974         case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3975         default:
3976                 signal_levels |= DP_VOLTAGE_0_4;
3977                 break;
3978         case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3979                 signal_levels |= DP_VOLTAGE_0_6;
3980                 break;
3981         case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3982                 signal_levels |= DP_VOLTAGE_0_8;
3983                 break;
3984         case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3985                 signal_levels |= DP_VOLTAGE_1_2;
3986                 break;
3987         }
3988         switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3989         case DP_TRAIN_PRE_EMPH_LEVEL_0:
3990         default:
3991                 signal_levels |= DP_PRE_EMPHASIS_0;
3992                 break;
3993         case DP_TRAIN_PRE_EMPH_LEVEL_1:
3994                 signal_levels |= DP_PRE_EMPHASIS_3_5;
3995                 break;
3996         case DP_TRAIN_PRE_EMPH_LEVEL_2:
3997                 signal_levels |= DP_PRE_EMPHASIS_6;
3998                 break;
3999         case DP_TRAIN_PRE_EMPH_LEVEL_3:
4000                 signal_levels |= DP_PRE_EMPHASIS_9_5;
4001                 break;
4002         }
4003         return signal_levels;
4004 }
4005
4006 /* SNB CPU eDP voltage swing and pre-emphasis control */
4007 static u32
4008 snb_cpu_edp_signal_levels(u8 train_set)
4009 {
4010         int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
4011                                          DP_TRAIN_PRE_EMPHASIS_MASK);
4012         switch (signal_levels) {
4013         case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
4014         case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
4015                 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
4016         case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
4017                 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
4018         case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
4019         case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
4020                 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
4021         case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
4022         case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
4023                 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
4024         case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
4025         case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
4026                 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
4027         default:
4028                 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
4029                               "0x%x\n", signal_levels);
4030                 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
4031         }
4032 }
4033
4034 /* IVB CPU eDP voltage swing and pre-emphasis control */
4035 static u32
4036 ivb_cpu_edp_signal_levels(u8 train_set)
4037 {
4038         int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
4039                                          DP_TRAIN_PRE_EMPHASIS_MASK);
4040         switch (signal_levels) {
4041         case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
4042                 return EDP_LINK_TRAIN_400MV_0DB_IVB;
4043         case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
4044                 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
4045         case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
4046                 return EDP_LINK_TRAIN_400MV_6DB_IVB;
4047
4048         case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
4049                 return EDP_LINK_TRAIN_600MV_0DB_IVB;
4050         case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
4051                 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
4052
4053         case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
4054                 return EDP_LINK_TRAIN_800MV_0DB_IVB;
4055         case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
4056                 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
4057
4058         default:
4059                 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
4060                               "0x%x\n", signal_levels);
4061                 return EDP_LINK_TRAIN_500MV_0DB_IVB;
4062         }
4063 }
4064
4065 void
4066 intel_dp_set_signal_levels(struct intel_dp *intel_dp)
4067 {
4068         struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
4069         struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4070         enum port port = intel_dig_port->base.port;
4071         u32 signal_levels, mask = 0;
4072         u8 train_set = intel_dp->train_set[0];
4073
4074         if (IS_GEN9_LP(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
4075                 signal_levels = bxt_signal_levels(intel_dp);
4076         } else if (HAS_DDI(dev_priv)) {
4077                 signal_levels = ddi_signal_levels(intel_dp);
4078                 mask = DDI_BUF_EMP_MASK;
4079         } else if (IS_CHERRYVIEW(dev_priv)) {
4080                 signal_levels = chv_signal_levels(intel_dp);
4081         } else if (IS_VALLEYVIEW(dev_priv)) {
4082                 signal_levels = vlv_signal_levels(intel_dp);
4083         } else if (IS_IVYBRIDGE(dev_priv) && port == PORT_A) {
4084                 signal_levels = ivb_cpu_edp_signal_levels(train_set);
4085                 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
4086         } else if (IS_GEN(dev_priv, 6) && port == PORT_A) {
4087                 signal_levels = snb_cpu_edp_signal_levels(train_set);
4088                 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
4089         } else {
4090                 signal_levels = g4x_signal_levels(train_set);
4091                 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
4092         }
4093
4094         if (mask)
4095                 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
4096
4097         DRM_DEBUG_KMS("Using vswing level %d\n",
4098                 train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
4099         DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
4100                 (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
4101                         DP_TRAIN_PRE_EMPHASIS_SHIFT);
4102
4103         intel_dp->DP = (intel_dp->DP & ~mask) | signal_levels;
4104
4105         I915_WRITE(intel_dp->output_reg, intel_dp->DP);
4106         POSTING_READ(intel_dp->output_reg);
4107 }
4108
4109 void
4110 intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
4111                                        u8 dp_train_pat)
4112 {
4113         struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4114         struct drm_i915_private *dev_priv =
4115                 to_i915(intel_dig_port->base.base.dev);
4116
4117         _intel_dp_set_link_train(intel_dp, &intel_dp->DP, dp_train_pat);
4118
4119         I915_WRITE(intel_dp->output_reg, intel_dp->DP);
4120         POSTING_READ(intel_dp->output_reg);
4121 }
4122
4123 void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
4124 {
4125         struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
4126         struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4127         enum port port = intel_dig_port->base.port;
4128         u32 val;
4129
4130         if (!HAS_DDI(dev_priv))
4131                 return;
4132
4133         val = I915_READ(intel_dp->regs.dp_tp_ctl);
4134         val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
4135         val |= DP_TP_CTL_LINK_TRAIN_IDLE;
4136         I915_WRITE(intel_dp->regs.dp_tp_ctl, val);
4137
4138         /*
4139          * Until TGL on PORT_A we can have only eDP in SST mode. There the only
4140          * reason we need to set idle transmission mode is to work around a HW
4141          * issue where we enable the pipe while not in idle link-training mode.
4142          * In this case there is requirement to wait for a minimum number of
4143          * idle patterns to be sent.
4144          */
4145         if (port == PORT_A && INTEL_GEN(dev_priv) < 12)
4146                 return;
4147
4148         if (intel_de_wait_for_set(dev_priv, intel_dp->regs.dp_tp_status,
4149                                   DP_TP_STATUS_IDLE_DONE, 1))
4150                 DRM_ERROR("Timed out waiting for DP idle patterns\n");
4151 }
4152
4153 static void
4154 intel_dp_link_down(struct intel_encoder *encoder,
4155                    const struct intel_crtc_state *old_crtc_state)
4156 {
4157         struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4158         struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
4159         struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
4160         enum port port = encoder->port;
4161         u32 DP = intel_dp->DP;
4162
4163         if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
4164                 return;
4165
4166         DRM_DEBUG_KMS("\n");
4167
4168         if ((IS_IVYBRIDGE(dev_priv) && port == PORT_A) ||
4169             (HAS_PCH_CPT(dev_priv) && port != PORT_A)) {
4170                 DP &= ~DP_LINK_TRAIN_MASK_CPT;
4171                 DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
4172         } else {
4173                 DP &= ~DP_LINK_TRAIN_MASK;
4174                 DP |= DP_LINK_TRAIN_PAT_IDLE;
4175         }
4176         I915_WRITE(intel_dp->output_reg, DP);
4177         POSTING_READ(intel_dp->output_reg);
4178
4179         DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
4180         I915_WRITE(intel_dp->output_reg, DP);
4181         POSTING_READ(intel_dp->output_reg);
4182
4183         /*
4184          * HW workaround for IBX, we need to move the port
4185          * to transcoder A after disabling it to allow the
4186          * matching HDMI port to be enabled on transcoder A.
4187          */
4188         if (HAS_PCH_IBX(dev_priv) && crtc->pipe == PIPE_B && port != PORT_A) {
4189                 /*
4190                  * We get CPU/PCH FIFO underruns on the other pipe when
4191                  * doing the workaround. Sweep them under the rug.
4192                  */
4193                 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
4194                 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
4195
4196                 /* always enable with pattern 1 (as per spec) */
4197                 DP &= ~(DP_PIPE_SEL_MASK | DP_LINK_TRAIN_MASK);
4198                 DP |= DP_PORT_EN | DP_PIPE_SEL(PIPE_A) |
4199                         DP_LINK_TRAIN_PAT_1;
4200                 I915_WRITE(intel_dp->output_reg, DP);
4201                 POSTING_READ(intel_dp->output_reg);
4202
4203                 DP &= ~DP_PORT_EN;
4204                 I915_WRITE(intel_dp->output_reg, DP);
4205                 POSTING_READ(intel_dp->output_reg);
4206
4207                 intel_wait_for_vblank_if_active(dev_priv, PIPE_A);
4208                 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
4209                 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
4210         }
4211
4212         msleep(intel_dp->panel_power_down_delay);
4213
4214         intel_dp->DP = DP;
4215
4216         if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
4217                 intel_wakeref_t wakeref;
4218
4219                 with_pps_lock(intel_dp, wakeref)
4220                         intel_dp->active_pipe = INVALID_PIPE;
4221         }
4222 }
4223
4224 static void
4225 intel_dp_extended_receiver_capabilities(struct intel_dp *intel_dp)
4226 {
4227         u8 dpcd_ext[6];
4228
4229         /*
4230          * Prior to DP1.3 the bit represented by
4231          * DP_EXTENDED_RECEIVER_CAP_FIELD_PRESENT was reserved.
4232          * if it is set DP_DPCD_REV at 0000h could be at a value less than
4233          * the true capability of the panel. The only way to check is to
4234          * then compare 0000h and 2200h.
4235          */
4236         if (!(intel_dp->dpcd[DP_TRAINING_AUX_RD_INTERVAL] &
4237               DP_EXTENDED_RECEIVER_CAP_FIELD_PRESENT))
4238                 return;
4239
4240         if (drm_dp_dpcd_read(&intel_dp->aux, DP_DP13_DPCD_REV,
4241                              &dpcd_ext, sizeof(dpcd_ext)) != sizeof(dpcd_ext)) {
4242                 DRM_ERROR("DPCD failed read at extended capabilities\n");
4243                 return;
4244         }
4245
4246         if (intel_dp->dpcd[DP_DPCD_REV] > dpcd_ext[DP_DPCD_REV]) {
4247                 DRM_DEBUG_KMS("DPCD extended DPCD rev less than base DPCD rev\n");
4248                 return;
4249         }
4250
4251         if (!memcmp(intel_dp->dpcd, dpcd_ext, sizeof(dpcd_ext)))
4252                 return;
4253
4254         DRM_DEBUG_KMS("Base DPCD: %*ph\n",
4255                       (int)sizeof(intel_dp->dpcd), intel_dp->dpcd);
4256
4257         memcpy(intel_dp->dpcd, dpcd_ext, sizeof(dpcd_ext));
4258 }
4259
4260 bool
4261 intel_dp_read_dpcd(struct intel_dp *intel_dp)
4262 {
4263         if (drm_dp_dpcd_read(&intel_dp->aux, 0x000, intel_dp->dpcd,
4264                              sizeof(intel_dp->dpcd)) < 0)
4265                 return false; /* aux transfer failed */
4266
4267         intel_dp_extended_receiver_capabilities(intel_dp);
4268
4269         DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
4270
4271         return intel_dp->dpcd[DP_DPCD_REV] != 0;
4272 }
4273
4274 bool intel_dp_get_colorimetry_status(struct intel_dp *intel_dp)
4275 {
4276         u8 dprx = 0;
4277
4278         if (drm_dp_dpcd_readb(&intel_dp->aux, DP_DPRX_FEATURE_ENUMERATION_LIST,
4279                               &dprx) != 1)
4280                 return false;
4281         return dprx & DP_VSC_SDP_EXT_FOR_COLORIMETRY_SUPPORTED;
4282 }
4283
4284 static void intel_dp_get_dsc_sink_cap(struct intel_dp *intel_dp)
4285 {
4286         /*
4287          * Clear the cached register set to avoid using stale values
4288          * for the sinks that do not support DSC.
4289          */
4290         memset(intel_dp->dsc_dpcd, 0, sizeof(intel_dp->dsc_dpcd));
4291
4292         /* Clear fec_capable to avoid using stale values */
4293         intel_dp->fec_capable = 0;
4294
4295         /* Cache the DSC DPCD if eDP or DP rev >= 1.4 */
4296         if (intel_dp->dpcd[DP_DPCD_REV] >= 0x14 ||
4297             intel_dp->edp_dpcd[0] >= DP_EDP_14) {
4298                 if (drm_dp_dpcd_read(&intel_dp->aux, DP_DSC_SUPPORT,
4299                                      intel_dp->dsc_dpcd,
4300                                      sizeof(intel_dp->dsc_dpcd)) < 0)
4301                         DRM_ERROR("Failed to read DPCD register 0x%x\n",
4302                                   DP_DSC_SUPPORT);
4303
4304                 DRM_DEBUG_KMS("DSC DPCD: %*ph\n",
4305                               (int)sizeof(intel_dp->dsc_dpcd),
4306                               intel_dp->dsc_dpcd);
4307
4308                 /* FEC is supported only on DP 1.4 */
4309                 if (!intel_dp_is_edp(intel_dp) &&
4310                     drm_dp_dpcd_readb(&intel_dp->aux, DP_FEC_CAPABILITY,
4311                                       &intel_dp->fec_capable) < 0)
4312                         DRM_ERROR("Failed to read FEC DPCD register\n");
4313
4314                 DRM_DEBUG_KMS("FEC CAPABILITY: %x\n", intel_dp->fec_capable);
4315         }
4316 }
4317
4318 static bool
4319 intel_edp_init_dpcd(struct intel_dp *intel_dp)
4320 {
4321         struct drm_i915_private *dev_priv =
4322                 to_i915(dp_to_dig_port(intel_dp)->base.base.dev);
4323
4324         /* this function is meant to be called only once */
4325         WARN_ON(intel_dp->dpcd[DP_DPCD_REV] != 0);
4326
4327         if (!intel_dp_read_dpcd(intel_dp))
4328                 return false;
4329
4330         drm_dp_read_desc(&intel_dp->aux, &intel_dp->desc,
4331                          drm_dp_is_branch(intel_dp->dpcd));
4332
4333         /*
4334          * Read the eDP display control registers.
4335          *
4336          * Do this independent of DP_DPCD_DISPLAY_CONTROL_CAPABLE bit in
4337          * DP_EDP_CONFIGURATION_CAP, because some buggy displays do not have it
4338          * set, but require eDP 1.4+ detection (e.g. for supported link rates
4339          * method). The display control registers should read zero if they're
4340          * not supported anyway.
4341          */
4342         if (drm_dp_dpcd_read(&intel_dp->aux, DP_EDP_DPCD_REV,
4343                              intel_dp->edp_dpcd, sizeof(intel_dp->edp_dpcd)) ==
4344                              sizeof(intel_dp->edp_dpcd))
4345                 DRM_DEBUG_KMS("eDP DPCD: %*ph\n", (int) sizeof(intel_dp->edp_dpcd),
4346                               intel_dp->edp_dpcd);
4347
4348         /*
4349          * This has to be called after intel_dp->edp_dpcd is filled, PSR checks
4350          * for SET_POWER_CAPABLE bit in intel_dp->edp_dpcd[1]
4351          */
4352         intel_psr_init_dpcd(intel_dp);
4353
4354         /* Read the eDP 1.4+ supported link rates. */
4355         if (intel_dp->edp_dpcd[0] >= DP_EDP_14) {
4356                 __le16 sink_rates[DP_MAX_SUPPORTED_RATES];
4357                 int i;
4358
4359                 drm_dp_dpcd_read(&intel_dp->aux, DP_SUPPORTED_LINK_RATES,
4360                                 sink_rates, sizeof(sink_rates));
4361
4362                 for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
4363                         int val = le16_to_cpu(sink_rates[i]);
4364
4365                         if (val == 0)
4366                                 break;
4367
4368                         /* Value read multiplied by 200kHz gives the per-lane
4369                          * link rate in kHz. The source rates are, however,
4370                          * stored in terms of LS_Clk kHz. The full conversion
4371                          * back to symbols is
4372                          * (val * 200kHz)*(8/10 ch. encoding)*(1/8 bit to Byte)
4373                          */
4374                         intel_dp->sink_rates[i] = (val * 200) / 10;
4375                 }
4376                 intel_dp->num_sink_rates = i;
4377         }
4378
4379         /*
4380          * Use DP_LINK_RATE_SET if DP_SUPPORTED_LINK_RATES are available,
4381          * default to DP_MAX_LINK_RATE and DP_LINK_BW_SET otherwise.
4382          */
4383         if (intel_dp->num_sink_rates)
4384                 intel_dp->use_rate_select = true;
4385         else
4386                 intel_dp_set_sink_rates(intel_dp);
4387
4388         intel_dp_set_common_rates(intel_dp);
4389
4390         /* Read the eDP DSC DPCD registers */
4391         if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv))
4392                 intel_dp_get_dsc_sink_cap(intel_dp);
4393
4394         return true;
4395 }
4396
4397
4398 static bool
4399 intel_dp_get_dpcd(struct intel_dp *intel_dp)
4400 {
4401         if (!intel_dp_read_dpcd(intel_dp))
4402                 return false;
4403
4404         /*
4405          * Don't clobber cached eDP rates. Also skip re-reading
4406          * the OUI/ID since we know it won't change.
4407          */
4408         if (!intel_dp_is_edp(intel_dp)) {
4409                 drm_dp_read_desc(&intel_dp->aux, &intel_dp->desc,
4410                                  drm_dp_is_branch(intel_dp->dpcd));
4411
4412                 intel_dp_set_sink_rates(intel_dp);
4413                 intel_dp_set_common_rates(intel_dp);
4414         }
4415
4416         /*
4417          * Some eDP panels do not set a valid value for sink count, that is why
4418          * it don't care about read it here and in intel_edp_init_dpcd().
4419          */
4420         if (!intel_dp_is_edp(intel_dp) &&
4421             !drm_dp_has_quirk(&intel_dp->desc, DP_DPCD_QUIRK_NO_SINK_COUNT)) {
4422                 u8 count;
4423                 ssize_t r;
4424
4425                 r = drm_dp_dpcd_readb(&intel_dp->aux, DP_SINK_COUNT, &count);
4426                 if (r < 1)
4427                         return false;
4428
4429                 /*
4430                  * Sink count can change between short pulse hpd hence
4431                  * a member variable in intel_dp will track any changes
4432                  * between short pulse interrupts.
4433                  */
4434                 intel_dp->sink_count = DP_GET_SINK_COUNT(count);
4435
4436                 /*
4437                  * SINK_COUNT == 0 and DOWNSTREAM_PORT_PRESENT == 1 implies that
4438                  * a dongle is present but no display. Unless we require to know
4439                  * if a dongle is present or not, we don't need to update
4440                  * downstream port information. So, an early return here saves
4441                  * time from performing other operations which are not required.
4442                  */
4443                 if (!intel_dp->sink_count)
4444                         return false;
4445         }
4446
4447         if (!drm_dp_is_branch(intel_dp->dpcd))
4448                 return true; /* native DP sink */
4449
4450         if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
4451                 return true; /* no per-port downstream info */
4452
4453         if (drm_dp_dpcd_read(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
4454                              intel_dp->downstream_ports,
4455                              DP_MAX_DOWNSTREAM_PORTS) < 0)
4456                 return false; /* downstream port status fetch failed */
4457
4458         return true;
4459 }
4460
4461 static bool
4462 intel_dp_sink_can_mst(struct intel_dp *intel_dp)
4463 {
4464         u8 mstm_cap;
4465
4466         if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
4467                 return false;
4468
4469         if (drm_dp_dpcd_readb(&intel_dp->aux, DP_MSTM_CAP, &mstm_cap) != 1)
4470                 return false;
4471
4472         return mstm_cap & DP_MST_CAP;
4473 }
4474
4475 static bool
4476 intel_dp_can_mst(struct intel_dp *intel_dp)
4477 {
4478         return i915_modparams.enable_dp_mst &&
4479                 intel_dp->can_mst &&
4480                 intel_dp_sink_can_mst(intel_dp);
4481 }
4482
4483 static void
4484 intel_dp_configure_mst(struct intel_dp *intel_dp)
4485 {
4486         struct intel_encoder *encoder =
4487                 &dp_to_dig_port(intel_dp)->base;
4488         bool sink_can_mst = intel_dp_sink_can_mst(intel_dp);
4489
4490         DRM_DEBUG_KMS("[ENCODER:%d:%s] MST support: port: %s, sink: %s, modparam: %s\n",
4491                       encoder->base.base.id, encoder->base.name,
4492                       yesno(intel_dp->can_mst), yesno(sink_can_mst),
4493                       yesno(i915_modparams.enable_dp_mst));
4494
4495         if (!intel_dp->can_mst)
4496                 return;
4497
4498         intel_dp->is_mst = sink_can_mst &&
4499                 i915_modparams.enable_dp_mst;
4500
4501         drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
4502                                         intel_dp->is_mst);
4503 }
4504
4505 static bool
4506 intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4507 {
4508         return drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_COUNT_ESI,
4509                                 sink_irq_vector, DP_DPRX_ESI_LEN) ==
4510                 DP_DPRX_ESI_LEN;
4511 }
4512
4513 bool
4514 intel_dp_needs_vsc_sdp(const struct intel_crtc_state *crtc_state,
4515                        const struct drm_connector_state *conn_state)
4516 {
4517         /*
4518          * As per DP 1.4a spec section 2.2.4.3 [MSA Field for Indication
4519          * of Color Encoding Format and Content Color Gamut], in order to
4520          * sending YCBCR 420 or HDR BT.2020 signals we should use DP VSC SDP.
4521          */
4522         if (crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR420)
4523                 return true;
4524
4525         switch (conn_state->colorspace) {
4526         case DRM_MODE_COLORIMETRY_SYCC_601:
4527         case DRM_MODE_COLORIMETRY_OPYCC_601:
4528         case DRM_MODE_COLORIMETRY_BT2020_YCC:
4529         case DRM_MODE_COLORIMETRY_BT2020_RGB:
4530         case DRM_MODE_COLORIMETRY_BT2020_CYCC:
4531                 return true;
4532         default:
4533                 break;
4534         }
4535
4536         return false;
4537 }
4538
4539 static void
4540 intel_dp_setup_vsc_sdp(struct intel_dp *intel_dp,
4541                        const struct intel_crtc_state *crtc_state,
4542                        const struct drm_connector_state *conn_state)
4543 {
4544         struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4545         struct dp_sdp vsc_sdp = {};
4546
4547         /* Prepare VSC Header for SU as per DP 1.4a spec, Table 2-119 */
4548         vsc_sdp.sdp_header.HB0 = 0;
4549         vsc_sdp.sdp_header.HB1 = 0x7;
4550
4551         /*
4552          * VSC SDP supporting 3D stereo, PSR2, and Pixel Encoding/
4553          * Colorimetry Format indication.
4554          */
4555         vsc_sdp.sdp_header.HB2 = 0x5;
4556
4557         /*
4558          * VSC SDP supporting 3D stereo, + PSR2, + Pixel Encoding/
4559          * Colorimetry Format indication (HB2 = 05h).
4560          */
4561         vsc_sdp.sdp_header.HB3 = 0x13;
4562
4563         /* DP 1.4a spec, Table 2-120 */
4564         switch (crtc_state->output_format) {
4565         case INTEL_OUTPUT_FORMAT_YCBCR444:
4566                 vsc_sdp.db[16] = 0x1 << 4; /* YCbCr 444 : DB16[7:4] = 1h */
4567                 break;
4568         case INTEL_OUTPUT_FORMAT_YCBCR420:
4569                 vsc_sdp.db[16] = 0x3 << 4; /* YCbCr 420 : DB16[7:4] = 3h */
4570                 break;
4571         case INTEL_OUTPUT_FORMAT_RGB:
4572         default:
4573                 /* RGB: DB16[7:4] = 0h */
4574                 break;
4575         }
4576
4577         switch (conn_state->colorspace) {
4578         case DRM_MODE_COLORIMETRY_BT709_YCC:
4579                 vsc_sdp.db[16] |= 0x1;
4580                 break;
4581         case DRM_MODE_COLORIMETRY_XVYCC_601:
4582                 vsc_sdp.db[16] |= 0x2;
4583                 break;
4584         case DRM_MODE_COLORIMETRY_XVYCC_709:
4585                 vsc_sdp.db[16] |= 0x3;
4586                 break;
4587         case DRM_MODE_COLORIMETRY_SYCC_601:
4588                 vsc_sdp.db[16] |= 0x4;
4589                 break;
4590         case DRM_MODE_COLORIMETRY_OPYCC_601:
4591                 vsc_sdp.db[16] |= 0x5;
4592                 break;
4593         case DRM_MODE_COLORIMETRY_BT2020_CYCC:
4594         case DRM_MODE_COLORIMETRY_BT2020_RGB:
4595                 vsc_sdp.db[16] |= 0x6;
4596                 break;
4597         case DRM_MODE_COLORIMETRY_BT2020_YCC:
4598                 vsc_sdp.db[16] |= 0x7;
4599                 break;
4600         case DRM_MODE_COLORIMETRY_DCI_P3_RGB_D65:
4601         case DRM_MODE_COLORIMETRY_DCI_P3_RGB_THEATER:
4602                 vsc_sdp.db[16] |= 0x4; /* DCI-P3 (SMPTE RP 431-2) */
4603                 break;
4604         default:
4605                 /* sRGB (IEC 61966-2-1) / ITU-R BT.601: DB16[0:3] = 0h */
4606
4607                 /* RGB->YCBCR color conversion uses the BT.709 color space. */
4608                 if (crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR420)
4609                         vsc_sdp.db[16] |= 0x1; /* 0x1, ITU-R BT.709 */
4610                 break;
4611         }
4612
4613         /*
4614          * For pixel encoding formats YCbCr444, YCbCr422, YCbCr420, and Y Only,
4615          * the following Component Bit Depth values are defined:
4616          * 001b = 8bpc.
4617          * 010b = 10bpc.
4618          * 011b = 12bpc.
4619          * 100b = 16bpc.
4620          */
4621         switch (crtc_state->pipe_bpp) {
4622         case 24: /* 8bpc */
4623                 vsc_sdp.db[17] = 0x1;
4624                 break;
4625         case 30: /* 10bpc */
4626                 vsc_sdp.db[17] = 0x2;
4627                 break;
4628         case 36: /* 12bpc */
4629                 vsc_sdp.db[17] = 0x3;
4630                 break;
4631         case 48: /* 16bpc */
4632                 vsc_sdp.db[17] = 0x4;
4633                 break;
4634         default:
4635                 MISSING_CASE(crtc_state->pipe_bpp);
4636                 break;
4637         }
4638
4639         /*
4640          * Dynamic Range (Bit 7)
4641          * 0 = VESA range, 1 = CTA range.
4642          * all YCbCr are always limited range
4643          */
4644         vsc_sdp.db[17] |= 0x80;
4645
4646         /*
4647          * Content Type (Bits 2:0)
4648          * 000b = Not defined.
4649          * 001b = Graphics.
4650          * 010b = Photo.
4651          * 011b = Video.
4652          * 100b = Game
4653          * All other values are RESERVED.
4654          * Note: See CTA-861-G for the definition and expected
4655          * processing by a stream sink for the above contect types.
4656          */
4657         vsc_sdp.db[18] = 0;
4658
4659         intel_dig_port->write_infoframe(&intel_dig_port->base,
4660                         crtc_state, DP_SDP_VSC, &vsc_sdp, sizeof(vsc_sdp));
4661 }
4662
4663 static void
4664 intel_dp_setup_hdr_metadata_infoframe_sdp(struct intel_dp *intel_dp,
4665                                           const struct intel_crtc_state *crtc_state,
4666                                           const struct drm_connector_state *conn_state)
4667 {
4668         struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4669         struct dp_sdp infoframe_sdp = {};
4670         struct hdmi_drm_infoframe drm_infoframe = {};
4671         const int infoframe_size = HDMI_INFOFRAME_HEADER_SIZE + HDMI_DRM_INFOFRAME_SIZE;
4672         unsigned char buf[HDMI_INFOFRAME_HEADER_SIZE + HDMI_DRM_INFOFRAME_SIZE];
4673         ssize_t len;
4674         int ret;
4675
4676         ret = drm_hdmi_infoframe_set_hdr_metadata(&drm_infoframe, conn_state);
4677         if (ret) {
4678                 DRM_DEBUG_KMS("couldn't set HDR metadata in infoframe\n");
4679                 return;
4680         }
4681
4682         len = hdmi_drm_infoframe_pack_only(&drm_infoframe, buf, sizeof(buf));
4683         if (len < 0) {
4684                 DRM_DEBUG_KMS("buffer size is smaller than hdr metadata infoframe\n");
4685                 return;
4686         }
4687
4688         if (len != infoframe_size) {
4689                 DRM_DEBUG_KMS("wrong static hdr metadata size\n");
4690                 return;
4691         }
4692
4693         /*
4694          * Set up the infoframe sdp packet for HDR static metadata.
4695          * Prepare VSC Header for SU as per DP 1.4a spec,
4696          * Table 2-100 and Table 2-101
4697          */
4698
4699         /* Packet ID, 00h for non-Audio INFOFRAME */
4700         infoframe_sdp.sdp_header.HB0 = 0;
4701         /*
4702          * Packet Type 80h + Non-audio INFOFRAME Type value
4703          * HDMI_INFOFRAME_TYPE_DRM: 0x87,
4704          */
4705         infoframe_sdp.sdp_header.HB1 = drm_infoframe.type;
4706         /*
4707          * Least Significant Eight Bits of (Data Byte Count – 1)
4708          * infoframe_size - 1,
4709          */
4710         infoframe_sdp.sdp_header.HB2 = 0x1D;
4711         /* INFOFRAME SDP Version Number */
4712         infoframe_sdp.sdp_header.HB3 = (0x13 << 2);
4713         /* CTA Header Byte 2 (INFOFRAME Version Number) */
4714         infoframe_sdp.db[0] = drm_infoframe.version;
4715         /* CTA Header Byte 3 (Length of INFOFRAME): HDMI_DRM_INFOFRAME_SIZE */
4716         infoframe_sdp.db[1] = drm_infoframe.length;
4717         /*
4718          * Copy HDMI_DRM_INFOFRAME_SIZE size from a buffer after
4719          * HDMI_INFOFRAME_HEADER_SIZE
4720          */
4721         BUILD_BUG_ON(sizeof(infoframe_sdp.db) < HDMI_DRM_INFOFRAME_SIZE + 2);
4722         memcpy(&infoframe_sdp.db[2], &buf[HDMI_INFOFRAME_HEADER_SIZE],
4723                HDMI_DRM_INFOFRAME_SIZE);
4724
4725         /*
4726          * Size of DP infoframe sdp packet for HDR static metadata is consist of
4727          * - DP SDP Header(struct dp_sdp_header): 4 bytes
4728          * - Two Data Blocks: 2 bytes
4729          *    CTA Header Byte2 (INFOFRAME Version Number)
4730          *    CTA Header Byte3 (Length of INFOFRAME)
4731          * - HDMI_DRM_INFOFRAME_SIZE: 26 bytes
4732          *
4733          * Prior to GEN11's GMP register size is identical to DP HDR static metadata
4734          * infoframe size. But GEN11+ has larger than that size, write_infoframe
4735          * will pad rest of the size.
4736          */
4737         intel_dig_port->write_infoframe(&intel_dig_port->base, crtc_state,
4738                                         HDMI_PACKET_TYPE_GAMUT_METADATA,
4739                                         &infoframe_sdp,
4740                                         sizeof(struct dp_sdp_header) + 2 + HDMI_DRM_INFOFRAME_SIZE);
4741 }
4742
4743 void intel_dp_vsc_enable(struct intel_dp *intel_dp,
4744                          const struct intel_crtc_state *crtc_state,
4745                          const struct drm_connector_state *conn_state)
4746 {
4747         if (!intel_dp_needs_vsc_sdp(crtc_state, conn_state))
4748                 return;
4749
4750         intel_dp_setup_vsc_sdp(intel_dp, crtc_state, conn_state);
4751 }
4752
4753 void intel_dp_hdr_metadata_enable(struct intel_dp *intel_dp,
4754                                   const struct intel_crtc_state *crtc_state,
4755                                   const struct drm_connector_state *conn_state)
4756 {
4757         if (!conn_state->hdr_output_metadata)
4758                 return;
4759
4760         intel_dp_setup_hdr_metadata_infoframe_sdp(intel_dp,
4761                                                   crtc_state,
4762                                                   conn_state);
4763 }
4764
4765 static u8 intel_dp_autotest_link_training(struct intel_dp *intel_dp)
4766 {
4767         int status = 0;
4768         int test_link_rate;
4769         u8 test_lane_count, test_link_bw;
4770         /* (DP CTS 1.2)
4771          * 4.3.1.11
4772          */
4773         /* Read the TEST_LANE_COUNT and TEST_LINK_RTAE fields (DP CTS 3.1.4) */
4774         status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LANE_COUNT,
4775                                    &test_lane_count);
4776
4777         if (status <= 0) {
4778                 DRM_DEBUG_KMS("Lane count read failed\n");
4779                 return DP_TEST_NAK;
4780         }
4781         test_lane_count &= DP_MAX_LANE_COUNT_MASK;
4782
4783         status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LINK_RATE,
4784                                    &test_link_bw);
4785         if (status <= 0) {
4786                 DRM_DEBUG_KMS("Link Rate read failed\n");
4787                 return DP_TEST_NAK;
4788         }
4789         test_link_rate = drm_dp_bw_code_to_link_rate(test_link_bw);
4790
4791         /* Validate the requested link rate and lane count */
4792         if (!intel_dp_link_params_valid(intel_dp, test_link_rate,
4793                                         test_lane_count))
4794                 return DP_TEST_NAK;
4795
4796         intel_dp->compliance.test_lane_count = test_lane_count;
4797         intel_dp->compliance.test_link_rate = test_link_rate;
4798
4799         return DP_TEST_ACK;
4800 }
4801
4802 static u8 intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
4803 {
4804         u8 test_pattern;
4805         u8 test_misc;
4806         __be16 h_width, v_height;
4807         int status = 0;
4808
4809         /* Read the TEST_PATTERN (DP CTS 3.1.5) */
4810         status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_PATTERN,
4811                                    &test_pattern);
4812         if (status <= 0) {
4813                 DRM_DEBUG_KMS("Test pattern read failed\n");
4814                 return DP_TEST_NAK;
4815         }
4816         if (test_pattern != DP_COLOR_RAMP)
4817                 return DP_TEST_NAK;
4818
4819         status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_H_WIDTH_HI,
4820                                   &h_width, 2);
4821         if (status <= 0) {
4822                 DRM_DEBUG_KMS("H Width read failed\n");
4823                 return DP_TEST_NAK;
4824         }
4825
4826         status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_V_HEIGHT_HI,
4827                                   &v_height, 2);
4828         if (status <= 0) {
4829                 DRM_DEBUG_KMS("V Height read failed\n");
4830                 return DP_TEST_NAK;
4831         }
4832
4833         status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_MISC0,
4834                                    &test_misc);
4835         if (status <= 0) {
4836                 DRM_DEBUG_KMS("TEST MISC read failed\n");
4837                 return DP_TEST_NAK;
4838         }
4839         if ((test_misc & DP_TEST_COLOR_FORMAT_MASK) != DP_COLOR_FORMAT_RGB)
4840                 return DP_TEST_NAK;
4841         if (test_misc & DP_TEST_DYNAMIC_RANGE_CEA)
4842                 return DP_TEST_NAK;
4843         switch (test_misc & DP_TEST_BIT_DEPTH_MASK) {
4844         case DP_TEST_BIT_DEPTH_6:
4845                 intel_dp->compliance.test_data.bpc = 6;
4846                 break;
4847         case DP_TEST_BIT_DEPTH_8:
4848                 intel_dp->compliance.test_data.bpc = 8;
4849                 break;
4850         default:
4851                 return DP_TEST_NAK;
4852         }
4853
4854         intel_dp->compliance.test_data.video_pattern = test_pattern;
4855         intel_dp->compliance.test_data.hdisplay = be16_to_cpu(h_width);
4856         intel_dp->compliance.test_data.vdisplay = be16_to_cpu(v_height);
4857         /* Set test active flag here so userspace doesn't interrupt things */
4858         intel_dp->compliance.test_active = 1;
4859
4860         return DP_TEST_ACK;
4861 }
4862
4863 static u8 intel_dp_autotest_edid(struct intel_dp *intel_dp)
4864 {
4865         u8 test_result = DP_TEST_ACK;
4866         struct intel_connector *intel_connector = intel_dp->attached_connector;
4867         struct drm_connector *connector = &intel_connector->base;
4868
4869         if (intel_connector->detect_edid == NULL ||
4870             connector->edid_corrupt ||
4871             intel_dp->aux.i2c_defer_count > 6) {
4872                 /* Check EDID read for NACKs, DEFERs and corruption
4873                  * (DP CTS 1.2 Core r1.1)
4874                  *    4.2.2.4 : Failed EDID read, I2C_NAK
4875                  *    4.2.2.5 : Failed EDID read, I2C_DEFER
4876                  *    4.2.2.6 : EDID corruption detected
4877                  * Use failsafe mode for all cases
4878                  */
4879                 if (intel_dp->aux.i2c_nack_count > 0 ||
4880                         intel_dp->aux.i2c_defer_count > 0)
4881                         DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
4882                                       intel_dp->aux.i2c_nack_count,
4883                                       intel_dp->aux.i2c_defer_count);
4884                 intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_FAILSAFE;
4885         } else {
4886                 struct edid *block = intel_connector->detect_edid;
4887
4888                 /* We have to write the checksum
4889                  * of the last block read
4890                  */
4891                 block += intel_connector->detect_edid->extensions;
4892
4893                 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_EDID_CHECKSUM,
4894                                        block->checksum) <= 0)
4895                         DRM_DEBUG_KMS("Failed to write EDID checksum\n");
4896
4897                 test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
4898                 intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_PREFERRED;
4899         }
4900
4901         /* Set test active flag here so userspace doesn't interrupt things */
4902         intel_dp->compliance.test_active = 1;
4903
4904         return test_result;
4905 }
4906
4907 static u8 intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
4908 {
4909         u8 test_result = DP_TEST_NAK;
4910         return test_result;
4911 }
4912
4913 static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
4914 {
4915         u8 response = DP_TEST_NAK;
4916         u8 request = 0;
4917         int status;
4918
4919         status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_REQUEST, &request);
4920         if (status <= 0) {
4921                 DRM_DEBUG_KMS("Could not read test request from sink\n");
4922                 goto update_status;
4923         }
4924
4925         switch (request) {
4926         case DP_TEST_LINK_TRAINING:
4927                 DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
4928                 response = intel_dp_autotest_link_training(intel_dp);
4929                 break;
4930         case DP_TEST_LINK_VIDEO_PATTERN:
4931                 DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
4932                 response = intel_dp_autotest_video_pattern(intel_dp);
4933                 break;
4934         case DP_TEST_LINK_EDID_READ:
4935                 DRM_DEBUG_KMS("EDID test requested\n");
4936                 response = intel_dp_autotest_edid(intel_dp);
4937                 break;
4938         case DP_TEST_LINK_PHY_TEST_PATTERN:
4939                 DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
4940                 response = intel_dp_autotest_phy_pattern(intel_dp);
4941                 break;
4942         default:
4943                 DRM_DEBUG_KMS("Invalid test request '%02x'\n", request);
4944                 break;
4945         }
4946
4947         if (response & DP_TEST_ACK)
4948                 intel_dp->compliance.test_type = request;
4949
4950 update_status:
4951         status = drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, response);
4952         if (status <= 0)
4953                 DRM_DEBUG_KMS("Could not write test response to sink\n");
4954 }
4955
4956 static int
4957 intel_dp_check_mst_status(struct intel_dp *intel_dp)
4958 {
4959         bool bret;
4960
4961         if (intel_dp->is_mst) {
4962                 u8 esi[DP_DPRX_ESI_LEN] = { 0 };
4963                 int ret = 0;
4964                 int retry;
4965                 bool handled;
4966
4967                 WARN_ON_ONCE(intel_dp->active_mst_links < 0);
4968                 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4969 go_again:
4970                 if (bret == true) {
4971
4972                         /* check link status - esi[10] = 0x200c */
4973                         if (intel_dp->active_mst_links > 0 &&
4974                             !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
4975                                 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
4976                                 intel_dp_start_link_train(intel_dp);
4977                                 intel_dp_stop_link_train(intel_dp);
4978                         }
4979
4980                         DRM_DEBUG_KMS("got esi %3ph\n", esi);
4981                         ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
4982
4983                         if (handled) {
4984                                 for (retry = 0; retry < 3; retry++) {
4985                                         int wret;
4986                                         wret = drm_dp_dpcd_write(&intel_dp->aux,
4987                                                                  DP_SINK_COUNT_ESI+1,
4988                                                                  &esi[1], 3);
4989                                         if (wret == 3) {
4990                                                 break;
4991                                         }
4992                                 }
4993
4994                                 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4995                                 if (bret == true) {
4996                                         DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
4997                                         goto go_again;
4998                                 }
4999                         } else
5000                                 ret = 0;
5001
5002                         return ret;
5003                 } else {
5004                         DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
5005                         intel_dp->is_mst = false;
5006                         drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
5007                                                         intel_dp->is_mst);
5008                 }
5009         }
5010         return -EINVAL;
5011 }
5012
5013 static bool
5014 intel_dp_needs_link_retrain(struct intel_dp *intel_dp)
5015 {
5016         u8 link_status[DP_LINK_STATUS_SIZE];
5017
5018         if (!intel_dp->link_trained)
5019                 return false;
5020
5021         /*
5022          * While PSR source HW is enabled, it will control main-link sending
5023          * frames, enabling and disabling it so trying to do a retrain will fail
5024          * as the link would or not be on or it could mix training patterns
5025          * and frame data at the same time causing retrain to fail.
5026          * Also when exiting PSR, HW will retrain the link anyways fixing
5027          * any link status error.
5028          */
5029         if (intel_psr_enabled(intel_dp))
5030                 return false;
5031
5032         if (!intel_dp_get_link_status(intel_dp, link_status))
5033                 return false;
5034
5035         /*
5036          * Validate the cached values of intel_dp->link_rate and
5037          * intel_dp->lane_count before attempting to retrain.
5038          */
5039         if (!intel_dp_link_params_valid(intel_dp, intel_dp->link_rate,
5040                                         intel_dp->lane_count))
5041                 return false;
5042
5043         /* Retrain if Channel EQ or CR not ok */
5044         return !drm_dp_channel_eq_ok(link_status, intel_dp->lane_count);
5045 }
5046
5047 int intel_dp_retrain_link(struct intel_encoder *encoder,
5048                           struct drm_modeset_acquire_ctx *ctx)
5049 {
5050         struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
5051         struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
5052         struct intel_connector *connector = intel_dp->attached_connector;
5053         struct drm_connector_state *conn_state;
5054         struct intel_crtc_state *crtc_state;
5055         struct intel_crtc *crtc;
5056         int ret;
5057
5058         /* FIXME handle the MST connectors as well */
5059
5060         if (!connector || connector->base.status != connector_status_connected)
5061                 return 0;
5062
5063         ret = drm_modeset_lock(&dev_priv->drm.mode_config.connection_mutex,
5064                                ctx);
5065         if (ret)
5066                 return ret;
5067
5068         conn_state = connector->base.state;
5069
5070         crtc = to_intel_crtc(conn_state->crtc);
5071         if (!crtc)
5072                 return 0;
5073
5074         ret = drm_modeset_lock(&crtc->base.mutex, ctx);
5075         if (ret)
5076                 return ret;
5077
5078         crtc_state = to_intel_crtc_state(crtc->base.state);
5079
5080         WARN_ON(!intel_crtc_has_dp_encoder(crtc_state));
5081
5082         if (!crtc_state->base.active)
5083                 return 0;
5084
5085         if (conn_state->commit &&
5086             !try_wait_for_completion(&conn_state->commit->hw_done))
5087                 return 0;
5088
5089         if (!intel_dp_needs_link_retrain(intel_dp))
5090                 return 0;
5091
5092         /* Suppress underruns caused by re-training */
5093         intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, false);
5094         if (crtc_state->has_pch_encoder)
5095                 intel_set_pch_fifo_underrun_reporting(dev_priv,
5096                                                       intel_crtc_pch_transcoder(crtc), false);
5097
5098         intel_dp_start_link_train(intel_dp);
5099         intel_dp_stop_link_train(intel_dp);
5100
5101         /* Keep underrun reporting disabled until things are stable */
5102         intel_wait_for_vblank(dev_priv, crtc->pipe);
5103
5104         intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, true);
5105         if (crtc_state->has_pch_encoder)
5106                 intel_set_pch_fifo_underrun_reporting(dev_priv,
5107                                                       intel_crtc_pch_transcoder(crtc), true);
5108
5109         return 0;
5110 }
5111
5112 /*
5113  * If display is now connected check links status,
5114  * there has been known issues of link loss triggering
5115  * long pulse.
5116  *
5117  * Some sinks (eg. ASUS PB287Q) seem to perform some
5118  * weird HPD ping pong during modesets. So we can apparently
5119  * end up with HPD going low during a modeset, and then
5120  * going back up soon after. And once that happens we must
5121  * retrain the link to get a picture. That's in case no
5122  * userspace component reacted to intermittent HPD dip.
5123  */
5124 static enum intel_hotplug_state
5125 intel_dp_hotplug(struct intel_encoder *encoder,
5126                  struct intel_connector *connector,
5127                  bool irq_received)
5128 {
5129         struct drm_modeset_acquire_ctx ctx;
5130         enum intel_hotplug_state state;
5131         int ret;
5132
5133         state = intel_encoder_hotplug(encoder, connector, irq_received);
5134
5135         drm_modeset_acquire_init(&ctx, 0);
5136
5137         for (;;) {
5138                 ret = intel_dp_retrain_link(encoder, &ctx);
5139
5140                 if (ret == -EDEADLK) {
5141                         drm_modeset_backoff(&ctx);
5142                         continue;
5143                 }
5144
5145                 break;
5146         }
5147
5148         drm_modeset_drop_locks(&ctx);
5149         drm_modeset_acquire_fini(&ctx);
5150         WARN(ret, "Acquiring modeset locks failed with %i\n", ret);
5151
5152         /*
5153          * Keeping it consistent with intel_ddi_hotplug() and
5154          * intel_hdmi_hotplug().
5155          */
5156         if (state == INTEL_HOTPLUG_UNCHANGED && irq_received)
5157                 state = INTEL_HOTPLUG_RETRY;
5158
5159         return state;
5160 }
5161
5162 static void intel_dp_check_service_irq(struct intel_dp *intel_dp)
5163 {
5164         u8 val;
5165
5166         if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
5167                 return;
5168
5169         if (drm_dp_dpcd_readb(&intel_dp->aux,
5170                               DP_DEVICE_SERVICE_IRQ_VECTOR, &val) != 1 || !val)
5171                 return;
5172
5173         drm_dp_dpcd_writeb(&intel_dp->aux, DP_DEVICE_SERVICE_IRQ_VECTOR, val);
5174
5175         if (val & DP_AUTOMATED_TEST_REQUEST)
5176                 intel_dp_handle_test_request(intel_dp);
5177
5178         if (val & DP_CP_IRQ)
5179                 intel_hdcp_handle_cp_irq(intel_dp->attached_connector);
5180
5181         if (val & DP_SINK_SPECIFIC_IRQ)
5182                 DRM_DEBUG_DRIVER("Sink specific irq unhandled\n");
5183 }
5184
5185 /*
5186  * According to DP spec
5187  * 5.1.2:
5188  *  1. Read DPCD
5189  *  2. Configure link according to Receiver Capabilities
5190  *  3. Use Link Training from 2.5.3.3 and 3.5.1.3
5191  *  4. Check link status on receipt of hot-plug interrupt
5192  *
5193  * intel_dp_short_pulse -  handles short pulse interrupts
5194  * when full detection is not required.
5195  * Returns %true if short pulse is handled and full detection
5196  * is NOT required and %false otherwise.
5197  */
5198 static bool
5199 intel_dp_short_pulse(struct intel_dp *intel_dp)
5200 {
5201         struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
5202         u8 old_sink_count = intel_dp->sink_count;
5203         bool ret;
5204
5205         /*
5206          * Clearing compliance test variables to allow capturing
5207          * of values for next automated test request.
5208          */
5209         memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
5210
5211         /*
5212          * Now read the DPCD to see if it's actually running
5213          * If the current value of sink count doesn't match with
5214          * the value that was stored earlier or dpcd read failed
5215          * we need to do full detection
5216          */
5217         ret = intel_dp_get_dpcd(intel_dp);
5218
5219         if ((old_sink_count != intel_dp->sink_count) || !ret) {
5220                 /* No need to proceed if we are going to do full detect */
5221                 return false;
5222         }
5223
5224         intel_dp_check_service_irq(intel_dp);
5225
5226         /* Handle CEC interrupts, if any */
5227         drm_dp_cec_irq(&intel_dp->aux);
5228
5229         /* defer to the hotplug work for link retraining if needed */
5230         if (intel_dp_needs_link_retrain(intel_dp))
5231                 return false;
5232
5233         intel_psr_short_pulse(intel_dp);
5234
5235         if (intel_dp->compliance.test_type == DP_TEST_LINK_TRAINING) {
5236                 DRM_DEBUG_KMS("Link Training Compliance Test requested\n");
5237                 /* Send a Hotplug Uevent to userspace to start modeset */
5238                 drm_kms_helper_hotplug_event(&dev_priv->drm);
5239         }
5240
5241         return true;
5242 }
5243
5244 /* XXX this is probably wrong for multiple downstream ports */
5245 static enum drm_connector_status
5246 intel_dp_detect_dpcd(struct intel_dp *intel_dp)
5247 {
5248         struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);
5249         u8 *dpcd = intel_dp->dpcd;
5250         u8 type;
5251
5252         if (WARN_ON(intel_dp_is_edp(intel_dp)))
5253                 return connector_status_connected;
5254
5255         if (lspcon->active)
5256                 lspcon_resume(lspcon);
5257
5258         if (!intel_dp_get_dpcd(intel_dp))
5259                 return connector_status_disconnected;
5260
5261         /* if there's no downstream port, we're done */
5262         if (!drm_dp_is_branch(dpcd))
5263                 return connector_status_connected;
5264
5265         /* If we're HPD-aware, SINK_COUNT changes dynamically */
5266         if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
5267             intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
5268
5269                 return intel_dp->sink_count ?
5270                 connector_status_connected : connector_status_disconnected;
5271         }
5272
5273         if (intel_dp_can_mst(intel_dp))
5274                 return connector_status_connected;
5275
5276         /* If no HPD, poke DDC gently */
5277         if (drm_probe_ddc(&intel_dp->aux.ddc))
5278                 return connector_status_connected;
5279
5280         /* Well we tried, say unknown for unreliable port types */
5281         if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
5282                 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
5283                 if (type == DP_DS_PORT_TYPE_VGA ||
5284                     type == DP_DS_PORT_TYPE_NON_EDID)
5285                         return connector_status_unknown;
5286         } else {
5287                 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
5288                         DP_DWN_STRM_PORT_TYPE_MASK;
5289                 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
5290                     type == DP_DWN_STRM_PORT_TYPE_OTHER)
5291                         return connector_status_unknown;
5292         }
5293
5294         /* Anything else is out of spec, warn and ignore */
5295         DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
5296         return connector_status_disconnected;
5297 }
5298
5299 static enum drm_connector_status
5300 edp_detect(struct intel_dp *intel_dp)
5301 {
5302         return connector_status_connected;
5303 }
5304
5305 static bool ibx_digital_port_connected(struct intel_encoder *encoder)
5306 {
5307         struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
5308         u32 bit;
5309
5310         switch (encoder->hpd_pin) {
5311         case HPD_PORT_B:
5312                 bit = SDE_PORTB_HOTPLUG;
5313                 break;
5314         case HPD_PORT_C:
5315                 bit = SDE_PORTC_HOTPLUG;
5316                 break;
5317         case HPD_PORT_D:
5318                 bit = SDE_PORTD_HOTPLUG;
5319                 break;
5320         default:
5321                 MISSING_CASE(encoder->hpd_pin);
5322                 return false;
5323         }
5324
5325         return I915_READ(SDEISR) & bit;
5326 }
5327
5328 static bool cpt_digital_port_connected(struct intel_encoder *encoder)
5329 {
5330         struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
5331         u32 bit;
5332
5333         switch (encoder->hpd_pin) {
5334         case HPD_PORT_B:
5335                 bit = SDE_PORTB_HOTPLUG_CPT;
5336                 break;
5337         case HPD_PORT_C:
5338                 bit = SDE_PORTC_HOTPLUG_CPT;
5339                 break;
5340         case HPD_PORT_D:
5341                 bit = SDE_PORTD_HOTPLUG_CPT;
5342                 break;
5343         default:
5344                 MISSING_CASE(encoder->hpd_pin);
5345                 return false;
5346         }
5347
5348         return I915_READ(SDEISR) & bit;
5349 }
5350
5351 static bool spt_digital_port_connected(struct intel_encoder *encoder)
5352 {
5353         struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
5354         u32 bit;
5355
5356         switch (encoder->hpd_pin) {
5357         case HPD_PORT_A:
5358                 bit = SDE_PORTA_HOTPLUG_SPT;
5359                 break;
5360         case HPD_PORT_E:
5361                 bit = SDE_PORTE_HOTPLUG_SPT;
5362                 break;
5363         default:
5364                 return cpt_digital_port_connected(encoder);
5365         }
5366
5367         return I915_READ(SDEISR) & bit;
5368 }
5369
5370 static bool g4x_digital_port_connected(struct intel_encoder *encoder)
5371 {
5372         struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
5373         u32 bit;
5374
5375         switch (encoder->hpd_pin) {
5376         case HPD_PORT_B:
5377                 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
5378                 break;
5379         case HPD_PORT_C:
5380                 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
5381                 break;
5382         case HPD_PORT_D:
5383                 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
5384                 break;
5385         default:
5386                 MISSING_CASE(encoder->hpd_pin);
5387                 return false;
5388         }
5389
5390         return I915_READ(PORT_HOTPLUG_STAT) & bit;
5391 }
5392
5393 static bool gm45_digital_port_connected(struct intel_encoder *encoder)
5394 {
5395         struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
5396         u32 bit;
5397
5398         switch (encoder->hpd_pin) {
5399         case HPD_PORT_B:
5400                 bit = PORTB_HOTPLUG_LIVE_STATUS_GM45;
5401                 break;
5402         case HPD_PORT_C:
5403                 bit = PORTC_HOTPLUG_LIVE_STATUS_GM45;
5404                 break;
5405         case HPD_PORT_D:
5406                 bit = PORTD_HOTPLUG_LIVE_STATUS_GM45;
5407                 break;
5408         default:
5409                 MISSING_CASE(encoder->hpd_pin);
5410                 return false;
5411         }
5412
5413         return I915_READ(PORT_HOTPLUG_STAT) & bit;
5414 }
5415
5416 static bool ilk_digital_port_connected(struct intel_encoder *encoder)
5417 {
5418         struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
5419
5420         if (encoder->hpd_pin == HPD_PORT_A)
5421                 return I915_READ(DEISR) & DE_DP_A_HOTPLUG;
5422         else
5423                 return ibx_digital_port_connected(encoder);
5424 }
5425
5426 static bool snb_digital_port_connected(struct intel_encoder *encoder)
5427 {
5428         struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
5429
5430         if (encoder->hpd_pin == HPD_PORT_A)
5431                 return I915_READ(DEISR) & DE_DP_A_HOTPLUG;
5432         else
5433                 return cpt_digital_port_connected(encoder);
5434 }
5435
5436 static bool ivb_digital_port_connected(struct intel_encoder *encoder)
5437 {
5438         struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
5439
5440         if (encoder->hpd_pin == HPD_PORT_A)
5441                 return I915_READ(DEISR) & DE_DP_A_HOTPLUG_IVB;
5442         else
5443                 return cpt_digital_port_connected(encoder);
5444 }
5445
5446 static bool bdw_digital_port_connected(struct intel_encoder *encoder)
5447 {
5448         struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
5449
5450         if (encoder->hpd_pin == HPD_PORT_A)
5451                 return I915_READ(GEN8_DE_PORT_ISR) & GEN8_PORT_DP_A_HOTPLUG;
5452         else
5453                 return cpt_digital_port_connected(encoder);
5454 }
5455
5456 static bool bxt_digital_port_connected(struct intel_encoder *encoder)
5457 {
5458         struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
5459         u32 bit;
5460
5461         switch (encoder->hpd_pin) {
5462         case HPD_PORT_A:
5463                 bit = BXT_DE_PORT_HP_DDIA;
5464                 break;
5465         case HPD_PORT_B:
5466                 bit = BXT_DE_PORT_HP_DDIB;
5467                 break;
5468         case HPD_PORT_C:
5469                 bit = BXT_DE_PORT_HP_DDIC;
5470                 break;
5471         default:
5472                 MISSING_CASE(encoder->hpd_pin);
5473                 return false;
5474         }
5475
5476         return I915_READ(GEN8_DE_PORT_ISR) & bit;
5477 }
5478
5479 static bool intel_combo_phy_connected(struct drm_i915_private *dev_priv,
5480                                       enum phy phy)
5481 {
5482         if (HAS_PCH_MCC(dev_priv) && phy == PHY_C)
5483                 return I915_READ(SDEISR) & SDE_TC_HOTPLUG_ICP(PORT_TC1);
5484
5485         return I915_READ(SDEISR) & SDE_DDI_HOTPLUG_ICP(phy);
5486 }
5487
5488 static bool icl_digital_port_connected(struct intel_encoder *encoder)
5489 {
5490         struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
5491         struct intel_digital_port *dig_port = enc_to_dig_port(&encoder->base);
5492         enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
5493
5494         if (intel_phy_is_combo(dev_priv, phy))
5495                 return intel_combo_phy_connected(dev_priv, phy);
5496         else if (intel_phy_is_tc(dev_priv, phy))
5497                 return intel_tc_port_connected(dig_port);
5498         else
5499                 MISSING_CASE(encoder->hpd_pin);
5500
5501         return false;
5502 }
5503
5504 /*
5505  * intel_digital_port_connected - is the specified port connected?
5506  * @encoder: intel_encoder
5507  *
5508  * In cases where there's a connector physically connected but it can't be used
5509  * by our hardware we also return false, since the rest of the driver should
5510  * pretty much treat the port as disconnected. This is relevant for type-C
5511  * (starting on ICL) where there's ownership involved.
5512  *
5513  * Return %true if port is connected, %false otherwise.
5514  */
5515 static bool __intel_digital_port_connected(struct intel_encoder *encoder)
5516 {
5517         struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
5518
5519         if (HAS_GMCH(dev_priv)) {
5520                 if (IS_GM45(dev_priv))
5521                         return gm45_digital_port_connected(encoder);
5522                 else
5523                         return g4x_digital_port_connected(encoder);
5524         }
5525
5526         if (INTEL_GEN(dev_priv) >= 11)
5527                 return icl_digital_port_connected(encoder);
5528         else if (IS_GEN(dev_priv, 10) || IS_GEN9_BC(dev_priv))
5529                 return spt_digital_port_connected(encoder);
5530         else if (IS_GEN9_LP(dev_priv))
5531                 return bxt_digital_port_connected(encoder);
5532         else if (IS_GEN(dev_priv, 8))
5533                 return bdw_digital_port_connected(encoder);
5534         else if (IS_GEN(dev_priv, 7))
5535                 return ivb_digital_port_connected(encoder);
5536         else if (IS_GEN(dev_priv, 6))
5537                 return snb_digital_port_connected(encoder);
5538         else if (IS_GEN(dev_priv, 5))
5539                 return ilk_digital_port_connected(encoder);
5540
5541         MISSING_CASE(INTEL_GEN(dev_priv));
5542         return false;
5543 }
5544
5545 bool intel_digital_port_connected(struct intel_encoder *encoder)
5546 {
5547         struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
5548         bool is_connected = false;
5549         intel_wakeref_t wakeref;
5550
5551         with_intel_display_power(dev_priv, POWER_DOMAIN_DISPLAY_CORE, wakeref)
5552                 is_connected = __intel_digital_port_connected(encoder);
5553
5554         return is_connected;
5555 }
5556
5557 static struct edid *
5558 intel_dp_get_edid(struct intel_dp *intel_dp)
5559 {
5560         struct intel_connector *intel_connector = intel_dp->attached_connector;
5561
5562         /* use cached edid if we have one */
5563         if (intel_connector->edid) {
5564                 /* invalid edid */
5565                 if (IS_ERR(intel_connector->edid))
5566                         return NULL;
5567
5568                 return drm_edid_duplicate(intel_connector->edid);
5569         } else
5570                 return drm_get_edid(&intel_connector->base,
5571                                     &intel_dp->aux.ddc);
5572 }
5573
5574 static void
5575 intel_dp_set_edid(struct intel_dp *intel_dp)
5576 {
5577         struct intel_connector *intel_connector = intel_dp->attached_connector;
5578         struct edid *edid;
5579
5580         intel_dp_unset_edid(intel_dp);
5581         edid = intel_dp_get_edid(intel_dp);
5582         intel_connector->detect_edid = edid;
5583
5584         intel_dp->has_audio = drm_detect_monitor_audio(edid);
5585         drm_dp_cec_set_edid(&intel_dp->aux, edid);
5586 }
5587
5588 static void
5589 intel_dp_unset_edid(struct intel_dp *intel_dp)
5590 {
5591         struct intel_connector *intel_connector = intel_dp->attached_connector;
5592
5593         drm_dp_cec_unset_edid(&intel_dp->aux);
5594         kfree(intel_connector->detect_edid);
5595         intel_connector->detect_edid = NULL;
5596
5597         intel_dp->has_audio = false;
5598 }
5599
5600 static int
5601 intel_dp_detect(struct drm_connector *connector,
5602                 struct drm_modeset_acquire_ctx *ctx,
5603                 bool force)
5604 {
5605         struct drm_i915_private *dev_priv = to_i915(connector->dev);
5606         struct intel_dp *intel_dp = intel_attached_dp(connector);
5607         struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5608         struct intel_encoder *encoder = &dig_port->base;
5609         enum drm_connector_status status;
5610
5611         DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
5612                       connector->base.id, connector->name);
5613         WARN_ON(!drm_modeset_is_locked(&dev_priv->drm.mode_config.connection_mutex));
5614
5615         /* Can't disconnect eDP */
5616         if (intel_dp_is_edp(intel_dp))
5617                 status = edp_detect(intel_dp);
5618         else if (intel_digital_port_connected(encoder))
5619                 status = intel_dp_detect_dpcd(intel_dp);
5620         else
5621                 status = connector_status_disconnected;
5622
5623         if (status == connector_status_disconnected) {
5624                 memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
5625                 memset(intel_dp->dsc_dpcd, 0, sizeof(intel_dp->dsc_dpcd));
5626
5627                 if (intel_dp->is_mst) {
5628                         DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
5629                                       intel_dp->is_mst,
5630                                       intel_dp->mst_mgr.mst_state);
5631                         intel_dp->is_mst = false;
5632                         drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
5633                                                         intel_dp->is_mst);
5634                 }
5635
5636                 goto out;
5637         }
5638
5639         if (intel_dp->reset_link_params) {
5640                 /* Initial max link lane count */
5641                 intel_dp->max_link_lane_count = intel_dp_max_common_lane_count(intel_dp);
5642
5643                 /* Initial max link rate */
5644                 intel_dp->max_link_rate = intel_dp_max_common_rate(intel_dp);
5645
5646                 intel_dp->reset_link_params = false;
5647         }
5648
5649         intel_dp_print_rates(intel_dp);
5650
5651         /* Read DP Sink DSC Cap DPCD regs for DP v1.4 */
5652         if (INTEL_GEN(dev_priv) >= 11)
5653                 intel_dp_get_dsc_sink_cap(intel_dp);
5654
5655         intel_dp_configure_mst(intel_dp);
5656
5657         if (intel_dp->is_mst) {
5658                 /*
5659                  * If we are in MST mode then this connector
5660                  * won't appear connected or have anything
5661                  * with EDID on it
5662                  */
5663                 status = connector_status_disconnected;
5664                 goto out;
5665         }
5666
5667         /*
5668          * Some external monitors do not signal loss of link synchronization
5669          * with an IRQ_HPD, so force a link status check.
5670          */
5671         if (!intel_dp_is_edp(intel_dp)) {
5672                 int ret;
5673
5674                 ret = intel_dp_retrain_link(encoder, ctx);
5675                 if (ret)
5676                         return ret;
5677         }
5678
5679         /*
5680          * Clearing NACK and defer counts to get their exact values
5681          * while reading EDID which are required by Compliance tests
5682          * 4.2.2.4 and 4.2.2.5
5683          */
5684         intel_dp->aux.i2c_nack_count = 0;
5685         intel_dp->aux.i2c_defer_count = 0;
5686
5687         intel_dp_set_edid(intel_dp);
5688         if (intel_dp_is_edp(intel_dp) ||
5689             to_intel_connector(connector)->detect_edid)
5690                 status = connector_status_connected;
5691
5692         intel_dp_check_service_irq(intel_dp);
5693
5694 out:
5695         if (status != connector_status_connected && !intel_dp->is_mst)
5696                 intel_dp_unset_edid(intel_dp);
5697
5698         /*
5699          * Make sure the refs for power wells enabled during detect are
5700          * dropped to avoid a new detect cycle triggered by HPD polling.
5701          */
5702         intel_display_power_flush_work(dev_priv);
5703
5704         return status;
5705 }
5706
5707 static void
5708 intel_dp_force(struct drm_connector *connector)
5709 {
5710         struct intel_dp *intel_dp = intel_attached_dp(connector);
5711         struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5712         struct intel_encoder *intel_encoder = &dig_port->base;
5713         struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
5714         enum intel_display_power_domain aux_domain =
5715                 intel_aux_power_domain(dig_port);
5716         intel_wakeref_t wakeref;
5717
5718         DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
5719                       connector->base.id, connector->name);
5720         intel_dp_unset_edid(intel_dp);
5721
5722         if (connector->status != connector_status_connected)
5723                 return;
5724
5725         wakeref = intel_display_power_get(dev_priv, aux_domain);
5726
5727         intel_dp_set_edid(intel_dp);
5728
5729         intel_display_power_put(dev_priv, aux_domain, wakeref);
5730 }
5731
5732 static int intel_dp_get_modes(struct drm_connector *connector)
5733 {
5734         struct intel_connector *intel_connector = to_intel_connector(connector);
5735         struct edid *edid;
5736
5737         edid = intel_connector->detect_edid;
5738         if (edid) {
5739                 int ret = intel_connector_update_modes(connector, edid);
5740                 if (ret)
5741                         return ret;
5742         }
5743
5744         /* if eDP has no EDID, fall back to fixed mode */
5745         if (intel_dp_is_edp(intel_attached_dp(connector)) &&
5746             intel_connector->panel.fixed_mode) {
5747                 struct drm_display_mode *mode;
5748
5749                 mode = drm_mode_duplicate(connector->dev,
5750                                           intel_connector->panel.fixed_mode);
5751                 if (mode) {
5752                         drm_mode_probed_add(connector, mode);
5753                         return 1;
5754                 }
5755         }
5756
5757         return 0;
5758 }
5759
5760 static int
5761 intel_dp_connector_register(struct drm_connector *connector)
5762 {
5763         struct intel_dp *intel_dp = intel_attached_dp(connector);
5764         int ret;
5765
5766         ret = intel_connector_register(connector);
5767         if (ret)
5768                 return ret;
5769
5770         i915_debugfs_connector_add(connector);
5771
5772         DRM_DEBUG_KMS("registering %s bus for %s\n",
5773                       intel_dp->aux.name, connector->kdev->kobj.name);
5774
5775         intel_dp->aux.dev = connector->kdev;
5776         ret = drm_dp_aux_register(&intel_dp->aux);
5777         if (!ret)
5778                 drm_dp_cec_register_connector(&intel_dp->aux, connector);
5779         return ret;
5780 }
5781
5782 static void
5783 intel_dp_connector_unregister(struct drm_connector *connector)
5784 {
5785         struct intel_dp *intel_dp = intel_attached_dp(connector);
5786
5787         drm_dp_cec_unregister_connector(&intel_dp->aux);
5788         drm_dp_aux_unregister(&intel_dp->aux);
5789         intel_connector_unregister(connector);
5790 }
5791
5792 void intel_dp_encoder_flush_work(struct drm_encoder *encoder)
5793 {
5794         struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
5795         struct intel_dp *intel_dp = &intel_dig_port->dp;
5796
5797         intel_dp_mst_encoder_cleanup(intel_dig_port);
5798         if (intel_dp_is_edp(intel_dp)) {
5799                 intel_wakeref_t wakeref;
5800
5801                 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
5802                 /*
5803                  * vdd might still be enabled do to the delayed vdd off.
5804                  * Make sure vdd is actually turned off here.
5805                  */
5806                 with_pps_lock(intel_dp, wakeref)
5807                         edp_panel_vdd_off_sync(intel_dp);
5808
5809                 if (intel_dp->edp_notifier.notifier_call) {
5810                         unregister_reboot_notifier(&intel_dp->edp_notifier);
5811                         intel_dp->edp_notifier.notifier_call = NULL;
5812                 }
5813         }
5814
5815         intel_dp_aux_fini(intel_dp);
5816 }
5817
5818 static void intel_dp_encoder_destroy(struct drm_encoder *encoder)
5819 {
5820         intel_dp_encoder_flush_work(encoder);
5821
5822         drm_encoder_cleanup(encoder);
5823         kfree(enc_to_dig_port(encoder));
5824 }
5825
5826 void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
5827 {
5828         struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
5829         intel_wakeref_t wakeref;
5830
5831         if (!intel_dp_is_edp(intel_dp))
5832                 return;
5833
5834         /*
5835          * vdd might still be enabled do to the delayed vdd off.
5836          * Make sure vdd is actually turned off here.
5837          */
5838         cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
5839         with_pps_lock(intel_dp, wakeref)
5840                 edp_panel_vdd_off_sync(intel_dp);
5841 }
5842
5843 static void intel_dp_hdcp_wait_for_cp_irq(struct intel_hdcp *hdcp, int timeout)
5844 {
5845         long ret;
5846
5847 #define C (hdcp->cp_irq_count_cached != atomic_read(&hdcp->cp_irq_count))
5848         ret = wait_event_interruptible_timeout(hdcp->cp_irq_queue, C,
5849                                                msecs_to_jiffies(timeout));
5850
5851         if (!ret)
5852                 DRM_DEBUG_KMS("Timedout at waiting for CP_IRQ\n");
5853 }
5854
5855 static
5856 int intel_dp_hdcp_write_an_aksv(struct intel_digital_port *intel_dig_port,
5857                                 u8 *an)
5858 {
5859         struct intel_dp *intel_dp = enc_to_intel_dp(&intel_dig_port->base.base);
5860         static const struct drm_dp_aux_msg msg = {
5861                 .request = DP_AUX_NATIVE_WRITE,
5862                 .address = DP_AUX_HDCP_AKSV,
5863                 .size = DRM_HDCP_KSV_LEN,
5864         };
5865         u8 txbuf[HEADER_SIZE + DRM_HDCP_KSV_LEN] = {}, rxbuf[2], reply = 0;
5866         ssize_t dpcd_ret;
5867         int ret;
5868
5869         /* Output An first, that's easy */
5870         dpcd_ret = drm_dp_dpcd_write(&intel_dig_port->dp.aux, DP_AUX_HDCP_AN,
5871                                      an, DRM_HDCP_AN_LEN);
5872         if (dpcd_ret != DRM_HDCP_AN_LEN) {
5873                 DRM_DEBUG_KMS("Failed to write An over DP/AUX (%zd)\n",
5874                               dpcd_ret);
5875                 return dpcd_ret >= 0 ? -EIO : dpcd_ret;
5876         }
5877
5878         /*
5879          * Since Aksv is Oh-So-Secret, we can't access it in software. So in
5880          * order to get it on the wire, we need to create the AUX header as if
5881          * we were writing the data, and then tickle the hardware to output the
5882          * data once the header is sent out.
5883          */
5884         intel_dp_aux_header(txbuf, &msg);
5885
5886         ret = intel_dp_aux_xfer(intel_dp, txbuf, HEADER_SIZE + msg.size,
5887                                 rxbuf, sizeof(rxbuf),
5888                                 DP_AUX_CH_CTL_AUX_AKSV_SELECT);
5889         if (ret < 0) {
5890                 DRM_DEBUG_KMS("Write Aksv over DP/AUX failed (%d)\n", ret);
5891                 return ret;
5892         } else if (ret == 0) {
5893                 DRM_DEBUG_KMS("Aksv write over DP/AUX was empty\n");
5894                 return -EIO;
5895         }
5896
5897         reply = (rxbuf[0] >> 4) & DP_AUX_NATIVE_REPLY_MASK;
5898         if (reply != DP_AUX_NATIVE_REPLY_ACK) {
5899                 DRM_DEBUG_KMS("Aksv write: no DP_AUX_NATIVE_REPLY_ACK %x\n",
5900                               reply);
5901                 return -EIO;
5902         }
5903         return 0;
5904 }
5905
5906 static int intel_dp_hdcp_read_bksv(struct intel_digital_port *intel_dig_port,
5907                                    u8 *bksv)
5908 {
5909         ssize_t ret;
5910         ret = drm_dp_dpcd_read(&intel_dig_port->dp.aux, DP_AUX_HDCP_BKSV, bksv,
5911                                DRM_HDCP_KSV_LEN);
5912         if (ret != DRM_HDCP_KSV_LEN) {
5913                 DRM_DEBUG_KMS("Read Bksv from DP/AUX failed (%zd)\n", ret);
5914                 return ret >= 0 ? -EIO : ret;
5915         }
5916         return 0;
5917 }
5918
5919 static int intel_dp_hdcp_read_bstatus(struct intel_digital_port *intel_dig_port,
5920                                       u8 *bstatus)
5921 {
5922         ssize_t ret;
5923         /*
5924          * For some reason the HDMI and DP HDCP specs call this register
5925          * definition by different names. In the HDMI spec, it's called BSTATUS,
5926          * but in DP it's called BINFO.
5927          */
5928         ret = drm_dp_dpcd_read(&intel_dig_port->dp.aux, DP_AUX_HDCP_BINFO,
5929                                bstatus, DRM_HDCP_BSTATUS_LEN);
5930         if (ret != DRM_HDCP_BSTATUS_LEN) {
5931                 DRM_DEBUG_KMS("Read bstatus from DP/AUX failed (%zd)\n", ret);
5932                 return ret >= 0 ? -EIO : ret;
5933         }
5934         return 0;
5935 }
5936
5937 static
5938 int intel_dp_hdcp_read_bcaps(struct intel_digital_port *intel_dig_port,
5939                              u8 *bcaps)
5940 {
5941         ssize_t ret;
5942
5943         ret = drm_dp_dpcd_read(&intel_dig_port->dp.aux, DP_AUX_HDCP_BCAPS,
5944                                bcaps, 1);
5945         if (ret != 1) {
5946                 DRM_DEBUG_KMS("Read bcaps from DP/AUX failed (%zd)\n", ret);
5947                 return ret >= 0 ? -EIO : ret;
5948         }
5949
5950         return 0;
5951 }
5952
5953 static
5954 int intel_dp_hdcp_repeater_present(struct intel_digital_port *intel_dig_port,
5955                                    bool *repeater_present)
5956 {
5957         ssize_t ret;
5958         u8 bcaps;
5959
5960         ret = intel_dp_hdcp_read_bcaps(intel_dig_port, &bcaps);
5961         if (ret)
5962                 return ret;
5963
5964         *repeater_present = bcaps & DP_BCAPS_REPEATER_PRESENT;
5965         return 0;
5966 }
5967
5968 static
5969 int intel_dp_hdcp_read_ri_prime(struct intel_digital_port *intel_dig_port,
5970                                 u8 *ri_prime)
5971 {
5972         ssize_t ret;
5973         ret = drm_dp_dpcd_read(&intel_dig_port->dp.aux, DP_AUX_HDCP_RI_PRIME,
5974                                ri_prime, DRM_HDCP_RI_LEN);
5975         if (ret != DRM_HDCP_RI_LEN) {
5976                 DRM_DEBUG_KMS("Read Ri' from DP/AUX failed (%zd)\n", ret);
5977                 return ret >= 0 ? -EIO : ret;
5978         }
5979         return 0;
5980 }
5981
5982 static
5983 int intel_dp_hdcp_read_ksv_ready(struct intel_digital_port *intel_dig_port,
5984                                  bool *ksv_ready)
5985 {
5986         ssize_t ret;
5987         u8 bstatus;
5988         ret = drm_dp_dpcd_read(&intel_dig_port->dp.aux, DP_AUX_HDCP_BSTATUS,
5989                                &bstatus, 1);
5990         if (ret != 1) {
5991                 DRM_DEBUG_KMS("Read bstatus from DP/AUX failed (%zd)\n", ret);
5992                 return ret >= 0 ? -EIO : ret;
5993         }
5994         *ksv_ready = bstatus & DP_BSTATUS_READY;
5995         return 0;
5996 }
5997
5998 static
5999 int intel_dp_hdcp_read_ksv_fifo(struct intel_digital_port *intel_dig_port,
6000                                 int num_downstream, u8 *ksv_fifo)
6001 {
6002         ssize_t ret;
6003         int i;
6004
6005         /* KSV list is read via 15 byte window (3 entries @ 5 bytes each) */
6006         for (i = 0; i < num_downstream; i += 3) {
6007                 size_t len = min(num_downstream - i, 3) * DRM_HDCP_KSV_LEN;
6008                 ret = drm_dp_dpcd_read(&intel_dig_port->dp.aux,
6009                                        DP_AUX_HDCP_KSV_FIFO,
6010                                        ksv_fifo + i * DRM_HDCP_KSV_LEN,
6011                                        len);
6012                 if (ret != len) {
6013                         DRM_DEBUG_KMS("Read ksv[%d] from DP/AUX failed (%zd)\n",
6014                                       i, ret);
6015                         return ret >= 0 ? -EIO : ret;
6016                 }
6017         }
6018         return 0;
6019 }
6020
6021 static
6022 int intel_dp_hdcp_read_v_prime_part(struct intel_digital_port *intel_dig_port,
6023                                     int i, u32 *part)
6024 {
6025         ssize_t ret;
6026
6027         if (i >= DRM_HDCP_V_PRIME_NUM_PARTS)
6028                 return -EINVAL;
6029
6030         ret = drm_dp_dpcd_read(&intel_dig_port->dp.aux,
6031                                DP_AUX_HDCP_V_PRIME(i), part,
6032                                DRM_HDCP_V_PRIME_PART_LEN);
6033         if (ret != DRM_HDCP_V_PRIME_PART_LEN) {
6034                 DRM_DEBUG_KMS("Read v'[%d] from DP/AUX failed (%zd)\n", i, ret);
6035                 return ret >= 0 ? -EIO : ret;
6036         }
6037         return 0;
6038 }
6039
6040 static
6041 int intel_dp_hdcp_toggle_signalling(struct intel_digital_port *intel_dig_port,
6042                                     bool enable)
6043 {
6044         /* Not used for single stream DisplayPort setups */
6045         return 0;
6046 }
6047
6048 static
6049 bool intel_dp_hdcp_check_link(struct intel_digital_port *intel_dig_port)
6050 {
6051         ssize_t ret;
6052         u8 bstatus;
6053
6054         ret = drm_dp_dpcd_read(&intel_dig_port->dp.aux, DP_AUX_HDCP_BSTATUS,
6055                                &bstatus, 1);
6056         if (ret != 1) {
6057                 DRM_DEBUG_KMS("Read bstatus from DP/AUX failed (%zd)\n", ret);
6058                 return false;
6059         }
6060
6061         return !(bstatus & (DP_BSTATUS_LINK_FAILURE | DP_BSTATUS_REAUTH_REQ));
6062 }
6063
6064 static
6065 int intel_dp_hdcp_capable(struct intel_digital_port *intel_dig_port,
6066                           bool *hdcp_capable)
6067 {
6068         ssize_t ret;
6069         u8 bcaps;
6070
6071         ret = intel_dp_hdcp_read_bcaps(intel_dig_port, &bcaps);
6072         if (ret)
6073                 return ret;
6074
6075         *hdcp_capable = bcaps & DP_BCAPS_HDCP_CAPABLE;
6076         return 0;
6077 }
6078
6079 struct hdcp2_dp_errata_stream_type {
6080         u8      msg_id;
6081         u8      stream_type;
6082 } __packed;
6083
6084 struct hdcp2_dp_msg_data {
6085         u8 msg_id;
6086         u32 offset;
6087         bool msg_detectable;
6088         u32 timeout;
6089         u32 timeout2; /* Added for non_paired situation */
6090 };
6091
6092 static const struct hdcp2_dp_msg_data hdcp2_dp_msg_data[] = {
6093         { HDCP_2_2_AKE_INIT, DP_HDCP_2_2_AKE_INIT_OFFSET, false, 0, 0 },
6094         { HDCP_2_2_AKE_SEND_CERT, DP_HDCP_2_2_AKE_SEND_CERT_OFFSET,
6095           false, HDCP_2_2_CERT_TIMEOUT_MS, 0 },
6096         { HDCP_2_2_AKE_NO_STORED_KM, DP_HDCP_2_2_AKE_NO_STORED_KM_OFFSET,
6097           false, 0, 0 },
6098         { HDCP_2_2_AKE_STORED_KM, DP_HDCP_2_2_AKE_STORED_KM_OFFSET,
6099           false, 0, 0 },
6100         { HDCP_2_2_AKE_SEND_HPRIME, DP_HDCP_2_2_AKE_SEND_HPRIME_OFFSET,
6101           true, HDCP_2_2_HPRIME_PAIRED_TIMEOUT_MS,
6102           HDCP_2_2_HPRIME_NO_PAIRED_TIMEOUT_MS },
6103         { HDCP_2_2_AKE_SEND_PAIRING_INFO,
6104           DP_HDCP_2_2_AKE_SEND_PAIRING_INFO_OFFSET, true,
6105           HDCP_2_2_PAIRING_TIMEOUT_MS, 0 },
6106         { HDCP_2_2_LC_INIT, DP_HDCP_2_2_LC_INIT_OFFSET, false, 0, 0 },
6107         { HDCP_2_2_LC_SEND_LPRIME, DP_HDCP_2_2_LC_SEND_LPRIME_OFFSET,
6108           false, HDCP_2_2_DP_LPRIME_TIMEOUT_MS, 0 },
6109         { HDCP_2_2_SKE_SEND_EKS, DP_HDCP_2_2_SKE_SEND_EKS_OFFSET, false,
6110           0, 0 },
6111         { HDCP_2_2_REP_SEND_RECVID_LIST,
6112           DP_HDCP_2_2_REP_SEND_RECVID_LIST_OFFSET, true,
6113           HDCP_2_2_RECVID_LIST_TIMEOUT_MS, 0 },
6114         { HDCP_2_2_REP_SEND_ACK, DP_HDCP_2_2_REP_SEND_ACK_OFFSET, false,
6115           0, 0 },
6116         { HDCP_2_2_REP_STREAM_MANAGE,
6117           DP_HDCP_2_2_REP_STREAM_MANAGE_OFFSET, false,
6118           0, 0 },
6119         { HDCP_2_2_REP_STREAM_READY, DP_HDCP_2_2_REP_STREAM_READY_OFFSET,
6120           false, HDCP_2_2_STREAM_READY_TIMEOUT_MS, 0 },
6121 /* local define to shovel this through the write_2_2 interface */
6122 #define HDCP_2_2_ERRATA_DP_STREAM_TYPE  50
6123         { HDCP_2_2_ERRATA_DP_STREAM_TYPE,
6124           DP_HDCP_2_2_REG_STREAM_TYPE_OFFSET, false,
6125           0, 0 },
6126 };
6127
6128 static inline
6129 int intel_dp_hdcp2_read_rx_status(struct intel_digital_port *intel_dig_port,
6130                                   u8 *rx_status)
6131 {
6132         ssize_t ret;
6133
6134         ret = drm_dp_dpcd_read(&intel_dig_port->dp.aux,
6135                                DP_HDCP_2_2_REG_RXSTATUS_OFFSET, rx_status,
6136                                HDCP_2_2_DP_RXSTATUS_LEN);
6137         if (ret != HDCP_2_2_DP_RXSTATUS_LEN) {
6138                 DRM_DEBUG_KMS("Read bstatus from DP/AUX failed (%zd)\n", ret);
6139                 return ret >= 0 ? -EIO : ret;
6140         }
6141
6142         return 0;
6143 }
6144
6145 static
6146 int hdcp2_detect_msg_availability(struct intel_digital_port *intel_dig_port,
6147                                   u8 msg_id, bool *msg_ready)
6148 {
6149         u8 rx_status;
6150         int ret;
6151
6152         *msg_ready = false;
6153         ret = intel_dp_hdcp2_read_rx_status(intel_dig_port, &rx_status);
6154         if (ret < 0)
6155                 return ret;
6156
6157         switch (msg_id) {
6158         case HDCP_2_2_AKE_SEND_HPRIME:
6159                 if (HDCP_2_2_DP_RXSTATUS_H_PRIME(rx_status))
6160                         *msg_ready = true;
6161                 break;
6162         case HDCP_2_2_AKE_SEND_PAIRING_INFO:
6163                 if (HDCP_2_2_DP_RXSTATUS_PAIRING(rx_status))
6164                         *msg_ready = true;
6165                 break;
6166         case HDCP_2_2_REP_SEND_RECVID_LIST:
6167                 if (HDCP_2_2_DP_RXSTATUS_READY(rx_status))
6168                         *msg_ready = true;
6169                 break;
6170         default:
6171                 DRM_ERROR("Unidentified msg_id: %d\n", msg_id);
6172                 return -EINVAL;
6173         }
6174
6175         return 0;
6176 }
6177
6178 static ssize_t
6179 intel_dp_hdcp2_wait_for_msg(struct intel_digital_port *intel_dig_port,
6180                             const struct hdcp2_dp_msg_data *hdcp2_msg_data)
6181 {
6182         struct intel_dp *dp = &intel_dig_port->dp;
6183         struct intel_hdcp *hdcp = &dp->attached_connector->hdcp;
6184         u8 msg_id = hdcp2_msg_data->msg_id;
6185         int ret, timeout;
6186         bool msg_ready = false;
6187
6188         if (msg_id == HDCP_2_2_AKE_SEND_HPRIME && !hdcp->is_paired)
6189                 timeout = hdcp2_msg_data->timeout2;
6190         else
6191                 timeout = hdcp2_msg_data->timeout;
6192
6193         /*
6194          * There is no way to detect the CERT, LPRIME and STREAM_READY
6195          * availability. So Wait for timeout and read the msg.
6196          */
6197         if (!hdcp2_msg_data->msg_detectable) {
6198                 mdelay(timeout);
6199                 ret = 0;
6200         } else {
6201                 /*
6202                  * As we want to check the msg availability at timeout, Ignoring
6203                  * the timeout at wait for CP_IRQ.
6204                  */
6205                 intel_dp_hdcp_wait_for_cp_irq(hdcp, timeout);
6206                 ret = hdcp2_detect_msg_availability(intel_dig_port,
6207                                                     msg_id, &msg_ready);
6208                 if (!msg_ready)
6209                         ret = -ETIMEDOUT;
6210         }
6211
6212         if (ret)
6213                 DRM_DEBUG_KMS("msg_id %d, ret %d, timeout(mSec): %d\n",
6214                               hdcp2_msg_data->msg_id, ret, timeout);
6215
6216         return ret;
6217 }
6218
6219 static const struct hdcp2_dp_msg_data *get_hdcp2_dp_msg_data(u8 msg_id)
6220 {
6221         int i;
6222
6223         for (i = 0; i < ARRAY_SIZE(hdcp2_dp_msg_data); i++)
6224                 if (hdcp2_dp_msg_data[i].msg_id == msg_id)
6225                         return &hdcp2_dp_msg_data[i];
6226
6227         return NULL;
6228 }
6229
6230 static
6231 int intel_dp_hdcp2_write_msg(struct intel_digital_port *intel_dig_port,
6232                              void *buf, size_t size)
6233 {
6234         struct intel_dp *dp = &intel_dig_port->dp;
6235         struct intel_hdcp *hdcp = &dp->attached_connector->hdcp;
6236         unsigned int offset;
6237         u8 *byte = buf;
6238         ssize_t ret, bytes_to_write, len;
6239         const struct hdcp2_dp_msg_data *hdcp2_msg_data;
6240
6241         hdcp2_msg_data = get_hdcp2_dp_msg_data(*byte);
6242         if (!hdcp2_msg_data)
6243                 return -EINVAL;
6244
6245         offset = hdcp2_msg_data->offset;
6246
6247         /* No msg_id in DP HDCP2.2 msgs */
6248         bytes_to_write = size - 1;
6249         byte++;
6250
6251         hdcp->cp_irq_count_cached = atomic_read(&hdcp->cp_irq_count);
6252
6253         while (bytes_to_write) {
6254                 len = bytes_to_write > DP_AUX_MAX_PAYLOAD_BYTES ?
6255                                 DP_AUX_MAX_PAYLOAD_BYTES : bytes_to_write;
6256
6257                 ret = drm_dp_dpcd_write(&intel_dig_port->dp.aux,
6258                                         offset, (void *)byte, len);
6259                 if (ret < 0)
6260                         return ret;
6261
6262                 bytes_to_write -= ret;
6263                 byte += ret;
6264                 offset += ret;
6265         }
6266
6267         return size;
6268 }
6269
6270 static
6271 ssize_t get_receiver_id_list_size(struct intel_digital_port *intel_dig_port)
6272 {
6273         u8 rx_info[HDCP_2_2_RXINFO_LEN];
6274         u32 dev_cnt;
6275         ssize_t ret;
6276
6277         ret = drm_dp_dpcd_read(&intel_dig_port->dp.aux,
6278                                DP_HDCP_2_2_REG_RXINFO_OFFSET,
6279                                (void *)rx_info, HDCP_2_2_RXINFO_LEN);
6280         if (ret != HDCP_2_2_RXINFO_LEN)
6281                 return ret >= 0 ? -EIO : ret;
6282
6283         dev_cnt = (HDCP_2_2_DEV_COUNT_HI(rx_info[0]) << 4 |
6284                    HDCP_2_2_DEV_COUNT_LO(rx_info[1]));
6285
6286         if (dev_cnt > HDCP_2_2_MAX_DEVICE_COUNT)
6287                 dev_cnt = HDCP_2_2_MAX_DEVICE_COUNT;
6288
6289         ret = sizeof(struct hdcp2_rep_send_receiverid_list) -
6290                 HDCP_2_2_RECEIVER_IDS_MAX_LEN +
6291                 (dev_cnt * HDCP_2_2_RECEIVER_ID_LEN);
6292
6293         return ret;
6294 }
6295
6296 static
6297 int intel_dp_hdcp2_read_msg(struct intel_digital_port *intel_dig_port,
6298                             u8 msg_id, void *buf, size_t size)
6299 {
6300         unsigned int offset;
6301         u8 *byte = buf;
6302         ssize_t ret, bytes_to_recv, len;
6303         const struct hdcp2_dp_msg_data *hdcp2_msg_data;
6304
6305         hdcp2_msg_data = get_hdcp2_dp_msg_data(msg_id);
6306         if (!hdcp2_msg_data)
6307                 return -EINVAL;
6308         offset = hdcp2_msg_data->offset;
6309
6310         ret = intel_dp_hdcp2_wait_for_msg(intel_dig_port, hdcp2_msg_data);
6311         if (ret < 0)
6312                 return ret;
6313
6314         if (msg_id == HDCP_2_2_REP_SEND_RECVID_LIST) {
6315                 ret = get_receiver_id_list_size(intel_dig_port);
6316                 if (ret < 0)
6317                         return ret;
6318
6319                 size = ret;
6320         }
6321         bytes_to_recv = size - 1;
6322
6323         /* DP adaptation msgs has no msg_id */
6324         byte++;
6325
6326         while (bytes_to_recv) {
6327                 len = bytes_to_recv > DP_AUX_MAX_PAYLOAD_BYTES ?
6328                       DP_AUX_MAX_PAYLOAD_BYTES : bytes_to_recv;
6329
6330                 ret = drm_dp_dpcd_read(&intel_dig_port->dp.aux, offset,
6331                                        (void *)byte, len);
6332                 if (ret < 0) {
6333                         DRM_DEBUG_KMS("msg_id %d, ret %zd\n", msg_id, ret);
6334                         return ret;
6335                 }
6336
6337                 bytes_to_recv -= ret;
6338                 byte += ret;
6339                 offset += ret;
6340         }
6341         byte = buf;
6342         *byte = msg_id;
6343
6344         return size;
6345 }
6346
6347 static
6348 int intel_dp_hdcp2_config_stream_type(struct intel_digital_port *intel_dig_port,
6349                                       bool is_repeater, u8 content_type)
6350 {
6351         struct hdcp2_dp_errata_stream_type stream_type_msg;
6352
6353         if (is_repeater)
6354                 return 0;
6355
6356         /*
6357          * Errata for DP: As Stream type is used for encryption, Receiver
6358          * should be communicated with stream type for the decryption of the
6359          * content.
6360          * Repeater will be communicated with stream type as a part of it's
6361          * auth later in time.
6362          */
6363         stream_type_msg.msg_id = HDCP_2_2_ERRATA_DP_STREAM_TYPE;
6364         stream_type_msg.stream_type = content_type;
6365
6366         return intel_dp_hdcp2_write_msg(intel_dig_port, &stream_type_msg,
6367                                         sizeof(stream_type_msg));
6368 }
6369
6370 static
6371 int intel_dp_hdcp2_check_link(struct intel_digital_port *intel_dig_port)
6372 {
6373         u8 rx_status;
6374         int ret;
6375
6376         ret = intel_dp_hdcp2_read_rx_status(intel_dig_port, &rx_status);
6377         if (ret)
6378                 return ret;
6379
6380         if (HDCP_2_2_DP_RXSTATUS_REAUTH_REQ(rx_status))
6381                 ret = HDCP_REAUTH_REQUEST;
6382         else if (HDCP_2_2_DP_RXSTATUS_LINK_FAILED(rx_status))
6383                 ret = HDCP_LINK_INTEGRITY_FAILURE;
6384         else if (HDCP_2_2_DP_RXSTATUS_READY(rx_status))
6385                 ret = HDCP_TOPOLOGY_CHANGE;
6386
6387         return ret;
6388 }
6389
6390 static
6391 int intel_dp_hdcp2_capable(struct intel_digital_port *intel_dig_port,
6392                            bool *capable)
6393 {
6394         u8 rx_caps[3];
6395         int ret;
6396
6397         *capable = false;
6398         ret = drm_dp_dpcd_read(&intel_dig_port->dp.aux,
6399                                DP_HDCP_2_2_REG_RX_CAPS_OFFSET,
6400                                rx_caps, HDCP_2_2_RXCAPS_LEN);
6401         if (ret != HDCP_2_2_RXCAPS_LEN)
6402                 return ret >= 0 ? -EIO : ret;
6403
6404         if (rx_caps[0] == HDCP_2_2_RX_CAPS_VERSION_VAL &&
6405             HDCP_2_2_DP_HDCP_CAPABLE(rx_caps[2]))
6406                 *capable = true;
6407
6408         return 0;
6409 }
6410
6411 static const struct intel_hdcp_shim intel_dp_hdcp_shim = {
6412         .write_an_aksv = intel_dp_hdcp_write_an_aksv,
6413         .read_bksv = intel_dp_hdcp_read_bksv,
6414         .read_bstatus = intel_dp_hdcp_read_bstatus,
6415         .repeater_present = intel_dp_hdcp_repeater_present,
6416         .read_ri_prime = intel_dp_hdcp_read_ri_prime,
6417         .read_ksv_ready = intel_dp_hdcp_read_ksv_ready,
6418         .read_ksv_fifo = intel_dp_hdcp_read_ksv_fifo,
6419         .read_v_prime_part = intel_dp_hdcp_read_v_prime_part,
6420         .toggle_signalling = intel_dp_hdcp_toggle_signalling,
6421         .check_link = intel_dp_hdcp_check_link,
6422         .hdcp_capable = intel_dp_hdcp_capable,
6423         .write_2_2_msg = intel_dp_hdcp2_write_msg,
6424         .read_2_2_msg = intel_dp_hdcp2_read_msg,
6425         .config_stream_type = intel_dp_hdcp2_config_stream_type,
6426         .check_2_2_link = intel_dp_hdcp2_check_link,
6427         .hdcp_2_2_capable = intel_dp_hdcp2_capable,
6428         .protocol = HDCP_PROTOCOL_DP,
6429 };
6430
6431 static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
6432 {
6433         struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
6434         struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
6435
6436         lockdep_assert_held(&dev_priv->pps_mutex);
6437
6438         if (!edp_have_panel_vdd(intel_dp))
6439                 return;
6440
6441         /*
6442          * The VDD bit needs a power domain reference, so if the bit is
6443          * already enabled when we boot or resume, grab this reference and
6444          * schedule a vdd off, so we don't hold on to the reference
6445          * indefinitely.
6446          */
6447         DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
6448         intel_display_power_get(dev_priv, intel_aux_power_domain(dig_port));
6449
6450         edp_panel_vdd_schedule_off(intel_dp);
6451 }
6452
6453 static enum pipe vlv_active_pipe(struct intel_dp *intel_dp)
6454 {
6455         struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
6456         struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
6457         enum pipe pipe;
6458
6459         if (intel_dp_port_enabled(dev_priv, intel_dp->output_reg,
6460                                   encoder->port, &pipe))
6461                 return pipe;
6462
6463         return INVALID_PIPE;
6464 }
6465
6466 void intel_dp_encoder_reset(struct drm_encoder *encoder)
6467 {
6468         struct drm_i915_private *dev_priv = to_i915(encoder->dev);
6469         struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
6470         struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);
6471         intel_wakeref_t wakeref;
6472
6473         if (!HAS_DDI(dev_priv))
6474                 intel_dp->DP = I915_READ(intel_dp->output_reg);
6475
6476         if (lspcon->active)
6477                 lspcon_resume(lspcon);
6478
6479         intel_dp->reset_link_params = true;
6480
6481         if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
6482             !intel_dp_is_edp(intel_dp))
6483                 return;
6484
6485         with_pps_lock(intel_dp, wakeref) {
6486                 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
6487                         intel_dp->active_pipe = vlv_active_pipe(intel_dp);
6488
6489                 if (intel_dp_is_edp(intel_dp)) {
6490                         /*
6491                          * Reinit the power sequencer, in case BIOS did
6492                          * something nasty with it.
6493                          */
6494                         intel_dp_pps_init(intel_dp);
6495                         intel_edp_panel_vdd_sanitize(intel_dp);
6496                 }
6497         }
6498 }
6499
6500 static const struct drm_connector_funcs intel_dp_connector_funcs = {
6501         .force = intel_dp_force,
6502         .fill_modes = drm_helper_probe_single_connector_modes,
6503         .atomic_get_property = intel_digital_connector_atomic_get_property,
6504         .atomic_set_property = intel_digital_connector_atomic_set_property,
6505         .late_register = intel_dp_connector_register,
6506         .early_unregister = intel_dp_connector_unregister,
6507         .destroy = intel_connector_destroy,
6508         .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
6509         .atomic_duplicate_state = intel_digital_connector_duplicate_state,
6510 };
6511
6512 static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
6513         .detect_ctx = intel_dp_detect,
6514         .get_modes = intel_dp_get_modes,
6515         .mode_valid = intel_dp_mode_valid,
6516         .atomic_check = intel_digital_connector_atomic_check,
6517 };
6518
6519 static const struct drm_encoder_funcs intel_dp_enc_funcs = {
6520         .reset = intel_dp_encoder_reset,
6521         .destroy = intel_dp_encoder_destroy,
6522 };
6523
6524 enum irqreturn
6525 intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
6526 {
6527         struct intel_dp *intel_dp = &intel_dig_port->dp;
6528
6529         if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
6530                 /*
6531                  * vdd off can generate a long pulse on eDP which
6532                  * would require vdd on to handle it, and thus we
6533                  * would end up in an endless cycle of
6534                  * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
6535                  */
6536                 DRM_DEBUG_KMS("ignoring long hpd on eDP [ENCODER:%d:%s]\n",
6537                               intel_dig_port->base.base.base.id,
6538                               intel_dig_port->base.base.name);
6539                 return IRQ_HANDLED;
6540         }
6541
6542         DRM_DEBUG_KMS("got hpd irq on [ENCODER:%d:%s] - %s\n",
6543                       intel_dig_port->base.base.base.id,
6544                       intel_dig_port->base.base.name,
6545                       long_hpd ? "long" : "short");
6546
6547         if (long_hpd) {
6548                 intel_dp->reset_link_params = true;
6549                 return IRQ_NONE;
6550         }
6551
6552         if (intel_dp->is_mst) {
6553                 if (intel_dp_check_mst_status(intel_dp) == -EINVAL) {
6554                         /*
6555                          * If we were in MST mode, and device is not
6556                          * there, get out of MST mode
6557                          */
6558                         DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
6559                                       intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
6560                         intel_dp->is_mst = false;
6561                         drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
6562                                                         intel_dp->is_mst);
6563
6564                         return IRQ_NONE;
6565                 }
6566         }
6567
6568         if (!intel_dp->is_mst) {
6569                 bool handled;
6570
6571                 handled = intel_dp_short_pulse(intel_dp);
6572
6573                 if (!handled)
6574                         return IRQ_NONE;
6575         }
6576
6577         return IRQ_HANDLED;
6578 }
6579
6580 /* check the VBT to see whether the eDP is on another port */
6581 bool intel_dp_is_port_edp(struct drm_i915_private *dev_priv, enum port port)
6582 {
6583         /*
6584          * eDP not supported on g4x. so bail out early just
6585          * for a bit extra safety in case the VBT is bonkers.
6586          */
6587         if (INTEL_GEN(dev_priv) < 5)
6588                 return false;
6589
6590         if (INTEL_GEN(dev_priv) < 9 && port == PORT_A)
6591                 return true;
6592
6593         return intel_bios_is_port_edp(dev_priv, port);
6594 }
6595
6596 static void
6597 intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
6598 {
6599         struct drm_i915_private *dev_priv = to_i915(connector->dev);
6600         enum port port = dp_to_dig_port(intel_dp)->base.port;
6601
6602         if (!IS_G4X(dev_priv) && port != PORT_A)
6603                 intel_attach_force_audio_property(connector);
6604
6605         intel_attach_broadcast_rgb_property(connector);
6606         if (HAS_GMCH(dev_priv))
6607                 drm_connector_attach_max_bpc_property(connector, 6, 10);
6608         else if (INTEL_GEN(dev_priv) >= 5)
6609                 drm_connector_attach_max_bpc_property(connector, 6, 12);
6610
6611         intel_attach_colorspace_property(connector);
6612
6613         if (IS_GEMINILAKE(dev_priv) || INTEL_GEN(dev_priv) >= 11)
6614                 drm_object_attach_property(&connector->base,
6615                                            connector->dev->mode_config.hdr_output_metadata_property,
6616                                            0);
6617
6618         if (intel_dp_is_edp(intel_dp)) {
6619                 u32 allowed_scalers;
6620
6621                 allowed_scalers = BIT(DRM_MODE_SCALE_ASPECT) | BIT(DRM_MODE_SCALE_FULLSCREEN);
6622                 if (!HAS_GMCH(dev_priv))
6623                         allowed_scalers |= BIT(DRM_MODE_SCALE_CENTER);
6624
6625                 drm_connector_attach_scaling_mode_property(connector, allowed_scalers);
6626
6627                 connector->state->scaling_mode = DRM_MODE_SCALE_ASPECT;
6628
6629         }
6630 }
6631
6632 static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
6633 {
6634         intel_dp->panel_power_off_time = ktime_get_boottime();
6635         intel_dp->last_power_on = jiffies;
6636         intel_dp->last_backlight_off = jiffies;
6637 }
6638
6639 static void
6640 intel_pps_readout_hw_state(struct intel_dp *intel_dp, struct edp_power_seq *seq)
6641 {
6642         struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
6643         u32 pp_on, pp_off, pp_ctl;
6644         struct pps_registers regs;
6645
6646         intel_pps_get_registers(intel_dp, &regs);
6647
6648         pp_ctl = ironlake_get_pp_control(intel_dp);
6649
6650         /* Ensure PPS is unlocked */
6651         if (!HAS_DDI(dev_priv))
6652                 I915_WRITE(regs.pp_ctrl, pp_ctl);
6653
6654         pp_on = I915_READ(regs.pp_on);
6655         pp_off = I915_READ(regs.pp_off);
6656
6657         /* Pull timing values out of registers */
6658         seq->t1_t3 = REG_FIELD_GET(PANEL_POWER_UP_DELAY_MASK, pp_on);
6659         seq->t8 = REG_FIELD_GET(PANEL_LIGHT_ON_DELAY_MASK, pp_on);
6660         seq->t9 = REG_FIELD_GET(PANEL_LIGHT_OFF_DELAY_MASK, pp_off);
6661         seq->t10 = REG_FIELD_GET(PANEL_POWER_DOWN_DELAY_MASK, pp_off);
6662
6663         if (i915_mmio_reg_valid(regs.pp_div)) {
6664                 u32 pp_div;
6665
6666                 pp_div = I915_READ(regs.pp_div);
6667
6668                 seq->t11_t12 = REG_FIELD_GET(PANEL_POWER_CYCLE_DELAY_MASK, pp_div) * 1000;
6669         } else {
6670                 seq->t11_t12 = REG_FIELD_GET(BXT_POWER_CYCLE_DELAY_MASK, pp_ctl) * 1000;
6671         }
6672 }
6673
6674 static void
6675 intel_pps_dump_state(const char *state_name, const struct edp_power_seq *seq)
6676 {
6677         DRM_DEBUG_KMS("%s t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
6678                       state_name,
6679                       seq->t1_t3, seq->t8, seq->t9, seq->t10, seq->t11_t12);
6680 }
6681
6682 static void
6683 intel_pps_verify_state(struct intel_dp *intel_dp)
6684 {
6685         struct edp_power_seq hw;
6686         struct edp_power_seq *sw = &intel_dp->pps_delays;
6687
6688         intel_pps_readout_hw_state(intel_dp, &hw);
6689
6690         if (hw.t1_t3 != sw->t1_t3 || hw.t8 != sw->t8 || hw.t9 != sw->t9 ||
6691             hw.t10 != sw->t10 || hw.t11_t12 != sw->t11_t12) {
6692                 DRM_ERROR("PPS state mismatch\n");
6693                 intel_pps_dump_state("sw", sw);
6694                 intel_pps_dump_state("hw", &hw);
6695         }
6696 }
6697
6698 static void
6699 intel_dp_init_panel_power_sequencer(struct intel_dp *intel_dp)
6700 {
6701         struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
6702         struct edp_power_seq cur, vbt, spec,
6703                 *final = &intel_dp->pps_delays;
6704
6705         lockdep_assert_held(&dev_priv->pps_mutex);
6706
6707         /* already initialized? */
6708         if (final->t11_t12 != 0)
6709                 return;
6710
6711         intel_pps_readout_hw_state(intel_dp, &cur);
6712
6713         intel_pps_dump_state("cur", &cur);
6714
6715         vbt = dev_priv->vbt.edp.pps;
6716         /* On Toshiba Satellite P50-C-18C system the VBT T12 delay
6717          * of 500ms appears to be too short. Ocassionally the panel
6718          * just fails to power back on. Increasing the delay to 800ms
6719          * seems sufficient to avoid this problem.
6720          */
6721         if (dev_priv->quirks & QUIRK_INCREASE_T12_DELAY) {
6722                 vbt.t11_t12 = max_t(u16, vbt.t11_t12, 1300 * 10);
6723                 DRM_DEBUG_KMS("Increasing T12 panel delay as per the quirk to %d\n",
6724                               vbt.t11_t12);
6725         }
6726         /* T11_T12 delay is special and actually in units of 100ms, but zero
6727          * based in the hw (so we need to add 100 ms). But the sw vbt
6728          * table multiplies it with 1000 to make it in units of 100usec,
6729          * too. */
6730         vbt.t11_t12 += 100 * 10;
6731
6732         /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
6733          * our hw here, which are all in 100usec. */
6734         spec.t1_t3 = 210 * 10;
6735         spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
6736         spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
6737         spec.t10 = 500 * 10;
6738         /* This one is special and actually in units of 100ms, but zero
6739          * based in the hw (so we need to add 100 ms). But the sw vbt
6740          * table multiplies it with 1000 to make it in units of 100usec,
6741          * too. */
6742         spec.t11_t12 = (510 + 100) * 10;
6743
6744         intel_pps_dump_state("vbt", &vbt);
6745
6746         /* Use the max of the register settings and vbt. If both are
6747          * unset, fall back to the spec limits. */
6748 #define assign_final(field)     final->field = (max(cur.field, vbt.field) == 0 ? \
6749                                        spec.field : \
6750                                        max(cur.field, vbt.field))
6751         assign_final(t1_t3);
6752         assign_final(t8);
6753         assign_final(t9);
6754         assign_final(t10);
6755         assign_final(t11_t12);
6756 #undef assign_final
6757
6758 #define get_delay(field)        (DIV_ROUND_UP(final->field, 10))
6759         intel_dp->panel_power_up_delay = get_delay(t1_t3);
6760         intel_dp->backlight_on_delay = get_delay(t8);
6761         intel_dp->backlight_off_delay = get_delay(t9);
6762         intel_dp->panel_power_down_delay = get_delay(t10);
6763         intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
6764 #undef get_delay
6765
6766         DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
6767                       intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
6768                       intel_dp->panel_power_cycle_delay);
6769
6770         DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
6771                       intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
6772
6773         /*
6774          * We override the HW backlight delays to 1 because we do manual waits
6775          * on them. For T8, even BSpec recommends doing it. For T9, if we
6776          * don't do this, we'll end up waiting for the backlight off delay
6777          * twice: once when we do the manual sleep, and once when we disable
6778          * the panel and wait for the PP_STATUS bit to become zero.
6779          */
6780         final->t8 = 1;
6781         final->t9 = 1;
6782
6783         /*
6784          * HW has only a 100msec granularity for t11_t12 so round it up
6785          * accordingly.
6786          */
6787         final->t11_t12 = roundup(final->t11_t12, 100 * 10);
6788 }
6789
6790 static void
6791 intel_dp_init_panel_power_sequencer_registers(struct intel_dp *intel_dp,
6792                                               bool force_disable_vdd)
6793 {
6794         struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
6795         u32 pp_on, pp_off, port_sel = 0;
6796         int div = dev_priv->rawclk_freq / 1000;
6797         struct pps_registers regs;
6798         enum port port = dp_to_dig_port(intel_dp)->base.port;
6799         const struct edp_power_seq *seq = &intel_dp->pps_delays;
6800
6801         lockdep_assert_held(&dev_priv->pps_mutex);
6802
6803         intel_pps_get_registers(intel_dp, &regs);
6804
6805         /*
6806          * On some VLV machines the BIOS can leave the VDD
6807          * enabled even on power sequencers which aren't
6808          * hooked up to any port. This would mess up the
6809          * power domain tracking the first time we pick
6810          * one of these power sequencers for use since
6811          * edp_panel_vdd_on() would notice that the VDD was
6812          * already on and therefore wouldn't grab the power
6813          * domain reference. Disable VDD first to avoid this.
6814          * This also avoids spuriously turning the VDD on as
6815          * soon as the new power sequencer gets initialized.
6816          */
6817         if (force_disable_vdd) {
6818                 u32 pp = ironlake_get_pp_control(intel_dp);
6819
6820                 WARN(pp & PANEL_POWER_ON, "Panel power already on\n");
6821
6822                 if (pp & EDP_FORCE_VDD)
6823                         DRM_DEBUG_KMS("VDD already on, disabling first\n");
6824
6825                 pp &= ~EDP_FORCE_VDD;
6826
6827                 I915_WRITE(regs.pp_ctrl, pp);
6828         }
6829
6830         pp_on = REG_FIELD_PREP(PANEL_POWER_UP_DELAY_MASK, seq->t1_t3) |
6831                 REG_FIELD_PREP(PANEL_LIGHT_ON_DELAY_MASK, seq->t8);
6832         pp_off = REG_FIELD_PREP(PANEL_LIGHT_OFF_DELAY_MASK, seq->t9) |
6833                 REG_FIELD_PREP(PANEL_POWER_DOWN_DELAY_MASK, seq->t10);
6834
6835         /* Haswell doesn't have any port selection bits for the panel
6836          * power sequencer any more. */
6837         if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
6838                 port_sel = PANEL_PORT_SELECT_VLV(port);
6839         } else if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
6840                 switch (port) {
6841                 case PORT_A:
6842                         port_sel = PANEL_PORT_SELECT_DPA;
6843                         break;
6844                 case PORT_C:
6845                         port_sel = PANEL_PORT_SELECT_DPC;
6846                         break;
6847                 case PORT_D:
6848                         port_sel = PANEL_PORT_SELECT_DPD;
6849                         break;
6850                 default:
6851                         MISSING_CASE(port);
6852                         break;
6853                 }
6854         }
6855
6856         pp_on |= port_sel;
6857
6858         I915_WRITE(regs.pp_on, pp_on);
6859         I915_WRITE(regs.pp_off, pp_off);
6860
6861         /*
6862          * Compute the divisor for the pp clock, simply match the Bspec formula.
6863          */
6864         if (i915_mmio_reg_valid(regs.pp_div)) {
6865                 I915_WRITE(regs.pp_div,
6866                            REG_FIELD_PREP(PP_REFERENCE_DIVIDER_MASK, (100 * div) / 2 - 1) |
6867                            REG_FIELD_PREP(PANEL_POWER_CYCLE_DELAY_MASK, DIV_ROUND_UP(seq->t11_t12, 1000)));
6868         } else {
6869                 u32 pp_ctl;
6870
6871                 pp_ctl = I915_READ(regs.pp_ctrl);
6872                 pp_ctl &= ~BXT_POWER_CYCLE_DELAY_MASK;
6873                 pp_ctl |= REG_FIELD_PREP(BXT_POWER_CYCLE_DELAY_MASK, DIV_ROUND_UP(seq->t11_t12, 1000));
6874                 I915_WRITE(regs.pp_ctrl, pp_ctl);
6875         }
6876
6877         DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
6878                       I915_READ(regs.pp_on),
6879                       I915_READ(regs.pp_off),
6880                       i915_mmio_reg_valid(regs.pp_div) ?
6881                       I915_READ(regs.pp_div) :
6882                       (I915_READ(regs.pp_ctrl) & BXT_POWER_CYCLE_DELAY_MASK));
6883 }
6884
6885 static void intel_dp_pps_init(struct intel_dp *intel_dp)
6886 {
6887         struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
6888
6889         if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
6890                 vlv_initial_power_sequencer_setup(intel_dp);
6891         } else {
6892                 intel_dp_init_panel_power_sequencer(intel_dp);
6893                 intel_dp_init_panel_power_sequencer_registers(intel_dp, false);
6894         }
6895 }
6896
6897 /**
6898  * intel_dp_set_drrs_state - program registers for RR switch to take effect
6899  * @dev_priv: i915 device
6900  * @crtc_state: a pointer to the active intel_crtc_state
6901  * @refresh_rate: RR to be programmed
6902  *
6903  * This function gets called when refresh rate (RR) has to be changed from
6904  * one frequency to another. Switches can be between high and low RR
6905  * supported by the panel or to any other RR based on media playback (in
6906  * this case, RR value needs to be passed from user space).
6907  *
6908  * The caller of this function needs to take a lock on dev_priv->drrs.
6909  */
6910 static void intel_dp_set_drrs_state(struct drm_i915_private *dev_priv,
6911                                     const struct intel_crtc_state *crtc_state,
6912                                     int refresh_rate)
6913 {
6914         struct intel_dp *intel_dp = dev_priv->drrs.dp;
6915         struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
6916         enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
6917
6918         if (refresh_rate <= 0) {
6919                 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
6920                 return;
6921         }
6922
6923         if (intel_dp == NULL) {
6924                 DRM_DEBUG_KMS("DRRS not supported.\n");
6925                 return;
6926         }
6927
6928         if (!intel_crtc) {
6929                 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
6930                 return;
6931         }
6932
6933         if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
6934                 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
6935                 return;
6936         }
6937
6938         if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
6939                         refresh_rate)
6940                 index = DRRS_LOW_RR;
6941
6942         if (index == dev_priv->drrs.refresh_rate_type) {
6943                 DRM_DEBUG_KMS(
6944                         "DRRS requested for previously set RR...ignoring\n");
6945                 return;
6946         }
6947
6948         if (!crtc_state->base.active) {
6949                 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
6950                 return;
6951         }
6952
6953         if (INTEL_GEN(dev_priv) >= 8 && !IS_CHERRYVIEW(dev_priv)) {
6954                 switch (index) {
6955                 case DRRS_HIGH_RR:
6956                         intel_dp_set_m_n(crtc_state, M1_N1);
6957                         break;
6958                 case DRRS_LOW_RR:
6959                         intel_dp_set_m_n(crtc_state, M2_N2);
6960                         break;
6961                 case DRRS_MAX_RR:
6962                 default:
6963                         DRM_ERROR("Unsupported refreshrate type\n");
6964                 }
6965         } else if (INTEL_GEN(dev_priv) > 6) {
6966                 i915_reg_t reg = PIPECONF(crtc_state->cpu_transcoder);
6967                 u32 val;
6968
6969                 val = I915_READ(reg);
6970                 if (index > DRRS_HIGH_RR) {
6971                         if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
6972                                 val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
6973                         else
6974                                 val |= PIPECONF_EDP_RR_MODE_SWITCH;
6975                 } else {
6976                         if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
6977                                 val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
6978                         else
6979                                 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
6980                 }
6981                 I915_WRITE(reg, val);
6982         }
6983
6984         dev_priv->drrs.refresh_rate_type = index;
6985
6986         DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
6987 }
6988
6989 /**
6990  * intel_edp_drrs_enable - init drrs struct if supported
6991  * @intel_dp: DP struct
6992  * @crtc_state: A pointer to the active crtc state.
6993  *
6994  * Initializes frontbuffer_bits and drrs.dp
6995  */
6996 void intel_edp_drrs_enable(struct intel_dp *intel_dp,
6997                            const struct intel_crtc_state *crtc_state)
6998 {
6999         struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
7000
7001         if (!crtc_state->has_drrs) {
7002                 DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
7003                 return;
7004         }
7005
7006         if (dev_priv->psr.enabled) {
7007                 DRM_DEBUG_KMS("PSR enabled. Not enabling DRRS.\n");
7008                 return;
7009         }
7010
7011         mutex_lock(&dev_priv->drrs.mutex);
7012         if (dev_priv->drrs.dp) {
7013                 DRM_DEBUG_KMS("DRRS already enabled\n");
7014                 goto unlock;
7015         }
7016
7017         dev_priv->drrs.busy_frontbuffer_bits = 0;
7018
7019         dev_priv->drrs.dp = intel_dp;
7020
7021 unlock:
7022         mutex_unlock(&dev_priv->drrs.mutex);
7023 }
7024
7025 /**
7026  * intel_edp_drrs_disable - Disable DRRS
7027  * @intel_dp: DP struct
7028  * @old_crtc_state: Pointer to old crtc_state.
7029  *
7030  */
7031 void intel_edp_drrs_disable(struct intel_dp *intel_dp,
7032                             const struct intel_crtc_state *old_crtc_state)
7033 {
7034         struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
7035
7036         if (!old_crtc_state->has_drrs)
7037                 return;
7038
7039         mutex_lock(&dev_priv->drrs.mutex);
7040         if (!dev_priv->drrs.dp) {
7041                 mutex_unlock(&dev_priv->drrs.mutex);
7042                 return;
7043         }
7044
7045         if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
7046                 intel_dp_set_drrs_state(dev_priv, old_crtc_state,
7047                         intel_dp->attached_connector->panel.fixed_mode->vrefresh);
7048
7049         dev_priv->drrs.dp = NULL;
7050         mutex_unlock(&dev_priv->drrs.mutex);
7051
7052         cancel_delayed_work_sync(&dev_priv->drrs.work);
7053 }
7054
7055 static void intel_edp_drrs_downclock_work(struct work_struct *work)
7056 {
7057         struct drm_i915_private *dev_priv =
7058                 container_of(work, typeof(*dev_priv), drrs.work.work);
7059         struct intel_dp *intel_dp;
7060
7061         mutex_lock(&dev_priv->drrs.mutex);
7062
7063         intel_dp = dev_priv->drrs.dp;
7064
7065         if (!intel_dp)
7066                 goto unlock;
7067
7068         /*
7069          * The delayed work can race with an invalidate hence we need to
7070          * recheck.
7071          */
7072
7073         if (dev_priv->drrs.busy_frontbuffer_bits)
7074                 goto unlock;
7075
7076         if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR) {
7077                 struct drm_crtc *crtc = dp_to_dig_port(intel_dp)->base.base.crtc;
7078
7079                 intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
7080                         intel_dp->attached_connector->panel.downclock_mode->vrefresh);
7081         }
7082
7083 unlock:
7084         mutex_unlock(&dev_priv->drrs.mutex);
7085 }
7086
7087 /**
7088  * intel_edp_drrs_invalidate - Disable Idleness DRRS
7089  * @dev_priv: i915 device
7090  * @frontbuffer_bits: frontbuffer plane tracking bits
7091  *
7092  * This function gets called everytime rendering on the given planes start.
7093  * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
7094  *
7095  * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
7096  */
7097 void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
7098                                unsigned int frontbuffer_bits)
7099 {
7100         struct drm_crtc *crtc;
7101         enum pipe pipe;
7102
7103         if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
7104                 return;
7105
7106         cancel_delayed_work(&dev_priv->drrs.work);
7107
7108         mutex_lock(&dev_priv->drrs.mutex);
7109         if (!dev_priv->drrs.dp) {
7110                 mutex_unlock(&dev_priv->drrs.mutex);
7111                 return;
7112         }
7113
7114         crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
7115         pipe = to_intel_crtc(crtc)->pipe;
7116
7117         frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
7118         dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;
7119
7120         /* invalidate means busy screen hence upclock */
7121         if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
7122                 intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
7123                         dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh);
7124
7125         mutex_unlock(&dev_priv->drrs.mutex);
7126 }
7127
7128 /**
7129  * intel_edp_drrs_flush - Restart Idleness DRRS
7130  * @dev_priv: i915 device
7131  * @frontbuffer_bits: frontbuffer plane tracking bits
7132  *
7133  * This function gets called every time rendering on the given planes has
7134  * completed or flip on a crtc is completed. So DRRS should be upclocked
7135  * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
7136  * if no other planes are dirty.
7137  *
7138  * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
7139  */
7140 void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
7141                           unsigned int frontbuffer_bits)
7142 {
7143         struct drm_crtc *crtc;
7144         enum pipe pipe;
7145
7146         if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
7147                 return;
7148
7149         cancel_delayed_work(&dev_priv->drrs.work);
7150
7151         mutex_lock(&dev_priv->drrs.mutex);
7152         if (!dev_priv->drrs.dp) {
7153                 mutex_unlock(&dev_priv->drrs.mutex);
7154                 return;
7155         }
7156
7157         crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
7158         pipe = to_intel_crtc(crtc)->pipe;
7159
7160         frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
7161         dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;
7162
7163         /* flush means busy screen hence upclock */
7164         if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
7165                 intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
7166                                 dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh);
7167
7168         /*
7169          * flush also means no more activity hence schedule downclock, if all
7170          * other fbs are quiescent too
7171          */
7172         if (!dev_priv->drrs.busy_frontbuffer_bits)
7173                 schedule_delayed_work(&dev_priv->drrs.work,
7174                                 msecs_to_jiffies(1000));
7175         mutex_unlock(&dev_priv->drrs.mutex);
7176 }
7177
7178 /**
7179  * DOC: Display Refresh Rate Switching (DRRS)
7180  *
7181  * Display Refresh Rate Switching (DRRS) is a power conservation feature
7182  * which enables swtching between low and high refresh rates,
7183  * dynamically, based on the usage scenario. This feature is applicable
7184  * for internal panels.
7185  *
7186  * Indication that the panel supports DRRS is given by the panel EDID, which
7187  * would list multiple refresh rates for one resolution.
7188  *
7189  * DRRS is of 2 types - static and seamless.
7190  * Static DRRS involves changing refresh rate (RR) by doing a full modeset
7191  * (may appear as a blink on screen) and is used in dock-undock scenario.
7192  * Seamless DRRS involves changing RR without any visual effect to the user
7193  * and can be used during normal system usage. This is done by programming
7194  * certain registers.
7195  *
7196  * Support for static/seamless DRRS may be indicated in the VBT based on
7197  * inputs from the panel spec.
7198  *
7199  * DRRS saves power by switching to low RR based on usage scenarios.
7200  *
7201  * The implementation is based on frontbuffer tracking implementation.  When
7202  * there is a disturbance on the screen triggered by user activity or a periodic
7203  * system activity, DRRS is disabled (RR is changed to high RR).  When there is
7204  * no movement on screen, after a timeout of 1 second, a switch to low RR is
7205  * made.
7206  *
7207  * For integration with frontbuffer tracking code, intel_edp_drrs_invalidate()
7208  * and intel_edp_drrs_flush() are called.
7209  *
7210  * DRRS can be further extended to support other internal panels and also
7211  * the scenario of video playback wherein RR is set based on the rate
7212  * requested by userspace.
7213  */
7214
7215 /**
7216  * intel_dp_drrs_init - Init basic DRRS work and mutex.
7217  * @connector: eDP connector
7218  * @fixed_mode: preferred mode of panel
7219  *
7220  * This function is  called only once at driver load to initialize basic
7221  * DRRS stuff.
7222  *
7223  * Returns:
7224  * Downclock mode if panel supports it, else return NULL.
7225  * DRRS support is determined by the presence of downclock mode (apart
7226  * from VBT setting).
7227  */
7228 static struct drm_display_mode *
7229 intel_dp_drrs_init(struct intel_connector *connector,
7230                    struct drm_display_mode *fixed_mode)
7231 {
7232         struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
7233         struct drm_display_mode *downclock_mode = NULL;
7234
7235         INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
7236         mutex_init(&dev_priv->drrs.mutex);
7237
7238         if (INTEL_GEN(dev_priv) <= 6) {
7239                 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
7240                 return NULL;
7241         }
7242
7243         if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
7244                 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
7245                 return NULL;
7246         }
7247
7248         downclock_mode = intel_panel_edid_downclock_mode(connector, fixed_mode);
7249         if (!downclock_mode) {
7250                 DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
7251                 return NULL;
7252         }
7253
7254         dev_priv->drrs.type = dev_priv->vbt.drrs_type;
7255
7256         dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
7257         DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
7258         return downclock_mode;
7259 }
7260
7261 static bool intel_edp_init_connector(struct intel_dp *intel_dp,
7262                                      struct intel_connector *intel_connector)
7263 {
7264         struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
7265         struct drm_device *dev = &dev_priv->drm;
7266         struct drm_connector *connector = &intel_connector->base;
7267         struct drm_display_mode *fixed_mode = NULL;
7268         struct drm_display_mode *downclock_mode = NULL;
7269         bool has_dpcd;
7270         enum pipe pipe = INVALID_PIPE;
7271         intel_wakeref_t wakeref;
7272         struct edid *edid;
7273
7274         if (!intel_dp_is_edp(intel_dp))
7275                 return true;
7276
7277         INIT_DELAYED_WORK(&intel_dp->panel_vdd_work, edp_panel_vdd_work);
7278
7279         /*
7280          * On IBX/CPT we may get here with LVDS already registered. Since the
7281          * driver uses the only internal power sequencer available for both
7282          * eDP and LVDS bail out early in this case to prevent interfering
7283          * with an already powered-on LVDS power sequencer.
7284          */
7285         if (intel_get_lvds_encoder(dev_priv)) {
7286                 WARN_ON(!(HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)));
7287                 DRM_INFO("LVDS was detected, not registering eDP\n");
7288
7289                 return false;
7290         }
7291
7292         with_pps_lock(intel_dp, wakeref) {
7293                 intel_dp_init_panel_power_timestamps(intel_dp);
7294                 intel_dp_pps_init(intel_dp);
7295                 intel_edp_panel_vdd_sanitize(intel_dp);
7296         }
7297
7298         /* Cache DPCD and EDID for edp. */
7299         has_dpcd = intel_edp_init_dpcd(intel_dp);
7300
7301         if (!has_dpcd) {
7302                 /* if this fails, presume the device is a ghost */
7303                 DRM_INFO("failed to retrieve link info, disabling eDP\n");
7304                 goto out_vdd_off;
7305         }
7306
7307         mutex_lock(&dev->mode_config.mutex);
7308         edid = drm_get_edid(connector, &intel_dp->aux.ddc);
7309         if (edid) {
7310                 if (drm_add_edid_modes(connector, edid)) {
7311                         drm_connector_update_edid_property(connector,
7312                                                                 edid);
7313                 } else {
7314                         kfree(edid);
7315                         edid = ERR_PTR(-EINVAL);
7316                 }
7317         } else {
7318                 edid = ERR_PTR(-ENOENT);
7319         }
7320         intel_connector->edid = edid;
7321
7322         fixed_mode = intel_panel_edid_fixed_mode(intel_connector);
7323         if (fixed_mode)
7324                 downclock_mode = intel_dp_drrs_init(intel_connector, fixed_mode);
7325
7326         /* fallback to VBT if available for eDP */
7327         if (!fixed_mode)
7328                 fixed_mode = intel_panel_vbt_fixed_mode(intel_connector);
7329         mutex_unlock(&dev->mode_config.mutex);
7330
7331         if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
7332                 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
7333                 register_reboot_notifier(&intel_dp->edp_notifier);
7334
7335                 /*
7336                  * Figure out the current pipe for the initial backlight setup.
7337                  * If the current pipe isn't valid, try the PPS pipe, and if that
7338                  * fails just assume pipe A.
7339                  */
7340                 pipe = vlv_active_pipe(intel_dp);
7341
7342                 if (pipe != PIPE_A && pipe != PIPE_B)
7343                         pipe = intel_dp->pps_pipe;
7344
7345                 if (pipe != PIPE_A && pipe != PIPE_B)
7346                         pipe = PIPE_A;
7347
7348                 DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
7349                               pipe_name(pipe));
7350         }
7351
7352         intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
7353         intel_connector->panel.backlight.power = intel_edp_backlight_power;
7354         intel_panel_setup_backlight(connector, pipe);
7355
7356         if (fixed_mode)
7357                 drm_connector_init_panel_orientation_property(
7358                         connector, fixed_mode->hdisplay, fixed_mode->vdisplay);
7359
7360         return true;
7361
7362 out_vdd_off:
7363         cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
7364         /*
7365          * vdd might still be enabled do to the delayed vdd off.
7366          * Make sure vdd is actually turned off here.
7367          */
7368         with_pps_lock(intel_dp, wakeref)
7369                 edp_panel_vdd_off_sync(intel_dp);
7370
7371         return false;
7372 }
7373
7374 static void intel_dp_modeset_retry_work_fn(struct work_struct *work)
7375 {
7376         struct intel_connector *intel_connector;
7377         struct drm_connector *connector;
7378
7379         intel_connector = container_of(work, typeof(*intel_connector),
7380                                        modeset_retry_work);
7381         connector = &intel_connector->base;
7382         DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n", connector->base.id,
7383                       connector->name);
7384
7385         /* Grab the locks before changing connector property*/
7386         mutex_lock(&connector->dev->mode_config.mutex);
7387         /* Set connector link status to BAD and send a Uevent to notify
7388          * userspace to do a modeset.
7389          */
7390         drm_connector_set_link_status_property(connector,
7391                                                DRM_MODE_LINK_STATUS_BAD);
7392         mutex_unlock(&connector->dev->mode_config.mutex);
7393         /* Send Hotplug uevent so userspace can reprobe */
7394         drm_kms_helper_hotplug_event(connector->dev);
7395 }
7396
7397 bool
7398 intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
7399                         struct intel_connector *intel_connector)
7400 {
7401         struct drm_connector *connector = &intel_connector->base;
7402         struct intel_dp *intel_dp = &intel_dig_port->dp;
7403         struct intel_encoder *intel_encoder = &intel_dig_port->base;
7404         struct drm_device *dev = intel_encoder->base.dev;
7405         struct drm_i915_private *dev_priv = to_i915(dev);
7406         enum port port = intel_encoder->port;
7407         enum phy phy = intel_port_to_phy(dev_priv, port);
7408         int type;
7409
7410         /* Initialize the work for modeset in case of link train failure */
7411         INIT_WORK(&intel_connector->modeset_retry_work,
7412                   intel_dp_modeset_retry_work_fn);
7413
7414         if (WARN(intel_dig_port->max_lanes < 1,
7415                  "Not enough lanes (%d) for DP on [ENCODER:%d:%s]\n",
7416                  intel_dig_port->max_lanes, intel_encoder->base.base.id,
7417                  intel_encoder->base.name))
7418                 return false;
7419
7420         intel_dp_set_source_rates(intel_dp);
7421
7422         intel_dp->reset_link_params = true;
7423         intel_dp->pps_pipe = INVALID_PIPE;
7424         intel_dp->active_pipe = INVALID_PIPE;
7425
7426         /* Preserve the current hw state. */
7427         intel_dp->DP = I915_READ(intel_dp->output_reg);
7428         intel_dp->attached_connector = intel_connector;
7429
7430         if (intel_dp_is_port_edp(dev_priv, port)) {
7431                 /*
7432                  * Currently we don't support eDP on TypeC ports, although in
7433                  * theory it could work on TypeC legacy ports.
7434                  */
7435                 WARN_ON(intel_phy_is_tc(dev_priv, phy));
7436                 type = DRM_MODE_CONNECTOR_eDP;
7437         } else {
7438                 type = DRM_MODE_CONNECTOR_DisplayPort;
7439         }
7440
7441         if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
7442                 intel_dp->active_pipe = vlv_active_pipe(intel_dp);
7443
7444         /*
7445          * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
7446          * for DP the encoder type can be set by the caller to
7447          * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
7448          */
7449         if (type == DRM_MODE_CONNECTOR_eDP)
7450                 intel_encoder->type = INTEL_OUTPUT_EDP;
7451
7452         /* eDP only on port B and/or C on vlv/chv */
7453         if (WARN_ON((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
7454                     intel_dp_is_edp(intel_dp) &&
7455                     port != PORT_B && port != PORT_C))
7456                 return false;
7457
7458         DRM_DEBUG_KMS("Adding %s connector on [ENCODER:%d:%s]\n",
7459                       type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
7460                       intel_encoder->base.base.id, intel_encoder->base.name);
7461
7462         drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
7463         drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
7464
7465         if (!HAS_GMCH(dev_priv))
7466                 connector->interlace_allowed = true;
7467         connector->doublescan_allowed = 0;
7468
7469         if (INTEL_GEN(dev_priv) >= 11)
7470                 connector->ycbcr_420_allowed = true;
7471
7472         intel_encoder->hpd_pin = intel_hpd_pin_default(dev_priv, port);
7473
7474         intel_dp_aux_init(intel_dp);
7475
7476         intel_connector_attach_encoder(intel_connector, intel_encoder);
7477
7478         if (HAS_DDI(dev_priv))
7479                 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
7480         else
7481                 intel_connector->get_hw_state = intel_connector_get_hw_state;
7482
7483         /* init MST on ports that can support it */
7484         intel_dp_mst_encoder_init(intel_dig_port,
7485                                   intel_connector->base.base.id);
7486
7487         if (!intel_edp_init_connector(intel_dp, intel_connector)) {
7488                 intel_dp_aux_fini(intel_dp);
7489                 intel_dp_mst_encoder_cleanup(intel_dig_port);
7490                 goto fail;
7491         }
7492
7493         intel_dp_add_properties(intel_dp, connector);
7494
7495         if (is_hdcp_supported(dev_priv, port) && !intel_dp_is_edp(intel_dp)) {
7496                 int ret = intel_hdcp_init(intel_connector, &intel_dp_hdcp_shim);
7497                 if (ret)
7498                         DRM_DEBUG_KMS("HDCP init failed, skipping.\n");
7499         }
7500
7501         /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
7502          * 0xd.  Failure to do so will result in spurious interrupts being
7503          * generated on the port when a cable is not attached.
7504          */
7505         if (IS_G45(dev_priv)) {
7506                 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
7507                 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
7508         }
7509
7510         return true;
7511
7512 fail:
7513         drm_connector_cleanup(connector);
7514
7515         return false;
7516 }
7517
7518 bool intel_dp_init(struct drm_i915_private *dev_priv,
7519                    i915_reg_t output_reg,
7520                    enum port port)
7521 {
7522         struct intel_digital_port *intel_dig_port;
7523         struct intel_encoder *intel_encoder;
7524         struct drm_encoder *encoder;
7525         struct intel_connector *intel_connector;
7526
7527         intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
7528         if (!intel_dig_port)
7529                 return false;
7530
7531         intel_connector = intel_connector_alloc();
7532         if (!intel_connector)
7533                 goto err_connector_alloc;
7534
7535         intel_encoder = &intel_dig_port->base;
7536         encoder = &intel_encoder->base;
7537
7538         if (drm_encoder_init(&dev_priv->drm, &intel_encoder->base,
7539                              &intel_dp_enc_funcs, DRM_MODE_ENCODER_TMDS,
7540                              "DP %c", port_name(port)))
7541                 goto err_encoder_init;
7542
7543         intel_encoder->hotplug = intel_dp_hotplug;
7544         intel_encoder->compute_config = intel_dp_compute_config;
7545         intel_encoder->get_hw_state = intel_dp_get_hw_state;
7546         intel_encoder->get_config = intel_dp_get_config;
7547         intel_encoder->update_pipe = intel_panel_update_backlight;
7548         intel_encoder->suspend = intel_dp_encoder_suspend;
7549         if (IS_CHERRYVIEW(dev_priv)) {
7550                 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
7551                 intel_encoder->pre_enable = chv_pre_enable_dp;
7552                 intel_encoder->enable = vlv_enable_dp;
7553                 intel_encoder->disable = vlv_disable_dp;
7554                 intel_encoder->post_disable = chv_post_disable_dp;
7555                 intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
7556         } else if (IS_VALLEYVIEW(dev_priv)) {
7557                 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
7558                 intel_encoder->pre_enable = vlv_pre_enable_dp;
7559                 intel_encoder->enable = vlv_enable_dp;
7560                 intel_encoder->disable = vlv_disable_dp;
7561                 intel_encoder->post_disable = vlv_post_disable_dp;
7562         } else {
7563                 intel_encoder->pre_enable = g4x_pre_enable_dp;
7564                 intel_encoder->enable = g4x_enable_dp;
7565                 intel_encoder->disable = g4x_disable_dp;
7566                 intel_encoder->post_disable = g4x_post_disable_dp;
7567         }
7568
7569         intel_dig_port->dp.output_reg = output_reg;
7570         intel_dig_port->max_lanes = 4;
7571
7572         intel_encoder->type = INTEL_OUTPUT_DP;
7573         intel_encoder->power_domain = intel_port_to_power_domain(port);
7574         if (IS_CHERRYVIEW(dev_priv)) {
7575                 if (port == PORT_D)
7576                         intel_encoder->pipe_mask = BIT(PIPE_C);
7577                 else
7578                         intel_encoder->pipe_mask = BIT(PIPE_A) | BIT(PIPE_B);
7579         } else {
7580                 intel_encoder->pipe_mask = ~0;
7581         }
7582         intel_encoder->cloneable = 0;
7583         intel_encoder->port = port;
7584
7585         intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
7586
7587         if (port != PORT_A)
7588                 intel_infoframe_init(intel_dig_port);
7589
7590         intel_dig_port->aux_ch = intel_bios_port_aux_ch(dev_priv, port);
7591         if (!intel_dp_init_connector(intel_dig_port, intel_connector))
7592                 goto err_init_connector;
7593
7594         return true;
7595
7596 err_init_connector:
7597         drm_encoder_cleanup(encoder);
7598 err_encoder_init:
7599         kfree(intel_connector);
7600 err_connector_alloc:
7601         kfree(intel_dig_port);
7602         return false;
7603 }
7604
7605 void intel_dp_mst_suspend(struct drm_i915_private *dev_priv)
7606 {
7607         struct intel_encoder *encoder;
7608
7609         for_each_intel_encoder(&dev_priv->drm, encoder) {
7610                 struct intel_dp *intel_dp;
7611
7612                 if (encoder->type != INTEL_OUTPUT_DDI)
7613                         continue;
7614
7615                 intel_dp = enc_to_intel_dp(&encoder->base);
7616
7617                 if (!intel_dp->can_mst)
7618                         continue;
7619
7620                 if (intel_dp->is_mst)
7621                         drm_dp_mst_topology_mgr_suspend(&intel_dp->mst_mgr);
7622         }
7623 }
7624
7625 void intel_dp_mst_resume(struct drm_i915_private *dev_priv)
7626 {
7627         struct intel_encoder *encoder;
7628
7629         for_each_intel_encoder(&dev_priv->drm, encoder) {
7630                 struct intel_dp *intel_dp;
7631                 int ret;
7632
7633                 if (encoder->type != INTEL_OUTPUT_DDI)
7634                         continue;
7635
7636                 intel_dp = enc_to_intel_dp(&encoder->base);
7637
7638                 if (!intel_dp->can_mst)
7639                         continue;
7640
7641                 ret = drm_dp_mst_topology_mgr_resume(&intel_dp->mst_mgr,
7642                                                      true);
7643                 if (ret) {
7644                         intel_dp->is_mst = false;
7645                         drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
7646                                                         false);
7647                 }
7648         }
7649 }