4ee827d7bf36f730c25d358f709aa99cda93260a
[sfrench/cifs-2.6.git] / arch / x86 / kvm / lapic.c
1
2 /*
3  * Local APIC virtualization
4  *
5  * Copyright (C) 2006 Qumranet, Inc.
6  * Copyright (C) 2007 Novell
7  * Copyright (C) 2007 Intel
8  * Copyright 2009 Red Hat, Inc. and/or its affiliates.
9  *
10  * Authors:
11  *   Dor Laor <dor.laor@qumranet.com>
12  *   Gregory Haskins <ghaskins@novell.com>
13  *   Yaozu (Eddie) Dong <eddie.dong@intel.com>
14  *
15  * Based on Xen 3.1 code, Copyright (c) 2004, Intel Corporation.
16  *
17  * This work is licensed under the terms of the GNU GPL, version 2.  See
18  * the COPYING file in the top-level directory.
19  */
20
21 #include <linux/kvm_host.h>
22 #include <linux/kvm.h>
23 #include <linux/mm.h>
24 #include <linux/highmem.h>
25 #include <linux/smp.h>
26 #include <linux/hrtimer.h>
27 #include <linux/io.h>
28 #include <linux/module.h>
29 #include <linux/math64.h>
30 #include <linux/slab.h>
31 #include <asm/processor.h>
32 #include <asm/msr.h>
33 #include <asm/page.h>
34 #include <asm/current.h>
35 #include <asm/apicdef.h>
36 #include <asm/delay.h>
37 #include <linux/atomic.h>
38 #include <linux/jump_label.h>
39 #include "kvm_cache_regs.h"
40 #include "irq.h"
41 #include "trace.h"
42 #include "x86.h"
43 #include "cpuid.h"
44
45 #ifndef CONFIG_X86_64
46 #define mod_64(x, y) ((x) - (y) * div64_u64(x, y))
47 #else
48 #define mod_64(x, y) ((x) % (y))
49 #endif
50
51 #define PRId64 "d"
52 #define PRIx64 "llx"
53 #define PRIu64 "u"
54 #define PRIo64 "o"
55
56 #define APIC_BUS_CYCLE_NS 1
57
58 /* #define apic_debug(fmt,arg...) printk(KERN_WARNING fmt,##arg) */
59 #define apic_debug(fmt, arg...)
60
61 #define APIC_LVT_NUM                    6
62 /* 14 is the version for Xeon and Pentium 8.4.8*/
63 #define APIC_VERSION                    (0x14UL | ((APIC_LVT_NUM - 1) << 16))
64 #define LAPIC_MMIO_LENGTH               (1 << 12)
65 /* followed define is not in apicdef.h */
66 #define APIC_SHORT_MASK                 0xc0000
67 #define APIC_DEST_NOSHORT               0x0
68 #define APIC_DEST_MASK                  0x800
69 #define MAX_APIC_VECTOR                 256
70 #define APIC_VECTORS_PER_REG            32
71
72 #define APIC_BROADCAST                  0xFF
73 #define X2APIC_BROADCAST                0xFFFFFFFFul
74
75 #define VEC_POS(v) ((v) & (32 - 1))
76 #define REG_POS(v) (((v) >> 5) << 4)
77
78 static inline void apic_set_reg(struct kvm_lapic *apic, int reg_off, u32 val)
79 {
80         *((u32 *) (apic->regs + reg_off)) = val;
81 }
82
83 static inline int apic_test_vector(int vec, void *bitmap)
84 {
85         return test_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
86 }
87
88 bool kvm_apic_pending_eoi(struct kvm_vcpu *vcpu, int vector)
89 {
90         struct kvm_lapic *apic = vcpu->arch.apic;
91
92         return apic_test_vector(vector, apic->regs + APIC_ISR) ||
93                 apic_test_vector(vector, apic->regs + APIC_IRR);
94 }
95
96 static inline void apic_set_vector(int vec, void *bitmap)
97 {
98         set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
99 }
100
101 static inline void apic_clear_vector(int vec, void *bitmap)
102 {
103         clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
104 }
105
106 static inline int __apic_test_and_set_vector(int vec, void *bitmap)
107 {
108         return __test_and_set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
109 }
110
111 static inline int __apic_test_and_clear_vector(int vec, void *bitmap)
112 {
113         return __test_and_clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
114 }
115
116 struct static_key_deferred apic_hw_disabled __read_mostly;
117 struct static_key_deferred apic_sw_disabled __read_mostly;
118
119 static inline int apic_enabled(struct kvm_lapic *apic)
120 {
121         return kvm_apic_sw_enabled(apic) &&     kvm_apic_hw_enabled(apic);
122 }
123
124 #define LVT_MASK        \
125         (APIC_LVT_MASKED | APIC_SEND_PENDING | APIC_VECTOR_MASK)
126
127 #define LINT_MASK       \
128         (LVT_MASK | APIC_MODE_MASK | APIC_INPUT_POLARITY | \
129          APIC_LVT_REMOTE_IRR | APIC_LVT_LEVEL_TRIGGER)
130
131 static inline int kvm_apic_id(struct kvm_lapic *apic)
132 {
133         return (kvm_apic_get_reg(apic, APIC_ID) >> 24) & 0xff;
134 }
135
136 static void recalculate_apic_map(struct kvm *kvm)
137 {
138         struct kvm_apic_map *new, *old = NULL;
139         struct kvm_vcpu *vcpu;
140         int i;
141
142         new = kzalloc(sizeof(struct kvm_apic_map), GFP_KERNEL);
143
144         mutex_lock(&kvm->arch.apic_map_lock);
145
146         if (!new)
147                 goto out;
148
149         new->ldr_bits = 8;
150         /* flat mode is default */
151         new->cid_shift = 8;
152         new->cid_mask = 0;
153         new->lid_mask = 0xff;
154         new->broadcast = APIC_BROADCAST;
155
156         kvm_for_each_vcpu(i, vcpu, kvm) {
157                 struct kvm_lapic *apic = vcpu->arch.apic;
158
159                 if (!kvm_apic_present(vcpu))
160                         continue;
161
162                 if (apic_x2apic_mode(apic)) {
163                         new->ldr_bits = 32;
164                         new->cid_shift = 16;
165                         new->cid_mask = new->lid_mask = 0xffff;
166                         new->broadcast = X2APIC_BROADCAST;
167                 } else if (kvm_apic_get_reg(apic, APIC_LDR)) {
168                         if (kvm_apic_get_reg(apic, APIC_DFR) ==
169                                                         APIC_DFR_CLUSTER) {
170                                 new->cid_shift = 4;
171                                 new->cid_mask = 0xf;
172                                 new->lid_mask = 0xf;
173                         } else {
174                                 new->cid_shift = 8;
175                                 new->cid_mask = 0;
176                                 new->lid_mask = 0xff;
177                         }
178                 }
179
180                 /*
181                  * All APICs have to be configured in the same mode by an OS.
182                  * We take advatage of this while building logical id loockup
183                  * table. After reset APICs are in software disabled mode, so if
184                  * we find apic with different setting we assume this is the mode
185                  * OS wants all apics to be in; build lookup table accordingly.
186                  */
187                 if (kvm_apic_sw_enabled(apic))
188                         break;
189         }
190
191         kvm_for_each_vcpu(i, vcpu, kvm) {
192                 struct kvm_lapic *apic = vcpu->arch.apic;
193                 u16 cid, lid;
194                 u32 ldr, aid;
195
196                 if (!kvm_apic_present(vcpu))
197                         continue;
198
199                 aid = kvm_apic_id(apic);
200                 ldr = kvm_apic_get_reg(apic, APIC_LDR);
201                 cid = apic_cluster_id(new, ldr);
202                 lid = apic_logical_id(new, ldr);
203
204                 if (aid < ARRAY_SIZE(new->phys_map))
205                         new->phys_map[aid] = apic;
206                 if (lid && cid < ARRAY_SIZE(new->logical_map))
207                         new->logical_map[cid][ffs(lid) - 1] = apic;
208         }
209 out:
210         old = rcu_dereference_protected(kvm->arch.apic_map,
211                         lockdep_is_held(&kvm->arch.apic_map_lock));
212         rcu_assign_pointer(kvm->arch.apic_map, new);
213         mutex_unlock(&kvm->arch.apic_map_lock);
214
215         if (old)
216                 kfree_rcu(old, rcu);
217
218         kvm_vcpu_request_scan_ioapic(kvm);
219 }
220
221 static inline void apic_set_spiv(struct kvm_lapic *apic, u32 val)
222 {
223         bool enabled = val & APIC_SPIV_APIC_ENABLED;
224
225         apic_set_reg(apic, APIC_SPIV, val);
226
227         if (enabled != apic->sw_enabled) {
228                 apic->sw_enabled = enabled;
229                 if (enabled) {
230                         static_key_slow_dec_deferred(&apic_sw_disabled);
231                         recalculate_apic_map(apic->vcpu->kvm);
232                 } else
233                         static_key_slow_inc(&apic_sw_disabled.key);
234         }
235 }
236
237 static inline void kvm_apic_set_id(struct kvm_lapic *apic, u8 id)
238 {
239         apic_set_reg(apic, APIC_ID, id << 24);
240         recalculate_apic_map(apic->vcpu->kvm);
241 }
242
243 static inline void kvm_apic_set_ldr(struct kvm_lapic *apic, u32 id)
244 {
245         apic_set_reg(apic, APIC_LDR, id);
246         recalculate_apic_map(apic->vcpu->kvm);
247 }
248
249 static inline int apic_lvt_enabled(struct kvm_lapic *apic, int lvt_type)
250 {
251         return !(kvm_apic_get_reg(apic, lvt_type) & APIC_LVT_MASKED);
252 }
253
254 static inline int apic_lvt_vector(struct kvm_lapic *apic, int lvt_type)
255 {
256         return kvm_apic_get_reg(apic, lvt_type) & APIC_VECTOR_MASK;
257 }
258
259 static inline int apic_lvtt_oneshot(struct kvm_lapic *apic)
260 {
261         return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_ONESHOT;
262 }
263
264 static inline int apic_lvtt_period(struct kvm_lapic *apic)
265 {
266         return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_PERIODIC;
267 }
268
269 static inline int apic_lvtt_tscdeadline(struct kvm_lapic *apic)
270 {
271         return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_TSCDEADLINE;
272 }
273
274 static inline int apic_lvt_nmi_mode(u32 lvt_val)
275 {
276         return (lvt_val & (APIC_MODE_MASK | APIC_LVT_MASKED)) == APIC_DM_NMI;
277 }
278
279 void kvm_apic_set_version(struct kvm_vcpu *vcpu)
280 {
281         struct kvm_lapic *apic = vcpu->arch.apic;
282         struct kvm_cpuid_entry2 *feat;
283         u32 v = APIC_VERSION;
284
285         if (!kvm_vcpu_has_lapic(vcpu))
286                 return;
287
288         feat = kvm_find_cpuid_entry(apic->vcpu, 0x1, 0);
289         if (feat && (feat->ecx & (1 << (X86_FEATURE_X2APIC & 31))))
290                 v |= APIC_LVR_DIRECTED_EOI;
291         apic_set_reg(apic, APIC_LVR, v);
292 }
293
294 static const unsigned int apic_lvt_mask[APIC_LVT_NUM] = {
295         LVT_MASK ,      /* part LVTT mask, timer mode mask added at runtime */
296         LVT_MASK | APIC_MODE_MASK,      /* LVTTHMR */
297         LVT_MASK | APIC_MODE_MASK,      /* LVTPC */
298         LINT_MASK, LINT_MASK,   /* LVT0-1 */
299         LVT_MASK                /* LVTERR */
300 };
301
302 static int find_highest_vector(void *bitmap)
303 {
304         int vec;
305         u32 *reg;
306
307         for (vec = MAX_APIC_VECTOR - APIC_VECTORS_PER_REG;
308              vec >= 0; vec -= APIC_VECTORS_PER_REG) {
309                 reg = bitmap + REG_POS(vec);
310                 if (*reg)
311                         return fls(*reg) - 1 + vec;
312         }
313
314         return -1;
315 }
316
317 static u8 count_vectors(void *bitmap)
318 {
319         int vec;
320         u32 *reg;
321         u8 count = 0;
322
323         for (vec = 0; vec < MAX_APIC_VECTOR; vec += APIC_VECTORS_PER_REG) {
324                 reg = bitmap + REG_POS(vec);
325                 count += hweight32(*reg);
326         }
327
328         return count;
329 }
330
331 void __kvm_apic_update_irr(u32 *pir, void *regs)
332 {
333         u32 i, pir_val;
334
335         for (i = 0; i <= 7; i++) {
336                 pir_val = xchg(&pir[i], 0);
337                 if (pir_val)
338                         *((u32 *)(regs + APIC_IRR + i * 0x10)) |= pir_val;
339         }
340 }
341 EXPORT_SYMBOL_GPL(__kvm_apic_update_irr);
342
343 void kvm_apic_update_irr(struct kvm_vcpu *vcpu, u32 *pir)
344 {
345         struct kvm_lapic *apic = vcpu->arch.apic;
346
347         __kvm_apic_update_irr(pir, apic->regs);
348 }
349 EXPORT_SYMBOL_GPL(kvm_apic_update_irr);
350
351 static inline void apic_set_irr(int vec, struct kvm_lapic *apic)
352 {
353         apic_set_vector(vec, apic->regs + APIC_IRR);
354         /*
355          * irr_pending must be true if any interrupt is pending; set it after
356          * APIC_IRR to avoid race with apic_clear_irr
357          */
358         apic->irr_pending = true;
359 }
360
361 static inline int apic_search_irr(struct kvm_lapic *apic)
362 {
363         return find_highest_vector(apic->regs + APIC_IRR);
364 }
365
366 static inline int apic_find_highest_irr(struct kvm_lapic *apic)
367 {
368         int result;
369
370         /*
371          * Note that irr_pending is just a hint. It will be always
372          * true with virtual interrupt delivery enabled.
373          */
374         if (!apic->irr_pending)
375                 return -1;
376
377         kvm_x86_ops->sync_pir_to_irr(apic->vcpu);
378         result = apic_search_irr(apic);
379         ASSERT(result == -1 || result >= 16);
380
381         return result;
382 }
383
384 static inline void apic_clear_irr(int vec, struct kvm_lapic *apic)
385 {
386         struct kvm_vcpu *vcpu;
387
388         vcpu = apic->vcpu;
389
390         if (unlikely(kvm_apic_vid_enabled(vcpu->kvm))) {
391                 /* try to update RVI */
392                 apic_clear_vector(vec, apic->regs + APIC_IRR);
393                 kvm_make_request(KVM_REQ_EVENT, vcpu);
394         } else {
395                 apic->irr_pending = false;
396                 apic_clear_vector(vec, apic->regs + APIC_IRR);
397                 if (apic_search_irr(apic) != -1)
398                         apic->irr_pending = true;
399         }
400 }
401
402 static inline void apic_set_isr(int vec, struct kvm_lapic *apic)
403 {
404         struct kvm_vcpu *vcpu;
405
406         if (__apic_test_and_set_vector(vec, apic->regs + APIC_ISR))
407                 return;
408
409         vcpu = apic->vcpu;
410
411         /*
412          * With APIC virtualization enabled, all caching is disabled
413          * because the processor can modify ISR under the hood.  Instead
414          * just set SVI.
415          */
416         if (unlikely(kvm_x86_ops->hwapic_isr_update))
417                 kvm_x86_ops->hwapic_isr_update(vcpu->kvm, vec);
418         else {
419                 ++apic->isr_count;
420                 BUG_ON(apic->isr_count > MAX_APIC_VECTOR);
421                 /*
422                  * ISR (in service register) bit is set when injecting an interrupt.
423                  * The highest vector is injected. Thus the latest bit set matches
424                  * the highest bit in ISR.
425                  */
426                 apic->highest_isr_cache = vec;
427         }
428 }
429
430 static inline int apic_find_highest_isr(struct kvm_lapic *apic)
431 {
432         int result;
433
434         /*
435          * Note that isr_count is always 1, and highest_isr_cache
436          * is always -1, with APIC virtualization enabled.
437          */
438         if (!apic->isr_count)
439                 return -1;
440         if (likely(apic->highest_isr_cache != -1))
441                 return apic->highest_isr_cache;
442
443         result = find_highest_vector(apic->regs + APIC_ISR);
444         ASSERT(result == -1 || result >= 16);
445
446         return result;
447 }
448
449 static inline void apic_clear_isr(int vec, struct kvm_lapic *apic)
450 {
451         struct kvm_vcpu *vcpu;
452         if (!__apic_test_and_clear_vector(vec, apic->regs + APIC_ISR))
453                 return;
454
455         vcpu = apic->vcpu;
456
457         /*
458          * We do get here for APIC virtualization enabled if the guest
459          * uses the Hyper-V APIC enlightenment.  In this case we may need
460          * to trigger a new interrupt delivery by writing the SVI field;
461          * on the other hand isr_count and highest_isr_cache are unused
462          * and must be left alone.
463          */
464         if (unlikely(kvm_x86_ops->hwapic_isr_update))
465                 kvm_x86_ops->hwapic_isr_update(vcpu->kvm,
466                                                apic_find_highest_isr(apic));
467         else {
468                 --apic->isr_count;
469                 BUG_ON(apic->isr_count < 0);
470                 apic->highest_isr_cache = -1;
471         }
472 }
473
474 int kvm_lapic_find_highest_irr(struct kvm_vcpu *vcpu)
475 {
476         int highest_irr;
477
478         /* This may race with setting of irr in __apic_accept_irq() and
479          * value returned may be wrong, but kvm_vcpu_kick() in __apic_accept_irq
480          * will cause vmexit immediately and the value will be recalculated
481          * on the next vmentry.
482          */
483         if (!kvm_vcpu_has_lapic(vcpu))
484                 return 0;
485         highest_irr = apic_find_highest_irr(vcpu->arch.apic);
486
487         return highest_irr;
488 }
489
490 static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
491                              int vector, int level, int trig_mode,
492                              unsigned long *dest_map);
493
494 int kvm_apic_set_irq(struct kvm_vcpu *vcpu, struct kvm_lapic_irq *irq,
495                 unsigned long *dest_map)
496 {
497         struct kvm_lapic *apic = vcpu->arch.apic;
498
499         return __apic_accept_irq(apic, irq->delivery_mode, irq->vector,
500                         irq->level, irq->trig_mode, dest_map);
501 }
502
503 static int pv_eoi_put_user(struct kvm_vcpu *vcpu, u8 val)
504 {
505
506         return kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, &val,
507                                       sizeof(val));
508 }
509
510 static int pv_eoi_get_user(struct kvm_vcpu *vcpu, u8 *val)
511 {
512
513         return kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, val,
514                                       sizeof(*val));
515 }
516
517 static inline bool pv_eoi_enabled(struct kvm_vcpu *vcpu)
518 {
519         return vcpu->arch.pv_eoi.msr_val & KVM_MSR_ENABLED;
520 }
521
522 static bool pv_eoi_get_pending(struct kvm_vcpu *vcpu)
523 {
524         u8 val;
525         if (pv_eoi_get_user(vcpu, &val) < 0)
526                 apic_debug("Can't read EOI MSR value: 0x%llx\n",
527                            (unsigned long long)vcpu->arch.pv_eoi.msr_val);
528         return val & 0x1;
529 }
530
531 static void pv_eoi_set_pending(struct kvm_vcpu *vcpu)
532 {
533         if (pv_eoi_put_user(vcpu, KVM_PV_EOI_ENABLED) < 0) {
534                 apic_debug("Can't set EOI MSR value: 0x%llx\n",
535                            (unsigned long long)vcpu->arch.pv_eoi.msr_val);
536                 return;
537         }
538         __set_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
539 }
540
541 static void pv_eoi_clr_pending(struct kvm_vcpu *vcpu)
542 {
543         if (pv_eoi_put_user(vcpu, KVM_PV_EOI_DISABLED) < 0) {
544                 apic_debug("Can't clear EOI MSR value: 0x%llx\n",
545                            (unsigned long long)vcpu->arch.pv_eoi.msr_val);
546                 return;
547         }
548         __clear_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
549 }
550
551 void kvm_apic_update_tmr(struct kvm_vcpu *vcpu, u32 *tmr)
552 {
553         struct kvm_lapic *apic = vcpu->arch.apic;
554         int i;
555
556         for (i = 0; i < 8; i++)
557                 apic_set_reg(apic, APIC_TMR + 0x10 * i, tmr[i]);
558 }
559
560 static void apic_update_ppr(struct kvm_lapic *apic)
561 {
562         u32 tpr, isrv, ppr, old_ppr;
563         int isr;
564
565         old_ppr = kvm_apic_get_reg(apic, APIC_PROCPRI);
566         tpr = kvm_apic_get_reg(apic, APIC_TASKPRI);
567         isr = apic_find_highest_isr(apic);
568         isrv = (isr != -1) ? isr : 0;
569
570         if ((tpr & 0xf0) >= (isrv & 0xf0))
571                 ppr = tpr & 0xff;
572         else
573                 ppr = isrv & 0xf0;
574
575         apic_debug("vlapic %p, ppr 0x%x, isr 0x%x, isrv 0x%x",
576                    apic, ppr, isr, isrv);
577
578         if (old_ppr != ppr) {
579                 apic_set_reg(apic, APIC_PROCPRI, ppr);
580                 if (ppr < old_ppr)
581                         kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
582         }
583 }
584
585 static void apic_set_tpr(struct kvm_lapic *apic, u32 tpr)
586 {
587         apic_set_reg(apic, APIC_TASKPRI, tpr);
588         apic_update_ppr(apic);
589 }
590
591 static bool kvm_apic_broadcast(struct kvm_lapic *apic, u32 dest)
592 {
593         return dest == (apic_x2apic_mode(apic) ?
594                         X2APIC_BROADCAST : APIC_BROADCAST);
595 }
596
597 static bool kvm_apic_match_physical_addr(struct kvm_lapic *apic, u32 dest)
598 {
599         return kvm_apic_id(apic) == dest || kvm_apic_broadcast(apic, dest);
600 }
601
602 static bool kvm_apic_match_logical_addr(struct kvm_lapic *apic, u32 mda)
603 {
604         u32 logical_id;
605
606         if (kvm_apic_broadcast(apic, mda))
607                 return true;
608
609         logical_id = kvm_apic_get_reg(apic, APIC_LDR);
610
611         if (apic_x2apic_mode(apic))
612                 return ((logical_id >> 16) == (mda >> 16))
613                        && (logical_id & mda & 0xffff) != 0;
614
615         logical_id = GET_APIC_LOGICAL_ID(logical_id);
616
617         switch (kvm_apic_get_reg(apic, APIC_DFR)) {
618         case APIC_DFR_FLAT:
619                 return (logical_id & mda) != 0;
620         case APIC_DFR_CLUSTER:
621                 return ((logical_id >> 4) == (mda >> 4))
622                        && (logical_id & mda & 0xf) != 0;
623         default:
624                 apic_debug("Bad DFR vcpu %d: %08x\n",
625                            apic->vcpu->vcpu_id, kvm_apic_get_reg(apic, APIC_DFR));
626                 return false;
627         }
628 }
629
630 bool kvm_apic_match_dest(struct kvm_vcpu *vcpu, struct kvm_lapic *source,
631                            int short_hand, unsigned int dest, int dest_mode)
632 {
633         struct kvm_lapic *target = vcpu->arch.apic;
634
635         apic_debug("target %p, source %p, dest 0x%x, "
636                    "dest_mode 0x%x, short_hand 0x%x\n",
637                    target, source, dest, dest_mode, short_hand);
638
639         ASSERT(target);
640         switch (short_hand) {
641         case APIC_DEST_NOSHORT:
642                 if (dest_mode == APIC_DEST_PHYSICAL)
643                         return kvm_apic_match_physical_addr(target, dest);
644                 else
645                         return kvm_apic_match_logical_addr(target, dest);
646         case APIC_DEST_SELF:
647                 return target == source;
648         case APIC_DEST_ALLINC:
649                 return true;
650         case APIC_DEST_ALLBUT:
651                 return target != source;
652         default:
653                 apic_debug("kvm: apic: Bad dest shorthand value %x\n",
654                            short_hand);
655                 return false;
656         }
657 }
658
659 bool kvm_irq_delivery_to_apic_fast(struct kvm *kvm, struct kvm_lapic *src,
660                 struct kvm_lapic_irq *irq, int *r, unsigned long *dest_map)
661 {
662         struct kvm_apic_map *map;
663         unsigned long bitmap = 1;
664         struct kvm_lapic **dst;
665         int i;
666         bool ret = false;
667
668         *r = -1;
669
670         if (irq->shorthand == APIC_DEST_SELF) {
671                 *r = kvm_apic_set_irq(src->vcpu, irq, dest_map);
672                 return true;
673         }
674
675         if (irq->shorthand)
676                 return false;
677
678         rcu_read_lock();
679         map = rcu_dereference(kvm->arch.apic_map);
680
681         if (!map)
682                 goto out;
683
684         if (irq->dest_id == map->broadcast)
685                 goto out;
686
687         ret = true;
688
689         if (irq->dest_mode == APIC_DEST_PHYSICAL) {
690                 if (irq->dest_id >= ARRAY_SIZE(map->phys_map))
691                         goto out;
692
693                 dst = &map->phys_map[irq->dest_id];
694         } else {
695                 u32 mda = irq->dest_id << (32 - map->ldr_bits);
696                 u16 cid = apic_cluster_id(map, mda);
697
698                 if (cid >= ARRAY_SIZE(map->logical_map))
699                         goto out;
700
701                 dst = map->logical_map[cid];
702
703                 bitmap = apic_logical_id(map, mda);
704
705                 if (irq->delivery_mode == APIC_DM_LOWEST) {
706                         int l = -1;
707                         for_each_set_bit(i, &bitmap, 16) {
708                                 if (!dst[i])
709                                         continue;
710                                 if (l < 0)
711                                         l = i;
712                                 else if (kvm_apic_compare_prio(dst[i]->vcpu, dst[l]->vcpu) < 0)
713                                         l = i;
714                         }
715
716                         bitmap = (l >= 0) ? 1 << l : 0;
717                 }
718         }
719
720         for_each_set_bit(i, &bitmap, 16) {
721                 if (!dst[i])
722                         continue;
723                 if (*r < 0)
724                         *r = 0;
725                 *r += kvm_apic_set_irq(dst[i]->vcpu, irq, dest_map);
726         }
727 out:
728         rcu_read_unlock();
729         return ret;
730 }
731
732 /*
733  * Add a pending IRQ into lapic.
734  * Return 1 if successfully added and 0 if discarded.
735  */
736 static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
737                              int vector, int level, int trig_mode,
738                              unsigned long *dest_map)
739 {
740         int result = 0;
741         struct kvm_vcpu *vcpu = apic->vcpu;
742
743         trace_kvm_apic_accept_irq(vcpu->vcpu_id, delivery_mode,
744                                   trig_mode, vector);
745         switch (delivery_mode) {
746         case APIC_DM_LOWEST:
747                 vcpu->arch.apic_arb_prio++;
748         case APIC_DM_FIXED:
749                 /* FIXME add logic for vcpu on reset */
750                 if (unlikely(!apic_enabled(apic)))
751                         break;
752
753                 result = 1;
754
755                 if (dest_map)
756                         __set_bit(vcpu->vcpu_id, dest_map);
757
758                 if (kvm_x86_ops->deliver_posted_interrupt)
759                         kvm_x86_ops->deliver_posted_interrupt(vcpu, vector);
760                 else {
761                         apic_set_irr(vector, apic);
762
763                         kvm_make_request(KVM_REQ_EVENT, vcpu);
764                         kvm_vcpu_kick(vcpu);
765                 }
766                 break;
767
768         case APIC_DM_REMRD:
769                 result = 1;
770                 vcpu->arch.pv.pv_unhalted = 1;
771                 kvm_make_request(KVM_REQ_EVENT, vcpu);
772                 kvm_vcpu_kick(vcpu);
773                 break;
774
775         case APIC_DM_SMI:
776                 apic_debug("Ignoring guest SMI\n");
777                 break;
778
779         case APIC_DM_NMI:
780                 result = 1;
781                 kvm_inject_nmi(vcpu);
782                 kvm_vcpu_kick(vcpu);
783                 break;
784
785         case APIC_DM_INIT:
786                 if (!trig_mode || level) {
787                         result = 1;
788                         /* assumes that there are only KVM_APIC_INIT/SIPI */
789                         apic->pending_events = (1UL << KVM_APIC_INIT);
790                         /* make sure pending_events is visible before sending
791                          * the request */
792                         smp_wmb();
793                         kvm_make_request(KVM_REQ_EVENT, vcpu);
794                         kvm_vcpu_kick(vcpu);
795                 } else {
796                         apic_debug("Ignoring de-assert INIT to vcpu %d\n",
797                                    vcpu->vcpu_id);
798                 }
799                 break;
800
801         case APIC_DM_STARTUP:
802                 apic_debug("SIPI to vcpu %d vector 0x%02x\n",
803                            vcpu->vcpu_id, vector);
804                 result = 1;
805                 apic->sipi_vector = vector;
806                 /* make sure sipi_vector is visible for the receiver */
807                 smp_wmb();
808                 set_bit(KVM_APIC_SIPI, &apic->pending_events);
809                 kvm_make_request(KVM_REQ_EVENT, vcpu);
810                 kvm_vcpu_kick(vcpu);
811                 break;
812
813         case APIC_DM_EXTINT:
814                 /*
815                  * Should only be called by kvm_apic_local_deliver() with LVT0,
816                  * before NMI watchdog was enabled. Already handled by
817                  * kvm_apic_accept_pic_intr().
818                  */
819                 break;
820
821         default:
822                 printk(KERN_ERR "TODO: unsupported delivery mode %x\n",
823                        delivery_mode);
824                 break;
825         }
826         return result;
827 }
828
829 int kvm_apic_compare_prio(struct kvm_vcpu *vcpu1, struct kvm_vcpu *vcpu2)
830 {
831         return vcpu1->arch.apic_arb_prio - vcpu2->arch.apic_arb_prio;
832 }
833
834 static void kvm_ioapic_send_eoi(struct kvm_lapic *apic, int vector)
835 {
836         if (kvm_ioapic_handles_vector(apic->vcpu->kvm, vector)) {
837                 int trigger_mode;
838                 if (apic_test_vector(vector, apic->regs + APIC_TMR))
839                         trigger_mode = IOAPIC_LEVEL_TRIG;
840                 else
841                         trigger_mode = IOAPIC_EDGE_TRIG;
842                 kvm_ioapic_update_eoi(apic->vcpu, vector, trigger_mode);
843         }
844 }
845
846 static int apic_set_eoi(struct kvm_lapic *apic)
847 {
848         int vector = apic_find_highest_isr(apic);
849
850         trace_kvm_eoi(apic, vector);
851
852         /*
853          * Not every write EOI will has corresponding ISR,
854          * one example is when Kernel check timer on setup_IO_APIC
855          */
856         if (vector == -1)
857                 return vector;
858
859         apic_clear_isr(vector, apic);
860         apic_update_ppr(apic);
861
862         kvm_ioapic_send_eoi(apic, vector);
863         kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
864         return vector;
865 }
866
867 /*
868  * this interface assumes a trap-like exit, which has already finished
869  * desired side effect including vISR and vPPR update.
870  */
871 void kvm_apic_set_eoi_accelerated(struct kvm_vcpu *vcpu, int vector)
872 {
873         struct kvm_lapic *apic = vcpu->arch.apic;
874
875         trace_kvm_eoi(apic, vector);
876
877         kvm_ioapic_send_eoi(apic, vector);
878         kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
879 }
880 EXPORT_SYMBOL_GPL(kvm_apic_set_eoi_accelerated);
881
882 static void apic_send_ipi(struct kvm_lapic *apic)
883 {
884         u32 icr_low = kvm_apic_get_reg(apic, APIC_ICR);
885         u32 icr_high = kvm_apic_get_reg(apic, APIC_ICR2);
886         struct kvm_lapic_irq irq;
887
888         irq.vector = icr_low & APIC_VECTOR_MASK;
889         irq.delivery_mode = icr_low & APIC_MODE_MASK;
890         irq.dest_mode = icr_low & APIC_DEST_MASK;
891         irq.level = icr_low & APIC_INT_ASSERT;
892         irq.trig_mode = icr_low & APIC_INT_LEVELTRIG;
893         irq.shorthand = icr_low & APIC_SHORT_MASK;
894         if (apic_x2apic_mode(apic))
895                 irq.dest_id = icr_high;
896         else
897                 irq.dest_id = GET_APIC_DEST_FIELD(icr_high);
898
899         trace_kvm_apic_ipi(icr_low, irq.dest_id);
900
901         apic_debug("icr_high 0x%x, icr_low 0x%x, "
902                    "short_hand 0x%x, dest 0x%x, trig_mode 0x%x, level 0x%x, "
903                    "dest_mode 0x%x, delivery_mode 0x%x, vector 0x%x\n",
904                    icr_high, icr_low, irq.shorthand, irq.dest_id,
905                    irq.trig_mode, irq.level, irq.dest_mode, irq.delivery_mode,
906                    irq.vector);
907
908         kvm_irq_delivery_to_apic(apic->vcpu->kvm, apic, &irq, NULL);
909 }
910
911 static u32 apic_get_tmcct(struct kvm_lapic *apic)
912 {
913         ktime_t remaining;
914         s64 ns;
915         u32 tmcct;
916
917         ASSERT(apic != NULL);
918
919         /* if initial count is 0, current count should also be 0 */
920         if (kvm_apic_get_reg(apic, APIC_TMICT) == 0 ||
921                 apic->lapic_timer.period == 0)
922                 return 0;
923
924         remaining = hrtimer_get_remaining(&apic->lapic_timer.timer);
925         if (ktime_to_ns(remaining) < 0)
926                 remaining = ktime_set(0, 0);
927
928         ns = mod_64(ktime_to_ns(remaining), apic->lapic_timer.period);
929         tmcct = div64_u64(ns,
930                          (APIC_BUS_CYCLE_NS * apic->divide_count));
931
932         return tmcct;
933 }
934
935 static void __report_tpr_access(struct kvm_lapic *apic, bool write)
936 {
937         struct kvm_vcpu *vcpu = apic->vcpu;
938         struct kvm_run *run = vcpu->run;
939
940         kvm_make_request(KVM_REQ_REPORT_TPR_ACCESS, vcpu);
941         run->tpr_access.rip = kvm_rip_read(vcpu);
942         run->tpr_access.is_write = write;
943 }
944
945 static inline void report_tpr_access(struct kvm_lapic *apic, bool write)
946 {
947         if (apic->vcpu->arch.tpr_access_reporting)
948                 __report_tpr_access(apic, write);
949 }
950
951 static u32 __apic_read(struct kvm_lapic *apic, unsigned int offset)
952 {
953         u32 val = 0;
954
955         if (offset >= LAPIC_MMIO_LENGTH)
956                 return 0;
957
958         switch (offset) {
959         case APIC_ID:
960                 if (apic_x2apic_mode(apic))
961                         val = kvm_apic_id(apic);
962                 else
963                         val = kvm_apic_id(apic) << 24;
964                 break;
965         case APIC_ARBPRI:
966                 apic_debug("Access APIC ARBPRI register which is for P6\n");
967                 break;
968
969         case APIC_TMCCT:        /* Timer CCR */
970                 if (apic_lvtt_tscdeadline(apic))
971                         return 0;
972
973                 val = apic_get_tmcct(apic);
974                 break;
975         case APIC_PROCPRI:
976                 apic_update_ppr(apic);
977                 val = kvm_apic_get_reg(apic, offset);
978                 break;
979         case APIC_TASKPRI:
980                 report_tpr_access(apic, false);
981                 /* fall thru */
982         default:
983                 val = kvm_apic_get_reg(apic, offset);
984                 break;
985         }
986
987         return val;
988 }
989
990 static inline struct kvm_lapic *to_lapic(struct kvm_io_device *dev)
991 {
992         return container_of(dev, struct kvm_lapic, dev);
993 }
994
995 static int apic_reg_read(struct kvm_lapic *apic, u32 offset, int len,
996                 void *data)
997 {
998         unsigned char alignment = offset & 0xf;
999         u32 result;
1000         /* this bitmask has a bit cleared for each reserved register */
1001         static const u64 rmask = 0x43ff01ffffffe70cULL;
1002
1003         if ((alignment + len) > 4) {
1004                 apic_debug("KVM_APIC_READ: alignment error %x %d\n",
1005                            offset, len);
1006                 return 1;
1007         }
1008
1009         if (offset > 0x3f0 || !(rmask & (1ULL << (offset >> 4)))) {
1010                 apic_debug("KVM_APIC_READ: read reserved register %x\n",
1011                            offset);
1012                 return 1;
1013         }
1014
1015         result = __apic_read(apic, offset & ~0xf);
1016
1017         trace_kvm_apic_read(offset, result);
1018
1019         switch (len) {
1020         case 1:
1021         case 2:
1022         case 4:
1023                 memcpy(data, (char *)&result + alignment, len);
1024                 break;
1025         default:
1026                 printk(KERN_ERR "Local APIC read with len = %x, "
1027                        "should be 1,2, or 4 instead\n", len);
1028                 break;
1029         }
1030         return 0;
1031 }
1032
1033 static int apic_mmio_in_range(struct kvm_lapic *apic, gpa_t addr)
1034 {
1035         return kvm_apic_hw_enabled(apic) &&
1036             addr >= apic->base_address &&
1037             addr < apic->base_address + LAPIC_MMIO_LENGTH;
1038 }
1039
1040 static int apic_mmio_read(struct kvm_io_device *this,
1041                            gpa_t address, int len, void *data)
1042 {
1043         struct kvm_lapic *apic = to_lapic(this);
1044         u32 offset = address - apic->base_address;
1045
1046         if (!apic_mmio_in_range(apic, address))
1047                 return -EOPNOTSUPP;
1048
1049         apic_reg_read(apic, offset, len, data);
1050
1051         return 0;
1052 }
1053
1054 static void update_divide_count(struct kvm_lapic *apic)
1055 {
1056         u32 tmp1, tmp2, tdcr;
1057
1058         tdcr = kvm_apic_get_reg(apic, APIC_TDCR);
1059         tmp1 = tdcr & 0xf;
1060         tmp2 = ((tmp1 & 0x3) | ((tmp1 & 0x8) >> 1)) + 1;
1061         apic->divide_count = 0x1 << (tmp2 & 0x7);
1062
1063         apic_debug("timer divide count is 0x%x\n",
1064                                    apic->divide_count);
1065 }
1066
1067 static void apic_timer_expired(struct kvm_lapic *apic)
1068 {
1069         struct kvm_vcpu *vcpu = apic->vcpu;
1070         wait_queue_head_t *q = &vcpu->wq;
1071         struct kvm_timer *ktimer = &apic->lapic_timer;
1072
1073         if (atomic_read(&apic->lapic_timer.pending))
1074                 return;
1075
1076         atomic_inc(&apic->lapic_timer.pending);
1077         kvm_set_pending_timer(vcpu);
1078
1079         if (waitqueue_active(q))
1080                 wake_up_interruptible(q);
1081
1082         if (apic_lvtt_tscdeadline(apic))
1083                 ktimer->expired_tscdeadline = ktimer->tscdeadline;
1084 }
1085
1086 /*
1087  * On APICv, this test will cause a busy wait
1088  * during a higher-priority task.
1089  */
1090
1091 static bool lapic_timer_int_injected(struct kvm_vcpu *vcpu)
1092 {
1093         struct kvm_lapic *apic = vcpu->arch.apic;
1094         u32 reg = kvm_apic_get_reg(apic, APIC_LVTT);
1095
1096         if (kvm_apic_hw_enabled(apic)) {
1097                 int vec = reg & APIC_VECTOR_MASK;
1098                 void *bitmap = apic->regs + APIC_ISR;
1099
1100                 if (kvm_x86_ops->deliver_posted_interrupt)
1101                         bitmap = apic->regs + APIC_IRR;
1102
1103                 if (apic_test_vector(vec, bitmap))
1104                         return true;
1105         }
1106         return false;
1107 }
1108
1109 void wait_lapic_expire(struct kvm_vcpu *vcpu)
1110 {
1111         struct kvm_lapic *apic = vcpu->arch.apic;
1112         u64 guest_tsc, tsc_deadline;
1113
1114         if (!kvm_vcpu_has_lapic(vcpu))
1115                 return;
1116
1117         if (apic->lapic_timer.expired_tscdeadline == 0)
1118                 return;
1119
1120         if (!lapic_timer_int_injected(vcpu))
1121                 return;
1122
1123         tsc_deadline = apic->lapic_timer.expired_tscdeadline;
1124         apic->lapic_timer.expired_tscdeadline = 0;
1125         guest_tsc = kvm_x86_ops->read_l1_tsc(vcpu, native_read_tsc());
1126         trace_kvm_wait_lapic_expire(vcpu->vcpu_id, guest_tsc - tsc_deadline);
1127
1128         /* __delay is delay_tsc whenever the hardware has TSC, thus always.  */
1129         if (guest_tsc < tsc_deadline)
1130                 __delay(tsc_deadline - guest_tsc);
1131 }
1132
1133 static void start_apic_timer(struct kvm_lapic *apic)
1134 {
1135         ktime_t now;
1136
1137         atomic_set(&apic->lapic_timer.pending, 0);
1138
1139         if (apic_lvtt_period(apic) || apic_lvtt_oneshot(apic)) {
1140                 /* lapic timer in oneshot or periodic mode */
1141                 now = apic->lapic_timer.timer.base->get_time();
1142                 apic->lapic_timer.period = (u64)kvm_apic_get_reg(apic, APIC_TMICT)
1143                             * APIC_BUS_CYCLE_NS * apic->divide_count;
1144
1145                 if (!apic->lapic_timer.period)
1146                         return;
1147                 /*
1148                  * Do not allow the guest to program periodic timers with small
1149                  * interval, since the hrtimers are not throttled by the host
1150                  * scheduler.
1151                  */
1152                 if (apic_lvtt_period(apic)) {
1153                         s64 min_period = min_timer_period_us * 1000LL;
1154
1155                         if (apic->lapic_timer.period < min_period) {
1156                                 pr_info_ratelimited(
1157                                     "kvm: vcpu %i: requested %lld ns "
1158                                     "lapic timer period limited to %lld ns\n",
1159                                     apic->vcpu->vcpu_id,
1160                                     apic->lapic_timer.period, min_period);
1161                                 apic->lapic_timer.period = min_period;
1162                         }
1163                 }
1164
1165                 hrtimer_start(&apic->lapic_timer.timer,
1166                               ktime_add_ns(now, apic->lapic_timer.period),
1167                               HRTIMER_MODE_ABS);
1168
1169                 apic_debug("%s: bus cycle is %" PRId64 "ns, now 0x%016"
1170                            PRIx64 ", "
1171                            "timer initial count 0x%x, period %lldns, "
1172                            "expire @ 0x%016" PRIx64 ".\n", __func__,
1173                            APIC_BUS_CYCLE_NS, ktime_to_ns(now),
1174                            kvm_apic_get_reg(apic, APIC_TMICT),
1175                            apic->lapic_timer.period,
1176                            ktime_to_ns(ktime_add_ns(now,
1177                                         apic->lapic_timer.period)));
1178         } else if (apic_lvtt_tscdeadline(apic)) {
1179                 /* lapic timer in tsc deadline mode */
1180                 u64 guest_tsc, tscdeadline = apic->lapic_timer.tscdeadline;
1181                 u64 ns = 0;
1182                 ktime_t expire;
1183                 struct kvm_vcpu *vcpu = apic->vcpu;
1184                 unsigned long this_tsc_khz = vcpu->arch.virtual_tsc_khz;
1185                 unsigned long flags;
1186
1187                 if (unlikely(!tscdeadline || !this_tsc_khz))
1188                         return;
1189
1190                 local_irq_save(flags);
1191
1192                 now = apic->lapic_timer.timer.base->get_time();
1193                 guest_tsc = kvm_x86_ops->read_l1_tsc(vcpu, native_read_tsc());
1194                 if (likely(tscdeadline > guest_tsc)) {
1195                         ns = (tscdeadline - guest_tsc) * 1000000ULL;
1196                         do_div(ns, this_tsc_khz);
1197                         expire = ktime_add_ns(now, ns);
1198                         expire = ktime_sub_ns(expire, lapic_timer_advance_ns);
1199                         hrtimer_start(&apic->lapic_timer.timer,
1200                                       expire, HRTIMER_MODE_ABS);
1201                 } else
1202                         apic_timer_expired(apic);
1203
1204                 local_irq_restore(flags);
1205         }
1206 }
1207
1208 static void apic_manage_nmi_watchdog(struct kvm_lapic *apic, u32 lvt0_val)
1209 {
1210         int nmi_wd_enabled = apic_lvt_nmi_mode(kvm_apic_get_reg(apic, APIC_LVT0));
1211
1212         if (apic_lvt_nmi_mode(lvt0_val)) {
1213                 if (!nmi_wd_enabled) {
1214                         apic_debug("Receive NMI setting on APIC_LVT0 "
1215                                    "for cpu %d\n", apic->vcpu->vcpu_id);
1216                         apic->vcpu->kvm->arch.vapics_in_nmi_mode++;
1217                 }
1218         } else if (nmi_wd_enabled)
1219                 apic->vcpu->kvm->arch.vapics_in_nmi_mode--;
1220 }
1221
1222 static int apic_reg_write(struct kvm_lapic *apic, u32 reg, u32 val)
1223 {
1224         int ret = 0;
1225
1226         trace_kvm_apic_write(reg, val);
1227
1228         switch (reg) {
1229         case APIC_ID:           /* Local APIC ID */
1230                 if (!apic_x2apic_mode(apic))
1231                         kvm_apic_set_id(apic, val >> 24);
1232                 else
1233                         ret = 1;
1234                 break;
1235
1236         case APIC_TASKPRI:
1237                 report_tpr_access(apic, true);
1238                 apic_set_tpr(apic, val & 0xff);
1239                 break;
1240
1241         case APIC_EOI:
1242                 apic_set_eoi(apic);
1243                 break;
1244
1245         case APIC_LDR:
1246                 if (!apic_x2apic_mode(apic))
1247                         kvm_apic_set_ldr(apic, val & APIC_LDR_MASK);
1248                 else
1249                         ret = 1;
1250                 break;
1251
1252         case APIC_DFR:
1253                 if (!apic_x2apic_mode(apic)) {
1254                         apic_set_reg(apic, APIC_DFR, val | 0x0FFFFFFF);
1255                         recalculate_apic_map(apic->vcpu->kvm);
1256                 } else
1257                         ret = 1;
1258                 break;
1259
1260         case APIC_SPIV: {
1261                 u32 mask = 0x3ff;
1262                 if (kvm_apic_get_reg(apic, APIC_LVR) & APIC_LVR_DIRECTED_EOI)
1263                         mask |= APIC_SPIV_DIRECTED_EOI;
1264                 apic_set_spiv(apic, val & mask);
1265                 if (!(val & APIC_SPIV_APIC_ENABLED)) {
1266                         int i;
1267                         u32 lvt_val;
1268
1269                         for (i = 0; i < APIC_LVT_NUM; i++) {
1270                                 lvt_val = kvm_apic_get_reg(apic,
1271                                                        APIC_LVTT + 0x10 * i);
1272                                 apic_set_reg(apic, APIC_LVTT + 0x10 * i,
1273                                              lvt_val | APIC_LVT_MASKED);
1274                         }
1275                         atomic_set(&apic->lapic_timer.pending, 0);
1276
1277                 }
1278                 break;
1279         }
1280         case APIC_ICR:
1281                 /* No delay here, so we always clear the pending bit */
1282                 apic_set_reg(apic, APIC_ICR, val & ~(1 << 12));
1283                 apic_send_ipi(apic);
1284                 break;
1285
1286         case APIC_ICR2:
1287                 if (!apic_x2apic_mode(apic))
1288                         val &= 0xff000000;
1289                 apic_set_reg(apic, APIC_ICR2, val);
1290                 break;
1291
1292         case APIC_LVT0:
1293                 apic_manage_nmi_watchdog(apic, val);
1294         case APIC_LVTTHMR:
1295         case APIC_LVTPC:
1296         case APIC_LVT1:
1297         case APIC_LVTERR:
1298                 /* TODO: Check vector */
1299                 if (!kvm_apic_sw_enabled(apic))
1300                         val |= APIC_LVT_MASKED;
1301
1302                 val &= apic_lvt_mask[(reg - APIC_LVTT) >> 4];
1303                 apic_set_reg(apic, reg, val);
1304
1305                 break;
1306
1307         case APIC_LVTT: {
1308                 u32 timer_mode = val & apic->lapic_timer.timer_mode_mask;
1309
1310                 if (apic->lapic_timer.timer_mode != timer_mode) {
1311                         apic->lapic_timer.timer_mode = timer_mode;
1312                         hrtimer_cancel(&apic->lapic_timer.timer);
1313                 }
1314
1315                 if (!kvm_apic_sw_enabled(apic))
1316                         val |= APIC_LVT_MASKED;
1317                 val &= (apic_lvt_mask[0] | apic->lapic_timer.timer_mode_mask);
1318                 apic_set_reg(apic, APIC_LVTT, val);
1319                 break;
1320         }
1321
1322         case APIC_TMICT:
1323                 if (apic_lvtt_tscdeadline(apic))
1324                         break;
1325
1326                 hrtimer_cancel(&apic->lapic_timer.timer);
1327                 apic_set_reg(apic, APIC_TMICT, val);
1328                 start_apic_timer(apic);
1329                 break;
1330
1331         case APIC_TDCR:
1332                 if (val & 4)
1333                         apic_debug("KVM_WRITE:TDCR %x\n", val);
1334                 apic_set_reg(apic, APIC_TDCR, val);
1335                 update_divide_count(apic);
1336                 break;
1337
1338         case APIC_ESR:
1339                 if (apic_x2apic_mode(apic) && val != 0) {
1340                         apic_debug("KVM_WRITE:ESR not zero %x\n", val);
1341                         ret = 1;
1342                 }
1343                 break;
1344
1345         case APIC_SELF_IPI:
1346                 if (apic_x2apic_mode(apic)) {
1347                         apic_reg_write(apic, APIC_ICR, 0x40000 | (val & 0xff));
1348                 } else
1349                         ret = 1;
1350                 break;
1351         default:
1352                 ret = 1;
1353                 break;
1354         }
1355         if (ret)
1356                 apic_debug("Local APIC Write to read-only register %x\n", reg);
1357         return ret;
1358 }
1359
1360 static int apic_mmio_write(struct kvm_io_device *this,
1361                             gpa_t address, int len, const void *data)
1362 {
1363         struct kvm_lapic *apic = to_lapic(this);
1364         unsigned int offset = address - apic->base_address;
1365         u32 val;
1366
1367         if (!apic_mmio_in_range(apic, address))
1368                 return -EOPNOTSUPP;
1369
1370         /*
1371          * APIC register must be aligned on 128-bits boundary.
1372          * 32/64/128 bits registers must be accessed thru 32 bits.
1373          * Refer SDM 8.4.1
1374          */
1375         if (len != 4 || (offset & 0xf)) {
1376                 /* Don't shout loud, $infamous_os would cause only noise. */
1377                 apic_debug("apic write: bad size=%d %lx\n", len, (long)address);
1378                 return 0;
1379         }
1380
1381         val = *(u32*)data;
1382
1383         /* too common printing */
1384         if (offset != APIC_EOI)
1385                 apic_debug("%s: offset 0x%x with length 0x%x, and value is "
1386                            "0x%x\n", __func__, offset, len, val);
1387
1388         apic_reg_write(apic, offset & 0xff0, val);
1389
1390         return 0;
1391 }
1392
1393 void kvm_lapic_set_eoi(struct kvm_vcpu *vcpu)
1394 {
1395         if (kvm_vcpu_has_lapic(vcpu))
1396                 apic_reg_write(vcpu->arch.apic, APIC_EOI, 0);
1397 }
1398 EXPORT_SYMBOL_GPL(kvm_lapic_set_eoi);
1399
1400 /* emulate APIC access in a trap manner */
1401 void kvm_apic_write_nodecode(struct kvm_vcpu *vcpu, u32 offset)
1402 {
1403         u32 val = 0;
1404
1405         /* hw has done the conditional check and inst decode */
1406         offset &= 0xff0;
1407
1408         apic_reg_read(vcpu->arch.apic, offset, 4, &val);
1409
1410         /* TODO: optimize to just emulate side effect w/o one more write */
1411         apic_reg_write(vcpu->arch.apic, offset, val);
1412 }
1413 EXPORT_SYMBOL_GPL(kvm_apic_write_nodecode);
1414
1415 void kvm_free_lapic(struct kvm_vcpu *vcpu)
1416 {
1417         struct kvm_lapic *apic = vcpu->arch.apic;
1418
1419         if (!vcpu->arch.apic)
1420                 return;
1421
1422         hrtimer_cancel(&apic->lapic_timer.timer);
1423
1424         if (!(vcpu->arch.apic_base & MSR_IA32_APICBASE_ENABLE))
1425                 static_key_slow_dec_deferred(&apic_hw_disabled);
1426
1427         if (!apic->sw_enabled)
1428                 static_key_slow_dec_deferred(&apic_sw_disabled);
1429
1430         if (apic->regs)
1431                 free_page((unsigned long)apic->regs);
1432
1433         kfree(apic);
1434 }
1435
1436 /*
1437  *----------------------------------------------------------------------
1438  * LAPIC interface
1439  *----------------------------------------------------------------------
1440  */
1441
1442 u64 kvm_get_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu)
1443 {
1444         struct kvm_lapic *apic = vcpu->arch.apic;
1445
1446         if (!kvm_vcpu_has_lapic(vcpu) || apic_lvtt_oneshot(apic) ||
1447                         apic_lvtt_period(apic))
1448                 return 0;
1449
1450         return apic->lapic_timer.tscdeadline;
1451 }
1452
1453 void kvm_set_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu, u64 data)
1454 {
1455         struct kvm_lapic *apic = vcpu->arch.apic;
1456
1457         if (!kvm_vcpu_has_lapic(vcpu) || apic_lvtt_oneshot(apic) ||
1458                         apic_lvtt_period(apic))
1459                 return;
1460
1461         hrtimer_cancel(&apic->lapic_timer.timer);
1462         apic->lapic_timer.tscdeadline = data;
1463         start_apic_timer(apic);
1464 }
1465
1466 void kvm_lapic_set_tpr(struct kvm_vcpu *vcpu, unsigned long cr8)
1467 {
1468         struct kvm_lapic *apic = vcpu->arch.apic;
1469
1470         if (!kvm_vcpu_has_lapic(vcpu))
1471                 return;
1472
1473         apic_set_tpr(apic, ((cr8 & 0x0f) << 4)
1474                      | (kvm_apic_get_reg(apic, APIC_TASKPRI) & 4));
1475 }
1476
1477 u64 kvm_lapic_get_cr8(struct kvm_vcpu *vcpu)
1478 {
1479         u64 tpr;
1480
1481         if (!kvm_vcpu_has_lapic(vcpu))
1482                 return 0;
1483
1484         tpr = (u64) kvm_apic_get_reg(vcpu->arch.apic, APIC_TASKPRI);
1485
1486         return (tpr & 0xf0) >> 4;
1487 }
1488
1489 void kvm_lapic_set_base(struct kvm_vcpu *vcpu, u64 value)
1490 {
1491         u64 old_value = vcpu->arch.apic_base;
1492         struct kvm_lapic *apic = vcpu->arch.apic;
1493
1494         if (!apic) {
1495                 value |= MSR_IA32_APICBASE_BSP;
1496                 vcpu->arch.apic_base = value;
1497                 return;
1498         }
1499
1500         if (!kvm_vcpu_is_bsp(apic->vcpu))
1501                 value &= ~MSR_IA32_APICBASE_BSP;
1502         vcpu->arch.apic_base = value;
1503
1504         /* update jump label if enable bit changes */
1505         if ((old_value ^ value) & MSR_IA32_APICBASE_ENABLE) {
1506                 if (value & MSR_IA32_APICBASE_ENABLE)
1507                         static_key_slow_dec_deferred(&apic_hw_disabled);
1508                 else
1509                         static_key_slow_inc(&apic_hw_disabled.key);
1510                 recalculate_apic_map(vcpu->kvm);
1511         }
1512
1513         if ((old_value ^ value) & X2APIC_ENABLE) {
1514                 if (value & X2APIC_ENABLE) {
1515                         u32 id = kvm_apic_id(apic);
1516                         u32 ldr = ((id >> 4) << 16) | (1 << (id & 0xf));
1517                         kvm_apic_set_ldr(apic, ldr);
1518                         kvm_x86_ops->set_virtual_x2apic_mode(vcpu, true);
1519                 } else
1520                         kvm_x86_ops->set_virtual_x2apic_mode(vcpu, false);
1521         }
1522
1523         apic->base_address = apic->vcpu->arch.apic_base &
1524                              MSR_IA32_APICBASE_BASE;
1525
1526         if ((value & MSR_IA32_APICBASE_ENABLE) &&
1527              apic->base_address != APIC_DEFAULT_PHYS_BASE)
1528                 pr_warn_once("APIC base relocation is unsupported by KVM");
1529
1530         /* with FSB delivery interrupt, we can restart APIC functionality */
1531         apic_debug("apic base msr is 0x%016" PRIx64 ", and base address is "
1532                    "0x%lx.\n", apic->vcpu->arch.apic_base, apic->base_address);
1533
1534 }
1535
1536 void kvm_lapic_reset(struct kvm_vcpu *vcpu)
1537 {
1538         struct kvm_lapic *apic;
1539         int i;
1540
1541         apic_debug("%s\n", __func__);
1542
1543         ASSERT(vcpu);
1544         apic = vcpu->arch.apic;
1545         ASSERT(apic != NULL);
1546
1547         /* Stop the timer in case it's a reset to an active apic */
1548         hrtimer_cancel(&apic->lapic_timer.timer);
1549
1550         kvm_apic_set_id(apic, vcpu->vcpu_id);
1551         kvm_apic_set_version(apic->vcpu);
1552
1553         for (i = 0; i < APIC_LVT_NUM; i++)
1554                 apic_set_reg(apic, APIC_LVTT + 0x10 * i, APIC_LVT_MASKED);
1555         apic->lapic_timer.timer_mode = 0;
1556         apic_set_reg(apic, APIC_LVT0,
1557                      SET_APIC_DELIVERY_MODE(0, APIC_MODE_EXTINT));
1558
1559         apic_set_reg(apic, APIC_DFR, 0xffffffffU);
1560         apic_set_spiv(apic, 0xff);
1561         apic_set_reg(apic, APIC_TASKPRI, 0);
1562         kvm_apic_set_ldr(apic, 0);
1563         apic_set_reg(apic, APIC_ESR, 0);
1564         apic_set_reg(apic, APIC_ICR, 0);
1565         apic_set_reg(apic, APIC_ICR2, 0);
1566         apic_set_reg(apic, APIC_TDCR, 0);
1567         apic_set_reg(apic, APIC_TMICT, 0);
1568         for (i = 0; i < 8; i++) {
1569                 apic_set_reg(apic, APIC_IRR + 0x10 * i, 0);
1570                 apic_set_reg(apic, APIC_ISR + 0x10 * i, 0);
1571                 apic_set_reg(apic, APIC_TMR + 0x10 * i, 0);
1572         }
1573         apic->irr_pending = kvm_apic_vid_enabled(vcpu->kvm);
1574         apic->isr_count = kvm_x86_ops->hwapic_isr_update ? 1 : 0;
1575         apic->highest_isr_cache = -1;
1576         update_divide_count(apic);
1577         atomic_set(&apic->lapic_timer.pending, 0);
1578         if (kvm_vcpu_is_bsp(vcpu))
1579                 kvm_lapic_set_base(vcpu,
1580                                 vcpu->arch.apic_base | MSR_IA32_APICBASE_BSP);
1581         vcpu->arch.pv_eoi.msr_val = 0;
1582         apic_update_ppr(apic);
1583
1584         vcpu->arch.apic_arb_prio = 0;
1585         vcpu->arch.apic_attention = 0;
1586
1587         apic_debug("%s: vcpu=%p, id=%d, base_msr="
1588                    "0x%016" PRIx64 ", base_address=0x%0lx.\n", __func__,
1589                    vcpu, kvm_apic_id(apic),
1590                    vcpu->arch.apic_base, apic->base_address);
1591 }
1592
1593 /*
1594  *----------------------------------------------------------------------
1595  * timer interface
1596  *----------------------------------------------------------------------
1597  */
1598
1599 static bool lapic_is_periodic(struct kvm_lapic *apic)
1600 {
1601         return apic_lvtt_period(apic);
1602 }
1603
1604 int apic_has_pending_timer(struct kvm_vcpu *vcpu)
1605 {
1606         struct kvm_lapic *apic = vcpu->arch.apic;
1607
1608         if (kvm_vcpu_has_lapic(vcpu) && apic_enabled(apic) &&
1609                         apic_lvt_enabled(apic, APIC_LVTT))
1610                 return atomic_read(&apic->lapic_timer.pending);
1611
1612         return 0;
1613 }
1614
1615 int kvm_apic_local_deliver(struct kvm_lapic *apic, int lvt_type)
1616 {
1617         u32 reg = kvm_apic_get_reg(apic, lvt_type);
1618         int vector, mode, trig_mode;
1619
1620         if (kvm_apic_hw_enabled(apic) && !(reg & APIC_LVT_MASKED)) {
1621                 vector = reg & APIC_VECTOR_MASK;
1622                 mode = reg & APIC_MODE_MASK;
1623                 trig_mode = reg & APIC_LVT_LEVEL_TRIGGER;
1624                 return __apic_accept_irq(apic, mode, vector, 1, trig_mode,
1625                                         NULL);
1626         }
1627         return 0;
1628 }
1629
1630 void kvm_apic_nmi_wd_deliver(struct kvm_vcpu *vcpu)
1631 {
1632         struct kvm_lapic *apic = vcpu->arch.apic;
1633
1634         if (apic)
1635                 kvm_apic_local_deliver(apic, APIC_LVT0);
1636 }
1637
1638 static const struct kvm_io_device_ops apic_mmio_ops = {
1639         .read     = apic_mmio_read,
1640         .write    = apic_mmio_write,
1641 };
1642
1643 static enum hrtimer_restart apic_timer_fn(struct hrtimer *data)
1644 {
1645         struct kvm_timer *ktimer = container_of(data, struct kvm_timer, timer);
1646         struct kvm_lapic *apic = container_of(ktimer, struct kvm_lapic, lapic_timer);
1647
1648         apic_timer_expired(apic);
1649
1650         if (lapic_is_periodic(apic)) {
1651                 hrtimer_add_expires_ns(&ktimer->timer, ktimer->period);
1652                 return HRTIMER_RESTART;
1653         } else
1654                 return HRTIMER_NORESTART;
1655 }
1656
1657 int kvm_create_lapic(struct kvm_vcpu *vcpu)
1658 {
1659         struct kvm_lapic *apic;
1660
1661         ASSERT(vcpu != NULL);
1662         apic_debug("apic_init %d\n", vcpu->vcpu_id);
1663
1664         apic = kzalloc(sizeof(*apic), GFP_KERNEL);
1665         if (!apic)
1666                 goto nomem;
1667
1668         vcpu->arch.apic = apic;
1669
1670         apic->regs = (void *)get_zeroed_page(GFP_KERNEL);
1671         if (!apic->regs) {
1672                 printk(KERN_ERR "malloc apic regs error for vcpu %x\n",
1673                        vcpu->vcpu_id);
1674                 goto nomem_free_apic;
1675         }
1676         apic->vcpu = vcpu;
1677
1678         hrtimer_init(&apic->lapic_timer.timer, CLOCK_MONOTONIC,
1679                      HRTIMER_MODE_ABS);
1680         apic->lapic_timer.timer.function = apic_timer_fn;
1681
1682         /*
1683          * APIC is created enabled. This will prevent kvm_lapic_set_base from
1684          * thinking that APIC satet has changed.
1685          */
1686         vcpu->arch.apic_base = MSR_IA32_APICBASE_ENABLE;
1687         kvm_lapic_set_base(vcpu,
1688                         APIC_DEFAULT_PHYS_BASE | MSR_IA32_APICBASE_ENABLE);
1689
1690         static_key_slow_inc(&apic_sw_disabled.key); /* sw disabled at reset */
1691         kvm_lapic_reset(vcpu);
1692         kvm_iodevice_init(&apic->dev, &apic_mmio_ops);
1693
1694         return 0;
1695 nomem_free_apic:
1696         kfree(apic);
1697 nomem:
1698         return -ENOMEM;
1699 }
1700
1701 int kvm_apic_has_interrupt(struct kvm_vcpu *vcpu)
1702 {
1703         struct kvm_lapic *apic = vcpu->arch.apic;
1704         int highest_irr;
1705
1706         if (!kvm_vcpu_has_lapic(vcpu) || !apic_enabled(apic))
1707                 return -1;
1708
1709         apic_update_ppr(apic);
1710         highest_irr = apic_find_highest_irr(apic);
1711         if ((highest_irr == -1) ||
1712             ((highest_irr & 0xF0) <= kvm_apic_get_reg(apic, APIC_PROCPRI)))
1713                 return -1;
1714         return highest_irr;
1715 }
1716
1717 int kvm_apic_accept_pic_intr(struct kvm_vcpu *vcpu)
1718 {
1719         u32 lvt0 = kvm_apic_get_reg(vcpu->arch.apic, APIC_LVT0);
1720         int r = 0;
1721
1722         if (!kvm_apic_hw_enabled(vcpu->arch.apic))
1723                 r = 1;
1724         if ((lvt0 & APIC_LVT_MASKED) == 0 &&
1725             GET_APIC_DELIVERY_MODE(lvt0) == APIC_MODE_EXTINT)
1726                 r = 1;
1727         return r;
1728 }
1729
1730 void kvm_inject_apic_timer_irqs(struct kvm_vcpu *vcpu)
1731 {
1732         struct kvm_lapic *apic = vcpu->arch.apic;
1733
1734         if (!kvm_vcpu_has_lapic(vcpu))
1735                 return;
1736
1737         if (atomic_read(&apic->lapic_timer.pending) > 0) {
1738                 kvm_apic_local_deliver(apic, APIC_LVTT);
1739                 if (apic_lvtt_tscdeadline(apic))
1740                         apic->lapic_timer.tscdeadline = 0;
1741                 atomic_set(&apic->lapic_timer.pending, 0);
1742         }
1743 }
1744
1745 int kvm_get_apic_interrupt(struct kvm_vcpu *vcpu)
1746 {
1747         int vector = kvm_apic_has_interrupt(vcpu);
1748         struct kvm_lapic *apic = vcpu->arch.apic;
1749
1750         if (vector == -1)
1751                 return -1;
1752
1753         /*
1754          * We get here even with APIC virtualization enabled, if doing
1755          * nested virtualization and L1 runs with the "acknowledge interrupt
1756          * on exit" mode.  Then we cannot inject the interrupt via RVI,
1757          * because the process would deliver it through the IDT.
1758          */
1759
1760         apic_set_isr(vector, apic);
1761         apic_update_ppr(apic);
1762         apic_clear_irr(vector, apic);
1763         return vector;
1764 }
1765
1766 void kvm_apic_post_state_restore(struct kvm_vcpu *vcpu,
1767                 struct kvm_lapic_state *s)
1768 {
1769         struct kvm_lapic *apic = vcpu->arch.apic;
1770
1771         kvm_lapic_set_base(vcpu, vcpu->arch.apic_base);
1772         /* set SPIV separately to get count of SW disabled APICs right */
1773         apic_set_spiv(apic, *((u32 *)(s->regs + APIC_SPIV)));
1774         memcpy(vcpu->arch.apic->regs, s->regs, sizeof *s);
1775         /* call kvm_apic_set_id() to put apic into apic_map */
1776         kvm_apic_set_id(apic, kvm_apic_id(apic));
1777         kvm_apic_set_version(vcpu);
1778
1779         apic_update_ppr(apic);
1780         hrtimer_cancel(&apic->lapic_timer.timer);
1781         update_divide_count(apic);
1782         start_apic_timer(apic);
1783         apic->irr_pending = true;
1784         apic->isr_count = kvm_x86_ops->hwapic_isr_update ?
1785                                 1 : count_vectors(apic->regs + APIC_ISR);
1786         apic->highest_isr_cache = -1;
1787         if (kvm_x86_ops->hwapic_irr_update)
1788                 kvm_x86_ops->hwapic_irr_update(vcpu,
1789                                 apic_find_highest_irr(apic));
1790         if (unlikely(kvm_x86_ops->hwapic_isr_update))
1791                 kvm_x86_ops->hwapic_isr_update(vcpu->kvm,
1792                                 apic_find_highest_isr(apic));
1793         kvm_make_request(KVM_REQ_EVENT, vcpu);
1794         kvm_rtc_eoi_tracking_restore_one(vcpu);
1795 }
1796
1797 void __kvm_migrate_apic_timer(struct kvm_vcpu *vcpu)
1798 {
1799         struct hrtimer *timer;
1800
1801         if (!kvm_vcpu_has_lapic(vcpu))
1802                 return;
1803
1804         timer = &vcpu->arch.apic->lapic_timer.timer;
1805         if (hrtimer_cancel(timer))
1806                 hrtimer_start_expires(timer, HRTIMER_MODE_ABS);
1807 }
1808
1809 /*
1810  * apic_sync_pv_eoi_from_guest - called on vmexit or cancel interrupt
1811  *
1812  * Detect whether guest triggered PV EOI since the
1813  * last entry. If yes, set EOI on guests's behalf.
1814  * Clear PV EOI in guest memory in any case.
1815  */
1816 static void apic_sync_pv_eoi_from_guest(struct kvm_vcpu *vcpu,
1817                                         struct kvm_lapic *apic)
1818 {
1819         bool pending;
1820         int vector;
1821         /*
1822          * PV EOI state is derived from KVM_APIC_PV_EOI_PENDING in host
1823          * and KVM_PV_EOI_ENABLED in guest memory as follows:
1824          *
1825          * KVM_APIC_PV_EOI_PENDING is unset:
1826          *      -> host disabled PV EOI.
1827          * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is set:
1828          *      -> host enabled PV EOI, guest did not execute EOI yet.
1829          * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is unset:
1830          *      -> host enabled PV EOI, guest executed EOI.
1831          */
1832         BUG_ON(!pv_eoi_enabled(vcpu));
1833         pending = pv_eoi_get_pending(vcpu);
1834         /*
1835          * Clear pending bit in any case: it will be set again on vmentry.
1836          * While this might not be ideal from performance point of view,
1837          * this makes sure pv eoi is only enabled when we know it's safe.
1838          */
1839         pv_eoi_clr_pending(vcpu);
1840         if (pending)
1841                 return;
1842         vector = apic_set_eoi(apic);
1843         trace_kvm_pv_eoi(apic, vector);
1844 }
1845
1846 void kvm_lapic_sync_from_vapic(struct kvm_vcpu *vcpu)
1847 {
1848         u32 data;
1849
1850         if (test_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention))
1851                 apic_sync_pv_eoi_from_guest(vcpu, vcpu->arch.apic);
1852
1853         if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
1854                 return;
1855
1856         kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
1857                                 sizeof(u32));
1858
1859         apic_set_tpr(vcpu->arch.apic, data & 0xff);
1860 }
1861
1862 /*
1863  * apic_sync_pv_eoi_to_guest - called before vmentry
1864  *
1865  * Detect whether it's safe to enable PV EOI and
1866  * if yes do so.
1867  */
1868 static void apic_sync_pv_eoi_to_guest(struct kvm_vcpu *vcpu,
1869                                         struct kvm_lapic *apic)
1870 {
1871         if (!pv_eoi_enabled(vcpu) ||
1872             /* IRR set or many bits in ISR: could be nested. */
1873             apic->irr_pending ||
1874             /* Cache not set: could be safe but we don't bother. */
1875             apic->highest_isr_cache == -1 ||
1876             /* Need EOI to update ioapic. */
1877             kvm_ioapic_handles_vector(vcpu->kvm, apic->highest_isr_cache)) {
1878                 /*
1879                  * PV EOI was disabled by apic_sync_pv_eoi_from_guest
1880                  * so we need not do anything here.
1881                  */
1882                 return;
1883         }
1884
1885         pv_eoi_set_pending(apic->vcpu);
1886 }
1887
1888 void kvm_lapic_sync_to_vapic(struct kvm_vcpu *vcpu)
1889 {
1890         u32 data, tpr;
1891         int max_irr, max_isr;
1892         struct kvm_lapic *apic = vcpu->arch.apic;
1893
1894         apic_sync_pv_eoi_to_guest(vcpu, apic);
1895
1896         if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
1897                 return;
1898
1899         tpr = kvm_apic_get_reg(apic, APIC_TASKPRI) & 0xff;
1900         max_irr = apic_find_highest_irr(apic);
1901         if (max_irr < 0)
1902                 max_irr = 0;
1903         max_isr = apic_find_highest_isr(apic);
1904         if (max_isr < 0)
1905                 max_isr = 0;
1906         data = (tpr & 0xff) | ((max_isr & 0xf0) << 8) | (max_irr << 24);
1907
1908         kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
1909                                 sizeof(u32));
1910 }
1911
1912 int kvm_lapic_set_vapic_addr(struct kvm_vcpu *vcpu, gpa_t vapic_addr)
1913 {
1914         if (vapic_addr) {
1915                 if (kvm_gfn_to_hva_cache_init(vcpu->kvm,
1916                                         &vcpu->arch.apic->vapic_cache,
1917                                         vapic_addr, sizeof(u32)))
1918                         return -EINVAL;
1919                 __set_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
1920         } else {
1921                 __clear_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
1922         }
1923
1924         vcpu->arch.apic->vapic_addr = vapic_addr;
1925         return 0;
1926 }
1927
1928 int kvm_x2apic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data)
1929 {
1930         struct kvm_lapic *apic = vcpu->arch.apic;
1931         u32 reg = (msr - APIC_BASE_MSR) << 4;
1932
1933         if (!irqchip_in_kernel(vcpu->kvm) || !apic_x2apic_mode(apic))
1934                 return 1;
1935
1936         if (reg == APIC_ICR2)
1937                 return 1;
1938
1939         /* if this is ICR write vector before command */
1940         if (reg == APIC_ICR)
1941                 apic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
1942         return apic_reg_write(apic, reg, (u32)data);
1943 }
1944
1945 int kvm_x2apic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data)
1946 {
1947         struct kvm_lapic *apic = vcpu->arch.apic;
1948         u32 reg = (msr - APIC_BASE_MSR) << 4, low, high = 0;
1949
1950         if (!irqchip_in_kernel(vcpu->kvm) || !apic_x2apic_mode(apic))
1951                 return 1;
1952
1953         if (reg == APIC_DFR || reg == APIC_ICR2) {
1954                 apic_debug("KVM_APIC_READ: read x2apic reserved register %x\n",
1955                            reg);
1956                 return 1;
1957         }
1958
1959         if (apic_reg_read(apic, reg, 4, &low))
1960                 return 1;
1961         if (reg == APIC_ICR)
1962                 apic_reg_read(apic, APIC_ICR2, 4, &high);
1963
1964         *data = (((u64)high) << 32) | low;
1965
1966         return 0;
1967 }
1968
1969 int kvm_hv_vapic_msr_write(struct kvm_vcpu *vcpu, u32 reg, u64 data)
1970 {
1971         struct kvm_lapic *apic = vcpu->arch.apic;
1972
1973         if (!kvm_vcpu_has_lapic(vcpu))
1974                 return 1;
1975
1976         /* if this is ICR write vector before command */
1977         if (reg == APIC_ICR)
1978                 apic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
1979         return apic_reg_write(apic, reg, (u32)data);
1980 }
1981
1982 int kvm_hv_vapic_msr_read(struct kvm_vcpu *vcpu, u32 reg, u64 *data)
1983 {
1984         struct kvm_lapic *apic = vcpu->arch.apic;
1985         u32 low, high = 0;
1986
1987         if (!kvm_vcpu_has_lapic(vcpu))
1988                 return 1;
1989
1990         if (apic_reg_read(apic, reg, 4, &low))
1991                 return 1;
1992         if (reg == APIC_ICR)
1993                 apic_reg_read(apic, APIC_ICR2, 4, &high);
1994
1995         *data = (((u64)high) << 32) | low;
1996
1997         return 0;
1998 }
1999
2000 int kvm_lapic_enable_pv_eoi(struct kvm_vcpu *vcpu, u64 data)
2001 {
2002         u64 addr = data & ~KVM_MSR_ENABLED;
2003         if (!IS_ALIGNED(addr, 4))
2004                 return 1;
2005
2006         vcpu->arch.pv_eoi.msr_val = data;
2007         if (!pv_eoi_enabled(vcpu))
2008                 return 0;
2009         return kvm_gfn_to_hva_cache_init(vcpu->kvm, &vcpu->arch.pv_eoi.data,
2010                                          addr, sizeof(u8));
2011 }
2012
2013 void kvm_apic_accept_events(struct kvm_vcpu *vcpu)
2014 {
2015         struct kvm_lapic *apic = vcpu->arch.apic;
2016         u8 sipi_vector;
2017         unsigned long pe;
2018
2019         if (!kvm_vcpu_has_lapic(vcpu) || !apic->pending_events)
2020                 return;
2021
2022         pe = xchg(&apic->pending_events, 0);
2023
2024         if (test_bit(KVM_APIC_INIT, &pe)) {
2025                 kvm_lapic_reset(vcpu);
2026                 kvm_vcpu_reset(vcpu);
2027                 if (kvm_vcpu_is_bsp(apic->vcpu))
2028                         vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
2029                 else
2030                         vcpu->arch.mp_state = KVM_MP_STATE_INIT_RECEIVED;
2031         }
2032         if (test_bit(KVM_APIC_SIPI, &pe) &&
2033             vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED) {
2034                 /* evaluate pending_events before reading the vector */
2035                 smp_rmb();
2036                 sipi_vector = apic->sipi_vector;
2037                 apic_debug("vcpu %d received sipi with vector # %x\n",
2038                          vcpu->vcpu_id, sipi_vector);
2039                 kvm_vcpu_deliver_sipi_vector(vcpu, sipi_vector);
2040                 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
2041         }
2042 }
2043
2044 void kvm_lapic_init(void)
2045 {
2046         /* do not patch jump label more than once per second */
2047         jump_label_rate_limit(&apic_hw_disabled, HZ);
2048         jump_label_rate_limit(&apic_sw_disabled, HZ);
2049 }