Merge branch 'x86-boot-for-linus' of git://git.kernel.org/pub/scm/linux/kernel/git...
[sfrench/cifs-2.6.git] / arch / arm / mach-exynos / regs-pmu.h
1 /*
2  * Copyright (c) 2010-2012 Samsung Electronics Co., Ltd.
3  *              http://www.samsung.com
4  *
5  * EXYNOS - Power management unit definition
6  *
7  * This program is free software; you can redistribute it and/or modify
8  * it under the terms of the GNU General Public License version 2 as
9  * published by the Free Software Foundation.
10 */
11
12 #ifndef __ASM_ARCH_REGS_PMU_H
13 #define __ASM_ARCH_REGS_PMU_H __FILE__
14
15 #define S5P_CENTRAL_SEQ_CONFIGURATION           0x0200
16
17 #define S5P_CENTRAL_LOWPWR_CFG                  (1 << 16)
18
19 #define S5P_CENTRAL_SEQ_OPTION                  0x0208
20
21 #define S5P_USE_STANDBY_WFI0                    (1 << 16)
22 #define S5P_USE_STANDBY_WFI1                    (1 << 17)
23 #define S5P_USE_STANDBY_WFI2                    (1 << 19)
24 #define S5P_USE_STANDBY_WFI3                    (1 << 20)
25 #define S5P_USE_STANDBY_WFE0                    (1 << 24)
26 #define S5P_USE_STANDBY_WFE1                    (1 << 25)
27 #define S5P_USE_STANDBY_WFE2                    (1 << 27)
28 #define S5P_USE_STANDBY_WFE3                    (1 << 28)
29
30 #define S5P_USE_STANDBY_WFI_ALL \
31         (S5P_USE_STANDBY_WFI0 | S5P_USE_STANDBY_WFI1 | \
32          S5P_USE_STANDBY_WFI2 | S5P_USE_STANDBY_WFI3 | \
33          S5P_USE_STANDBY_WFE0 | S5P_USE_STANDBY_WFE1 | \
34          S5P_USE_STANDBY_WFE2 | S5P_USE_STANDBY_WFE3)
35
36 #define S5P_USE_DELAYED_RESET_ASSERTION         BIT(12)
37
38 #define EXYNOS_CORE_PO_RESET(n)                 ((1 << 4) << n)
39 #define EXYNOS_WAKEUP_FROM_LOWPWR               (1 << 28)
40 #define EXYNOS_SWRESET                          0x0400
41 #define EXYNOS5440_SWRESET                      0x00C4
42
43 #define S5P_WAKEUP_STAT                         0x0600
44 #define S5P_EINT_WAKEUP_MASK                    0x0604
45 #define S5P_WAKEUP_MASK                         0x0608
46
47 #define S5P_INFORM0                             0x0800
48 #define S5P_INFORM1                             0x0804
49 #define S5P_INFORM5                             0x0814
50 #define S5P_INFORM6                             0x0818
51 #define S5P_INFORM7                             0x081C
52 #define S5P_PMU_SPARE3                          0x090C
53
54 #define EXYNOS_IROM_DATA2                       0x0988
55 #define S5P_ARM_CORE0_LOWPWR                    0x1000
56 #define S5P_DIS_IRQ_CORE0                       0x1004
57 #define S5P_DIS_IRQ_CENTRAL0                    0x1008
58 #define S5P_ARM_CORE1_LOWPWR                    0x1010
59 #define S5P_DIS_IRQ_CORE1                       0x1014
60 #define S5P_DIS_IRQ_CENTRAL1                    0x1018
61 #define S5P_ARM_COMMON_LOWPWR                   0x1080
62 #define S5P_L2_0_LOWPWR                         0x10C0
63 #define S5P_L2_1_LOWPWR                         0x10C4
64 #define S5P_CMU_ACLKSTOP_LOWPWR                 0x1100
65 #define S5P_CMU_SCLKSTOP_LOWPWR                 0x1104
66 #define S5P_CMU_RESET_LOWPWR                    0x110C
67 #define S5P_APLL_SYSCLK_LOWPWR                  0x1120
68 #define S5P_MPLL_SYSCLK_LOWPWR                  0x1124
69 #define S5P_VPLL_SYSCLK_LOWPWR                  0x1128
70 #define S5P_EPLL_SYSCLK_LOWPWR                  0x112C
71 #define S5P_CMU_CLKSTOP_GPS_ALIVE_LOWPWR        0x1138
72 #define S5P_CMU_RESET_GPSALIVE_LOWPWR           0x113C
73 #define S5P_CMU_CLKSTOP_CAM_LOWPWR              0x1140
74 #define S5P_CMU_CLKSTOP_TV_LOWPWR               0x1144
75 #define S5P_CMU_CLKSTOP_MFC_LOWPWR              0x1148
76 #define S5P_CMU_CLKSTOP_G3D_LOWPWR              0x114C
77 #define S5P_CMU_CLKSTOP_LCD0_LOWPWR             0x1150
78 #define S5P_CMU_CLKSTOP_MAUDIO_LOWPWR           0x1158
79 #define S5P_CMU_CLKSTOP_GPS_LOWPWR              0x115C
80 #define S5P_CMU_RESET_CAM_LOWPWR                0x1160
81 #define S5P_CMU_RESET_TV_LOWPWR                 0x1164
82 #define S5P_CMU_RESET_MFC_LOWPWR                0x1168
83 #define S5P_CMU_RESET_G3D_LOWPWR                0x116C
84 #define S5P_CMU_RESET_LCD0_LOWPWR               0x1170
85 #define S5P_CMU_RESET_MAUDIO_LOWPWR             0x1178
86 #define S5P_CMU_RESET_GPS_LOWPWR                0x117C
87 #define S5P_TOP_BUS_LOWPWR                      0x1180
88 #define S5P_TOP_RETENTION_LOWPWR                0x1184
89 #define S5P_TOP_PWR_LOWPWR                      0x1188
90 #define S5P_LOGIC_RESET_LOWPWR                  0x11A0
91 #define S5P_ONENAND_MEM_LOWPWR                  0x11C0
92 #define S5P_G2D_ACP_MEM_LOWPWR                  0x11C8
93 #define S5P_USBOTG_MEM_LOWPWR                   0x11CC
94 #define S5P_HSMMC_MEM_LOWPWR                    0x11D0
95 #define S5P_CSSYS_MEM_LOWPWR                    0x11D4
96 #define S5P_SECSS_MEM_LOWPWR                    0x11D8
97 #define S5P_PAD_RETENTION_DRAM_LOWPWR           0x1200
98 #define S5P_PAD_RETENTION_MAUDIO_LOWPWR         0x1204
99 #define S5P_PAD_RETENTION_GPIO_LOWPWR           0x1220
100 #define S5P_PAD_RETENTION_UART_LOWPWR           0x1224
101 #define S5P_PAD_RETENTION_MMCA_LOWPWR           0x1228
102 #define S5P_PAD_RETENTION_MMCB_LOWPWR           0x122C
103 #define S5P_PAD_RETENTION_EBIA_LOWPWR           0x1230
104 #define S5P_PAD_RETENTION_EBIB_LOWPWR           0x1234
105 #define S5P_PAD_RETENTION_ISOLATION_LOWPWR      0x1240
106 #define S5P_PAD_RETENTION_ALV_SEL_LOWPWR        0x1260
107 #define S5P_XUSBXTI_LOWPWR                      0x1280
108 #define S5P_XXTI_LOWPWR                         0x1284
109 #define S5P_EXT_REGULATOR_LOWPWR                0x12C0
110 #define S5P_GPIO_MODE_LOWPWR                    0x1300
111 #define S5P_GPIO_MODE_MAUDIO_LOWPWR             0x1340
112 #define S5P_CAM_LOWPWR                          0x1380
113 #define S5P_TV_LOWPWR                           0x1384
114 #define S5P_MFC_LOWPWR                          0x1388
115 #define S5P_G3D_LOWPWR                          0x138C
116 #define S5P_LCD0_LOWPWR                         0x1390
117 #define S5P_MAUDIO_LOWPWR                       0x1398
118 #define S5P_GPS_LOWPWR                          0x139C
119 #define S5P_GPS_ALIVE_LOWPWR                    0x13A0
120
121 #define EXYNOS_ARM_CORE0_CONFIGURATION          0x2000
122 #define EXYNOS_ARM_CORE_CONFIGURATION(_nr)      \
123                         (EXYNOS_ARM_CORE0_CONFIGURATION + (0x80 * (_nr)))
124 #define EXYNOS_ARM_CORE_STATUS(_nr)             \
125                         (EXYNOS_ARM_CORE_CONFIGURATION(_nr) + 0x4)
126 #define EXYNOS_ARM_CORE_OPTION(_nr)             \
127                         (EXYNOS_ARM_CORE_CONFIGURATION(_nr) + 0x8)
128
129 #define EXYNOS_ARM_COMMON_CONFIGURATION         0x2500
130 #define EXYNOS_COMMON_CONFIGURATION(_nr)        \
131                         (EXYNOS_ARM_COMMON_CONFIGURATION + (0x80 * (_nr)))
132 #define EXYNOS_COMMON_STATUS(_nr)               \
133                         (EXYNOS_COMMON_CONFIGURATION(_nr) + 0x4)
134 #define EXYNOS_COMMON_OPTION(_nr)               \
135                         (EXYNOS_COMMON_CONFIGURATION(_nr) + 0x8)
136
137 #define EXYNOS_CORE_LOCAL_PWR_EN                0x3
138
139 #define EXYNOS_ARM_COMMON_STATUS                0x2504
140 #define EXYNOS_COMMON_OPTION(_nr)               \
141                         (EXYNOS_COMMON_CONFIGURATION(_nr) + 0x8)
142
143 #define EXYNOS_ARM_L2_CONFIGURATION             0x2600
144 #define EXYNOS_L2_CONFIGURATION(_nr)            \
145                         (EXYNOS_ARM_L2_CONFIGURATION + ((_nr) * 0x80))
146 #define EXYNOS_L2_STATUS(_nr)                   \
147                         (EXYNOS_L2_CONFIGURATION(_nr) + 0x4)
148 #define EXYNOS_L2_OPTION(_nr)                   \
149                         (EXYNOS_L2_CONFIGURATION(_nr) + 0x8)
150 #define EXYNOS_L2_COMMON_PWR_EN                 0x3
151
152 #define EXYNOS_ARM_CORE_X_STATUS_OFFSET         0x4
153
154 #define EXYNOS5_APLL_SYSCLK_CONFIGURATION       0x2A00
155 #define EXYNOS5_APLL_SYSCLK_STATUS              0x2A04
156
157 #define EXYNOS5_ARM_L2_OPTION                   0x2608
158 #define EXYNOS5_USE_RETENTION                   BIT(4)
159
160 #define EXYNOS5_L2RSTDISABLE_VALUE              BIT(3)
161
162 #define S5P_PAD_RET_MAUDIO_OPTION               0x3028
163 #define S5P_PAD_RET_MMC2_OPTION                 0x30c8
164 #define S5P_PAD_RET_GPIO_OPTION                 0x3108
165 #define S5P_PAD_RET_UART_OPTION                 0x3128
166 #define S5P_PAD_RET_MMCA_OPTION                 0x3148
167 #define S5P_PAD_RET_MMCB_OPTION                 0x3168
168 #define S5P_PAD_RET_EBIA_OPTION                 0x3188
169 #define S5P_PAD_RET_EBIB_OPTION                 0x31A8
170 #define S5P_PAD_RET_SPI_OPTION                  0x31c8
171
172 #define S5P_PS_HOLD_CONTROL                     0x330C
173 #define S5P_PS_HOLD_EN                          (1 << 31)
174 #define S5P_PS_HOLD_OUTPUT_HIGH                 (3 << 8)
175
176 #define S5P_CAM_OPTION                          0x3C08
177 #define S5P_MFC_OPTION                          0x3C48
178 #define S5P_G3D_OPTION                          0x3C68
179 #define S5P_LCD0_OPTION                         0x3C88
180 #define S5P_LCD1_OPTION                         0x3CA8
181 #define S5P_ISP_OPTION                          S5P_LCD1_OPTION
182
183 #define S5P_CORE_LOCAL_PWR_EN                   0x3
184 #define S5P_CORE_WAKEUP_FROM_LOCAL_CFG          (0x3 << 8)
185
186 /* Only for EXYNOS4210 */
187 #define S5P_CMU_CLKSTOP_LCD1_LOWPWR     0x1154
188 #define S5P_CMU_RESET_LCD1_LOWPWR       0x1174
189 #define S5P_MODIMIF_MEM_LOWPWR          0x11C4
190 #define S5P_PCIE_MEM_LOWPWR             0x11E0
191 #define S5P_SATA_MEM_LOWPWR             0x11E4
192 #define S5P_LCD1_LOWPWR                 0x1394
193
194 /* Only for EXYNOS4x12 */
195 #define S5P_ISP_ARM_LOWPWR                      0x1050
196 #define S5P_DIS_IRQ_ISP_ARM_LOCAL_LOWPWR        0x1054
197 #define S5P_DIS_IRQ_ISP_ARM_CENTRAL_LOWPWR      0x1058
198 #define S5P_CMU_ACLKSTOP_COREBLK_LOWPWR         0x1110
199 #define S5P_CMU_SCLKSTOP_COREBLK_LOWPWR         0x1114
200 #define S5P_CMU_RESET_COREBLK_LOWPWR            0x111C
201 #define S5P_MPLLUSER_SYSCLK_LOWPWR              0x1130
202 #define S5P_CMU_CLKSTOP_ISP_LOWPWR              0x1154
203 #define S5P_CMU_RESET_ISP_LOWPWR                0x1174
204 #define S5P_TOP_BUS_COREBLK_LOWPWR              0x1190
205 #define S5P_TOP_RETENTION_COREBLK_LOWPWR        0x1194
206 #define S5P_TOP_PWR_COREBLK_LOWPWR              0x1198
207 #define S5P_OSCCLK_GATE_LOWPWR                  0x11A4
208 #define S5P_LOGIC_RESET_COREBLK_LOWPWR          0x11B0
209 #define S5P_OSCCLK_GATE_COREBLK_LOWPWR          0x11B4
210 #define S5P_HSI_MEM_LOWPWR                      0x11C4
211 #define S5P_ROTATOR_MEM_LOWPWR                  0x11DC
212 #define S5P_PAD_RETENTION_GPIO_COREBLK_LOWPWR   0x123C
213 #define S5P_PAD_ISOLATION_COREBLK_LOWPWR        0x1250
214 #define S5P_GPIO_MODE_COREBLK_LOWPWR            0x1320
215 #define S5P_TOP_ASB_RESET_LOWPWR                0x1344
216 #define S5P_TOP_ASB_ISOLATION_LOWPWR            0x1348
217 #define S5P_ISP_LOWPWR                          0x1394
218 #define S5P_DRAM_FREQ_DOWN_LOWPWR               0x13B0
219 #define S5P_DDRPHY_DLLOFF_LOWPWR                0x13B4
220 #define S5P_CMU_SYSCLK_ISP_LOWPWR               0x13B8
221 #define S5P_CMU_SYSCLK_GPS_LOWPWR               0x13BC
222 #define S5P_LPDDR_PHY_DLL_LOCK_LOWPWR           0x13C0
223
224 #define S5P_ARM_L2_0_OPTION                     0x2608
225 #define S5P_ARM_L2_1_OPTION                     0x2628
226 #define S5P_ONENAND_MEM_OPTION                  0x2E08
227 #define S5P_HSI_MEM_OPTION                      0x2E28
228 #define S5P_G2D_ACP_MEM_OPTION                  0x2E48
229 #define S5P_USBOTG_MEM_OPTION                   0x2E68
230 #define S5P_HSMMC_MEM_OPTION                    0x2E88
231 #define S5P_CSSYS_MEM_OPTION                    0x2EA8
232 #define S5P_SECSS_MEM_OPTION                    0x2EC8
233 #define S5P_ROTATOR_MEM_OPTION                  0x2F48
234
235 /* Only for EXYNOS4412 */
236 #define S5P_ARM_CORE2_LOWPWR                    0x1020
237 #define S5P_DIS_IRQ_CORE2                       0x1024
238 #define S5P_DIS_IRQ_CENTRAL2                    0x1028
239 #define S5P_ARM_CORE3_LOWPWR                    0x1030
240 #define S5P_DIS_IRQ_CORE3                       0x1034
241 #define S5P_DIS_IRQ_CENTRAL3                    0x1038
242
243 /* Only for EXYNOS3XXX */
244 #define EXYNOS3_ARM_CORE0_SYS_PWR_REG                   0x1000
245 #define EXYNOS3_DIS_IRQ_ARM_CORE0_LOCAL_SYS_PWR_REG     0x1004
246 #define EXYNOS3_DIS_IRQ_ARM_CORE0_CENTRAL_SYS_PWR_REG   0x1008
247 #define EXYNOS3_ARM_CORE1_SYS_PWR_REG                   0x1010
248 #define EXYNOS3_DIS_IRQ_ARM_CORE1_LOCAL_SYS_PWR_REG     0x1014
249 #define EXYNOS3_DIS_IRQ_ARM_CORE1_CENTRAL_SYS_PWR_REG   0x1018
250 #define EXYNOS3_ISP_ARM_SYS_PWR_REG                     0x1050
251 #define EXYNOS3_DIS_IRQ_ISP_ARM_LOCAL_SYS_PWR_REG       0x1054
252 #define EXYNOS3_DIS_IRQ_ISP_ARM_CENTRAL_SYS_PWR_REG     0x1058
253 #define EXYNOS3_ARM_COMMON_SYS_PWR_REG                  0x1080
254 #define EXYNOS3_ARM_L2_SYS_PWR_REG                      0x10C0
255 #define EXYNOS3_CMU_ACLKSTOP_SYS_PWR_REG                0x1100
256 #define EXYNOS3_CMU_SCLKSTOP_SYS_PWR_REG                0x1104
257 #define EXYNOS3_CMU_RESET_SYS_PWR_REG                   0x110C
258 #define EXYNOS3_CMU_ACLKSTOP_COREBLK_SYS_PWR_REG        0x1110
259 #define EXYNOS3_CMU_SCLKSTOP_COREBLK_SYS_PWR_REG        0x1114
260 #define EXYNOS3_CMU_RESET_COREBLK_SYS_PWR_REG           0x111C
261 #define EXYNOS3_APLL_SYSCLK_SYS_PWR_REG                 0x1120
262 #define EXYNOS3_MPLL_SYSCLK_SYS_PWR_REG                 0x1124
263 #define EXYNOS3_VPLL_SYSCLK_SYS_PWR_REG                 0x1128
264 #define EXYNOS3_EPLL_SYSCLK_SYS_PWR_REG                 0x112C
265 #define EXYNOS3_MPLLUSER_SYSCLK_SYS_PWR_REG             0x1130
266 #define EXYNOS3_BPLLUSER_SYSCLK_SYS_PWR_REG             0x1134
267 #define EXYNOS3_EPLLUSER_SYSCLK_SYS_PWR_REG             0x1138
268 #define EXYNOS3_CMU_CLKSTOP_CAM_SYS_PWR_REG             0x1140
269 #define EXYNOS3_CMU_CLKSTOP_MFC_SYS_PWR_REG             0x1148
270 #define EXYNOS3_CMU_CLKSTOP_G3D_SYS_PWR_REG             0x114C
271 #define EXYNOS3_CMU_CLKSTOP_LCD0_SYS_PWR_REG            0x1150
272 #define EXYNOS3_CMU_CLKSTOP_ISP_SYS_PWR_REG             0x1154
273 #define EXYNOS3_CMU_CLKSTOP_MAUDIO_SYS_PWR_REG          0x1158
274 #define EXYNOS3_CMU_RESET_CAM_SYS_PWR_REG               0x1160
275 #define EXYNOS3_CMU_RESET_MFC_SYS_PWR_REG               0x1168
276 #define EXYNOS3_CMU_RESET_G3D_SYS_PWR_REG               0x116C
277 #define EXYNOS3_CMU_RESET_LCD0_SYS_PWR_REG              0x1170
278 #define EXYNOS3_CMU_RESET_ISP_SYS_PWR_REG               0x1174
279 #define EXYNOS3_CMU_RESET_MAUDIO_SYS_PWR_REG            0x1178
280 #define EXYNOS3_TOP_BUS_SYS_PWR_REG                     0x1180
281 #define EXYNOS3_TOP_RETENTION_SYS_PWR_REG               0x1184
282 #define EXYNOS3_TOP_PWR_SYS_PWR_REG                     0x1188
283 #define EXYNOS3_TOP_BUS_COREBLK_SYS_PWR_REG             0x1190
284 #define EXYNOS3_TOP_RETENTION_COREBLK_SYS_PWR_REG       0x1194
285 #define EXYNOS3_TOP_PWR_COREBLK_SYS_PWR_REG             0x1198
286 #define EXYNOS3_LOGIC_RESET_SYS_PWR_REG                 0x11A0
287 #define EXYNOS3_OSCCLK_GATE_SYS_PWR_REG                 0x11A4
288 #define EXYNOS3_LOGIC_RESET_COREBLK_SYS_PWR_REG         0x11B0
289 #define EXYNOS3_OSCCLK_GATE_COREBLK_SYS_PWR_REG         0x11B4
290 #define EXYNOS3_PAD_RETENTION_DRAM_SYS_PWR_REG          0x1200
291 #define EXYNOS3_PAD_RETENTION_MAUDIO_SYS_PWR_REG        0x1204
292 #define EXYNOS3_PAD_RETENTION_SPI_SYS_PWR_REG           0x1208
293 #define EXYNOS3_PAD_RETENTION_MMC2_SYS_PWR_REG          0x1218
294 #define EXYNOS3_PAD_RETENTION_GPIO_SYS_PWR_REG          0x1220
295 #define EXYNOS3_PAD_RETENTION_UART_SYS_PWR_REG          0x1224
296 #define EXYNOS3_PAD_RETENTION_MMC0_SYS_PWR_REG          0x1228
297 #define EXYNOS3_PAD_RETENTION_MMC1_SYS_PWR_REG          0x122C
298 #define EXYNOS3_PAD_RETENTION_EBIA_SYS_PWR_REG          0x1230
299 #define EXYNOS3_PAD_RETENTION_EBIB_SYS_PWR_REG          0x1234
300 #define EXYNOS3_PAD_RETENTION_JTAG_SYS_PWR_REG          0x1238
301 #define EXYNOS3_PAD_ISOLATION_SYS_PWR_REG               0x1240
302 #define EXYNOS3_PAD_ALV_SEL_SYS_PWR_REG                 0x1260
303 #define EXYNOS3_XUSBXTI_SYS_PWR_REG                     0x1280
304 #define EXYNOS3_XXTI_SYS_PWR_REG                        0x1284
305 #define EXYNOS3_EXT_REGULATOR_SYS_PWR_REG               0x12C0
306 #define EXYNOS3_EXT_REGULATOR_COREBLK_SYS_PWR_REG       0x12C4
307 #define EXYNOS3_GPIO_MODE_SYS_PWR_REG                   0x1300
308 #define EXYNOS3_GPIO_MODE_MAUDIO_SYS_PWR_REG            0x1340
309 #define EXYNOS3_TOP_ASB_RESET_SYS_PWR_REG               0x1344
310 #define EXYNOS3_TOP_ASB_ISOLATION_SYS_PWR_REG           0x1348
311 #define EXYNOS3_TOP_ASB_RESET_COREBLK_SYS_PWR_REG       0x1350
312 #define EXYNOS3_TOP_ASB_ISOLATION_COREBLK_SYS_PWR_REG   0x1354
313 #define EXYNOS3_CAM_SYS_PWR_REG                         0x1380
314 #define EXYNOS3_MFC_SYS_PWR_REG                         0x1388
315 #define EXYNOS3_G3D_SYS_PWR_REG                         0x138C
316 #define EXYNOS3_LCD0_SYS_PWR_REG                        0x1390
317 #define EXYNOS3_ISP_SYS_PWR_REG                         0x1394
318 #define EXYNOS3_MAUDIO_SYS_PWR_REG                      0x1398
319 #define EXYNOS3_DRAM_FREQ_DOWN_SYS_PWR_REG              0x13B0
320 #define EXYNOS3_DDRPHY_DLLOFF_SYS_PWR_REG               0x13B4
321 #define EXYNOS3_CMU_SYSCLK_ISP_SYS_PWR_REG              0x13B8
322 #define EXYNOS3_LPDDR_PHY_DLL_LOCK_SYS_PWR_REG          0x13C0
323 #define EXYNOS3_BPLL_SYSCLK_SYS_PWR_REG                 0x13C4
324 #define EXYNOS3_UPLL_SYSCLK_SYS_PWR_REG                 0x13C8
325
326 #define EXYNOS3_ARM_CORE0_OPTION                        0x2008
327 #define EXYNOS3_ARM_CORE_OPTION(_nr)    \
328                         (EXYNOS3_ARM_CORE0_OPTION + ((_nr) * 0x80))
329
330 #define EXYNOS3_ARM_COMMON_OPTION                       0x2408
331 #define EXYNOS3_ARM_L2_OPTION                           0x2608
332 #define EXYNOS3_TOP_PWR_OPTION                          0x2C48
333 #define EXYNOS3_CORE_TOP_PWR_OPTION                     0x2CA8
334 #define EXYNOS3_XUSBXTI_DURATION                        0x341C
335 #define EXYNOS3_XXTI_DURATION                           0x343C
336 #define EXYNOS3_EXT_REGULATOR_DURATION                  0x361C
337 #define EXYNOS3_EXT_REGULATOR_COREBLK_DURATION          0x363C
338 #define XUSBXTI_DURATION                                0x00000BB8
339 #define XXTI_DURATION                                   XUSBXTI_DURATION
340 #define EXT_REGULATOR_DURATION                          0x00001D4C
341 #define EXT_REGULATOR_COREBLK_DURATION                  EXT_REGULATOR_DURATION
342
343 /* for XXX_OPTION */
344 #define EXYNOS3_OPTION_USE_SC_COUNTER                   (1 << 0)
345 #define EXYNOS3_OPTION_USE_SC_FEEDBACK                  (1 << 1)
346 #define EXYNOS3_OPTION_SKIP_DEACTIVATE_ACEACP_IN_PWDN   (1 << 7)
347
348 /* For EXYNOS5 */
349
350 #define EXYNOS5_AUTO_WDTRESET_DISABLE                           0x0408
351 #define EXYNOS5_MASK_WDTRESET_REQUEST                           0x040C
352
353 #define EXYNOS5_USE_RETENTION                   BIT(4)
354 #define EXYNOS5_SYS_WDTRESET                                    (1 << 20)
355
356 #define EXYNOS5_ARM_CORE0_SYS_PWR_REG                           0x1000
357 #define EXYNOS5_DIS_IRQ_ARM_CORE0_LOCAL_SYS_PWR_REG             0x1004
358 #define EXYNOS5_DIS_IRQ_ARM_CORE0_CENTRAL_SYS_PWR_REG           0x1008
359 #define EXYNOS5_ARM_CORE1_SYS_PWR_REG                           0x1010
360 #define EXYNOS5_DIS_IRQ_ARM_CORE1_LOCAL_SYS_PWR_REG             0x1014
361 #define EXYNOS5_DIS_IRQ_ARM_CORE1_CENTRAL_SYS_PWR_REG           0x1018
362 #define EXYNOS5_FSYS_ARM_SYS_PWR_REG                            0x1040
363 #define EXYNOS5_DIS_IRQ_FSYS_ARM_CENTRAL_SYS_PWR_REG            0x1048
364 #define EXYNOS5_ISP_ARM_SYS_PWR_REG                             0x1050
365 #define EXYNOS5_DIS_IRQ_ISP_ARM_LOCAL_SYS_PWR_REG               0x1054
366 #define EXYNOS5_DIS_IRQ_ISP_ARM_CENTRAL_SYS_PWR_REG             0x1058
367 #define EXYNOS5_ARM_COMMON_SYS_PWR_REG                          0x1080
368 #define EXYNOS5_ARM_L2_SYS_PWR_REG                              0x10C0
369 #define EXYNOS5_CMU_ACLKSTOP_SYS_PWR_REG                        0x1100
370 #define EXYNOS5_CMU_SCLKSTOP_SYS_PWR_REG                        0x1104
371 #define EXYNOS5_CMU_RESET_SYS_PWR_REG                           0x110C
372 #define EXYNOS5_CMU_ACLKSTOP_SYSMEM_SYS_PWR_REG                 0x1120
373 #define EXYNOS5_CMU_SCLKSTOP_SYSMEM_SYS_PWR_REG                 0x1124
374 #define EXYNOS5_CMU_RESET_SYSMEM_SYS_PWR_REG                    0x112C
375 #define EXYNOS5_DRAM_FREQ_DOWN_SYS_PWR_REG                      0x1130
376 #define EXYNOS5_DDRPHY_DLLOFF_SYS_PWR_REG                       0x1134
377 #define EXYNOS5_DDRPHY_DLLLOCK_SYS_PWR_REG                      0x1138
378 #define EXYNOS5_APLL_SYSCLK_SYS_PWR_REG                         0x1140
379 #define EXYNOS5_MPLL_SYSCLK_SYS_PWR_REG                         0x1144
380 #define EXYNOS5_VPLL_SYSCLK_SYS_PWR_REG                         0x1148
381 #define EXYNOS5_EPLL_SYSCLK_SYS_PWR_REG                         0x114C
382 #define EXYNOS5_BPLL_SYSCLK_SYS_PWR_REG                         0x1150
383 #define EXYNOS5_CPLL_SYSCLK_SYS_PWR_REG                         0x1154
384 #define EXYNOS5_MPLLUSER_SYSCLK_SYS_PWR_REG                     0x1164
385 #define EXYNOS5_BPLLUSER_SYSCLK_SYS_PWR_REG                     0x1170
386 #define EXYNOS5_TOP_BUS_SYS_PWR_REG                             0x1180
387 #define EXYNOS5_TOP_RETENTION_SYS_PWR_REG                       0x1184
388 #define EXYNOS5_TOP_PWR_SYS_PWR_REG                             0x1188
389 #define EXYNOS5_TOP_BUS_SYSMEM_SYS_PWR_REG                      0x1190
390 #define EXYNOS5_TOP_RETENTION_SYSMEM_SYS_PWR_REG                0x1194
391 #define EXYNOS5_TOP_PWR_SYSMEM_SYS_PWR_REG                      0x1198
392 #define EXYNOS5_LOGIC_RESET_SYS_PWR_REG                         0x11A0
393 #define EXYNOS5_OSCCLK_GATE_SYS_PWR_REG                         0x11A4
394 #define EXYNOS5_LOGIC_RESET_SYSMEM_SYS_PWR_REG                  0x11B0
395 #define EXYNOS5_OSCCLK_GATE_SYSMEM_SYS_PWR_REG                  0x11B4
396 #define EXYNOS5_USBOTG_MEM_SYS_PWR_REG                          0x11C0
397 #define EXYNOS5_G2D_MEM_SYS_PWR_REG                             0x11C8
398 #define EXYNOS5_USBDRD_MEM_SYS_PWR_REG                          0x11CC
399 #define EXYNOS5_SDMMC_MEM_SYS_PWR_REG                           0x11D0
400 #define EXYNOS5_CSSYS_MEM_SYS_PWR_REG                           0x11D4
401 #define EXYNOS5_SECSS_MEM_SYS_PWR_REG                           0x11D8
402 #define EXYNOS5_ROTATOR_MEM_SYS_PWR_REG                         0x11DC
403 #define EXYNOS5_INTRAM_MEM_SYS_PWR_REG                          0x11E0
404 #define EXYNOS5_INTROM_MEM_SYS_PWR_REG                          0x11E4
405 #define EXYNOS5_JPEG_MEM_SYS_PWR_REG                            0x11E8
406 #define EXYNOS5_HSI_MEM_SYS_PWR_REG                             0x11EC
407 #define EXYNOS5_MCUIOP_MEM_SYS_PWR_REG                          0x11F4
408 #define EXYNOS5_SATA_MEM_SYS_PWR_REG                            0x11FC
409 #define EXYNOS5_PAD_RETENTION_DRAM_SYS_PWR_REG                  0x1200
410 #define EXYNOS5_PAD_RETENTION_MAU_SYS_PWR_REG                   0x1204
411 #define EXYNOS5_PAD_RETENTION_EFNAND_SYS_PWR_REG                0x1208
412 #define EXYNOS5_PAD_RETENTION_GPIO_SYS_PWR_REG                  0x1220
413 #define EXYNOS5_PAD_RETENTION_UART_SYS_PWR_REG                  0x1224
414 #define EXYNOS5_PAD_RETENTION_MMCA_SYS_PWR_REG                  0x1228
415 #define EXYNOS5_PAD_RETENTION_MMCB_SYS_PWR_REG                  0x122C
416 #define EXYNOS5_PAD_RETENTION_EBIA_SYS_PWR_REG                  0x1230
417 #define EXYNOS5_PAD_RETENTION_EBIB_SYS_PWR_REG                  0x1234
418 #define EXYNOS5_PAD_RETENTION_SPI_SYS_PWR_REG                   0x1238
419 #define EXYNOS5_PAD_RETENTION_GPIO_SYSMEM_SYS_PWR_REG           0x123C
420 #define EXYNOS5_PAD_ISOLATION_SYS_PWR_REG                       0x1240
421 #define EXYNOS5_PAD_ISOLATION_SYSMEM_SYS_PWR_REG                0x1250
422 #define EXYNOS5_PAD_ALV_SEL_SYS_PWR_REG                         0x1260
423 #define EXYNOS5_XUSBXTI_SYS_PWR_REG                             0x1280
424 #define EXYNOS5_XXTI_SYS_PWR_REG                                0x1284
425 #define EXYNOS5_EXT_REGULATOR_SYS_PWR_REG                       0x12C0
426 #define EXYNOS5_GPIO_MODE_SYS_PWR_REG                           0x1300
427 #define EXYNOS5_GPIO_MODE_SYSMEM_SYS_PWR_REG                    0x1320
428 #define EXYNOS5_GPIO_MODE_MAU_SYS_PWR_REG                       0x1340
429 #define EXYNOS5_TOP_ASB_RESET_SYS_PWR_REG                       0x1344
430 #define EXYNOS5_TOP_ASB_ISOLATION_SYS_PWR_REG                   0x1348
431 #define EXYNOS5_GSCL_SYS_PWR_REG                                0x1400
432 #define EXYNOS5_ISP_SYS_PWR_REG                                 0x1404
433 #define EXYNOS5_MFC_SYS_PWR_REG                                 0x1408
434 #define EXYNOS5_G3D_SYS_PWR_REG                                 0x140C
435 #define EXYNOS5_DISP1_SYS_PWR_REG                               0x1414
436 #define EXYNOS5_MAU_SYS_PWR_REG                                 0x1418
437 #define EXYNOS5_CMU_CLKSTOP_GSCL_SYS_PWR_REG                    0x1480
438 #define EXYNOS5_CMU_CLKSTOP_ISP_SYS_PWR_REG                     0x1484
439 #define EXYNOS5_CMU_CLKSTOP_MFC_SYS_PWR_REG                     0x1488
440 #define EXYNOS5_CMU_CLKSTOP_G3D_SYS_PWR_REG                     0x148C
441 #define EXYNOS5_CMU_CLKSTOP_DISP1_SYS_PWR_REG                   0x1494
442 #define EXYNOS5_CMU_CLKSTOP_MAU_SYS_PWR_REG                     0x1498
443 #define EXYNOS5_CMU_SYSCLK_GSCL_SYS_PWR_REG                     0x14C0
444 #define EXYNOS5_CMU_SYSCLK_ISP_SYS_PWR_REG                      0x14C4
445 #define EXYNOS5_CMU_SYSCLK_MFC_SYS_PWR_REG                      0x14C8
446 #define EXYNOS5_CMU_SYSCLK_G3D_SYS_PWR_REG                      0x14CC
447 #define EXYNOS5_CMU_SYSCLK_DISP1_SYS_PWR_REG                    0x14D4
448 #define EXYNOS5_CMU_SYSCLK_MAU_SYS_PWR_REG                      0x14D8
449 #define EXYNOS5_CMU_RESET_GSCL_SYS_PWR_REG                      0x1580
450 #define EXYNOS5_CMU_RESET_ISP_SYS_PWR_REG                       0x1584
451 #define EXYNOS5_CMU_RESET_MFC_SYS_PWR_REG                       0x1588
452 #define EXYNOS5_CMU_RESET_G3D_SYS_PWR_REG                       0x158C
453 #define EXYNOS5_CMU_RESET_DISP1_SYS_PWR_REG                     0x1594
454 #define EXYNOS5_CMU_RESET_MAU_SYS_PWR_REG                       0x1598
455
456 #define EXYNOS5_ARM_CORE0_OPTION                                0x2008
457 #define EXYNOS5_ARM_CORE1_OPTION                                0x2088
458 #define EXYNOS5_FSYS_ARM_OPTION                                 0x2208
459 #define EXYNOS5_ISP_ARM_OPTION                                  0x2288
460 #define EXYNOS5_ARM_COMMON_OPTION                               0x2408
461 #define EXYNOS5_ARM_L2_OPTION                                   0x2608
462 #define EXYNOS5_TOP_PWR_OPTION                                  0x2C48
463 #define EXYNOS5_TOP_PWR_SYSMEM_OPTION                           0x2CC8
464 #define EXYNOS5_JPEG_MEM_OPTION                                 0x2F48
465 #define EXYNOS5_GSCL_OPTION                                     0x4008
466 #define EXYNOS5_ISP_OPTION                                      0x4028
467 #define EXYNOS5_MFC_OPTION                                      0x4048
468 #define EXYNOS5_G3D_OPTION                                      0x4068
469 #define EXYNOS5_DISP1_OPTION                                    0x40A8
470 #define EXYNOS5_MAU_OPTION                                      0x40C8
471
472 #define EXYNOS5_USE_SC_FEEDBACK                                 (1 << 1)
473 #define EXYNOS5_USE_SC_COUNTER                                  (1 << 0)
474
475 #define EXYNOS5_SKIP_DEACTIVATE_ACEACP_IN_PWDN                  (1 << 7)
476
477 #define EXYNOS5_OPTION_USE_STANDBYWFE                           (1 << 24)
478 #define EXYNOS5_OPTION_USE_STANDBYWFI                           (1 << 16)
479
480 #define EXYNOS5_OPTION_USE_RETENTION                            (1 << 4)
481
482 #define EXYNOS5420_SWRESET_KFC_SEL                              0x3
483
484 #include <asm/cputype.h>
485 #define MAX_CPUS_IN_CLUSTER     4
486
487 static inline unsigned int exynos_pmu_cpunr(unsigned int mpidr)
488 {
489         return ((MPIDR_AFFINITY_LEVEL(mpidr, 1) * MAX_CPUS_IN_CLUSTER)
490                  + MPIDR_AFFINITY_LEVEL(mpidr, 0));
491 }
492
493 /* Only for EXYNOS5420 */
494 #define EXYNOS5420_ISP_ARM_OPTION                               0x2488
495 #define EXYNOS5420_L2RSTDISABLE_VALUE                           BIT(3)
496
497 #define EXYNOS5420_LPI_MASK                                     0x0004
498 #define EXYNOS5420_LPI_MASK1                                    0x0008
499 #define EXYNOS5420_UFS                                          BIT(8)
500 #define EXYNOS5420_ATB_KFC                                      BIT(13)
501 #define EXYNOS5420_ATB_ISP_ARM                                  BIT(19)
502 #define EXYNOS5420_EMULATION                                    BIT(31)
503 #define ATB_ISP_ARM                                             BIT(12)
504 #define ATB_KFC                                                 BIT(13)
505 #define ATB_NOC                                                 BIT(14)
506
507 #define EXYNOS5420_ARM_INTR_SPREAD_ENABLE                       0x0100
508 #define EXYNOS5420_ARM_INTR_SPREAD_USE_STANDBYWFI               0x0104
509 #define EXYNOS5420_UP_SCHEDULER                                 0x0120
510 #define SPREAD_ENABLE                                           0xF
511 #define SPREAD_USE_STANDWFI                                     0xF
512
513 #define EXYNOS5420_BB_CON1                                      0x0784
514 #define EXYNOS5420_BB_SEL_EN                                    BIT(31)
515 #define EXYNOS5420_BB_PMOS_EN                                   BIT(7)
516 #define EXYNOS5420_BB_1300X                                     0XF
517
518 #define EXYNOS5420_ARM_CORE2_SYS_PWR_REG                        0x1020
519 #define EXYNOS5420_DIS_IRQ_ARM_CORE2_LOCAL_SYS_PWR_REG          0x1024
520 #define EXYNOS5420_DIS_IRQ_ARM_CORE2_CENTRAL_SYS_PWR_REG        0x1028
521 #define EXYNOS5420_ARM_CORE3_SYS_PWR_REG                        0x1030
522 #define EXYNOS5420_DIS_IRQ_ARM_CORE3_LOCAL_SYS_PWR_REG          0x1034
523 #define EXYNOS5420_DIS_IRQ_ARM_CORE3_CENTRAL_SYS_PWR_REG        0x1038
524 #define EXYNOS5420_KFC_CORE0_SYS_PWR_REG                        0x1040
525 #define EXYNOS5420_DIS_IRQ_KFC_CORE0_LOCAL_SYS_PWR_REG          0x1044
526 #define EXYNOS5420_DIS_IRQ_KFC_CORE0_CENTRAL_SYS_PWR_REG        0x1048
527 #define EXYNOS5420_KFC_CORE1_SYS_PWR_REG                        0x1050
528 #define EXYNOS5420_DIS_IRQ_KFC_CORE1_LOCAL_SYS_PWR_REG          0x1054
529 #define EXYNOS5420_DIS_IRQ_KFC_CORE1_CENTRAL_SYS_PWR_REG        0x1058
530 #define EXYNOS5420_KFC_CORE2_SYS_PWR_REG                        0x1060
531 #define EXYNOS5420_DIS_IRQ_KFC_CORE2_LOCAL_SYS_PWR_REG          0x1064
532 #define EXYNOS5420_DIS_IRQ_KFC_CORE2_CENTRAL_SYS_PWR_REG        0x1068
533 #define EXYNOS5420_KFC_CORE3_SYS_PWR_REG                        0x1070
534 #define EXYNOS5420_DIS_IRQ_KFC_CORE3_LOCAL_SYS_PWR_REG          0x1074
535 #define EXYNOS5420_DIS_IRQ_KFC_CORE3_CENTRAL_SYS_PWR_REG        0x1078
536 #define EXYNOS5420_ISP_ARM_SYS_PWR_REG                          0x1090
537 #define EXYNOS5420_DIS_IRQ_ISP_ARM_LOCAL_SYS_PWR_REG            0x1094
538 #define EXYNOS5420_DIS_IRQ_ISP_ARM_CENTRAL_SYS_PWR_REG          0x1098
539 #define EXYNOS5420_ARM_COMMON_SYS_PWR_REG                       0x10A0
540 #define EXYNOS5420_KFC_COMMON_SYS_PWR_REG                       0x10B0
541 #define EXYNOS5420_KFC_L2_SYS_PWR_REG                           0x10D0
542 #define EXYNOS5420_DPLL_SYSCLK_SYS_PWR_REG                      0x1158
543 #define EXYNOS5420_IPLL_SYSCLK_SYS_PWR_REG                      0x115C
544 #define EXYNOS5420_KPLL_SYSCLK_SYS_PWR_REG                      0x1160
545 #define EXYNOS5420_RPLL_SYSCLK_SYS_PWR_REG                      0x1174
546 #define EXYNOS5420_SPLL_SYSCLK_SYS_PWR_REG                      0x1178
547 #define EXYNOS5420_INTRAM_MEM_SYS_PWR_REG                       0x11B8
548 #define EXYNOS5420_INTROM_MEM_SYS_PWR_REG                       0x11BC
549 #define EXYNOS5420_ONENANDXL_MEM_SYS_PWR                        0x11C0
550 #define EXYNOS5420_USBDEV_MEM_SYS_PWR                           0x11CC
551 #define EXYNOS5420_USBDEV1_MEM_SYS_PWR                          0x11D0
552 #define EXYNOS5420_SDMMC_MEM_SYS_PWR                            0x11D4
553 #define EXYNOS5420_CSSYS_MEM_SYS_PWR                            0x11D8
554 #define EXYNOS5420_SECSS_MEM_SYS_PWR                            0x11DC
555 #define EXYNOS5420_ROTATOR_MEM_SYS_PWR                          0x11E0
556 #define EXYNOS5420_INTRAM_MEM_SYS_PWR                           0x11E4
557 #define EXYNOS5420_INTROM_MEM_SYS_PWR                           0x11E8
558 #define EXYNOS5420_PAD_RETENTION_JTAG_SYS_PWR_REG               0x1208
559 #define EXYNOS5420_PAD_RETENTION_DRAM_SYS_PWR_REG               0x1210
560 #define EXYNOS5420_PAD_RETENTION_UART_SYS_PWR_REG               0x1214
561 #define EXYNOS5420_PAD_RETENTION_MMC0_SYS_PWR_REG               0x1218
562 #define EXYNOS5420_PAD_RETENTION_MMC1_SYS_PWR_REG               0x121C
563 #define EXYNOS5420_PAD_RETENTION_MMC2_SYS_PWR_REG               0x1220
564 #define EXYNOS5420_PAD_RETENTION_HSI_SYS_PWR_REG                0x1224
565 #define EXYNOS5420_PAD_RETENTION_EBIA_SYS_PWR_REG               0x1228
566 #define EXYNOS5420_PAD_RETENTION_EBIB_SYS_PWR_REG               0x122C
567 #define EXYNOS5420_PAD_RETENTION_SPI_SYS_PWR_REG                0x1230
568 #define EXYNOS5420_PAD_RETENTION_DRAM_COREBLK_SYS_PWR_REG       0x1234
569 #define EXYNOS5420_DISP1_SYS_PWR_REG                            0x1410
570 #define EXYNOS5420_MAU_SYS_PWR_REG                              0x1414
571 #define EXYNOS5420_G2D_SYS_PWR_REG                              0x1418
572 #define EXYNOS5420_MSC_SYS_PWR_REG                              0x141C
573 #define EXYNOS5420_FSYS_SYS_PWR_REG                             0x1420
574 #define EXYNOS5420_FSYS2_SYS_PWR_REG                            0x1424
575 #define EXYNOS5420_PSGEN_SYS_PWR_REG                            0x1428
576 #define EXYNOS5420_PERIC_SYS_PWR_REG                            0x142C
577 #define EXYNOS5420_WCORE_SYS_PWR_REG                            0x1430
578 #define EXYNOS5420_CMU_CLKSTOP_DISP1_SYS_PWR_REG                0x1490
579 #define EXYNOS5420_CMU_CLKSTOP_MAU_SYS_PWR_REG                  0x1494
580 #define EXYNOS5420_CMU_CLKSTOP_G2D_SYS_PWR_REG                  0x1498
581 #define EXYNOS5420_CMU_CLKSTOP_MSC_SYS_PWR_REG                  0x149C
582 #define EXYNOS5420_CMU_CLKSTOP_FSYS_SYS_PWR_REG                 0x14A0
583 #define EXYNOS5420_CMU_CLKSTOP_FSYS2_SYS_PWR_REG                0x14A4
584 #define EXYNOS5420_CMU_CLKSTOP_PSGEN_SYS_PWR_REG                0x14A8
585 #define EXYNOS5420_CMU_CLKSTOP_PERIC_SYS_PWR_REG                0x14AC
586 #define EXYNOS5420_CMU_CLKSTOP_WCORE_SYS_PWR_REG                0x14B0
587 #define EXYNOS5420_CMU_SYSCLK_TOPPWR_SYS_PWR_REG                0x14BC
588 #define EXYNOS5420_CMU_SYSCLK_DISP1_SYS_PWR_REG                 0x14D0
589 #define EXYNOS5420_CMU_SYSCLK_MAU_SYS_PWR_REG                   0x14D4
590 #define EXYNOS5420_CMU_SYSCLK_G2D_SYS_PWR_REG                   0x14D8
591 #define EXYNOS5420_CMU_SYSCLK_MSC_SYS_PWR_REG                   0x14DC
592 #define EXYNOS5420_CMU_SYSCLK_FSYS_SYS_PWR_REG                  0x14E0
593 #define EXYNOS5420_CMU_SYSCLK_FSYS2_SYS_PWR_REG                 0x14E4
594 #define EXYNOS5420_CMU_SYSCLK_PSGEN_SYS_PWR_REG                 0x14E8
595 #define EXYNOS5420_CMU_SYSCLK_PERIC_SYS_PWR_REG                 0x14EC
596 #define EXYNOS5420_CMU_SYSCLK_WCORE_SYS_PWR_REG                 0x14F0
597 #define EXYNOS5420_CMU_SYSCLK_SYSMEM_TOPPWR_SYS_PWR_REG         0x14F4
598 #define EXYNOS5420_CMU_RESET_FSYS2_SYS_PWR_REG                  0x1570
599 #define EXYNOS5420_CMU_RESET_PSGEN_SYS_PWR_REG                  0x1574
600 #define EXYNOS5420_CMU_RESET_PERIC_SYS_PWR_REG                  0x1578
601 #define EXYNOS5420_CMU_RESET_WCORE_SYS_PWR_REG                  0x157C
602 #define EXYNOS5420_CMU_RESET_DISP1_SYS_PWR_REG                  0x1590
603 #define EXYNOS5420_CMU_RESET_MAU_SYS_PWR_REG                    0x1594
604 #define EXYNOS5420_CMU_RESET_G2D_SYS_PWR_REG                    0x1598
605 #define EXYNOS5420_CMU_RESET_MSC_SYS_PWR_REG                    0x159C
606 #define EXYNOS5420_CMU_RESET_FSYS_SYS_PWR_REG                   0x15A0
607 #define EXYNOS5420_SFR_AXI_CGDIS1                               0x15E4
608 #define EXYNOS_ARM_CORE2_CONFIGURATION                          0x2100
609 #define EXYNOS5420_ARM_CORE2_OPTION                             0x2108
610 #define EXYNOS_ARM_CORE3_CONFIGURATION                          0x2180
611 #define EXYNOS5420_ARM_CORE3_OPTION                             0x2188
612 #define EXYNOS5420_ARM_COMMON_STATUS                            0x2504
613 #define EXYNOS5420_ARM_COMMON_OPTION                            0x2508
614 #define EXYNOS5420_KFC_COMMON_STATUS                            0x2584
615 #define EXYNOS5420_KFC_COMMON_OPTION                            0x2588
616 #define EXYNOS5420_LOGIC_RESET_DURATION3                        0x2D1C
617
618 #define EXYNOS5420_PAD_RET_GPIO_OPTION                          0x30C8
619 #define EXYNOS5420_PAD_RET_UART_OPTION                          0x30E8
620 #define EXYNOS5420_PAD_RET_MMCA_OPTION                          0x3108
621 #define EXYNOS5420_PAD_RET_MMCB_OPTION                          0x3128
622 #define EXYNOS5420_PAD_RET_MMCC_OPTION                          0x3148
623 #define EXYNOS5420_PAD_RET_HSI_OPTION                           0x3168
624 #define EXYNOS5420_PAD_RET_SPI_OPTION                           0x31C8
625 #define EXYNOS5420_PAD_RET_DRAM_COREBLK_OPTION                  0x31E8
626 #define EXYNOS_PAD_RET_DRAM_OPTION                              0x3008
627 #define EXYNOS_PAD_RET_MAUDIO_OPTION                            0x3028
628 #define EXYNOS_PAD_RET_JTAG_OPTION                              0x3048
629 #define EXYNOS_PAD_RET_GPIO_OPTION                              0x3108
630 #define EXYNOS_PAD_RET_UART_OPTION                              0x3128
631 #define EXYNOS_PAD_RET_MMCA_OPTION                              0x3148
632 #define EXYNOS_PAD_RET_MMCB_OPTION                              0x3168
633 #define EXYNOS_PAD_RET_EBIA_OPTION                              0x3188
634 #define EXYNOS_PAD_RET_EBIB_OPTION                              0x31A8
635
636 #define EXYNOS_PS_HOLD_CONTROL                                  0x330C
637
638 /* For SYS_PWR_REG */
639 #define EXYNOS_SYS_PWR_CFG                                      BIT(0)
640
641 #define EXYNOS5420_MFC_CONFIGURATION                            0x4060
642 #define EXYNOS5420_MFC_STATUS                                   0x4064
643 #define EXYNOS5420_MFC_OPTION                                   0x4068
644 #define EXYNOS5420_G3D_CONFIGURATION                            0x4080
645 #define EXYNOS5420_G3D_STATUS                                   0x4084
646 #define EXYNOS5420_G3D_OPTION                                   0x4088
647 #define EXYNOS5420_DISP0_CONFIGURATION                          0x40A0
648 #define EXYNOS5420_DISP0_STATUS                                 0x40A4
649 #define EXYNOS5420_DISP0_OPTION                                 0x40A8
650 #define EXYNOS5420_DISP1_CONFIGURATION                          0x40C0
651 #define EXYNOS5420_DISP1_STATUS                                 0x40C4
652 #define EXYNOS5420_DISP1_OPTION                                 0x40C8
653 #define EXYNOS5420_MAU_CONFIGURATION                            0x40E0
654 #define EXYNOS5420_MAU_STATUS                                   0x40E4
655 #define EXYNOS5420_MAU_OPTION                                   0x40E8
656 #define EXYNOS5420_FSYS2_OPTION                                 0x4168
657 #define EXYNOS5420_PSGEN_OPTION                                 0x4188
658
659 /* For EXYNOS_CENTRAL_SEQ_OPTION */
660 #define EXYNOS5_USE_STANDBYWFI_ARM_CORE0                        BIT(16)
661 #define EXYNOS5_USE_STANDBYWFI_ARM_CORE1                        BUT(17)
662 #define EXYNOS5_USE_STANDBYWFE_ARM_CORE0                        BIT(24)
663 #define EXYNOS5_USE_STANDBYWFE_ARM_CORE1                        BIT(25)
664
665 #define EXYNOS5420_ARM_USE_STANDBY_WFI0                         BIT(4)
666 #define EXYNOS5420_ARM_USE_STANDBY_WFI1                         BIT(5)
667 #define EXYNOS5420_ARM_USE_STANDBY_WFI2                         BIT(6)
668 #define EXYNOS5420_ARM_USE_STANDBY_WFI3                         BIT(7)
669 #define EXYNOS5420_KFC_USE_STANDBY_WFI0                         BIT(8)
670 #define EXYNOS5420_KFC_USE_STANDBY_WFI1                         BIT(9)
671 #define EXYNOS5420_KFC_USE_STANDBY_WFI2                         BIT(10)
672 #define EXYNOS5420_KFC_USE_STANDBY_WFI3                         BIT(11)
673 #define EXYNOS5420_ARM_USE_STANDBY_WFE0                         BIT(16)
674 #define EXYNOS5420_ARM_USE_STANDBY_WFE1                         BIT(17)
675 #define EXYNOS5420_ARM_USE_STANDBY_WFE2                         BIT(18)
676 #define EXYNOS5420_ARM_USE_STANDBY_WFE3                         BIT(19)
677 #define EXYNOS5420_KFC_USE_STANDBY_WFE0                         BIT(20)
678 #define EXYNOS5420_KFC_USE_STANDBY_WFE1                         BIT(21)
679 #define EXYNOS5420_KFC_USE_STANDBY_WFE2                         BIT(22)
680 #define EXYNOS5420_KFC_USE_STANDBY_WFE3                         BIT(23)
681
682 #define DUR_WAIT_RESET                          0xF
683
684 #define EXYNOS5420_USE_STANDBY_WFI_ALL  (EXYNOS5420_ARM_USE_STANDBY_WFI0    \
685                                          | EXYNOS5420_ARM_USE_STANDBY_WFI1  \
686                                          | EXYNOS5420_ARM_USE_STANDBY_WFI2  \
687                                          | EXYNOS5420_ARM_USE_STANDBY_WFI3  \
688                                          | EXYNOS5420_KFC_USE_STANDBY_WFI0  \
689                                          | EXYNOS5420_KFC_USE_STANDBY_WFI1  \
690                                          | EXYNOS5420_KFC_USE_STANDBY_WFI2  \
691                                          | EXYNOS5420_KFC_USE_STANDBY_WFI3)
692
693 #endif /* __ASM_ARCH_REGS_PMU_H */