2 * Broadcom BCM470X / BCM5301X ARM platform code.
3 * Generic DTS part for all BCM53010, BCM53011, BCM53012, BCM53014, BCM53015,
4 * BCM53016, BCM53017, BCM53018, BCM4707, BCM4708 and BCM4709 SoCs
6 * Copyright 2013-2014 Hauke Mehrtens <hauke@hauke-m.de>
8 * Licensed under the GNU/GPL. See COPYING for details.
11 #include <dt-bindings/clock/bcm-nsp.h>
12 #include <dt-bindings/gpio/gpio.h>
13 #include <dt-bindings/input/input.h>
14 #include <dt-bindings/interrupt-controller/irq.h>
15 #include <dt-bindings/interrupt-controller/arm-gic.h>
16 #include "skeleton.dtsi"
19 interrupt-parent = <&gic>;
22 compatible = "simple-bus";
23 ranges = <0x00000000 0x18000000 0x00001000>;
28 compatible = "ns16550";
30 interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
31 clocks = <&iprocslow>;
36 compatible = "ns16550";
38 interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
39 clocks = <&iprocslow>;
45 compatible = "simple-bus";
46 ranges = <0x00000000 0x19000000 0x00023000>;
52 compatible = "brcm,nsp-armpll";
54 reg = <0x00000 0x1000>;
58 compatible = "arm,cortex-a9-scu";
59 reg = <0x20000 0x100>;
63 compatible = "arm,cortex-a9-global-timer";
64 reg = <0x20200 0x100>;
65 interrupts = <GIC_PPI 11 IRQ_TYPE_EDGE_RISING>;
66 clocks = <&periph_clk>;
70 compatible = "arm,cortex-a9-twd-timer";
72 interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(2) |
73 IRQ_TYPE_EDGE_RISING)>;
74 clocks = <&periph_clk>;
78 compatible = "arm,cortex-a9-twd-wdt";
80 interrupts = <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(2) |
81 IRQ_TYPE_EDGE_RISING)>;
82 clocks = <&periph_clk>;
85 gic: interrupt-controller@21000 {
86 compatible = "arm,cortex-a9-gic";
87 #interrupt-cells = <3>;
90 reg = <0x21000 0x1000>,
94 L2: cache-controller@22000 {
95 compatible = "arm,pl310-cache";
96 reg = <0x22000 0x1000>;
100 prefetch-instr = <1>;
106 compatible = "arm,cortex-a9-pmu";
108 <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>,
109 <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
113 #address-cells = <1>;
119 compatible = "fixed-clock";
120 clock-frequency = <25000000>;
125 compatible = "fixed-factor-clock";
126 clocks = <&genpll BCM_NSP_GENPLL_IPROCFAST_CLK>;
131 iprocslow: iprocslow {
133 compatible = "fixed-factor-clock";
134 clocks = <&genpll BCM_NSP_GENPLL_IPROCFAST_CLK>;
139 periph_clk: periph_clk {
141 compatible = "fixed-factor-clock";
149 compatible = "brcm,ns-usb2-phy";
150 reg = <0x1800c000 0x1000>;
153 clocks = <&genpll BCM_NSP_GENPLL_USB_PHY_REF_CLK>;
154 clock-names = "phy-ref-clk";
158 compatible = "brcm,bus-axi";
159 reg = <0x18000000 0x1000>;
160 ranges = <0x00000000 0x18000000 0x00100000>;
161 #address-cells = <1>;
164 #interrupt-cells = <1>;
165 interrupt-map-mask = <0x000fffff 0xffff>;
168 <0x00000000 0 &gic GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>,
170 /* Switch Register Access Block */
171 <0x00007000 0 &gic GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>,
172 <0x00007000 1 &gic GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>,
173 <0x00007000 2 &gic GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>,
174 <0x00007000 3 &gic GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>,
175 <0x00007000 4 &gic GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>,
176 <0x00007000 5 &gic GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>,
177 <0x00007000 6 &gic GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>,
178 <0x00007000 7 &gic GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>,
179 <0x00007000 8 &gic GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>,
180 <0x00007000 9 &gic GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>,
181 <0x00007000 10 &gic GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>,
182 <0x00007000 11 &gic GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>,
183 <0x00007000 12 &gic GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>,
185 /* PCIe Controller 0 */
186 <0x00012000 0 &gic GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>,
187 <0x00012000 1 &gic GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>,
188 <0x00012000 2 &gic GIC_SPI 128 IRQ_TYPE_LEVEL_HIGH>,
189 <0x00012000 3 &gic GIC_SPI 129 IRQ_TYPE_LEVEL_HIGH>,
190 <0x00012000 4 &gic GIC_SPI 130 IRQ_TYPE_LEVEL_HIGH>,
191 <0x00012000 5 &gic GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>,
193 /* PCIe Controller 1 */
194 <0x00013000 0 &gic GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>,
195 <0x00013000 1 &gic GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>,
196 <0x00013000 2 &gic GIC_SPI 134 IRQ_TYPE_LEVEL_HIGH>,
197 <0x00013000 3 &gic GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>,
198 <0x00013000 4 &gic GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>,
199 <0x00013000 5 &gic GIC_SPI 137 IRQ_TYPE_LEVEL_HIGH>,
201 /* PCIe Controller 2 */
202 <0x00014000 0 &gic GIC_SPI 138 IRQ_TYPE_LEVEL_HIGH>,
203 <0x00014000 1 &gic GIC_SPI 138 IRQ_TYPE_LEVEL_HIGH>,
204 <0x00014000 2 &gic GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>,
205 <0x00014000 3 &gic GIC_SPI 141 IRQ_TYPE_LEVEL_HIGH>,
206 <0x00014000 4 &gic GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>,
207 <0x00014000 5 &gic GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>,
209 /* USB 2.0 Controller */
210 <0x00021000 0 &gic GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>,
212 /* USB 3.0 Controller */
213 <0x00023000 0 &gic GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>,
215 /* Ethernet Controller 0 */
216 <0x00024000 0 &gic GIC_SPI 147 IRQ_TYPE_LEVEL_HIGH>,
218 /* Ethernet Controller 1 */
219 <0x00025000 0 &gic GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>,
221 /* Ethernet Controller 2 */
222 <0x00026000 0 &gic GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>,
224 /* Ethernet Controller 3 */
225 <0x00027000 0 &gic GIC_SPI 150 IRQ_TYPE_LEVEL_HIGH>,
227 /* NAND Controller */
228 <0x00028000 0 &gic GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>,
229 <0x00028000 1 &gic GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>,
230 <0x00028000 2 &gic GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>,
231 <0x00028000 3 &gic GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>,
232 <0x00028000 4 &gic GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>,
233 <0x00028000 5 &gic GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>,
234 <0x00028000 6 &gic GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>,
235 <0x00028000 7 &gic GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>;
237 chipcommon: chipcommon@0 {
238 reg = <0x00000000 0x1000>;
245 reg = <0x00012000 0x1000>;
249 reg = <0x00013000 0x1000>;
253 reg = <0x00021000 0x1000>;
255 #address-cells = <1>;
259 interrupt-parent = <&gic>;
264 compatible = "generic-ehci";
265 reg = <0x00021000 0x1000>;
266 interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>;
269 #address-cells = <1>;
274 #trigger-source-cells = <0>;
279 #trigger-source-cells = <0>;
286 compatible = "generic-ohci";
287 reg = <0x00022000 0x1000>;
288 interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>;
290 #address-cells = <1>;
295 #trigger-source-cells = <0>;
300 #trigger-source-cells = <0>;
306 reg = <0x00023000 0x1000>;
308 #address-cells = <1>;
312 interrupt-parent = <&gic>;
317 compatible = "generic-xhci";
318 reg = <0x00023000 0x1000>;
319 interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
323 #address-cells = <1>;
328 #trigger-source-cells = <0>;
333 gmac0: ethernet@24000 {
334 reg = <0x24000 0x800>;
337 gmac1: ethernet@25000 {
338 reg = <0x25000 0x800>;
341 gmac2: ethernet@26000 {
342 reg = <0x26000 0x800>;
345 gmac3: ethernet@27000 {
346 reg = <0x27000 0x800>;
350 mdio: mdio@18003000 {
351 compatible = "brcm,iproc-mdio";
352 reg = <0x18003000 0x8>;
354 #address-cells = <0>;
358 compatible = "mdio-mux-mmioreg";
359 mdio-parent-bus = <&mdio>;
360 #address-cells = <1>;
362 reg = <0x18003000 0x4>;
367 #address-cells = <1>;
370 usb3_phy: usb3-phy@10 {
371 compatible = "brcm,ns-ax-usb3-phy";
373 usb3-dmp-syscon = <&usb3_dmp>;
380 usb3_dmp: syscon@18105000 {
381 reg = <0x18105000 0x1000>;
385 compatible = "brcm,iproc-i2c";
386 reg = <0x18009000 0x50>;
387 interrupts = <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>;
388 #address-cells = <1>;
390 clock-frequency = <100000>;
394 lcpll0: lcpll0@1800c100 {
396 compatible = "brcm,nsp-lcpll0";
397 reg = <0x1800c100 0x14>;
399 clock-output-names = "lcpll0", "pcie_phy", "sdio",
403 genpll: genpll@1800c140 {
405 compatible = "brcm,nsp-genpll";
406 reg = <0x1800c140 0x24>;
408 clock-output-names = "genpll", "phy", "ethernetclk",
409 "usbclk", "iprocfast", "sata1",
413 thermal: thermal@1800c2c0 {
414 compatible = "brcm,ns-thermal";
415 reg = <0x1800c2c0 0x10>;
416 #thermal-sensor-cells = <0>;
419 srab: srab@18007000 {
420 compatible = "brcm,bcm5301x-srab";
421 reg = <0x18007000 0x1000>;
422 #address-cells = <1>;
427 /* ports are defined in board DTS */
431 compatible = "brcm,bcm5301x-rng";
432 reg = <0x18004000 0x14>;
435 nand: nand@18028000 {
436 compatible = "brcm,nand-iproc", "brcm,brcmnand-v6.1", "brcm,brcmnand";
437 reg = <0x18028000 0x600>, <0x1811a408 0x600>, <0x18028f00 0x20>;
438 reg-names = "nand", "iproc-idm", "iproc-ext";
439 interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>;
441 #address-cells = <1>;
448 compatible = "brcm,spi-bcm-qspi", "brcm,spi-nsp-qspi";
449 reg = <0x18029200 0x184>,
453 reg-names = "mspi", "bspi", "intr_regs", "intr_status_reg";
454 interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>,
455 <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>,
456 <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>,
457 <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>,
458 <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>,
459 <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>,
460 <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
461 interrupt-names = "spi_lr_fullness_reached",
462 "spi_lr_session_aborted",
464 "spi_lr_session_done",
468 clocks = <&iprocmed>;
469 clock-names = "iprocmed";
471 #address-cells = <1>;
475 compatible = "jedec,spi-nor";
477 spi-max-frequency = <20000000>;
478 linux,part-probe = "ofpart", "bcm47xxpart";
484 cpu_thermal: cpu-thermal {
485 polling-delay-passive = <0>;
486 polling-delay = <1000>;
487 coefficients = <(-556) 418000>;
488 thermal-sensors = <&thermal>;
492 temperature = <125000>;