Merge branch 'for-5.3' of git://git.kernel.org/pub/scm/linux/kernel/git/dennis/percpu
[sfrench/cifs-2.6.git] / arch / arm / boot / dts / aspeed-g4.dtsi
1 // SPDX-License-Identifier: GPL-2.0+
2 #include <dt-bindings/clock/aspeed-clock.h>
3
4 / {
5         model = "Aspeed BMC";
6         compatible = "aspeed,ast2400";
7         #address-cells = <1>;
8         #size-cells = <1>;
9         interrupt-parent = <&vic>;
10
11         aliases {
12                 i2c0 = &i2c0;
13                 i2c1 = &i2c1;
14                 i2c2 = &i2c2;
15                 i2c3 = &i2c3;
16                 i2c4 = &i2c4;
17                 i2c5 = &i2c5;
18                 i2c6 = &i2c6;
19                 i2c7 = &i2c7;
20                 i2c8 = &i2c8;
21                 i2c9 = &i2c9;
22                 i2c10 = &i2c10;
23                 i2c11 = &i2c11;
24                 i2c12 = &i2c12;
25                 i2c13 = &i2c13;
26                 serial0 = &uart1;
27                 serial1 = &uart2;
28                 serial2 = &uart3;
29                 serial3 = &uart4;
30                 serial4 = &uart5;
31                 serial5 = &vuart;
32         };
33
34         cpus {
35                 #address-cells = <1>;
36                 #size-cells = <0>;
37
38                 cpu@0 {
39                         compatible = "arm,arm926ej-s";
40                         device_type = "cpu";
41                         reg = <0>;
42                 };
43         };
44
45         memory@40000000 {
46                 device_type = "memory";
47                 reg = <0x40000000 0>;
48         };
49
50         ahb {
51                 compatible = "simple-bus";
52                 #address-cells = <1>;
53                 #size-cells = <1>;
54                 ranges;
55
56                 fmc: flash-controller@1e620000 {
57                         reg = < 0x1e620000 0x94
58                                 0x20000000 0x10000000 >;
59                         #address-cells = <1>;
60                         #size-cells = <0>;
61                         compatible = "aspeed,ast2400-fmc";
62                         clocks = <&syscon ASPEED_CLK_AHB>;
63                         status = "disabled";
64                         interrupts = <19>;
65                         flash@0 {
66                                 reg = < 0 >;
67                                 compatible = "jedec,spi-nor";
68                                 status = "disabled";
69                         };
70                 };
71
72                 spi: flash-controller@1e630000 {
73                         reg = < 0x1e630000 0x18
74                                 0x30000000 0x10000000 >;
75                         #address-cells = <1>;
76                         #size-cells = <0>;
77                         compatible = "aspeed,ast2400-spi";
78                         clocks = <&syscon ASPEED_CLK_AHB>;
79                         status = "disabled";
80                         flash@0 {
81                                 reg = < 0 >;
82                                 compatible = "jedec,spi-nor";
83                                 status = "disabled";
84                         };
85                 };
86
87                 vic: interrupt-controller@1e6c0080 {
88                         compatible = "aspeed,ast2400-vic";
89                         interrupt-controller;
90                         #interrupt-cells = <1>;
91                         valid-sources = <0xffffffff 0x0007ffff>;
92                         reg = <0x1e6c0080 0x80>;
93                 };
94
95                 cvic: copro-interrupt-controller@1e6c2000 {
96                         compatible = "aspeed,ast2400-cvic", "aspeed-cvic";
97                         valid-sources = <0x7fffffff>;
98                         reg = <0x1e6c2000 0x80>;
99                 };
100
101                 mac0: ethernet@1e660000 {
102                         compatible = "aspeed,ast2400-mac", "faraday,ftgmac100";
103                         reg = <0x1e660000 0x180>;
104                         interrupts = <2>;
105                         clocks = <&syscon ASPEED_CLK_GATE_MAC1CLK>;
106                         status = "disabled";
107                 };
108
109                 mac1: ethernet@1e680000 {
110                         compatible = "aspeed,ast2400-mac", "faraday,ftgmac100";
111                         reg = <0x1e680000 0x180>;
112                         interrupts = <3>;
113                         clocks = <&syscon ASPEED_CLK_GATE_MAC2CLK>;
114                         status = "disabled";
115                 };
116
117                 ehci0: usb@1e6a1000 {
118                         compatible = "aspeed,ast2400-ehci", "generic-ehci";
119                         reg = <0x1e6a1000 0x100>;
120                         interrupts = <5>;
121                         clocks = <&syscon ASPEED_CLK_GATE_USBPORT1CLK>;
122                         pinctrl-names = "default";
123                         pinctrl-0 = <&pinctrl_usb2h_default>;
124                         status = "disabled";
125                 };
126
127                 uhci: usb@1e6b0000 {
128                         compatible = "aspeed,ast2400-uhci", "generic-uhci";
129                         reg = <0x1e6b0000 0x100>;
130                         interrupts = <14>;
131                         #ports = <3>;
132                         clocks = <&syscon ASPEED_CLK_GATE_USBUHCICLK>;
133                         status = "disabled";
134                         /*
135                          * No default pinmux, it will follow EHCI, use an explicit pinmux
136                          * override if you don't enable EHCI
137                          */
138                 };
139
140                 vhub: usb-vhub@1e6a0000 {
141                         compatible = "aspeed,ast2400-usb-vhub";
142                         reg = <0x1e6a0000 0x300>;
143                         interrupts = <5>;
144                         clocks = <&syscon ASPEED_CLK_GATE_USBPORT1CLK>;
145                         pinctrl-names = "default";
146                         pinctrl-0 = <&pinctrl_usb2d_default>;
147                         status = "disabled";
148                 };
149
150                 apb {
151                         compatible = "simple-bus";
152                         #address-cells = <1>;
153                         #size-cells = <1>;
154                         ranges;
155
156                         syscon: syscon@1e6e2000 {
157                                 compatible = "aspeed,ast2400-scu", "syscon", "simple-mfd";
158                                 reg = <0x1e6e2000 0x1a8>;
159                                 #address-cells = <1>;
160                                 #size-cells = <0>;
161                                 #clock-cells = <1>;
162                                 #reset-cells = <1>;
163
164                                 pinctrl: pinctrl {
165                                         compatible = "aspeed,g4-pinctrl";
166                                 };
167
168                         };
169
170                         rng: hwrng@1e6e2078 {
171                                 compatible = "timeriomem_rng";
172                                 reg = <0x1e6e2078 0x4>;
173                                 period = <1>;
174                                 quality = <100>;
175                         };
176
177                         adc: adc@1e6e9000 {
178                                 compatible = "aspeed,ast2400-adc";
179                                 reg = <0x1e6e9000 0xb0>;
180                                 clocks = <&syscon ASPEED_CLK_APB>;
181                                 resets = <&syscon ASPEED_RESET_ADC>;
182                                 #io-channel-cells = <1>;
183                                 status = "disabled";
184                         };
185
186                         sram: sram@1e720000 {
187                                 compatible = "mmio-sram";
188                                 reg = <0x1e720000 0x8000>;      // 32K
189                         };
190
191                         gpio: gpio@1e780000 {
192                                 #gpio-cells = <2>;
193                                 gpio-controller;
194                                 compatible = "aspeed,ast2400-gpio";
195                                 reg = <0x1e780000 0x1000>;
196                                 interrupts = <20>;
197                                 gpio-ranges = <&pinctrl 0 0 220>;
198                                 clocks = <&syscon ASPEED_CLK_APB>;
199                                 interrupt-controller;
200                                 #interrupt-cells = <2>;
201                         };
202
203                         timer: timer@1e782000 {
204                                 /* This timer is a Faraday FTTMR010 derivative */
205                                 compatible = "aspeed,ast2400-timer";
206                                 reg = <0x1e782000 0x90>;
207                                 interrupts = <16 17 18 35 36 37 38 39>;
208                                 clocks = <&syscon ASPEED_CLK_APB>;
209                                 clock-names = "PCLK";
210                         };
211
212                         rtc: rtc@1e781000 {
213                                 compatible = "aspeed,ast2400-rtc";
214                                 reg = <0x1e781000 0x18>;
215                                 status = "disabled";
216                         };
217
218                         uart1: serial@1e783000 {
219                                 compatible = "ns16550a";
220                                 reg = <0x1e783000 0x20>;
221                                 reg-shift = <2>;
222                                 interrupts = <9>;
223                                 clocks = <&syscon ASPEED_CLK_GATE_UART1CLK>;
224                                 resets = <&lpc_reset 4>;
225                                 no-loopback-test;
226                                 status = "disabled";
227                         };
228
229                         uart5: serial@1e784000 {
230                                 compatible = "ns16550a";
231                                 reg = <0x1e784000 0x20>;
232                                 reg-shift = <2>;
233                                 interrupts = <10>;
234                                 clocks = <&syscon ASPEED_CLK_GATE_UART5CLK>;
235                                 no-loopback-test;
236                                 status = "disabled";
237                         };
238
239                         wdt1: watchdog@1e785000 {
240                                 compatible = "aspeed,ast2400-wdt";
241                                 reg = <0x1e785000 0x1c>;
242                                 clocks = <&syscon ASPEED_CLK_APB>;
243                         };
244
245                         wdt2: watchdog@1e785020 {
246                                 compatible = "aspeed,ast2400-wdt";
247                                 reg = <0x1e785020 0x1c>;
248                                 clocks = <&syscon ASPEED_CLK_APB>;
249                         };
250
251                         pwm_tacho: pwm-tacho-controller@1e786000 {
252                                 compatible = "aspeed,ast2400-pwm-tacho";
253                                 #address-cells = <1>;
254                                 #size-cells = <0>;
255                                 reg = <0x1e786000 0x1000>;
256                                 clocks = <&syscon ASPEED_CLK_24M>;
257                                 resets = <&syscon ASPEED_RESET_PWM>;
258                                 status = "disabled";
259                         };
260
261                         vuart: serial@1e787000 {
262                                 compatible = "aspeed,ast2400-vuart";
263                                 reg = <0x1e787000 0x40>;
264                                 reg-shift = <2>;
265                                 interrupts = <8>;
266                                 clocks = <&syscon ASPEED_CLK_APB>;
267                                 no-loopback-test;
268                                 status = "disabled";
269                         };
270
271                         lpc: lpc@1e789000 {
272                                 compatible = "aspeed,ast2400-lpc", "simple-mfd";
273                                 reg = <0x1e789000 0x1000>;
274
275                                 #address-cells = <1>;
276                                 #size-cells = <1>;
277                                 ranges = <0x0 0x1e789000 0x1000>;
278
279                                 lpc_bmc: lpc-bmc@0 {
280                                         compatible = "aspeed,ast2400-lpc-bmc";
281                                         reg = <0x0 0x80>;
282                                 };
283
284                                 lpc_host: lpc-host@80 {
285                                         compatible = "aspeed,ast2400-lpc-host", "simple-mfd", "syscon";
286                                         reg = <0x80 0x1e0>;
287                                         reg-io-width = <4>;
288
289                                         #address-cells = <1>;
290                                         #size-cells = <1>;
291                                         ranges = <0x0 0x80 0x1e0>;
292
293                                         lpc_ctrl: lpc-ctrl@0 {
294                                                 compatible = "aspeed,ast2400-lpc-ctrl";
295                                                 reg = <0x0 0x80>;
296                                                 clocks = <&syscon ASPEED_CLK_GATE_LCLK>;
297                                                 status = "disabled";
298                                         };
299
300                                         lpc_snoop: lpc-snoop@0 {
301                                                 compatible = "aspeed,ast2400-lpc-snoop";
302                                                 reg = <0x0 0x80>;
303                                                 interrupts = <8>;
304                                                 status = "disabled";
305                                         };
306
307                                         lhc: lhc@20 {
308                                                 compatible = "aspeed,ast2400-lhc";
309                                                 reg = <0x20 0x24 0x48 0x8>;
310                                         };
311
312                                         lpc_reset: reset-controller@18 {
313                                                 compatible = "aspeed,ast2400-lpc-reset";
314                                                 reg = <0x18 0x4>;
315                                                 #reset-cells = <1>;
316                                         };
317
318                                         ibt: ibt@c0  {
319                                                 compatible = "aspeed,ast2400-ibt-bmc";
320                                                 reg = <0xc0 0x18>;
321                                                 interrupts = <8>;
322                                                 status = "disabled";
323                                         };
324                                 };
325                         };
326
327                         uart2: serial@1e78d000 {
328                                 compatible = "ns16550a";
329                                 reg = <0x1e78d000 0x20>;
330                                 reg-shift = <2>;
331                                 interrupts = <32>;
332                                 clocks = <&syscon ASPEED_CLK_GATE_UART2CLK>;
333                                 resets = <&lpc_reset 5>;
334                                 no-loopback-test;
335                                 status = "disabled";
336                         };
337
338                         uart3: serial@1e78e000 {
339                                 compatible = "ns16550a";
340                                 reg = <0x1e78e000 0x20>;
341                                 reg-shift = <2>;
342                                 interrupts = <33>;
343                                 clocks = <&syscon ASPEED_CLK_GATE_UART3CLK>;
344                                 resets = <&lpc_reset 6>;
345                                 no-loopback-test;
346                                 status = "disabled";
347                         };
348
349                         uart4: serial@1e78f000 {
350                                 compatible = "ns16550a";
351                                 reg = <0x1e78f000 0x20>;
352                                 reg-shift = <2>;
353                                 interrupts = <34>;
354                                 clocks = <&syscon ASPEED_CLK_GATE_UART4CLK>;
355                                 resets = <&lpc_reset 7>;
356                                 no-loopback-test;
357                                 status = "disabled";
358                         };
359
360                         i2c: bus@1e78a000 {
361                                 compatible = "simple-bus";
362                                 #address-cells = <1>;
363                                 #size-cells = <1>;
364                                 ranges = <0 0x1e78a000 0x1000>;
365                         };
366                 };
367         };
368 };
369
370 &i2c {
371         i2c_ic: interrupt-controller@0 {
372                 #interrupt-cells = <1>;
373                 compatible = "aspeed,ast2400-i2c-ic";
374                 reg = <0x0 0x40>;
375                 interrupts = <12>;
376                 interrupt-controller;
377         };
378
379         i2c0: i2c-bus@40 {
380                 #address-cells = <1>;
381                 #size-cells = <0>;
382                 #interrupt-cells = <1>;
383
384                 reg = <0x40 0x40>;
385                 compatible = "aspeed,ast2400-i2c-bus";
386                 clocks = <&syscon ASPEED_CLK_APB>;
387                 resets = <&syscon ASPEED_RESET_I2C>;
388                 bus-frequency = <100000>;
389                 interrupts = <0>;
390                 interrupt-parent = <&i2c_ic>;
391                 status = "disabled";
392                 /* Does not need pinctrl properties */
393         };
394
395         i2c1: i2c-bus@80 {
396                 #address-cells = <1>;
397                 #size-cells = <0>;
398                 #interrupt-cells = <1>;
399
400                 reg = <0x80 0x40>;
401                 compatible = "aspeed,ast2400-i2c-bus";
402                 clocks = <&syscon ASPEED_CLK_APB>;
403                 resets = <&syscon ASPEED_RESET_I2C>;
404                 bus-frequency = <100000>;
405                 interrupts = <1>;
406                 interrupt-parent = <&i2c_ic>;
407                 status = "disabled";
408                 /* Does not need pinctrl properties */
409         };
410
411         i2c2: i2c-bus@c0 {
412                 #address-cells = <1>;
413                 #size-cells = <0>;
414                 #interrupt-cells = <1>;
415
416                 reg = <0xc0 0x40>;
417                 compatible = "aspeed,ast2400-i2c-bus";
418                 clocks = <&syscon ASPEED_CLK_APB>;
419                 resets = <&syscon ASPEED_RESET_I2C>;
420                 bus-frequency = <100000>;
421                 interrupts = <2>;
422                 interrupt-parent = <&i2c_ic>;
423                 pinctrl-names = "default";
424                 pinctrl-0 = <&pinctrl_i2c3_default>;
425                 status = "disabled";
426         };
427
428         i2c3: i2c-bus@100 {
429                 #address-cells = <1>;
430                 #size-cells = <0>;
431                 #interrupt-cells = <1>;
432
433                 reg = <0x100 0x40>;
434                 compatible = "aspeed,ast2400-i2c-bus";
435                 clocks = <&syscon ASPEED_CLK_APB>;
436                 resets = <&syscon ASPEED_RESET_I2C>;
437                 bus-frequency = <100000>;
438                 interrupts = <3>;
439                 interrupt-parent = <&i2c_ic>;
440                 pinctrl-names = "default";
441                 pinctrl-0 = <&pinctrl_i2c4_default>;
442                 status = "disabled";
443         };
444
445         i2c4: i2c-bus@140 {
446                 #address-cells = <1>;
447                 #size-cells = <0>;
448                 #interrupt-cells = <1>;
449
450                 reg = <0x140 0x40>;
451                 compatible = "aspeed,ast2400-i2c-bus";
452                 clocks = <&syscon ASPEED_CLK_APB>;
453                 resets = <&syscon ASPEED_RESET_I2C>;
454                 bus-frequency = <100000>;
455                 interrupts = <4>;
456                 interrupt-parent = <&i2c_ic>;
457                 pinctrl-names = "default";
458                 pinctrl-0 = <&pinctrl_i2c5_default>;
459                 status = "disabled";
460         };
461
462         i2c5: i2c-bus@180 {
463                 #address-cells = <1>;
464                 #size-cells = <0>;
465                 #interrupt-cells = <1>;
466
467                 reg = <0x180 0x40>;
468                 compatible = "aspeed,ast2400-i2c-bus";
469                 clocks = <&syscon ASPEED_CLK_APB>;
470                 resets = <&syscon ASPEED_RESET_I2C>;
471                 bus-frequency = <100000>;
472                 interrupts = <5>;
473                 interrupt-parent = <&i2c_ic>;
474                 pinctrl-names = "default";
475                 pinctrl-0 = <&pinctrl_i2c6_default>;
476                 status = "disabled";
477         };
478
479         i2c6: i2c-bus@1c0 {
480                 #address-cells = <1>;
481                 #size-cells = <0>;
482                 #interrupt-cells = <1>;
483
484                 reg = <0x1c0 0x40>;
485                 compatible = "aspeed,ast2400-i2c-bus";
486                 clocks = <&syscon ASPEED_CLK_APB>;
487                 resets = <&syscon ASPEED_RESET_I2C>;
488                 bus-frequency = <100000>;
489                 interrupts = <6>;
490                 interrupt-parent = <&i2c_ic>;
491                 pinctrl-names = "default";
492                 pinctrl-0 = <&pinctrl_i2c7_default>;
493                 status = "disabled";
494         };
495
496         i2c7: i2c-bus@300 {
497                 #address-cells = <1>;
498                 #size-cells = <0>;
499                 #interrupt-cells = <1>;
500
501                 reg = <0x300 0x40>;
502                 compatible = "aspeed,ast2400-i2c-bus";
503                 clocks = <&syscon ASPEED_CLK_APB>;
504                 resets = <&syscon ASPEED_RESET_I2C>;
505                 bus-frequency = <100000>;
506                 interrupts = <7>;
507                 interrupt-parent = <&i2c_ic>;
508                 pinctrl-names = "default";
509                 pinctrl-0 = <&pinctrl_i2c8_default>;
510                 status = "disabled";
511         };
512
513         i2c8: i2c-bus@340 {
514                 #address-cells = <1>;
515                 #size-cells = <0>;
516                 #interrupt-cells = <1>;
517
518                 reg = <0x340 0x40>;
519                 compatible = "aspeed,ast2400-i2c-bus";
520                 clocks = <&syscon ASPEED_CLK_APB>;
521                 resets = <&syscon ASPEED_RESET_I2C>;
522                 bus-frequency = <100000>;
523                 interrupts = <8>;
524                 interrupt-parent = <&i2c_ic>;
525                 pinctrl-names = "default";
526                 pinctrl-0 = <&pinctrl_i2c9_default>;
527                 status = "disabled";
528         };
529
530         i2c9: i2c-bus@380 {
531                 #address-cells = <1>;
532                 #size-cells = <0>;
533                 #interrupt-cells = <1>;
534
535                 reg = <0x380 0x40>;
536                 compatible = "aspeed,ast2400-i2c-bus";
537                 clocks = <&syscon ASPEED_CLK_APB>;
538                 resets = <&syscon ASPEED_RESET_I2C>;
539                 bus-frequency = <100000>;
540                 interrupts = <9>;
541                 interrupt-parent = <&i2c_ic>;
542                 pinctrl-names = "default";
543                 pinctrl-0 = <&pinctrl_i2c10_default>;
544                 status = "disabled";
545         };
546
547         i2c10: i2c-bus@3c0 {
548                 #address-cells = <1>;
549                 #size-cells = <0>;
550                 #interrupt-cells = <1>;
551
552                 reg = <0x3c0 0x40>;
553                 compatible = "aspeed,ast2400-i2c-bus";
554                 clocks = <&syscon ASPEED_CLK_APB>;
555                 resets = <&syscon ASPEED_RESET_I2C>;
556                 bus-frequency = <100000>;
557                 interrupts = <10>;
558                 interrupt-parent = <&i2c_ic>;
559                 pinctrl-names = "default";
560                 pinctrl-0 = <&pinctrl_i2c11_default>;
561                 status = "disabled";
562         };
563
564         i2c11: i2c-bus@400 {
565                 #address-cells = <1>;
566                 #size-cells = <0>;
567                 #interrupt-cells = <1>;
568
569                 reg = <0x400 0x40>;
570                 compatible = "aspeed,ast2400-i2c-bus";
571                 clocks = <&syscon ASPEED_CLK_APB>;
572                 resets = <&syscon ASPEED_RESET_I2C>;
573                 bus-frequency = <100000>;
574                 interrupts = <11>;
575                 interrupt-parent = <&i2c_ic>;
576                 pinctrl-names = "default";
577                 pinctrl-0 = <&pinctrl_i2c12_default>;
578                 status = "disabled";
579         };
580
581         i2c12: i2c-bus@440 {
582                 #address-cells = <1>;
583                 #size-cells = <0>;
584                 #interrupt-cells = <1>;
585
586                 reg = <0x440 0x40>;
587                 compatible = "aspeed,ast2400-i2c-bus";
588                 clocks = <&syscon ASPEED_CLK_APB>;
589                 resets = <&syscon ASPEED_RESET_I2C>;
590                 bus-frequency = <100000>;
591                 interrupts = <12>;
592                 interrupt-parent = <&i2c_ic>;
593                 pinctrl-names = "default";
594                 pinctrl-0 = <&pinctrl_i2c13_default>;
595                 status = "disabled";
596         };
597
598         i2c13: i2c-bus@480 {
599                 #address-cells = <1>;
600                 #size-cells = <0>;
601                 #interrupt-cells = <1>;
602
603                 reg = <0x480 0x40>;
604                 compatible = "aspeed,ast2400-i2c-bus";
605                 clocks = <&syscon ASPEED_CLK_APB>;
606                 resets = <&syscon ASPEED_RESET_I2C>;
607                 bus-frequency = <100000>;
608                 interrupts = <13>;
609                 interrupt-parent = <&i2c_ic>;
610                 pinctrl-names = "default";
611                 pinctrl-0 = <&pinctrl_i2c14_default>;
612                 status = "disabled";
613         };
614 };
615
616 &pinctrl {
617         pinctrl_acpi_default: acpi_default {
618                 function = "ACPI";
619                 groups = "ACPI";
620         };
621
622         pinctrl_adc0_default: adc0_default {
623                 function = "ADC0";
624                 groups = "ADC0";
625         };
626
627         pinctrl_adc1_default: adc1_default {
628                 function = "ADC1";
629                 groups = "ADC1";
630         };
631
632         pinctrl_adc10_default: adc10_default {
633                 function = "ADC10";
634                 groups = "ADC10";
635         };
636
637         pinctrl_adc11_default: adc11_default {
638                 function = "ADC11";
639                 groups = "ADC11";
640         };
641
642         pinctrl_adc12_default: adc12_default {
643                 function = "ADC12";
644                 groups = "ADC12";
645         };
646
647         pinctrl_adc13_default: adc13_default {
648                 function = "ADC13";
649                 groups = "ADC13";
650         };
651
652         pinctrl_adc14_default: adc14_default {
653                 function = "ADC14";
654                 groups = "ADC14";
655         };
656
657         pinctrl_adc15_default: adc15_default {
658                 function = "ADC15";
659                 groups = "ADC15";
660         };
661
662         pinctrl_adc2_default: adc2_default {
663                 function = "ADC2";
664                 groups = "ADC2";
665         };
666
667         pinctrl_adc3_default: adc3_default {
668                 function = "ADC3";
669                 groups = "ADC3";
670         };
671
672         pinctrl_adc4_default: adc4_default {
673                 function = "ADC4";
674                 groups = "ADC4";
675         };
676
677         pinctrl_adc5_default: adc5_default {
678                 function = "ADC5";
679                 groups = "ADC5";
680         };
681
682         pinctrl_adc6_default: adc6_default {
683                 function = "ADC6";
684                 groups = "ADC6";
685         };
686
687         pinctrl_adc7_default: adc7_default {
688                 function = "ADC7";
689                 groups = "ADC7";
690         };
691
692         pinctrl_adc8_default: adc8_default {
693                 function = "ADC8";
694                 groups = "ADC8";
695         };
696
697         pinctrl_adc9_default: adc9_default {
698                 function = "ADC9";
699                 groups = "ADC9";
700         };
701
702         pinctrl_bmcint_default: bmcint_default {
703                 function = "BMCINT";
704                 groups = "BMCINT";
705         };
706
707         pinctrl_ddcclk_default: ddcclk_default {
708                 function = "DDCCLK";
709                 groups = "DDCCLK";
710         };
711
712         pinctrl_ddcdat_default: ddcdat_default {
713                 function = "DDCDAT";
714                 groups = "DDCDAT";
715         };
716
717         pinctrl_extrst_default: extrst_default {
718                 function = "EXTRST";
719                 groups = "EXTRST";
720         };
721
722         pinctrl_flack_default: flack_default {
723                 function = "FLACK";
724                 groups = "FLACK";
725         };
726
727         pinctrl_flbusy_default: flbusy_default {
728                 function = "FLBUSY";
729                 groups = "FLBUSY";
730         };
731
732         pinctrl_flwp_default: flwp_default {
733                 function = "FLWP";
734                 groups = "FLWP";
735         };
736
737         pinctrl_gpid_default: gpid_default {
738                 function = "GPID";
739                 groups = "GPID";
740         };
741
742         pinctrl_gpid0_default: gpid0_default {
743                 function = "GPID0";
744                 groups = "GPID0";
745         };
746
747         pinctrl_gpid2_default: gpid2_default {
748                 function = "GPID2";
749                 groups = "GPID2";
750         };
751
752         pinctrl_gpid4_default: gpid4_default {
753                 function = "GPID4";
754                 groups = "GPID4";
755         };
756
757         pinctrl_gpid6_default: gpid6_default {
758                 function = "GPID6";
759                 groups = "GPID6";
760         };
761
762         pinctrl_gpie0_default: gpie0_default {
763                 function = "GPIE0";
764                 groups = "GPIE0";
765         };
766
767         pinctrl_gpie2_default: gpie2_default {
768                 function = "GPIE2";
769                 groups = "GPIE2";
770         };
771
772         pinctrl_gpie4_default: gpie4_default {
773                 function = "GPIE4";
774                 groups = "GPIE4";
775         };
776
777         pinctrl_gpie6_default: gpie6_default {
778                 function = "GPIE6";
779                 groups = "GPIE6";
780         };
781
782         pinctrl_i2c10_default: i2c10_default {
783                 function = "I2C10";
784                 groups = "I2C10";
785         };
786
787         pinctrl_i2c11_default: i2c11_default {
788                 function = "I2C11";
789                 groups = "I2C11";
790         };
791
792         pinctrl_i2c12_default: i2c12_default {
793                 function = "I2C12";
794                 groups = "I2C12";
795         };
796
797         pinctrl_i2c13_default: i2c13_default {
798                 function = "I2C13";
799                 groups = "I2C13";
800         };
801
802         pinctrl_i2c14_default: i2c14_default {
803                 function = "I2C14";
804                 groups = "I2C14";
805         };
806
807         pinctrl_i2c3_default: i2c3_default {
808                 function = "I2C3";
809                 groups = "I2C3";
810         };
811
812         pinctrl_i2c4_default: i2c4_default {
813                 function = "I2C4";
814                 groups = "I2C4";
815         };
816
817         pinctrl_i2c5_default: i2c5_default {
818                 function = "I2C5";
819                 groups = "I2C5";
820         };
821
822         pinctrl_i2c6_default: i2c6_default {
823                 function = "I2C6";
824                 groups = "I2C6";
825         };
826
827         pinctrl_i2c7_default: i2c7_default {
828                 function = "I2C7";
829                 groups = "I2C7";
830         };
831
832         pinctrl_i2c8_default: i2c8_default {
833                 function = "I2C8";
834                 groups = "I2C8";
835         };
836
837         pinctrl_i2c9_default: i2c9_default {
838                 function = "I2C9";
839                 groups = "I2C9";
840         };
841
842         pinctrl_lpcpd_default: lpcpd_default {
843                 function = "LPCPD";
844                 groups = "LPCPD";
845         };
846
847         pinctrl_lpcpme_default: lpcpme_default {
848                 function = "LPCPME";
849                 groups = "LPCPME";
850         };
851
852         pinctrl_lpcrst_default: lpcrst_default {
853                 function = "LPCRST";
854                 groups = "LPCRST";
855         };
856
857         pinctrl_lpcsmi_default: lpcsmi_default {
858                 function = "LPCSMI";
859                 groups = "LPCSMI";
860         };
861
862         pinctrl_mac1link_default: mac1link_default {
863                 function = "MAC1LINK";
864                 groups = "MAC1LINK";
865         };
866
867         pinctrl_mac2link_default: mac2link_default {
868                 function = "MAC2LINK";
869                 groups = "MAC2LINK";
870         };
871
872         pinctrl_mdio1_default: mdio1_default {
873                 function = "MDIO1";
874                 groups = "MDIO1";
875         };
876
877         pinctrl_mdio2_default: mdio2_default {
878                 function = "MDIO2";
879                 groups = "MDIO2";
880         };
881
882         pinctrl_ncts1_default: ncts1_default {
883                 function = "NCTS1";
884                 groups = "NCTS1";
885         };
886
887         pinctrl_ncts2_default: ncts2_default {
888                 function = "NCTS2";
889                 groups = "NCTS2";
890         };
891
892         pinctrl_ncts3_default: ncts3_default {
893                 function = "NCTS3";
894                 groups = "NCTS3";
895         };
896
897         pinctrl_ncts4_default: ncts4_default {
898                 function = "NCTS4";
899                 groups = "NCTS4";
900         };
901
902         pinctrl_ndcd1_default: ndcd1_default {
903                 function = "NDCD1";
904                 groups = "NDCD1";
905         };
906
907         pinctrl_ndcd2_default: ndcd2_default {
908                 function = "NDCD2";
909                 groups = "NDCD2";
910         };
911
912         pinctrl_ndcd3_default: ndcd3_default {
913                 function = "NDCD3";
914                 groups = "NDCD3";
915         };
916
917         pinctrl_ndcd4_default: ndcd4_default {
918                 function = "NDCD4";
919                 groups = "NDCD4";
920         };
921
922         pinctrl_ndsr1_default: ndsr1_default {
923                 function = "NDSR1";
924                 groups = "NDSR1";
925         };
926
927         pinctrl_ndsr2_default: ndsr2_default {
928                 function = "NDSR2";
929                 groups = "NDSR2";
930         };
931
932         pinctrl_ndsr3_default: ndsr3_default {
933                 function = "NDSR3";
934                 groups = "NDSR3";
935         };
936
937         pinctrl_ndsr4_default: ndsr4_default {
938                 function = "NDSR4";
939                 groups = "NDSR4";
940         };
941
942         pinctrl_ndtr1_default: ndtr1_default {
943                 function = "NDTR1";
944                 groups = "NDTR1";
945         };
946
947         pinctrl_ndtr2_default: ndtr2_default {
948                 function = "NDTR2";
949                 groups = "NDTR2";
950         };
951
952         pinctrl_ndtr3_default: ndtr3_default {
953                 function = "NDTR3";
954                 groups = "NDTR3";
955         };
956
957         pinctrl_ndtr4_default: ndtr4_default {
958                 function = "NDTR4";
959                 groups = "NDTR4";
960         };
961
962         pinctrl_ndts4_default: ndts4_default {
963                 function = "NDTS4";
964                 groups = "NDTS4";
965         };
966
967         pinctrl_nri1_default: nri1_default {
968                 function = "NRI1";
969                 groups = "NRI1";
970         };
971
972         pinctrl_nri2_default: nri2_default {
973                 function = "NRI2";
974                 groups = "NRI2";
975         };
976
977         pinctrl_nri3_default: nri3_default {
978                 function = "NRI3";
979                 groups = "NRI3";
980         };
981
982         pinctrl_nri4_default: nri4_default {
983                 function = "NRI4";
984                 groups = "NRI4";
985         };
986
987         pinctrl_nrts1_default: nrts1_default {
988                 function = "NRTS1";
989                 groups = "NRTS1";
990         };
991
992         pinctrl_nrts2_default: nrts2_default {
993                 function = "NRTS2";
994                 groups = "NRTS2";
995         };
996
997         pinctrl_nrts3_default: nrts3_default {
998                 function = "NRTS3";
999                 groups = "NRTS3";
1000         };
1001
1002         pinctrl_oscclk_default: oscclk_default {
1003                 function = "OSCCLK";
1004                 groups = "OSCCLK";
1005         };
1006
1007         pinctrl_pwm0_default: pwm0_default {
1008                 function = "PWM0";
1009                 groups = "PWM0";
1010         };
1011
1012         pinctrl_pwm1_default: pwm1_default {
1013                 function = "PWM1";
1014                 groups = "PWM1";
1015         };
1016
1017         pinctrl_pwm2_default: pwm2_default {
1018                 function = "PWM2";
1019                 groups = "PWM2";
1020         };
1021
1022         pinctrl_pwm3_default: pwm3_default {
1023                 function = "PWM3";
1024                 groups = "PWM3";
1025         };
1026
1027         pinctrl_pwm4_default: pwm4_default {
1028                 function = "PWM4";
1029                 groups = "PWM4";
1030         };
1031
1032         pinctrl_pwm5_default: pwm5_default {
1033                 function = "PWM5";
1034                 groups = "PWM5";
1035         };
1036
1037         pinctrl_pwm6_default: pwm6_default {
1038                 function = "PWM6";
1039                 groups = "PWM6";
1040         };
1041
1042         pinctrl_pwm7_default: pwm7_default {
1043                 function = "PWM7";
1044                 groups = "PWM7";
1045         };
1046
1047         pinctrl_rgmii1_default: rgmii1_default {
1048                 function = "RGMII1";
1049                 groups = "RGMII1";
1050         };
1051
1052         pinctrl_rgmii2_default: rgmii2_default {
1053                 function = "RGMII2";
1054                 groups = "RGMII2";
1055         };
1056
1057         pinctrl_rmii1_default: rmii1_default {
1058                 function = "RMII1";
1059                 groups = "RMII1";
1060         };
1061
1062         pinctrl_rmii2_default: rmii2_default {
1063                 function = "RMII2";
1064                 groups = "RMII2";
1065         };
1066
1067         pinctrl_rom16_default: rom16_default {
1068                 function = "ROM16";
1069                 groups = "ROM16";
1070         };
1071
1072         pinctrl_rom8_default: rom8_default {
1073                 function = "ROM8";
1074                 groups = "ROM8";
1075         };
1076
1077         pinctrl_romcs1_default: romcs1_default {
1078                 function = "ROMCS1";
1079                 groups = "ROMCS1";
1080         };
1081
1082         pinctrl_romcs2_default: romcs2_default {
1083                 function = "ROMCS2";
1084                 groups = "ROMCS2";
1085         };
1086
1087         pinctrl_romcs3_default: romcs3_default {
1088                 function = "ROMCS3";
1089                 groups = "ROMCS3";
1090         };
1091
1092         pinctrl_romcs4_default: romcs4_default {
1093                 function = "ROMCS4";
1094                 groups = "ROMCS4";
1095         };
1096
1097         pinctrl_rxd1_default: rxd1_default {
1098                 function = "RXD1";
1099                 groups = "RXD1";
1100         };
1101
1102         pinctrl_rxd2_default: rxd2_default {
1103                 function = "RXD2";
1104                 groups = "RXD2";
1105         };
1106
1107         pinctrl_rxd3_default: rxd3_default {
1108                 function = "RXD3";
1109                 groups = "RXD3";
1110         };
1111
1112         pinctrl_rxd4_default: rxd4_default {
1113                 function = "RXD4";
1114                 groups = "RXD4";
1115         };
1116
1117         pinctrl_salt1_default: salt1_default {
1118                 function = "SALT1";
1119                 groups = "SALT1";
1120         };
1121
1122         pinctrl_salt2_default: salt2_default {
1123                 function = "SALT2";
1124                 groups = "SALT2";
1125         };
1126
1127         pinctrl_salt3_default: salt3_default {
1128                 function = "SALT3";
1129                 groups = "SALT3";
1130         };
1131
1132         pinctrl_salt4_default: salt4_default {
1133                 function = "SALT4";
1134                 groups = "SALT4";
1135         };
1136
1137         pinctrl_sd1_default: sd1_default {
1138                 function = "SD1";
1139                 groups = "SD1";
1140         };
1141
1142         pinctrl_sd2_default: sd2_default {
1143                 function = "SD2";
1144                 groups = "SD2";
1145         };
1146
1147         pinctrl_sgpmck_default: sgpmck_default {
1148                 function = "SGPMCK";
1149                 groups = "SGPMCK";
1150         };
1151
1152         pinctrl_sgpmi_default: sgpmi_default {
1153                 function = "SGPMI";
1154                 groups = "SGPMI";
1155         };
1156
1157         pinctrl_sgpmld_default: sgpmld_default {
1158                 function = "SGPMLD";
1159                 groups = "SGPMLD";
1160         };
1161
1162         pinctrl_sgpmo_default: sgpmo_default {
1163                 function = "SGPMO";
1164                 groups = "SGPMO";
1165         };
1166
1167         pinctrl_sgpsck_default: sgpsck_default {
1168                 function = "SGPSCK";
1169                 groups = "SGPSCK";
1170         };
1171
1172         pinctrl_sgpsi0_default: sgpsi0_default {
1173                 function = "SGPSI0";
1174                 groups = "SGPSI0";
1175         };
1176
1177         pinctrl_sgpsi1_default: sgpsi1_default {
1178                 function = "SGPSI1";
1179                 groups = "SGPSI1";
1180         };
1181
1182         pinctrl_sgpsld_default: sgpsld_default {
1183                 function = "SGPSLD";
1184                 groups = "SGPSLD";
1185         };
1186
1187         pinctrl_sioonctrl_default: sioonctrl_default {
1188                 function = "SIOONCTRL";
1189                 groups = "SIOONCTRL";
1190         };
1191
1192         pinctrl_siopbi_default: siopbi_default {
1193                 function = "SIOPBI";
1194                 groups = "SIOPBI";
1195         };
1196
1197         pinctrl_siopbo_default: siopbo_default {
1198                 function = "SIOPBO";
1199                 groups = "SIOPBO";
1200         };
1201
1202         pinctrl_siopwreq_default: siopwreq_default {
1203                 function = "SIOPWREQ";
1204                 groups = "SIOPWREQ";
1205         };
1206
1207         pinctrl_siopwrgd_default: siopwrgd_default {
1208                 function = "SIOPWRGD";
1209                 groups = "SIOPWRGD";
1210         };
1211
1212         pinctrl_sios3_default: sios3_default {
1213                 function = "SIOS3";
1214                 groups = "SIOS3";
1215         };
1216
1217         pinctrl_sios5_default: sios5_default {
1218                 function = "SIOS5";
1219                 groups = "SIOS5";
1220         };
1221
1222         pinctrl_siosci_default: siosci_default {
1223                 function = "SIOSCI";
1224                 groups = "SIOSCI";
1225         };
1226
1227         pinctrl_spi1_default: spi1_default {
1228                 function = "SPI1";
1229                 groups = "SPI1";
1230         };
1231
1232         pinctrl_spi1debug_default: spi1debug_default {
1233                 function = "SPI1DEBUG";
1234                 groups = "SPI1DEBUG";
1235         };
1236
1237         pinctrl_spi1passthru_default: spi1passthru_default {
1238                 function = "SPI1PASSTHRU";
1239                 groups = "SPI1PASSTHRU";
1240         };
1241
1242         pinctrl_spics1_default: spics1_default {
1243                 function = "SPICS1";
1244                 groups = "SPICS1";
1245         };
1246
1247         pinctrl_timer3_default: timer3_default {
1248                 function = "TIMER3";
1249                 groups = "TIMER3";
1250         };
1251
1252         pinctrl_timer4_default: timer4_default {
1253                 function = "TIMER4";
1254                 groups = "TIMER4";
1255         };
1256
1257         pinctrl_timer5_default: timer5_default {
1258                 function = "TIMER5";
1259                 groups = "TIMER5";
1260         };
1261
1262         pinctrl_timer6_default: timer6_default {
1263                 function = "TIMER6";
1264                 groups = "TIMER6";
1265         };
1266
1267         pinctrl_timer7_default: timer7_default {
1268                 function = "TIMER7";
1269                 groups = "TIMER7";
1270         };
1271
1272         pinctrl_timer8_default: timer8_default {
1273                 function = "TIMER8";
1274                 groups = "TIMER8";
1275         };
1276
1277         pinctrl_txd1_default: txd1_default {
1278                 function = "TXD1";
1279                 groups = "TXD1";
1280         };
1281
1282         pinctrl_txd2_default: txd2_default {
1283                 function = "TXD2";
1284                 groups = "TXD2";
1285         };
1286
1287         pinctrl_txd3_default: txd3_default {
1288                 function = "TXD3";
1289                 groups = "TXD3";
1290         };
1291
1292         pinctrl_txd4_default: txd4_default {
1293                 function = "TXD4";
1294                 groups = "TXD4";
1295         };
1296
1297         pinctrl_uart6_default: uart6_default {
1298                 function = "UART6";
1299                 groups = "UART6";
1300         };
1301
1302         pinctrl_usbcki_default: usbcki_default {
1303                 function = "USBCKI";
1304                 groups = "USBCKI";
1305         };
1306
1307         pinctrl_usb2h_default: usb2h_default {
1308                 function = "USB2H1";
1309                 groups = "USB2H1";
1310         };
1311
1312         pinctrl_usb2d_default: usb2d_default {
1313                 function = "USB2D1";
1314                 groups = "USB2D1";
1315         };
1316
1317         pinctrl_vgabios_rom_default: vgabios_rom_default {
1318                 function = "VGABIOS_ROM";
1319                 groups = "VGABIOS_ROM";
1320         };
1321
1322         pinctrl_vgahs_default: vgahs_default {
1323                 function = "VGAHS";
1324                 groups = "VGAHS";
1325         };
1326
1327         pinctrl_vgavs_default: vgavs_default {
1328                 function = "VGAVS";
1329                 groups = "VGAVS";
1330         };
1331
1332         pinctrl_vpi18_default: vpi18_default {
1333                 function = "VPI18";
1334                 groups = "VPI18";
1335         };
1336
1337         pinctrl_vpi24_default: vpi24_default {
1338                 function = "VPI24";
1339                 groups = "VPI24";
1340         };
1341
1342         pinctrl_vpi30_default: vpi30_default {
1343                 function = "VPI30";
1344                 groups = "VPI30";
1345         };
1346
1347         pinctrl_vpo12_default: vpo12_default {
1348                 function = "VPO12";
1349                 groups = "VPO12";
1350         };
1351
1352         pinctrl_vpo24_default: vpo24_default {
1353                 function = "VPO24";
1354                 groups = "VPO24";
1355         };
1356
1357         pinctrl_wdtrst1_default: wdtrst1_default {
1358                 function = "WDTRST1";
1359                 groups = "WDTRST1";
1360         };
1361
1362         pinctrl_wdtrst2_default: wdtrst2_default {
1363                 function = "WDTRST2";
1364                 groups = "WDTRST2";
1365         };
1366 };