ARM: dts: Augment panel setting for Versatile
authorLinus Walleij <linus.walleij@linaro.org>
Wed, 24 Jan 2018 15:09:24 +0000 (16:09 +0100)
committerLinus Walleij <linus.walleij@linaro.org>
Tue, 20 Mar 2018 01:04:39 +0000 (02:04 +0100)
This adds the actual VGA DAC bridge that is used in the
Versatile AB, and sets the mode to 640x480 VGA.

The "clcd" clock was incorrectly named, the proper name
(from bindings) is "clcdclk". So far drivers survived
by just getting the first clock, but future drivers will
use named clocks.

We add the panel connector to the
"arm,versatile-tft-panel" as well, the signals actually
fork on the board, reaching both the VGA DAC and the
display connector.

Cc: Mali DP Maintainers <malidp@foss.arm.com>
Reviewed-by: Liviu Dudau <liviu.dudau@arm.com>
Signed-off-by: Linus Walleij <linus.walleij@linaro.org>
arch/arm/boot/dts/versatile-ab.dts

index 4a51612996bc245dbbbcafe43e11f5aeee53eb3b..5f61d36090270131ed6c8f91a2f93f3ee92ef5e3 100644 (file)
                clock-frequency = <24000000>;
        };
 
+       bridge {
+               compatible = "ti,ths8134b", "ti,ths8134";
+               #address-cells = <1>;
+               #size-cells = <0>;
+
+               ports {
+                       #address-cells = <1>;
+                       #size-cells = <0>;
+
+                       port@0 {
+                               reg = <0>;
+
+                               vga_bridge_in: endpoint {
+                                       remote-endpoint = <&clcd_pads_vga_dac>;
+                               };
+                       };
+
+                       port@1 {
+                               reg = <1>;
+
+                               vga_bridge_out: endpoint {
+                                       remote-endpoint = <&vga_con_in>;
+                               };
+                       };
+               };
+       };
+
+       vga {
+               compatible = "vga-connector";
+
+               port {
+                       vga_con_in: endpoint {
+                               remote-endpoint = <&vga_bridge_out>;
+                       };
+               };
+       };
+
        core-module@10000000 {
                compatible = "arm,core-module-versatile", "syscon", "simple-mfd";
                reg = <0x10000000 0x200>;
                        reg = <0x10120000 0x1000>;
                        interrupts = <16>;
                        clocks = <&osc1>, <&pclk>;
-                       clock-names = "clcd", "apb_pclk";
+                       clock-names = "clcdclk", "apb_pclk";
+                       /* 800x600 16bpp @ 36MHz works fine */
+                       max-memory-bandwidth = <54000000>;
+
+                       /*
+                        * This port is routed through a PLD (Programmable
+                        * Logic Device) that routes the output from the CLCD
+                        * (after transformations) to the VGA DAC and also an
+                        * external panel connector. The PLD is essential for
+                        * supporting RGB565/BGR565.
+                        *
+                        * The signals from the port thus reaches two endpoints.
+                        * The PLD is managed through a few special bits in the
+                        * FPGA "sysreg".
+                        *
+                        * This arrangement can be clearly seen in
+                        * ARM DUI 0225D, page 3-41, figure 3-19.
+                        */
+                       port@0 {
+                               #address-cells = <1>;
+                               #size-cells = <0>;
+
+                               clcd_pads_panel: endpoint@0 {
+                                       reg = <0>;
+                                       remote-endpoint = <&panel_in>;
+                                       arm,pl11x,tft-r0g0b0-pads = <0 8 16>;
+                               };
+                               clcd_pads_vga_dac: endpoint@1 {
+                                       reg = <1>;
+                                       remote-endpoint = <&vga_bridge_in>;
+                                       arm,pl11x,tft-r0g0b0-pads = <0 8 16>;
+                               };
+                       };
                };
 
                sctl@101e0000 {
                        ranges = <0 0x10000000 0x10000>;
 
                        sysreg@0 {
-                               compatible = "arm,versatile-sysreg", "syscon";
+                               compatible = "arm,versatile-sysreg", "syscon", "simple-mfd";
                                reg = <0x00000 0x1000>;
+
+                               panel: display@0 {
+                                       compatible = "arm,versatile-tft-panel";
+
+                                       port {
+                                               panel_in: endpoint {
+                                                       remote-endpoint = <&clcd_pads_panel>;
+                                               };
+                                       };
+                               };
                        };
 
                        aaci@4000 {