drm/i915/cnl: skip PW_DDI_F on certain skus
authorLucas De Marchi <lucas.demarchi@intel.com>
Wed, 14 Oct 2020 19:19:28 +0000 (12:19 -0700)
committerLucas De Marchi <lucas.demarchi@intel.com>
Thu, 15 Oct 2020 21:14:28 +0000 (14:14 -0700)
The skus guarded by IS_CNL_WITH_PORT_F() have port F and thus they need
those power wells. The others don't have those. Up to now we were
just overriding the number of power wells on !IS_CNL_WITH_PORT_F(),
relying on those power wells to be the last ones. Now that we have logic
in place to skip power wells by id, use it instead.

Signed-off-by: Lucas De Marchi <lucas.demarchi@intel.com>
Reviewed-by: Matt Roper <matthew.d.roper@intel.com>
Link: https://patchwork.freedesktop.org/patch/msgid/20201014191937.1266226-2-lucas.demarchi@intel.com
drivers/gpu/drm/i915/display/intel_display_power.c
drivers/gpu/drm/i915/display/intel_display_power.h

index 5b7f2b67791eefd38153d760633c8e84f37e8d72..7437c7a79e5f06069b05c0827a0183f12ee46718 100644 (file)
@@ -3650,7 +3650,7 @@ static const struct i915_power_well_desc cnl_power_wells[] = {
                .name = "DDI F IO power well",
                .domains = CNL_DISPLAY_DDI_F_IO_POWER_DOMAINS,
                .ops = &hsw_power_well_ops,
-               .id = DISP_PW_ID_NONE,
+               .id = CNL_DISP_PW_DDI_F_IO,
                {
                        .hsw.regs = &hsw_power_well_regs,
                        .hsw.idx = CNL_PW_CTL_IDX_DDI_F,
@@ -3660,7 +3660,7 @@ static const struct i915_power_well_desc cnl_power_wells[] = {
                .name = "AUX F",
                .domains = CNL_DISPLAY_AUX_F_POWER_DOMAINS,
                .ops = &hsw_power_well_ops,
-               .id = DISP_PW_ID_NONE,
+               .id = CNL_DISP_PW_DDI_F_AUX,
                {
                        .hsw.regs = &hsw_power_well_regs,
                        .hsw.idx = CNL_PW_CTL_IDX_AUX_F,
@@ -4640,17 +4640,12 @@ int intel_power_domains_init(struct drm_i915_private *dev_priv)
                err = set_power_wells(power_domains, tgl_power_wells);
        } else if (IS_GEN(dev_priv, 11)) {
                err = set_power_wells(power_domains, icl_power_wells);
-       } else if (IS_CANNONLAKE(dev_priv)) {
+       } else if (IS_CNL_WITH_PORT_F(dev_priv)) {
                err = set_power_wells(power_domains, cnl_power_wells);
-
-               /*
-                * DDI and Aux IO are getting enabled for all ports
-                * regardless the presence or use. So, in order to avoid
-                * timeouts, lets remove them from the list
-                * for the SKUs without port F.
-                */
-               if (!IS_CNL_WITH_PORT_F(dev_priv))
-                       power_domains->power_well_count -= 2;
+       } else if (IS_CANNONLAKE(dev_priv)) {
+               err = set_power_wells_mask(power_domains, cnl_power_wells,
+                                          BIT_ULL(CNL_DISP_PW_DDI_F_IO) |
+                                          BIT_ULL(CNL_DISP_PW_DDI_F_AUX));
        } else if (IS_GEMINILAKE(dev_priv)) {
                err = set_power_wells(power_domains, glk_power_wells);
        } else if (IS_BROXTON(dev_priv)) {
index 54c20c76057ee659a7c4af893b3f1b98af110d08..824590c5401f69727276e7b67d79e86bd6e54fdc 100644 (file)
@@ -101,6 +101,8 @@ enum i915_power_well_id {
        SKL_DISP_PW_MISC_IO,
        SKL_DISP_PW_1,
        SKL_DISP_PW_2,
+       CNL_DISP_PW_DDI_F_IO,
+       CNL_DISP_PW_DDI_F_AUX,
        ICL_DISP_PW_3,
        SKL_DISP_DC_OFF,
 };