ARM: dts: sunxi: Improve A33 NAND transfers by using DMA
authorMiquel Raynal <miquel.raynal@bootlin.com>
Mon, 8 Apr 2019 07:41:47 +0000 (09:41 +0200)
committerMaxime Ripard <maxime.ripard@bootlin.com>
Mon, 8 Apr 2019 08:42:29 +0000 (10:42 +0200)
In the current state, A33 NAND controllers use PIO during
transfers. Throughput can be increased thanks to the use of DMA
(mostly during reads, because of the ECC pipelining feature).

Besides the usual addition of DMA DT properties, because the A33
NAND DMA handling is different than for older SoCs, we must also
update the compatible which has recently been introduced for this
purpose.

Signed-off-by: Miquel Raynal <miquel.raynal@bootlin.com>
Signed-off-by: Maxime Ripard <maxime.ripard@bootlin.com>
arch/arm/boot/dts/sun8i-a23-a33.dtsi

index c17bd7677ffb6d53e33503b0cb7080145b2365cb..f76aad0c5d4df95a736d6553d411943b32e79aae 100644 (file)
                };
 
                nfc: nand-controller@1c03000 {
-                       compatible = "allwinner,sun4i-a10-nand";
+                       compatible = "allwinner,sun8i-a23-nand-controller";
                        reg = <0x01c03000 0x1000>;
                        interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
                        clocks = <&ccu CLK_BUS_NAND>, <&ccu CLK_NAND>;
                        clock-names = "ahb", "mod";
                        resets = <&ccu RST_BUS_NAND>;
                        reset-names = "ahb";
+                       dmas = <&dma 5>;
+                       dma-names = "rxtx";
                        pinctrl-names = "default";
                        pinctrl-0 = <&nand_pins &nand_cs0_pin &nand_rb0_pin>;
                        status = "disabled";