MIPS: malta: Add support for SMP EVA
authorMarkos Chandras <markos.chandras@imgtec.com>
Tue, 21 Jan 2014 09:52:23 +0000 (09:52 +0000)
committerRalf Baechle <ralf@linux-mips.org>
Wed, 26 Mar 2014 22:09:20 +0000 (23:09 +0100)
Allow secondary cores to program their segment control registers
during smp bootstrap code. This enables EVA on Malta SMP
configurations

Signed-off-by: Markos Chandras <markos.chandras@imgtec.com>
arch/mips/include/asm/mach-malta/kernel-entry-init.h
arch/mips/kernel/head.S

index 9bace9c746d46ae25a1238354b85a1ffb4aeb201..7c5e17a178490164af87dc681957728697ca984d 100644 (file)
@@ -154,6 +154,12 @@ nonsc_processor:
  * Do SMP slave processor setup necessary before we can safely execute C code.
  */
        .macro  smp_slave_setup
+#ifdef CONFIG_EVA
+       sync
+       ehb
+       mfc0    t1, CP0_CONFIG
+       eva_entry
+#endif
        .endm
 
 #endif /* __ASM_MACH_MIPS_KERNEL_ENTRY_INIT_H */
index 7b6a5b3e3acf6af099f8fe30a980cc43ac120ace..e712dcf18b2de22bbc6c14d9fbf84f37e9542215 100644 (file)
@@ -175,8 +175,8 @@ NESTED(smp_bootstrap, 16, sp)
        DMT     10      # dmt t2 /* t0, t1 are used by CLI and setup_c0_status() */
        jal     mips_ihb
 #endif /* CONFIG_MIPS_MT_SMTC */
-       setup_c0_status_sec
        smp_slave_setup
+       setup_c0_status_sec
 #ifdef CONFIG_MIPS_MT_SMTC
        andi    t2, t2, VPECONTROL_TE
        beqz    t2, 2f