a919dfb920ae60c27140823e644e685cb6e5464b
[sfrench/cifs-2.6.git] / include / linux / mlx5 / mlx5_ifc.h
1 /*
2  * Copyright (c) 2013-2015, Mellanox Technologies, Ltd.  All rights reserved.
3  *
4  * This software is available to you under a choice of one of two
5  * licenses.  You may choose to be licensed under the terms of the GNU
6  * General Public License (GPL) Version 2, available from the file
7  * COPYING in the main directory of this source tree, or the
8  * OpenIB.org BSD license below:
9  *
10  *     Redistribution and use in source and binary forms, with or
11  *     without modification, are permitted provided that the following
12  *     conditions are met:
13  *
14  *      - Redistributions of source code must retain the above
15  *        copyright notice, this list of conditions and the following
16  *        disclaimer.
17  *
18  *      - Redistributions in binary form must reproduce the above
19  *        copyright notice, this list of conditions and the following
20  *        disclaimer in the documentation and/or other materials
21  *        provided with the distribution.
22  *
23  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24  * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26  * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27  * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28  * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29  * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30  * SOFTWARE.
31 */
32 #ifndef MLX5_IFC_H
33 #define MLX5_IFC_H
34
35 enum {
36         MLX5_EVENT_TYPE_CODING_COMPLETION_EVENTS                   = 0x0,
37         MLX5_EVENT_TYPE_CODING_PATH_MIGRATED_SUCCEEDED             = 0x1,
38         MLX5_EVENT_TYPE_CODING_COMMUNICATION_ESTABLISHED           = 0x2,
39         MLX5_EVENT_TYPE_CODING_SEND_QUEUE_DRAINED                  = 0x3,
40         MLX5_EVENT_TYPE_CODING_LAST_WQE_REACHED                    = 0x13,
41         MLX5_EVENT_TYPE_CODING_SRQ_LIMIT                           = 0x14,
42         MLX5_EVENT_TYPE_CODING_DCT_ALL_CONNECTIONS_CLOSED          = 0x1c,
43         MLX5_EVENT_TYPE_CODING_DCT_ACCESS_KEY_VIOLATION            = 0x1d,
44         MLX5_EVENT_TYPE_CODING_CQ_ERROR                            = 0x4,
45         MLX5_EVENT_TYPE_CODING_LOCAL_WQ_CATASTROPHIC_ERROR         = 0x5,
46         MLX5_EVENT_TYPE_CODING_PATH_MIGRATION_FAILED               = 0x7,
47         MLX5_EVENT_TYPE_CODING_PAGE_FAULT_EVENT                    = 0xc,
48         MLX5_EVENT_TYPE_CODING_INVALID_REQUEST_LOCAL_WQ_ERROR      = 0x10,
49         MLX5_EVENT_TYPE_CODING_LOCAL_ACCESS_VIOLATION_WQ_ERROR     = 0x11,
50         MLX5_EVENT_TYPE_CODING_LOCAL_SRQ_CATASTROPHIC_ERROR        = 0x12,
51         MLX5_EVENT_TYPE_CODING_INTERNAL_ERROR                      = 0x8,
52         MLX5_EVENT_TYPE_CODING_PORT_STATE_CHANGE                   = 0x9,
53         MLX5_EVENT_TYPE_CODING_GPIO_EVENT                          = 0x15,
54         MLX5_EVENT_TYPE_CODING_REMOTE_CONFIGURATION_PROTOCOL_EVENT = 0x19,
55         MLX5_EVENT_TYPE_CODING_DOORBELL_BLUEFLAME_CONGESTION_EVENT = 0x1a,
56         MLX5_EVENT_TYPE_CODING_STALL_VL_EVENT                      = 0x1b,
57         MLX5_EVENT_TYPE_CODING_DROPPED_PACKET_LOGGED_EVENT         = 0x1f,
58         MLX5_EVENT_TYPE_CODING_COMMAND_INTERFACE_COMPLETION        = 0xa,
59         MLX5_EVENT_TYPE_CODING_PAGE_REQUEST                        = 0xb
60 };
61
62 enum {
63         MLX5_MODIFY_TIR_BITMASK_LRO                   = 0x0,
64         MLX5_MODIFY_TIR_BITMASK_INDIRECT_TABLE        = 0x1,
65         MLX5_MODIFY_TIR_BITMASK_HASH                  = 0x2,
66         MLX5_MODIFY_TIR_BITMASK_TUNNELED_OFFLOAD_EN   = 0x3
67 };
68
69 enum {
70         MLX5_SET_HCA_CAP_OP_MOD_GENERAL_DEVICE        = 0x0,
71         MLX5_SET_HCA_CAP_OP_MOD_ATOMIC                = 0x3,
72 };
73
74 enum {
75         MLX5_CMD_OP_QUERY_HCA_CAP                 = 0x100,
76         MLX5_CMD_OP_QUERY_ADAPTER                 = 0x101,
77         MLX5_CMD_OP_INIT_HCA                      = 0x102,
78         MLX5_CMD_OP_TEARDOWN_HCA                  = 0x103,
79         MLX5_CMD_OP_ENABLE_HCA                    = 0x104,
80         MLX5_CMD_OP_DISABLE_HCA                   = 0x105,
81         MLX5_CMD_OP_QUERY_PAGES                   = 0x107,
82         MLX5_CMD_OP_MANAGE_PAGES                  = 0x108,
83         MLX5_CMD_OP_SET_HCA_CAP                   = 0x109,
84         MLX5_CMD_OP_QUERY_ISSI                    = 0x10a,
85         MLX5_CMD_OP_SET_ISSI                      = 0x10b,
86         MLX5_CMD_OP_SET_DRIVER_VERSION            = 0x10d,
87         MLX5_CMD_OP_CREATE_MKEY                   = 0x200,
88         MLX5_CMD_OP_QUERY_MKEY                    = 0x201,
89         MLX5_CMD_OP_DESTROY_MKEY                  = 0x202,
90         MLX5_CMD_OP_QUERY_SPECIAL_CONTEXTS        = 0x203,
91         MLX5_CMD_OP_PAGE_FAULT_RESUME             = 0x204,
92         MLX5_CMD_OP_CREATE_EQ                     = 0x301,
93         MLX5_CMD_OP_DESTROY_EQ                    = 0x302,
94         MLX5_CMD_OP_QUERY_EQ                      = 0x303,
95         MLX5_CMD_OP_GEN_EQE                       = 0x304,
96         MLX5_CMD_OP_CREATE_CQ                     = 0x400,
97         MLX5_CMD_OP_DESTROY_CQ                    = 0x401,
98         MLX5_CMD_OP_QUERY_CQ                      = 0x402,
99         MLX5_CMD_OP_MODIFY_CQ                     = 0x403,
100         MLX5_CMD_OP_CREATE_QP                     = 0x500,
101         MLX5_CMD_OP_DESTROY_QP                    = 0x501,
102         MLX5_CMD_OP_RST2INIT_QP                   = 0x502,
103         MLX5_CMD_OP_INIT2RTR_QP                   = 0x503,
104         MLX5_CMD_OP_RTR2RTS_QP                    = 0x504,
105         MLX5_CMD_OP_RTS2RTS_QP                    = 0x505,
106         MLX5_CMD_OP_SQERR2RTS_QP                  = 0x506,
107         MLX5_CMD_OP_2ERR_QP                       = 0x507,
108         MLX5_CMD_OP_2RST_QP                       = 0x50a,
109         MLX5_CMD_OP_QUERY_QP                      = 0x50b,
110         MLX5_CMD_OP_SQD_RTS_QP                    = 0x50c,
111         MLX5_CMD_OP_INIT2INIT_QP                  = 0x50e,
112         MLX5_CMD_OP_CREATE_PSV                    = 0x600,
113         MLX5_CMD_OP_DESTROY_PSV                   = 0x601,
114         MLX5_CMD_OP_CREATE_SRQ                    = 0x700,
115         MLX5_CMD_OP_DESTROY_SRQ                   = 0x701,
116         MLX5_CMD_OP_QUERY_SRQ                     = 0x702,
117         MLX5_CMD_OP_ARM_RQ                        = 0x703,
118         MLX5_CMD_OP_CREATE_XRC_SRQ                = 0x705,
119         MLX5_CMD_OP_DESTROY_XRC_SRQ               = 0x706,
120         MLX5_CMD_OP_QUERY_XRC_SRQ                 = 0x707,
121         MLX5_CMD_OP_ARM_XRC_SRQ                   = 0x708,
122         MLX5_CMD_OP_CREATE_DCT                    = 0x710,
123         MLX5_CMD_OP_DESTROY_DCT                   = 0x711,
124         MLX5_CMD_OP_DRAIN_DCT                     = 0x712,
125         MLX5_CMD_OP_QUERY_DCT                     = 0x713,
126         MLX5_CMD_OP_ARM_DCT_FOR_KEY_VIOLATION     = 0x714,
127         MLX5_CMD_OP_CREATE_XRQ                    = 0x717,
128         MLX5_CMD_OP_DESTROY_XRQ                   = 0x718,
129         MLX5_CMD_OP_QUERY_XRQ                     = 0x719,
130         MLX5_CMD_OP_ARM_XRQ                       = 0x71a,
131         MLX5_CMD_OP_QUERY_VPORT_STATE             = 0x750,
132         MLX5_CMD_OP_MODIFY_VPORT_STATE            = 0x751,
133         MLX5_CMD_OP_QUERY_ESW_VPORT_CONTEXT       = 0x752,
134         MLX5_CMD_OP_MODIFY_ESW_VPORT_CONTEXT      = 0x753,
135         MLX5_CMD_OP_QUERY_NIC_VPORT_CONTEXT       = 0x754,
136         MLX5_CMD_OP_MODIFY_NIC_VPORT_CONTEXT      = 0x755,
137         MLX5_CMD_OP_QUERY_ROCE_ADDRESS            = 0x760,
138         MLX5_CMD_OP_SET_ROCE_ADDRESS              = 0x761,
139         MLX5_CMD_OP_QUERY_HCA_VPORT_CONTEXT       = 0x762,
140         MLX5_CMD_OP_MODIFY_HCA_VPORT_CONTEXT      = 0x763,
141         MLX5_CMD_OP_QUERY_HCA_VPORT_GID           = 0x764,
142         MLX5_CMD_OP_QUERY_HCA_VPORT_PKEY          = 0x765,
143         MLX5_CMD_OP_QUERY_VPORT_COUNTER           = 0x770,
144         MLX5_CMD_OP_ALLOC_Q_COUNTER               = 0x771,
145         MLX5_CMD_OP_DEALLOC_Q_COUNTER             = 0x772,
146         MLX5_CMD_OP_QUERY_Q_COUNTER               = 0x773,
147         MLX5_CMD_OP_SET_RATE_LIMIT                = 0x780,
148         MLX5_CMD_OP_QUERY_RATE_LIMIT              = 0x781,
149         MLX5_CMD_OP_CREATE_SCHEDULING_ELEMENT      = 0x782,
150         MLX5_CMD_OP_DESTROY_SCHEDULING_ELEMENT     = 0x783,
151         MLX5_CMD_OP_QUERY_SCHEDULING_ELEMENT       = 0x784,
152         MLX5_CMD_OP_MODIFY_SCHEDULING_ELEMENT      = 0x785,
153         MLX5_CMD_OP_CREATE_QOS_PARA_VPORT         = 0x786,
154         MLX5_CMD_OP_DESTROY_QOS_PARA_VPORT        = 0x787,
155         MLX5_CMD_OP_ALLOC_PD                      = 0x800,
156         MLX5_CMD_OP_DEALLOC_PD                    = 0x801,
157         MLX5_CMD_OP_ALLOC_UAR                     = 0x802,
158         MLX5_CMD_OP_DEALLOC_UAR                   = 0x803,
159         MLX5_CMD_OP_CONFIG_INT_MODERATION         = 0x804,
160         MLX5_CMD_OP_ACCESS_REG                    = 0x805,
161         MLX5_CMD_OP_ATTACH_TO_MCG                 = 0x806,
162         MLX5_CMD_OP_DETACH_FROM_MCG               = 0x807,
163         MLX5_CMD_OP_GET_DROPPED_PACKET_LOG        = 0x80a,
164         MLX5_CMD_OP_MAD_IFC                       = 0x50d,
165         MLX5_CMD_OP_QUERY_MAD_DEMUX               = 0x80b,
166         MLX5_CMD_OP_SET_MAD_DEMUX                 = 0x80c,
167         MLX5_CMD_OP_NOP                           = 0x80d,
168         MLX5_CMD_OP_ALLOC_XRCD                    = 0x80e,
169         MLX5_CMD_OP_DEALLOC_XRCD                  = 0x80f,
170         MLX5_CMD_OP_ALLOC_TRANSPORT_DOMAIN        = 0x816,
171         MLX5_CMD_OP_DEALLOC_TRANSPORT_DOMAIN      = 0x817,
172         MLX5_CMD_OP_QUERY_CONG_STATUS             = 0x822,
173         MLX5_CMD_OP_MODIFY_CONG_STATUS            = 0x823,
174         MLX5_CMD_OP_QUERY_CONG_PARAMS             = 0x824,
175         MLX5_CMD_OP_MODIFY_CONG_PARAMS            = 0x825,
176         MLX5_CMD_OP_QUERY_CONG_STATISTICS         = 0x826,
177         MLX5_CMD_OP_ADD_VXLAN_UDP_DPORT           = 0x827,
178         MLX5_CMD_OP_DELETE_VXLAN_UDP_DPORT        = 0x828,
179         MLX5_CMD_OP_SET_L2_TABLE_ENTRY            = 0x829,
180         MLX5_CMD_OP_QUERY_L2_TABLE_ENTRY          = 0x82a,
181         MLX5_CMD_OP_DELETE_L2_TABLE_ENTRY         = 0x82b,
182         MLX5_CMD_OP_SET_WOL_ROL                   = 0x830,
183         MLX5_CMD_OP_QUERY_WOL_ROL                 = 0x831,
184         MLX5_CMD_OP_CREATE_LAG                    = 0x840,
185         MLX5_CMD_OP_MODIFY_LAG                    = 0x841,
186         MLX5_CMD_OP_QUERY_LAG                     = 0x842,
187         MLX5_CMD_OP_DESTROY_LAG                   = 0x843,
188         MLX5_CMD_OP_CREATE_VPORT_LAG              = 0x844,
189         MLX5_CMD_OP_DESTROY_VPORT_LAG             = 0x845,
190         MLX5_CMD_OP_CREATE_TIR                    = 0x900,
191         MLX5_CMD_OP_MODIFY_TIR                    = 0x901,
192         MLX5_CMD_OP_DESTROY_TIR                   = 0x902,
193         MLX5_CMD_OP_QUERY_TIR                     = 0x903,
194         MLX5_CMD_OP_CREATE_SQ                     = 0x904,
195         MLX5_CMD_OP_MODIFY_SQ                     = 0x905,
196         MLX5_CMD_OP_DESTROY_SQ                    = 0x906,
197         MLX5_CMD_OP_QUERY_SQ                      = 0x907,
198         MLX5_CMD_OP_CREATE_RQ                     = 0x908,
199         MLX5_CMD_OP_MODIFY_RQ                     = 0x909,
200         MLX5_CMD_OP_DESTROY_RQ                    = 0x90a,
201         MLX5_CMD_OP_QUERY_RQ                      = 0x90b,
202         MLX5_CMD_OP_CREATE_RMP                    = 0x90c,
203         MLX5_CMD_OP_MODIFY_RMP                    = 0x90d,
204         MLX5_CMD_OP_DESTROY_RMP                   = 0x90e,
205         MLX5_CMD_OP_QUERY_RMP                     = 0x90f,
206         MLX5_CMD_OP_CREATE_TIS                    = 0x912,
207         MLX5_CMD_OP_MODIFY_TIS                    = 0x913,
208         MLX5_CMD_OP_DESTROY_TIS                   = 0x914,
209         MLX5_CMD_OP_QUERY_TIS                     = 0x915,
210         MLX5_CMD_OP_CREATE_RQT                    = 0x916,
211         MLX5_CMD_OP_MODIFY_RQT                    = 0x917,
212         MLX5_CMD_OP_DESTROY_RQT                   = 0x918,
213         MLX5_CMD_OP_QUERY_RQT                     = 0x919,
214         MLX5_CMD_OP_SET_FLOW_TABLE_ROOT           = 0x92f,
215         MLX5_CMD_OP_CREATE_FLOW_TABLE             = 0x930,
216         MLX5_CMD_OP_DESTROY_FLOW_TABLE            = 0x931,
217         MLX5_CMD_OP_QUERY_FLOW_TABLE              = 0x932,
218         MLX5_CMD_OP_CREATE_FLOW_GROUP             = 0x933,
219         MLX5_CMD_OP_DESTROY_FLOW_GROUP            = 0x934,
220         MLX5_CMD_OP_QUERY_FLOW_GROUP              = 0x935,
221         MLX5_CMD_OP_SET_FLOW_TABLE_ENTRY          = 0x936,
222         MLX5_CMD_OP_QUERY_FLOW_TABLE_ENTRY        = 0x937,
223         MLX5_CMD_OP_DELETE_FLOW_TABLE_ENTRY       = 0x938,
224         MLX5_CMD_OP_ALLOC_FLOW_COUNTER            = 0x939,
225         MLX5_CMD_OP_DEALLOC_FLOW_COUNTER          = 0x93a,
226         MLX5_CMD_OP_QUERY_FLOW_COUNTER            = 0x93b,
227         MLX5_CMD_OP_MODIFY_FLOW_TABLE             = 0x93c,
228         MLX5_CMD_OP_ALLOC_ENCAP_HEADER            = 0x93d,
229         MLX5_CMD_OP_DEALLOC_ENCAP_HEADER          = 0x93e,
230         MLX5_CMD_OP_MAX
231 };
232
233 struct mlx5_ifc_flow_table_fields_supported_bits {
234         u8         outer_dmac[0x1];
235         u8         outer_smac[0x1];
236         u8         outer_ether_type[0x1];
237         u8         reserved_at_3[0x1];
238         u8         outer_first_prio[0x1];
239         u8         outer_first_cfi[0x1];
240         u8         outer_first_vid[0x1];
241         u8         reserved_at_7[0x1];
242         u8         outer_second_prio[0x1];
243         u8         outer_second_cfi[0x1];
244         u8         outer_second_vid[0x1];
245         u8         reserved_at_b[0x1];
246         u8         outer_sip[0x1];
247         u8         outer_dip[0x1];
248         u8         outer_frag[0x1];
249         u8         outer_ip_protocol[0x1];
250         u8         outer_ip_ecn[0x1];
251         u8         outer_ip_dscp[0x1];
252         u8         outer_udp_sport[0x1];
253         u8         outer_udp_dport[0x1];
254         u8         outer_tcp_sport[0x1];
255         u8         outer_tcp_dport[0x1];
256         u8         outer_tcp_flags[0x1];
257         u8         outer_gre_protocol[0x1];
258         u8         outer_gre_key[0x1];
259         u8         outer_vxlan_vni[0x1];
260         u8         reserved_at_1a[0x5];
261         u8         source_eswitch_port[0x1];
262
263         u8         inner_dmac[0x1];
264         u8         inner_smac[0x1];
265         u8         inner_ether_type[0x1];
266         u8         reserved_at_23[0x1];
267         u8         inner_first_prio[0x1];
268         u8         inner_first_cfi[0x1];
269         u8         inner_first_vid[0x1];
270         u8         reserved_at_27[0x1];
271         u8         inner_second_prio[0x1];
272         u8         inner_second_cfi[0x1];
273         u8         inner_second_vid[0x1];
274         u8         reserved_at_2b[0x1];
275         u8         inner_sip[0x1];
276         u8         inner_dip[0x1];
277         u8         inner_frag[0x1];
278         u8         inner_ip_protocol[0x1];
279         u8         inner_ip_ecn[0x1];
280         u8         inner_ip_dscp[0x1];
281         u8         inner_udp_sport[0x1];
282         u8         inner_udp_dport[0x1];
283         u8         inner_tcp_sport[0x1];
284         u8         inner_tcp_dport[0x1];
285         u8         inner_tcp_flags[0x1];
286         u8         reserved_at_37[0x9];
287
288         u8         reserved_at_40[0x40];
289 };
290
291 struct mlx5_ifc_flow_table_prop_layout_bits {
292         u8         ft_support[0x1];
293         u8         reserved_at_1[0x1];
294         u8         flow_counter[0x1];
295         u8         flow_modify_en[0x1];
296         u8         modify_root[0x1];
297         u8         identified_miss_table_mode[0x1];
298         u8         flow_table_modify[0x1];
299         u8         encap[0x1];
300         u8         decap[0x1];
301         u8         reserved_at_9[0x17];
302
303         u8         reserved_at_20[0x2];
304         u8         log_max_ft_size[0x6];
305         u8         reserved_at_28[0x10];
306         u8         max_ft_level[0x8];
307
308         u8         reserved_at_40[0x20];
309
310         u8         reserved_at_60[0x18];
311         u8         log_max_ft_num[0x8];
312
313         u8         reserved_at_80[0x18];
314         u8         log_max_destination[0x8];
315
316         u8         reserved_at_a0[0x18];
317         u8         log_max_flow[0x8];
318
319         u8         reserved_at_c0[0x40];
320
321         struct mlx5_ifc_flow_table_fields_supported_bits ft_field_support;
322
323         struct mlx5_ifc_flow_table_fields_supported_bits ft_field_bitmask_support;
324 };
325
326 struct mlx5_ifc_odp_per_transport_service_cap_bits {
327         u8         send[0x1];
328         u8         receive[0x1];
329         u8         write[0x1];
330         u8         read[0x1];
331         u8         atomic[0x1];
332         u8         srq_receive[0x1];
333         u8         reserved_at_6[0x1a];
334 };
335
336 struct mlx5_ifc_ipv4_layout_bits {
337         u8         reserved_at_0[0x60];
338
339         u8         ipv4[0x20];
340 };
341
342 struct mlx5_ifc_ipv6_layout_bits {
343         u8         ipv6[16][0x8];
344 };
345
346 union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits {
347         struct mlx5_ifc_ipv6_layout_bits ipv6_layout;
348         struct mlx5_ifc_ipv4_layout_bits ipv4_layout;
349         u8         reserved_at_0[0x80];
350 };
351
352 struct mlx5_ifc_fte_match_set_lyr_2_4_bits {
353         u8         smac_47_16[0x20];
354
355         u8         smac_15_0[0x10];
356         u8         ethertype[0x10];
357
358         u8         dmac_47_16[0x20];
359
360         u8         dmac_15_0[0x10];
361         u8         first_prio[0x3];
362         u8         first_cfi[0x1];
363         u8         first_vid[0xc];
364
365         u8         ip_protocol[0x8];
366         u8         ip_dscp[0x6];
367         u8         ip_ecn[0x2];
368         u8         cvlan_tag[0x1];
369         u8         svlan_tag[0x1];
370         u8         frag[0x1];
371         u8         reserved_at_93[0x4];
372         u8         tcp_flags[0x9];
373
374         u8         tcp_sport[0x10];
375         u8         tcp_dport[0x10];
376
377         u8         reserved_at_c0[0x20];
378
379         u8         udp_sport[0x10];
380         u8         udp_dport[0x10];
381
382         union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits src_ipv4_src_ipv6;
383
384         union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits dst_ipv4_dst_ipv6;
385 };
386
387 struct mlx5_ifc_fte_match_set_misc_bits {
388         u8         reserved_at_0[0x8];
389         u8         source_sqn[0x18];
390
391         u8         reserved_at_20[0x10];
392         u8         source_port[0x10];
393
394         u8         outer_second_prio[0x3];
395         u8         outer_second_cfi[0x1];
396         u8         outer_second_vid[0xc];
397         u8         inner_second_prio[0x3];
398         u8         inner_second_cfi[0x1];
399         u8         inner_second_vid[0xc];
400
401         u8         outer_second_cvlan_tag[0x1];
402         u8         inner_second_cvlan_tag[0x1];
403         u8         outer_second_svlan_tag[0x1];
404         u8         inner_second_svlan_tag[0x1];
405         u8         reserved_at_64[0xc];
406         u8         gre_protocol[0x10];
407
408         u8         gre_key_h[0x18];
409         u8         gre_key_l[0x8];
410
411         u8         vxlan_vni[0x18];
412         u8         reserved_at_b8[0x8];
413
414         u8         reserved_at_c0[0x20];
415
416         u8         reserved_at_e0[0xc];
417         u8         outer_ipv6_flow_label[0x14];
418
419         u8         reserved_at_100[0xc];
420         u8         inner_ipv6_flow_label[0x14];
421
422         u8         reserved_at_120[0xe0];
423 };
424
425 struct mlx5_ifc_cmd_pas_bits {
426         u8         pa_h[0x20];
427
428         u8         pa_l[0x14];
429         u8         reserved_at_34[0xc];
430 };
431
432 struct mlx5_ifc_uint64_bits {
433         u8         hi[0x20];
434
435         u8         lo[0x20];
436 };
437
438 enum {
439         MLX5_ADS_STAT_RATE_NO_LIMIT  = 0x0,
440         MLX5_ADS_STAT_RATE_2_5GBPS   = 0x7,
441         MLX5_ADS_STAT_RATE_10GBPS    = 0x8,
442         MLX5_ADS_STAT_RATE_30GBPS    = 0x9,
443         MLX5_ADS_STAT_RATE_5GBPS     = 0xa,
444         MLX5_ADS_STAT_RATE_20GBPS    = 0xb,
445         MLX5_ADS_STAT_RATE_40GBPS    = 0xc,
446         MLX5_ADS_STAT_RATE_60GBPS    = 0xd,
447         MLX5_ADS_STAT_RATE_80GBPS    = 0xe,
448         MLX5_ADS_STAT_RATE_120GBPS   = 0xf,
449 };
450
451 struct mlx5_ifc_ads_bits {
452         u8         fl[0x1];
453         u8         free_ar[0x1];
454         u8         reserved_at_2[0xe];
455         u8         pkey_index[0x10];
456
457         u8         reserved_at_20[0x8];
458         u8         grh[0x1];
459         u8         mlid[0x7];
460         u8         rlid[0x10];
461
462         u8         ack_timeout[0x5];
463         u8         reserved_at_45[0x3];
464         u8         src_addr_index[0x8];
465         u8         reserved_at_50[0x4];
466         u8         stat_rate[0x4];
467         u8         hop_limit[0x8];
468
469         u8         reserved_at_60[0x4];
470         u8         tclass[0x8];
471         u8         flow_label[0x14];
472
473         u8         rgid_rip[16][0x8];
474
475         u8         reserved_at_100[0x4];
476         u8         f_dscp[0x1];
477         u8         f_ecn[0x1];
478         u8         reserved_at_106[0x1];
479         u8         f_eth_prio[0x1];
480         u8         ecn[0x2];
481         u8         dscp[0x6];
482         u8         udp_sport[0x10];
483
484         u8         dei_cfi[0x1];
485         u8         eth_prio[0x3];
486         u8         sl[0x4];
487         u8         port[0x8];
488         u8         rmac_47_32[0x10];
489
490         u8         rmac_31_0[0x20];
491 };
492
493 struct mlx5_ifc_flow_table_nic_cap_bits {
494         u8         nic_rx_multi_path_tirs[0x1];
495         u8         nic_rx_multi_path_tirs_fts[0x1];
496         u8         allow_sniffer_and_nic_rx_shared_tir[0x1];
497         u8         reserved_at_3[0x1fd];
498
499         struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_receive;
500
501         u8         reserved_at_400[0x200];
502
503         struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_receive_sniffer;
504
505         struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_transmit;
506
507         u8         reserved_at_a00[0x200];
508
509         struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_transmit_sniffer;
510
511         u8         reserved_at_e00[0x7200];
512 };
513
514 struct mlx5_ifc_flow_table_eswitch_cap_bits {
515         u8     reserved_at_0[0x200];
516
517         struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_esw_fdb;
518
519         struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_esw_acl_ingress;
520
521         struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_esw_acl_egress;
522
523         u8      reserved_at_800[0x7800];
524 };
525
526 struct mlx5_ifc_e_switch_cap_bits {
527         u8         vport_svlan_strip[0x1];
528         u8         vport_cvlan_strip[0x1];
529         u8         vport_svlan_insert[0x1];
530         u8         vport_cvlan_insert_if_not_exist[0x1];
531         u8         vport_cvlan_insert_overwrite[0x1];
532         u8         reserved_at_5[0x19];
533         u8         nic_vport_node_guid_modify[0x1];
534         u8         nic_vport_port_guid_modify[0x1];
535
536         u8         vxlan_encap_decap[0x1];
537         u8         nvgre_encap_decap[0x1];
538         u8         reserved_at_22[0x9];
539         u8         log_max_encap_headers[0x5];
540         u8         reserved_2b[0x6];
541         u8         max_encap_header_size[0xa];
542
543         u8         reserved_40[0x7c0];
544
545 };
546
547 struct mlx5_ifc_qos_cap_bits {
548         u8         packet_pacing[0x1];
549         u8         esw_scheduling[0x1];
550         u8         esw_bw_share[0x1];
551         u8         esw_rate_limit[0x1];
552         u8         reserved_at_4[0x1c];
553
554         u8         reserved_at_20[0x20];
555
556         u8         packet_pacing_max_rate[0x20];
557
558         u8         packet_pacing_min_rate[0x20];
559
560         u8         reserved_at_80[0x10];
561         u8         packet_pacing_rate_table_size[0x10];
562
563         u8         esw_element_type[0x10];
564         u8         esw_tsar_type[0x10];
565
566         u8         reserved_at_c0[0x10];
567         u8         max_qos_para_vport[0x10];
568
569         u8         max_tsar_bw_share[0x20];
570
571         u8         reserved_at_100[0x700];
572 };
573
574 struct mlx5_ifc_per_protocol_networking_offload_caps_bits {
575         u8         csum_cap[0x1];
576         u8         vlan_cap[0x1];
577         u8         lro_cap[0x1];
578         u8         lro_psh_flag[0x1];
579         u8         lro_time_stamp[0x1];
580         u8         reserved_at_5[0x3];
581         u8         self_lb_en_modifiable[0x1];
582         u8         reserved_at_9[0x2];
583         u8         max_lso_cap[0x5];
584         u8         multi_pkt_send_wqe[0x2];
585         u8         wqe_inline_mode[0x2];
586         u8         rss_ind_tbl_cap[0x4];
587         u8         reg_umr_sq[0x1];
588         u8         scatter_fcs[0x1];
589         u8         reserved_at_1a[0x1];
590         u8         tunnel_lso_const_out_ip_id[0x1];
591         u8         reserved_at_1c[0x2];
592         u8         tunnel_statless_gre[0x1];
593         u8         tunnel_stateless_vxlan[0x1];
594
595         u8         reserved_at_20[0x20];
596
597         u8         reserved_at_40[0x10];
598         u8         lro_min_mss_size[0x10];
599
600         u8         reserved_at_60[0x120];
601
602         u8         lro_timer_supported_periods[4][0x20];
603
604         u8         reserved_at_200[0x600];
605 };
606
607 struct mlx5_ifc_roce_cap_bits {
608         u8         roce_apm[0x1];
609         u8         reserved_at_1[0x1f];
610
611         u8         reserved_at_20[0x60];
612
613         u8         reserved_at_80[0xc];
614         u8         l3_type[0x4];
615         u8         reserved_at_90[0x8];
616         u8         roce_version[0x8];
617
618         u8         reserved_at_a0[0x10];
619         u8         r_roce_dest_udp_port[0x10];
620
621         u8         r_roce_max_src_udp_port[0x10];
622         u8         r_roce_min_src_udp_port[0x10];
623
624         u8         reserved_at_e0[0x10];
625         u8         roce_address_table_size[0x10];
626
627         u8         reserved_at_100[0x700];
628 };
629
630 enum {
631         MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_1_BYTE     = 0x0,
632         MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_2_BYTES    = 0x2,
633         MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_4_BYTES    = 0x4,
634         MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_8_BYTES    = 0x8,
635         MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_16_BYTES   = 0x10,
636         MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_32_BYTES   = 0x20,
637         MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_64_BYTES   = 0x40,
638         MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_128_BYTES  = 0x80,
639         MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_256_BYTES  = 0x100,
640 };
641
642 enum {
643         MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_1_BYTE     = 0x1,
644         MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_2_BYTES    = 0x2,
645         MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_4_BYTES    = 0x4,
646         MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_8_BYTES    = 0x8,
647         MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_16_BYTES   = 0x10,
648         MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_32_BYTES   = 0x20,
649         MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_64_BYTES   = 0x40,
650         MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_128_BYTES  = 0x80,
651         MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_256_BYTES  = 0x100,
652 };
653
654 struct mlx5_ifc_atomic_caps_bits {
655         u8         reserved_at_0[0x40];
656
657         u8         atomic_req_8B_endianess_mode[0x2];
658         u8         reserved_at_42[0x4];
659         u8         supported_atomic_req_8B_endianess_mode_1[0x1];
660
661         u8         reserved_at_47[0x19];
662
663         u8         reserved_at_60[0x20];
664
665         u8         reserved_at_80[0x10];
666         u8         atomic_operations[0x10];
667
668         u8         reserved_at_a0[0x10];
669         u8         atomic_size_qp[0x10];
670
671         u8         reserved_at_c0[0x10];
672         u8         atomic_size_dc[0x10];
673
674         u8         reserved_at_e0[0x720];
675 };
676
677 struct mlx5_ifc_odp_cap_bits {
678         u8         reserved_at_0[0x40];
679
680         u8         sig[0x1];
681         u8         reserved_at_41[0x1f];
682
683         u8         reserved_at_60[0x20];
684
685         struct mlx5_ifc_odp_per_transport_service_cap_bits rc_odp_caps;
686
687         struct mlx5_ifc_odp_per_transport_service_cap_bits uc_odp_caps;
688
689         struct mlx5_ifc_odp_per_transport_service_cap_bits ud_odp_caps;
690
691         u8         reserved_at_e0[0x720];
692 };
693
694 struct mlx5_ifc_calc_op {
695         u8        reserved_at_0[0x10];
696         u8        reserved_at_10[0x9];
697         u8        op_swap_endianness[0x1];
698         u8        op_min[0x1];
699         u8        op_xor[0x1];
700         u8        op_or[0x1];
701         u8        op_and[0x1];
702         u8        op_max[0x1];
703         u8        op_add[0x1];
704 };
705
706 struct mlx5_ifc_vector_calc_cap_bits {
707         u8         calc_matrix[0x1];
708         u8         reserved_at_1[0x1f];
709         u8         reserved_at_20[0x8];
710         u8         max_vec_count[0x8];
711         u8         reserved_at_30[0xd];
712         u8         max_chunk_size[0x3];
713         struct mlx5_ifc_calc_op calc0;
714         struct mlx5_ifc_calc_op calc1;
715         struct mlx5_ifc_calc_op calc2;
716         struct mlx5_ifc_calc_op calc3;
717
718         u8         reserved_at_e0[0x720];
719 };
720
721 enum {
722         MLX5_WQ_TYPE_LINKED_LIST  = 0x0,
723         MLX5_WQ_TYPE_CYCLIC       = 0x1,
724         MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ = 0x2,
725 };
726
727 enum {
728         MLX5_WQ_END_PAD_MODE_NONE   = 0x0,
729         MLX5_WQ_END_PAD_MODE_ALIGN  = 0x1,
730 };
731
732 enum {
733         MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_8_GID_ENTRIES    = 0x0,
734         MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_16_GID_ENTRIES   = 0x1,
735         MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_32_GID_ENTRIES   = 0x2,
736         MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_64_GID_ENTRIES   = 0x3,
737         MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_128_GID_ENTRIES  = 0x4,
738 };
739
740 enum {
741         MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_128_ENTRIES  = 0x0,
742         MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_256_ENTRIES  = 0x1,
743         MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_512_ENTRIES  = 0x2,
744         MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_1K_ENTRIES   = 0x3,
745         MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_2K_ENTRIES   = 0x4,
746         MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_4K_ENTRIES   = 0x5,
747 };
748
749 enum {
750         MLX5_CMD_HCA_CAP_PORT_TYPE_IB        = 0x0,
751         MLX5_CMD_HCA_CAP_PORT_TYPE_ETHERNET  = 0x1,
752 };
753
754 enum {
755         MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_DISABLED       = 0x0,
756         MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_INITIAL_STATE  = 0x1,
757         MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_ENABLED        = 0x3,
758 };
759
760 enum {
761         MLX5_CAP_PORT_TYPE_IB  = 0x0,
762         MLX5_CAP_PORT_TYPE_ETH = 0x1,
763 };
764
765 struct mlx5_ifc_cmd_hca_cap_bits {
766         u8         reserved_at_0[0x80];
767
768         u8         log_max_srq_sz[0x8];
769         u8         log_max_qp_sz[0x8];
770         u8         reserved_at_90[0xb];
771         u8         log_max_qp[0x5];
772
773         u8         reserved_at_a0[0xb];
774         u8         log_max_srq[0x5];
775         u8         reserved_at_b0[0x10];
776
777         u8         reserved_at_c0[0x8];
778         u8         log_max_cq_sz[0x8];
779         u8         reserved_at_d0[0xb];
780         u8         log_max_cq[0x5];
781
782         u8         log_max_eq_sz[0x8];
783         u8         reserved_at_e8[0x2];
784         u8         log_max_mkey[0x6];
785         u8         reserved_at_f0[0xc];
786         u8         log_max_eq[0x4];
787
788         u8         max_indirection[0x8];
789         u8         fixed_buffer_size[0x1];
790         u8         log_max_mrw_sz[0x7];
791         u8         reserved_at_110[0x2];
792         u8         log_max_bsf_list_size[0x6];
793         u8         umr_extended_translation_offset[0x1];
794         u8         null_mkey[0x1];
795         u8         log_max_klm_list_size[0x6];
796
797         u8         reserved_at_120[0xa];
798         u8         log_max_ra_req_dc[0x6];
799         u8         reserved_at_130[0xa];
800         u8         log_max_ra_res_dc[0x6];
801
802         u8         reserved_at_140[0xa];
803         u8         log_max_ra_req_qp[0x6];
804         u8         reserved_at_150[0xa];
805         u8         log_max_ra_res_qp[0x6];
806
807         u8         pad_cap[0x1];
808         u8         cc_query_allowed[0x1];
809         u8         cc_modify_allowed[0x1];
810         u8         reserved_at_163[0xd];
811         u8         gid_table_size[0x10];
812
813         u8         out_of_seq_cnt[0x1];
814         u8         vport_counters[0x1];
815         u8         retransmission_q_counters[0x1];
816         u8         reserved_at_183[0x1];
817         u8         modify_rq_counter_set_id[0x1];
818         u8         reserved_at_185[0x1];
819         u8         max_qp_cnt[0xa];
820         u8         pkey_table_size[0x10];
821
822         u8         vport_group_manager[0x1];
823         u8         vhca_group_manager[0x1];
824         u8         ib_virt[0x1];
825         u8         eth_virt[0x1];
826         u8         reserved_at_1a4[0x1];
827         u8         ets[0x1];
828         u8         nic_flow_table[0x1];
829         u8         eswitch_flow_table[0x1];
830         u8         early_vf_enable[0x1];
831         u8         mcam_reg[0x1];
832         u8         pcam_reg[0x1];
833         u8         local_ca_ack_delay[0x5];
834         u8         port_module_event[0x1];
835         u8         reserved_at_1b1[0x1];
836         u8         ports_check[0x1];
837         u8         reserved_at_1b3[0x1];
838         u8         disable_link_up[0x1];
839         u8         beacon_led[0x1];
840         u8         port_type[0x2];
841         u8         num_ports[0x8];
842
843         u8         reserved_at_1c0[0x1];
844         u8         pps[0x1];
845         u8         pps_modify[0x1];
846         u8         log_max_msg[0x5];
847         u8         reserved_at_1c8[0x4];
848         u8         max_tc[0x4];
849         u8         reserved_at_1d0[0x1];
850         u8         dcbx[0x1];
851         u8         reserved_at_1d2[0x4];
852         u8         rol_s[0x1];
853         u8         rol_g[0x1];
854         u8         reserved_at_1d8[0x1];
855         u8         wol_s[0x1];
856         u8         wol_g[0x1];
857         u8         wol_a[0x1];
858         u8         wol_b[0x1];
859         u8         wol_m[0x1];
860         u8         wol_u[0x1];
861         u8         wol_p[0x1];
862
863         u8         stat_rate_support[0x10];
864         u8         reserved_at_1f0[0xc];
865         u8         cqe_version[0x4];
866
867         u8         compact_address_vector[0x1];
868         u8         striding_rq[0x1];
869         u8         reserved_at_202[0x2];
870         u8         ipoib_basic_offloads[0x1];
871         u8         reserved_at_205[0xa];
872         u8         drain_sigerr[0x1];
873         u8         cmdif_checksum[0x2];
874         u8         sigerr_cqe[0x1];
875         u8         reserved_at_213[0x1];
876         u8         wq_signature[0x1];
877         u8         sctr_data_cqe[0x1];
878         u8         reserved_at_216[0x1];
879         u8         sho[0x1];
880         u8         tph[0x1];
881         u8         rf[0x1];
882         u8         dct[0x1];
883         u8         qos[0x1];
884         u8         eth_net_offloads[0x1];
885         u8         roce[0x1];
886         u8         atomic[0x1];
887         u8         reserved_at_21f[0x1];
888
889         u8         cq_oi[0x1];
890         u8         cq_resize[0x1];
891         u8         cq_moderation[0x1];
892         u8         reserved_at_223[0x3];
893         u8         cq_eq_remap[0x1];
894         u8         pg[0x1];
895         u8         block_lb_mc[0x1];
896         u8         reserved_at_229[0x1];
897         u8         scqe_break_moderation[0x1];
898         u8         cq_period_start_from_cqe[0x1];
899         u8         cd[0x1];
900         u8         reserved_at_22d[0x1];
901         u8         apm[0x1];
902         u8         vector_calc[0x1];
903         u8         umr_ptr_rlky[0x1];
904         u8         imaicl[0x1];
905         u8         reserved_at_232[0x4];
906         u8         qkv[0x1];
907         u8         pkv[0x1];
908         u8         set_deth_sqpn[0x1];
909         u8         reserved_at_239[0x3];
910         u8         xrc[0x1];
911         u8         ud[0x1];
912         u8         uc[0x1];
913         u8         rc[0x1];
914
915         u8         uar_4k[0x1];
916         u8         reserved_at_241[0x9];
917         u8         uar_sz[0x6];
918         u8         reserved_at_250[0x8];
919         u8         log_pg_sz[0x8];
920
921         u8         bf[0x1];
922         u8         driver_version[0x1];
923         u8         pad_tx_eth_packet[0x1];
924         u8         reserved_at_263[0x8];
925         u8         log_bf_reg_size[0x5];
926
927         u8         reserved_at_270[0xb];
928         u8         lag_master[0x1];
929         u8         num_lag_ports[0x4];
930
931         u8         reserved_at_280[0x10];
932         u8         max_wqe_sz_sq[0x10];
933
934         u8         reserved_at_2a0[0x10];
935         u8         max_wqe_sz_rq[0x10];
936
937         u8         reserved_at_2c0[0x10];
938         u8         max_wqe_sz_sq_dc[0x10];
939
940         u8         reserved_at_2e0[0x7];
941         u8         max_qp_mcg[0x19];
942
943         u8         reserved_at_300[0x18];
944         u8         log_max_mcg[0x8];
945
946         u8         reserved_at_320[0x3];
947         u8         log_max_transport_domain[0x5];
948         u8         reserved_at_328[0x3];
949         u8         log_max_pd[0x5];
950         u8         reserved_at_330[0xb];
951         u8         log_max_xrcd[0x5];
952
953         u8         reserved_at_340[0x8];
954         u8         log_max_flow_counter_bulk[0x8];
955         u8         max_flow_counter[0x10];
956
957
958         u8         reserved_at_360[0x3];
959         u8         log_max_rq[0x5];
960         u8         reserved_at_368[0x3];
961         u8         log_max_sq[0x5];
962         u8         reserved_at_370[0x3];
963         u8         log_max_tir[0x5];
964         u8         reserved_at_378[0x3];
965         u8         log_max_tis[0x5];
966
967         u8         basic_cyclic_rcv_wqe[0x1];
968         u8         reserved_at_381[0x2];
969         u8         log_max_rmp[0x5];
970         u8         reserved_at_388[0x3];
971         u8         log_max_rqt[0x5];
972         u8         reserved_at_390[0x3];
973         u8         log_max_rqt_size[0x5];
974         u8         reserved_at_398[0x3];
975         u8         log_max_tis_per_sq[0x5];
976
977         u8         reserved_at_3a0[0x3];
978         u8         log_max_stride_sz_rq[0x5];
979         u8         reserved_at_3a8[0x3];
980         u8         log_min_stride_sz_rq[0x5];
981         u8         reserved_at_3b0[0x3];
982         u8         log_max_stride_sz_sq[0x5];
983         u8         reserved_at_3b8[0x3];
984         u8         log_min_stride_sz_sq[0x5];
985
986         u8         reserved_at_3c0[0x1b];
987         u8         log_max_wq_sz[0x5];
988
989         u8         nic_vport_change_event[0x1];
990         u8         reserved_at_3e1[0xa];
991         u8         log_max_vlan_list[0x5];
992         u8         reserved_at_3f0[0x3];
993         u8         log_max_current_mc_list[0x5];
994         u8         reserved_at_3f8[0x3];
995         u8         log_max_current_uc_list[0x5];
996
997         u8         reserved_at_400[0x80];
998
999         u8         reserved_at_480[0x3];
1000         u8         log_max_l2_table[0x5];
1001         u8         reserved_at_488[0x8];
1002         u8         log_uar_page_sz[0x10];
1003
1004         u8         reserved_at_4a0[0x20];
1005         u8         device_frequency_mhz[0x20];
1006         u8         device_frequency_khz[0x20];
1007
1008         u8         reserved_at_500[0x20];
1009         u8         num_of_uars_per_page[0x20];
1010         u8         reserved_at_540[0x40];
1011
1012         u8         reserved_at_580[0x3f];
1013         u8         cqe_compression[0x1];
1014
1015         u8         cqe_compression_timeout[0x10];
1016         u8         cqe_compression_max_num[0x10];
1017
1018         u8         reserved_at_5e0[0x10];
1019         u8         tag_matching[0x1];
1020         u8         rndv_offload_rc[0x1];
1021         u8         rndv_offload_dc[0x1];
1022         u8         log_tag_matching_list_sz[0x5];
1023         u8         reserved_at_5f8[0x3];
1024         u8         log_max_xrq[0x5];
1025
1026         u8         reserved_at_600[0x200];
1027 };
1028
1029 enum mlx5_flow_destination_type {
1030         MLX5_FLOW_DESTINATION_TYPE_VPORT        = 0x0,
1031         MLX5_FLOW_DESTINATION_TYPE_FLOW_TABLE   = 0x1,
1032         MLX5_FLOW_DESTINATION_TYPE_TIR          = 0x2,
1033
1034         MLX5_FLOW_DESTINATION_TYPE_COUNTER      = 0x100,
1035 };
1036
1037 struct mlx5_ifc_dest_format_struct_bits {
1038         u8         destination_type[0x8];
1039         u8         destination_id[0x18];
1040
1041         u8         reserved_at_20[0x20];
1042 };
1043
1044 struct mlx5_ifc_flow_counter_list_bits {
1045         u8         clear[0x1];
1046         u8         num_of_counters[0xf];
1047         u8         flow_counter_id[0x10];
1048
1049         u8         reserved_at_20[0x20];
1050 };
1051
1052 union mlx5_ifc_dest_format_struct_flow_counter_list_auto_bits {
1053         struct mlx5_ifc_dest_format_struct_bits dest_format_struct;
1054         struct mlx5_ifc_flow_counter_list_bits flow_counter_list;
1055         u8         reserved_at_0[0x40];
1056 };
1057
1058 struct mlx5_ifc_fte_match_param_bits {
1059         struct mlx5_ifc_fte_match_set_lyr_2_4_bits outer_headers;
1060
1061         struct mlx5_ifc_fte_match_set_misc_bits misc_parameters;
1062
1063         struct mlx5_ifc_fte_match_set_lyr_2_4_bits inner_headers;
1064
1065         u8         reserved_at_600[0xa00];
1066 };
1067
1068 enum {
1069         MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_SRC_IP     = 0x0,
1070         MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_DST_IP     = 0x1,
1071         MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_L4_SPORT   = 0x2,
1072         MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_L4_DPORT   = 0x3,
1073         MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_IPSEC_SPI  = 0x4,
1074 };
1075
1076 struct mlx5_ifc_rx_hash_field_select_bits {
1077         u8         l3_prot_type[0x1];
1078         u8         l4_prot_type[0x1];
1079         u8         selected_fields[0x1e];
1080 };
1081
1082 enum {
1083         MLX5_WQ_WQ_TYPE_WQ_LINKED_LIST  = 0x0,
1084         MLX5_WQ_WQ_TYPE_WQ_CYCLIC       = 0x1,
1085 };
1086
1087 enum {
1088         MLX5_WQ_END_PADDING_MODE_END_PAD_NONE   = 0x0,
1089         MLX5_WQ_END_PADDING_MODE_END_PAD_ALIGN  = 0x1,
1090 };
1091
1092 struct mlx5_ifc_wq_bits {
1093         u8         wq_type[0x4];
1094         u8         wq_signature[0x1];
1095         u8         end_padding_mode[0x2];
1096         u8         cd_slave[0x1];
1097         u8         reserved_at_8[0x18];
1098
1099         u8         hds_skip_first_sge[0x1];
1100         u8         log2_hds_buf_size[0x3];
1101         u8         reserved_at_24[0x7];
1102         u8         page_offset[0x5];
1103         u8         lwm[0x10];
1104
1105         u8         reserved_at_40[0x8];
1106         u8         pd[0x18];
1107
1108         u8         reserved_at_60[0x8];
1109         u8         uar_page[0x18];
1110
1111         u8         dbr_addr[0x40];
1112
1113         u8         hw_counter[0x20];
1114
1115         u8         sw_counter[0x20];
1116
1117         u8         reserved_at_100[0xc];
1118         u8         log_wq_stride[0x4];
1119         u8         reserved_at_110[0x3];
1120         u8         log_wq_pg_sz[0x5];
1121         u8         reserved_at_118[0x3];
1122         u8         log_wq_sz[0x5];
1123
1124         u8         reserved_at_120[0x15];
1125         u8         log_wqe_num_of_strides[0x3];
1126         u8         two_byte_shift_en[0x1];
1127         u8         reserved_at_139[0x4];
1128         u8         log_wqe_stride_size[0x3];
1129
1130         u8         reserved_at_140[0x4c0];
1131
1132         struct mlx5_ifc_cmd_pas_bits pas[0];
1133 };
1134
1135 struct mlx5_ifc_rq_num_bits {
1136         u8         reserved_at_0[0x8];
1137         u8         rq_num[0x18];
1138 };
1139
1140 struct mlx5_ifc_mac_address_layout_bits {
1141         u8         reserved_at_0[0x10];
1142         u8         mac_addr_47_32[0x10];
1143
1144         u8         mac_addr_31_0[0x20];
1145 };
1146
1147 struct mlx5_ifc_vlan_layout_bits {
1148         u8         reserved_at_0[0x14];
1149         u8         vlan[0x0c];
1150
1151         u8         reserved_at_20[0x20];
1152 };
1153
1154 struct mlx5_ifc_cong_control_r_roce_ecn_np_bits {
1155         u8         reserved_at_0[0xa0];
1156
1157         u8         min_time_between_cnps[0x20];
1158
1159         u8         reserved_at_c0[0x12];
1160         u8         cnp_dscp[0x6];
1161         u8         reserved_at_d8[0x5];
1162         u8         cnp_802p_prio[0x3];
1163
1164         u8         reserved_at_e0[0x720];
1165 };
1166
1167 struct mlx5_ifc_cong_control_r_roce_ecn_rp_bits {
1168         u8         reserved_at_0[0x60];
1169
1170         u8         reserved_at_60[0x4];
1171         u8         clamp_tgt_rate[0x1];
1172         u8         reserved_at_65[0x3];
1173         u8         clamp_tgt_rate_after_time_inc[0x1];
1174         u8         reserved_at_69[0x17];
1175
1176         u8         reserved_at_80[0x20];
1177
1178         u8         rpg_time_reset[0x20];
1179
1180         u8         rpg_byte_reset[0x20];
1181
1182         u8         rpg_threshold[0x20];
1183
1184         u8         rpg_max_rate[0x20];
1185
1186         u8         rpg_ai_rate[0x20];
1187
1188         u8         rpg_hai_rate[0x20];
1189
1190         u8         rpg_gd[0x20];
1191
1192         u8         rpg_min_dec_fac[0x20];
1193
1194         u8         rpg_min_rate[0x20];
1195
1196         u8         reserved_at_1c0[0xe0];
1197
1198         u8         rate_to_set_on_first_cnp[0x20];
1199
1200         u8         dce_tcp_g[0x20];
1201
1202         u8         dce_tcp_rtt[0x20];
1203
1204         u8         rate_reduce_monitor_period[0x20];
1205
1206         u8         reserved_at_320[0x20];
1207
1208         u8         initial_alpha_value[0x20];
1209
1210         u8         reserved_at_360[0x4a0];
1211 };
1212
1213 struct mlx5_ifc_cong_control_802_1qau_rp_bits {
1214         u8         reserved_at_0[0x80];
1215
1216         u8         rppp_max_rps[0x20];
1217
1218         u8         rpg_time_reset[0x20];
1219
1220         u8         rpg_byte_reset[0x20];
1221
1222         u8         rpg_threshold[0x20];
1223
1224         u8         rpg_max_rate[0x20];
1225
1226         u8         rpg_ai_rate[0x20];
1227
1228         u8         rpg_hai_rate[0x20];
1229
1230         u8         rpg_gd[0x20];
1231
1232         u8         rpg_min_dec_fac[0x20];
1233
1234         u8         rpg_min_rate[0x20];
1235
1236         u8         reserved_at_1c0[0x640];
1237 };
1238
1239 enum {
1240         MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_LOG_CQ_SIZE    = 0x1,
1241         MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_PAGE_OFFSET    = 0x2,
1242         MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_LOG_PAGE_SIZE  = 0x4,
1243 };
1244
1245 struct mlx5_ifc_resize_field_select_bits {
1246         u8         resize_field_select[0x20];
1247 };
1248
1249 enum {
1250         MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_CQ_PERIOD     = 0x1,
1251         MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_CQ_MAX_COUNT  = 0x2,
1252         MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_OI            = 0x4,
1253         MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_C_EQN         = 0x8,
1254 };
1255
1256 struct mlx5_ifc_modify_field_select_bits {
1257         u8         modify_field_select[0x20];
1258 };
1259
1260 struct mlx5_ifc_field_select_r_roce_np_bits {
1261         u8         field_select_r_roce_np[0x20];
1262 };
1263
1264 struct mlx5_ifc_field_select_r_roce_rp_bits {
1265         u8         field_select_r_roce_rp[0x20];
1266 };
1267
1268 enum {
1269         MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPPP_MAX_RPS     = 0x4,
1270         MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_TIME_RESET   = 0x8,
1271         MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_BYTE_RESET   = 0x10,
1272         MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_THRESHOLD    = 0x20,
1273         MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MAX_RATE     = 0x40,
1274         MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_AI_RATE      = 0x80,
1275         MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_HAI_RATE     = 0x100,
1276         MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_GD           = 0x200,
1277         MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MIN_DEC_FAC  = 0x400,
1278         MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MIN_RATE     = 0x800,
1279 };
1280
1281 struct mlx5_ifc_field_select_802_1qau_rp_bits {
1282         u8         field_select_8021qaurp[0x20];
1283 };
1284
1285 struct mlx5_ifc_phys_layer_cntrs_bits {
1286         u8         time_since_last_clear_high[0x20];
1287
1288         u8         time_since_last_clear_low[0x20];
1289
1290         u8         symbol_errors_high[0x20];
1291
1292         u8         symbol_errors_low[0x20];
1293
1294         u8         sync_headers_errors_high[0x20];
1295
1296         u8         sync_headers_errors_low[0x20];
1297
1298         u8         edpl_bip_errors_lane0_high[0x20];
1299
1300         u8         edpl_bip_errors_lane0_low[0x20];
1301
1302         u8         edpl_bip_errors_lane1_high[0x20];
1303
1304         u8         edpl_bip_errors_lane1_low[0x20];
1305
1306         u8         edpl_bip_errors_lane2_high[0x20];
1307
1308         u8         edpl_bip_errors_lane2_low[0x20];
1309
1310         u8         edpl_bip_errors_lane3_high[0x20];
1311
1312         u8         edpl_bip_errors_lane3_low[0x20];
1313
1314         u8         fc_fec_corrected_blocks_lane0_high[0x20];
1315
1316         u8         fc_fec_corrected_blocks_lane0_low[0x20];
1317
1318         u8         fc_fec_corrected_blocks_lane1_high[0x20];
1319
1320         u8         fc_fec_corrected_blocks_lane1_low[0x20];
1321
1322         u8         fc_fec_corrected_blocks_lane2_high[0x20];
1323
1324         u8         fc_fec_corrected_blocks_lane2_low[0x20];
1325
1326         u8         fc_fec_corrected_blocks_lane3_high[0x20];
1327
1328         u8         fc_fec_corrected_blocks_lane3_low[0x20];
1329
1330         u8         fc_fec_uncorrectable_blocks_lane0_high[0x20];
1331
1332         u8         fc_fec_uncorrectable_blocks_lane0_low[0x20];
1333
1334         u8         fc_fec_uncorrectable_blocks_lane1_high[0x20];
1335
1336         u8         fc_fec_uncorrectable_blocks_lane1_low[0x20];
1337
1338         u8         fc_fec_uncorrectable_blocks_lane2_high[0x20];
1339
1340         u8         fc_fec_uncorrectable_blocks_lane2_low[0x20];
1341
1342         u8         fc_fec_uncorrectable_blocks_lane3_high[0x20];
1343
1344         u8         fc_fec_uncorrectable_blocks_lane3_low[0x20];
1345
1346         u8         rs_fec_corrected_blocks_high[0x20];
1347
1348         u8         rs_fec_corrected_blocks_low[0x20];
1349
1350         u8         rs_fec_uncorrectable_blocks_high[0x20];
1351
1352         u8         rs_fec_uncorrectable_blocks_low[0x20];
1353
1354         u8         rs_fec_no_errors_blocks_high[0x20];
1355
1356         u8         rs_fec_no_errors_blocks_low[0x20];
1357
1358         u8         rs_fec_single_error_blocks_high[0x20];
1359
1360         u8         rs_fec_single_error_blocks_low[0x20];
1361
1362         u8         rs_fec_corrected_symbols_total_high[0x20];
1363
1364         u8         rs_fec_corrected_symbols_total_low[0x20];
1365
1366         u8         rs_fec_corrected_symbols_lane0_high[0x20];
1367
1368         u8         rs_fec_corrected_symbols_lane0_low[0x20];
1369
1370         u8         rs_fec_corrected_symbols_lane1_high[0x20];
1371
1372         u8         rs_fec_corrected_symbols_lane1_low[0x20];
1373
1374         u8         rs_fec_corrected_symbols_lane2_high[0x20];
1375
1376         u8         rs_fec_corrected_symbols_lane2_low[0x20];
1377
1378         u8         rs_fec_corrected_symbols_lane3_high[0x20];
1379
1380         u8         rs_fec_corrected_symbols_lane3_low[0x20];
1381
1382         u8         link_down_events[0x20];
1383
1384         u8         successful_recovery_events[0x20];
1385
1386         u8         reserved_at_640[0x180];
1387 };
1388
1389 struct mlx5_ifc_phys_layer_statistical_cntrs_bits {
1390         u8         time_since_last_clear_high[0x20];
1391
1392         u8         time_since_last_clear_low[0x20];
1393
1394         u8         phy_received_bits_high[0x20];
1395
1396         u8         phy_received_bits_low[0x20];
1397
1398         u8         phy_symbol_errors_high[0x20];
1399
1400         u8         phy_symbol_errors_low[0x20];
1401
1402         u8         phy_corrected_bits_high[0x20];
1403
1404         u8         phy_corrected_bits_low[0x20];
1405
1406         u8         phy_corrected_bits_lane0_high[0x20];
1407
1408         u8         phy_corrected_bits_lane0_low[0x20];
1409
1410         u8         phy_corrected_bits_lane1_high[0x20];
1411
1412         u8         phy_corrected_bits_lane1_low[0x20];
1413
1414         u8         phy_corrected_bits_lane2_high[0x20];
1415
1416         u8         phy_corrected_bits_lane2_low[0x20];
1417
1418         u8         phy_corrected_bits_lane3_high[0x20];
1419
1420         u8         phy_corrected_bits_lane3_low[0x20];
1421
1422         u8         reserved_at_200[0x5c0];
1423 };
1424
1425 struct mlx5_ifc_ib_port_cntrs_grp_data_layout_bits {
1426         u8         symbol_error_counter[0x10];
1427
1428         u8         link_error_recovery_counter[0x8];
1429
1430         u8         link_downed_counter[0x8];
1431
1432         u8         port_rcv_errors[0x10];
1433
1434         u8         port_rcv_remote_physical_errors[0x10];
1435
1436         u8         port_rcv_switch_relay_errors[0x10];
1437
1438         u8         port_xmit_discards[0x10];
1439
1440         u8         port_xmit_constraint_errors[0x8];
1441
1442         u8         port_rcv_constraint_errors[0x8];
1443
1444         u8         reserved_at_70[0x8];
1445
1446         u8         link_overrun_errors[0x8];
1447
1448         u8         reserved_at_80[0x10];
1449
1450         u8         vl_15_dropped[0x10];
1451
1452         u8         reserved_at_a0[0xa0];
1453 };
1454
1455 struct mlx5_ifc_eth_per_traffic_grp_data_layout_bits {
1456         u8         transmit_queue_high[0x20];
1457
1458         u8         transmit_queue_low[0x20];
1459
1460         u8         reserved_at_40[0x780];
1461 };
1462
1463 struct mlx5_ifc_eth_per_prio_grp_data_layout_bits {
1464         u8         rx_octets_high[0x20];
1465
1466         u8         rx_octets_low[0x20];
1467
1468         u8         reserved_at_40[0xc0];
1469
1470         u8         rx_frames_high[0x20];
1471
1472         u8         rx_frames_low[0x20];
1473
1474         u8         tx_octets_high[0x20];
1475
1476         u8         tx_octets_low[0x20];
1477
1478         u8         reserved_at_180[0xc0];
1479
1480         u8         tx_frames_high[0x20];
1481
1482         u8         tx_frames_low[0x20];
1483
1484         u8         rx_pause_high[0x20];
1485
1486         u8         rx_pause_low[0x20];
1487
1488         u8         rx_pause_duration_high[0x20];
1489
1490         u8         rx_pause_duration_low[0x20];
1491
1492         u8         tx_pause_high[0x20];
1493
1494         u8         tx_pause_low[0x20];
1495
1496         u8         tx_pause_duration_high[0x20];
1497
1498         u8         tx_pause_duration_low[0x20];
1499
1500         u8         rx_pause_transition_high[0x20];
1501
1502         u8         rx_pause_transition_low[0x20];
1503
1504         u8         reserved_at_3c0[0x400];
1505 };
1506
1507 struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits {
1508         u8         port_transmit_wait_high[0x20];
1509
1510         u8         port_transmit_wait_low[0x20];
1511
1512         u8         reserved_at_40[0x780];
1513 };
1514
1515 struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits {
1516         u8         dot3stats_alignment_errors_high[0x20];
1517
1518         u8         dot3stats_alignment_errors_low[0x20];
1519
1520         u8         dot3stats_fcs_errors_high[0x20];
1521
1522         u8         dot3stats_fcs_errors_low[0x20];
1523
1524         u8         dot3stats_single_collision_frames_high[0x20];
1525
1526         u8         dot3stats_single_collision_frames_low[0x20];
1527
1528         u8         dot3stats_multiple_collision_frames_high[0x20];
1529
1530         u8         dot3stats_multiple_collision_frames_low[0x20];
1531
1532         u8         dot3stats_sqe_test_errors_high[0x20];
1533
1534         u8         dot3stats_sqe_test_errors_low[0x20];
1535
1536         u8         dot3stats_deferred_transmissions_high[0x20];
1537
1538         u8         dot3stats_deferred_transmissions_low[0x20];
1539
1540         u8         dot3stats_late_collisions_high[0x20];
1541
1542         u8         dot3stats_late_collisions_low[0x20];
1543
1544         u8         dot3stats_excessive_collisions_high[0x20];
1545
1546         u8         dot3stats_excessive_collisions_low[0x20];
1547
1548         u8         dot3stats_internal_mac_transmit_errors_high[0x20];
1549
1550         u8         dot3stats_internal_mac_transmit_errors_low[0x20];
1551
1552         u8         dot3stats_carrier_sense_errors_high[0x20];
1553
1554         u8         dot3stats_carrier_sense_errors_low[0x20];
1555
1556         u8         dot3stats_frame_too_longs_high[0x20];
1557
1558         u8         dot3stats_frame_too_longs_low[0x20];
1559
1560         u8         dot3stats_internal_mac_receive_errors_high[0x20];
1561
1562         u8         dot3stats_internal_mac_receive_errors_low[0x20];
1563
1564         u8         dot3stats_symbol_errors_high[0x20];
1565
1566         u8         dot3stats_symbol_errors_low[0x20];
1567
1568         u8         dot3control_in_unknown_opcodes_high[0x20];
1569
1570         u8         dot3control_in_unknown_opcodes_low[0x20];
1571
1572         u8         dot3in_pause_frames_high[0x20];
1573
1574         u8         dot3in_pause_frames_low[0x20];
1575
1576         u8         dot3out_pause_frames_high[0x20];
1577
1578         u8         dot3out_pause_frames_low[0x20];
1579
1580         u8         reserved_at_400[0x3c0];
1581 };
1582
1583 struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits {
1584         u8         ether_stats_drop_events_high[0x20];
1585
1586         u8         ether_stats_drop_events_low[0x20];
1587
1588         u8         ether_stats_octets_high[0x20];
1589
1590         u8         ether_stats_octets_low[0x20];
1591
1592         u8         ether_stats_pkts_high[0x20];
1593
1594         u8         ether_stats_pkts_low[0x20];
1595
1596         u8         ether_stats_broadcast_pkts_high[0x20];
1597
1598         u8         ether_stats_broadcast_pkts_low[0x20];
1599
1600         u8         ether_stats_multicast_pkts_high[0x20];
1601
1602         u8         ether_stats_multicast_pkts_low[0x20];
1603
1604         u8         ether_stats_crc_align_errors_high[0x20];
1605
1606         u8         ether_stats_crc_align_errors_low[0x20];
1607
1608         u8         ether_stats_undersize_pkts_high[0x20];
1609
1610         u8         ether_stats_undersize_pkts_low[0x20];
1611
1612         u8         ether_stats_oversize_pkts_high[0x20];
1613
1614         u8         ether_stats_oversize_pkts_low[0x20];
1615
1616         u8         ether_stats_fragments_high[0x20];
1617
1618         u8         ether_stats_fragments_low[0x20];
1619
1620         u8         ether_stats_jabbers_high[0x20];
1621
1622         u8         ether_stats_jabbers_low[0x20];
1623
1624         u8         ether_stats_collisions_high[0x20];
1625
1626         u8         ether_stats_collisions_low[0x20];
1627
1628         u8         ether_stats_pkts64octets_high[0x20];
1629
1630         u8         ether_stats_pkts64octets_low[0x20];
1631
1632         u8         ether_stats_pkts65to127octets_high[0x20];
1633
1634         u8         ether_stats_pkts65to127octets_low[0x20];
1635
1636         u8         ether_stats_pkts128to255octets_high[0x20];
1637
1638         u8         ether_stats_pkts128to255octets_low[0x20];
1639
1640         u8         ether_stats_pkts256to511octets_high[0x20];
1641
1642         u8         ether_stats_pkts256to511octets_low[0x20];
1643
1644         u8         ether_stats_pkts512to1023octets_high[0x20];
1645
1646         u8         ether_stats_pkts512to1023octets_low[0x20];
1647
1648         u8         ether_stats_pkts1024to1518octets_high[0x20];
1649
1650         u8         ether_stats_pkts1024to1518octets_low[0x20];
1651
1652         u8         ether_stats_pkts1519to2047octets_high[0x20];
1653
1654         u8         ether_stats_pkts1519to2047octets_low[0x20];
1655
1656         u8         ether_stats_pkts2048to4095octets_high[0x20];
1657
1658         u8         ether_stats_pkts2048to4095octets_low[0x20];
1659
1660         u8         ether_stats_pkts4096to8191octets_high[0x20];
1661
1662         u8         ether_stats_pkts4096to8191octets_low[0x20];
1663
1664         u8         ether_stats_pkts8192to10239octets_high[0x20];
1665
1666         u8         ether_stats_pkts8192to10239octets_low[0x20];
1667
1668         u8         reserved_at_540[0x280];
1669 };
1670
1671 struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits {
1672         u8         if_in_octets_high[0x20];
1673
1674         u8         if_in_octets_low[0x20];
1675
1676         u8         if_in_ucast_pkts_high[0x20];
1677
1678         u8         if_in_ucast_pkts_low[0x20];
1679
1680         u8         if_in_discards_high[0x20];
1681
1682         u8         if_in_discards_low[0x20];
1683
1684         u8         if_in_errors_high[0x20];
1685
1686         u8         if_in_errors_low[0x20];
1687
1688         u8         if_in_unknown_protos_high[0x20];
1689
1690         u8         if_in_unknown_protos_low[0x20];
1691
1692         u8         if_out_octets_high[0x20];
1693
1694         u8         if_out_octets_low[0x20];
1695
1696         u8         if_out_ucast_pkts_high[0x20];
1697
1698         u8         if_out_ucast_pkts_low[0x20];
1699
1700         u8         if_out_discards_high[0x20];
1701
1702         u8         if_out_discards_low[0x20];
1703
1704         u8         if_out_errors_high[0x20];
1705
1706         u8         if_out_errors_low[0x20];
1707
1708         u8         if_in_multicast_pkts_high[0x20];
1709
1710         u8         if_in_multicast_pkts_low[0x20];
1711
1712         u8         if_in_broadcast_pkts_high[0x20];
1713
1714         u8         if_in_broadcast_pkts_low[0x20];
1715
1716         u8         if_out_multicast_pkts_high[0x20];
1717
1718         u8         if_out_multicast_pkts_low[0x20];
1719
1720         u8         if_out_broadcast_pkts_high[0x20];
1721
1722         u8         if_out_broadcast_pkts_low[0x20];
1723
1724         u8         reserved_at_340[0x480];
1725 };
1726
1727 struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits {
1728         u8         a_frames_transmitted_ok_high[0x20];
1729
1730         u8         a_frames_transmitted_ok_low[0x20];
1731
1732         u8         a_frames_received_ok_high[0x20];
1733
1734         u8         a_frames_received_ok_low[0x20];
1735
1736         u8         a_frame_check_sequence_errors_high[0x20];
1737
1738         u8         a_frame_check_sequence_errors_low[0x20];
1739
1740         u8         a_alignment_errors_high[0x20];
1741
1742         u8         a_alignment_errors_low[0x20];
1743
1744         u8         a_octets_transmitted_ok_high[0x20];
1745
1746         u8         a_octets_transmitted_ok_low[0x20];
1747
1748         u8         a_octets_received_ok_high[0x20];
1749
1750         u8         a_octets_received_ok_low[0x20];
1751
1752         u8         a_multicast_frames_xmitted_ok_high[0x20];
1753
1754         u8         a_multicast_frames_xmitted_ok_low[0x20];
1755
1756         u8         a_broadcast_frames_xmitted_ok_high[0x20];
1757
1758         u8         a_broadcast_frames_xmitted_ok_low[0x20];
1759
1760         u8         a_multicast_frames_received_ok_high[0x20];
1761
1762         u8         a_multicast_frames_received_ok_low[0x20];
1763
1764         u8         a_broadcast_frames_received_ok_high[0x20];
1765
1766         u8         a_broadcast_frames_received_ok_low[0x20];
1767
1768         u8         a_in_range_length_errors_high[0x20];
1769
1770         u8         a_in_range_length_errors_low[0x20];
1771
1772         u8         a_out_of_range_length_field_high[0x20];
1773
1774         u8         a_out_of_range_length_field_low[0x20];
1775
1776         u8         a_frame_too_long_errors_high[0x20];
1777
1778         u8         a_frame_too_long_errors_low[0x20];
1779
1780         u8         a_symbol_error_during_carrier_high[0x20];
1781
1782         u8         a_symbol_error_during_carrier_low[0x20];
1783
1784         u8         a_mac_control_frames_transmitted_high[0x20];
1785
1786         u8         a_mac_control_frames_transmitted_low[0x20];
1787
1788         u8         a_mac_control_frames_received_high[0x20];
1789
1790         u8         a_mac_control_frames_received_low[0x20];
1791
1792         u8         a_unsupported_opcodes_received_high[0x20];
1793
1794         u8         a_unsupported_opcodes_received_low[0x20];
1795
1796         u8         a_pause_mac_ctrl_frames_received_high[0x20];
1797
1798         u8         a_pause_mac_ctrl_frames_received_low[0x20];
1799
1800         u8         a_pause_mac_ctrl_frames_transmitted_high[0x20];
1801
1802         u8         a_pause_mac_ctrl_frames_transmitted_low[0x20];
1803
1804         u8         reserved_at_4c0[0x300];
1805 };
1806
1807 struct mlx5_ifc_pcie_perf_cntrs_grp_data_layout_bits {
1808         u8         life_time_counter_high[0x20];
1809
1810         u8         life_time_counter_low[0x20];
1811
1812         u8         rx_errors[0x20];
1813
1814         u8         tx_errors[0x20];
1815
1816         u8         l0_to_recovery_eieos[0x20];
1817
1818         u8         l0_to_recovery_ts[0x20];
1819
1820         u8         l0_to_recovery_framing[0x20];
1821
1822         u8         l0_to_recovery_retrain[0x20];
1823
1824         u8         crc_error_dllp[0x20];
1825
1826         u8         crc_error_tlp[0x20];
1827
1828         u8         reserved_at_140[0x680];
1829 };
1830
1831 struct mlx5_ifc_cmd_inter_comp_event_bits {
1832         u8         command_completion_vector[0x20];
1833
1834         u8         reserved_at_20[0xc0];
1835 };
1836
1837 struct mlx5_ifc_stall_vl_event_bits {
1838         u8         reserved_at_0[0x18];
1839         u8         port_num[0x1];
1840         u8         reserved_at_19[0x3];
1841         u8         vl[0x4];
1842
1843         u8         reserved_at_20[0xa0];
1844 };
1845
1846 struct mlx5_ifc_db_bf_congestion_event_bits {
1847         u8         event_subtype[0x8];
1848         u8         reserved_at_8[0x8];
1849         u8         congestion_level[0x8];
1850         u8         reserved_at_18[0x8];
1851
1852         u8         reserved_at_20[0xa0];
1853 };
1854
1855 struct mlx5_ifc_gpio_event_bits {
1856         u8         reserved_at_0[0x60];
1857
1858         u8         gpio_event_hi[0x20];
1859
1860         u8         gpio_event_lo[0x20];
1861
1862         u8         reserved_at_a0[0x40];
1863 };
1864
1865 struct mlx5_ifc_port_state_change_event_bits {
1866         u8         reserved_at_0[0x40];
1867
1868         u8         port_num[0x4];
1869         u8         reserved_at_44[0x1c];
1870
1871         u8         reserved_at_60[0x80];
1872 };
1873
1874 struct mlx5_ifc_dropped_packet_logged_bits {
1875         u8         reserved_at_0[0xe0];
1876 };
1877
1878 enum {
1879         MLX5_CQ_ERROR_SYNDROME_CQ_OVERRUN                 = 0x1,
1880         MLX5_CQ_ERROR_SYNDROME_CQ_ACCESS_VIOLATION_ERROR  = 0x2,
1881 };
1882
1883 struct mlx5_ifc_cq_error_bits {
1884         u8         reserved_at_0[0x8];
1885         u8         cqn[0x18];
1886
1887         u8         reserved_at_20[0x20];
1888
1889         u8         reserved_at_40[0x18];
1890         u8         syndrome[0x8];
1891
1892         u8         reserved_at_60[0x80];
1893 };
1894
1895 struct mlx5_ifc_rdma_page_fault_event_bits {
1896         u8         bytes_committed[0x20];
1897
1898         u8         r_key[0x20];
1899
1900         u8         reserved_at_40[0x10];
1901         u8         packet_len[0x10];
1902
1903         u8         rdma_op_len[0x20];
1904
1905         u8         rdma_va[0x40];
1906
1907         u8         reserved_at_c0[0x5];
1908         u8         rdma[0x1];
1909         u8         write[0x1];
1910         u8         requestor[0x1];
1911         u8         qp_number[0x18];
1912 };
1913
1914 struct mlx5_ifc_wqe_associated_page_fault_event_bits {
1915         u8         bytes_committed[0x20];
1916
1917         u8         reserved_at_20[0x10];
1918         u8         wqe_index[0x10];
1919
1920         u8         reserved_at_40[0x10];
1921         u8         len[0x10];
1922
1923         u8         reserved_at_60[0x60];
1924
1925         u8         reserved_at_c0[0x5];
1926         u8         rdma[0x1];
1927         u8         write_read[0x1];
1928         u8         requestor[0x1];
1929         u8         qpn[0x18];
1930 };
1931
1932 struct mlx5_ifc_qp_events_bits {
1933         u8         reserved_at_0[0xa0];
1934
1935         u8         type[0x8];
1936         u8         reserved_at_a8[0x18];
1937
1938         u8         reserved_at_c0[0x8];
1939         u8         qpn_rqn_sqn[0x18];
1940 };
1941
1942 struct mlx5_ifc_dct_events_bits {
1943         u8         reserved_at_0[0xc0];
1944
1945         u8         reserved_at_c0[0x8];
1946         u8         dct_number[0x18];
1947 };
1948
1949 struct mlx5_ifc_comp_event_bits {
1950         u8         reserved_at_0[0xc0];
1951
1952         u8         reserved_at_c0[0x8];
1953         u8         cq_number[0x18];
1954 };
1955
1956 enum {
1957         MLX5_QPC_STATE_RST        = 0x0,
1958         MLX5_QPC_STATE_INIT       = 0x1,
1959         MLX5_QPC_STATE_RTR        = 0x2,
1960         MLX5_QPC_STATE_RTS        = 0x3,
1961         MLX5_QPC_STATE_SQER       = 0x4,
1962         MLX5_QPC_STATE_ERR        = 0x6,
1963         MLX5_QPC_STATE_SQD        = 0x7,
1964         MLX5_QPC_STATE_SUSPENDED  = 0x9,
1965 };
1966
1967 enum {
1968         MLX5_QPC_ST_RC            = 0x0,
1969         MLX5_QPC_ST_UC            = 0x1,
1970         MLX5_QPC_ST_UD            = 0x2,
1971         MLX5_QPC_ST_XRC           = 0x3,
1972         MLX5_QPC_ST_DCI           = 0x5,
1973         MLX5_QPC_ST_QP0           = 0x7,
1974         MLX5_QPC_ST_QP1           = 0x8,
1975         MLX5_QPC_ST_RAW_DATAGRAM  = 0x9,
1976         MLX5_QPC_ST_REG_UMR       = 0xc,
1977 };
1978
1979 enum {
1980         MLX5_QPC_PM_STATE_ARMED     = 0x0,
1981         MLX5_QPC_PM_STATE_REARM     = 0x1,
1982         MLX5_QPC_PM_STATE_RESERVED  = 0x2,
1983         MLX5_QPC_PM_STATE_MIGRATED  = 0x3,
1984 };
1985
1986 enum {
1987         MLX5_QPC_END_PADDING_MODE_SCATTER_AS_IS                = 0x0,
1988         MLX5_QPC_END_PADDING_MODE_PAD_TO_CACHE_LINE_ALIGNMENT  = 0x1,
1989 };
1990
1991 enum {
1992         MLX5_QPC_MTU_256_BYTES        = 0x1,
1993         MLX5_QPC_MTU_512_BYTES        = 0x2,
1994         MLX5_QPC_MTU_1K_BYTES         = 0x3,
1995         MLX5_QPC_MTU_2K_BYTES         = 0x4,
1996         MLX5_QPC_MTU_4K_BYTES         = 0x5,
1997         MLX5_QPC_MTU_RAW_ETHERNET_QP  = 0x7,
1998 };
1999
2000 enum {
2001         MLX5_QPC_ATOMIC_MODE_IB_SPEC     = 0x1,
2002         MLX5_QPC_ATOMIC_MODE_ONLY_8B     = 0x2,
2003         MLX5_QPC_ATOMIC_MODE_UP_TO_8B    = 0x3,
2004         MLX5_QPC_ATOMIC_MODE_UP_TO_16B   = 0x4,
2005         MLX5_QPC_ATOMIC_MODE_UP_TO_32B   = 0x5,
2006         MLX5_QPC_ATOMIC_MODE_UP_TO_64B   = 0x6,
2007         MLX5_QPC_ATOMIC_MODE_UP_TO_128B  = 0x7,
2008         MLX5_QPC_ATOMIC_MODE_UP_TO_256B  = 0x8,
2009 };
2010
2011 enum {
2012         MLX5_QPC_CS_REQ_DISABLE    = 0x0,
2013         MLX5_QPC_CS_REQ_UP_TO_32B  = 0x11,
2014         MLX5_QPC_CS_REQ_UP_TO_64B  = 0x22,
2015 };
2016
2017 enum {
2018         MLX5_QPC_CS_RES_DISABLE    = 0x0,
2019         MLX5_QPC_CS_RES_UP_TO_32B  = 0x1,
2020         MLX5_QPC_CS_RES_UP_TO_64B  = 0x2,
2021 };
2022
2023 struct mlx5_ifc_qpc_bits {
2024         u8         state[0x4];
2025         u8         lag_tx_port_affinity[0x4];
2026         u8         st[0x8];
2027         u8         reserved_at_10[0x3];
2028         u8         pm_state[0x2];
2029         u8         reserved_at_15[0x7];
2030         u8         end_padding_mode[0x2];
2031         u8         reserved_at_1e[0x2];
2032
2033         u8         wq_signature[0x1];
2034         u8         block_lb_mc[0x1];
2035         u8         atomic_like_write_en[0x1];
2036         u8         latency_sensitive[0x1];
2037         u8         reserved_at_24[0x1];
2038         u8         drain_sigerr[0x1];
2039         u8         reserved_at_26[0x2];
2040         u8         pd[0x18];
2041
2042         u8         mtu[0x3];
2043         u8         log_msg_max[0x5];
2044         u8         reserved_at_48[0x1];
2045         u8         log_rq_size[0x4];
2046         u8         log_rq_stride[0x3];
2047         u8         no_sq[0x1];
2048         u8         log_sq_size[0x4];
2049         u8         reserved_at_55[0x6];
2050         u8         rlky[0x1];
2051         u8         ulp_stateless_offload_mode[0x4];
2052
2053         u8         counter_set_id[0x8];
2054         u8         uar_page[0x18];
2055
2056         u8         reserved_at_80[0x8];
2057         u8         user_index[0x18];
2058
2059         u8         reserved_at_a0[0x3];
2060         u8         log_page_size[0x5];
2061         u8         remote_qpn[0x18];
2062
2063         struct mlx5_ifc_ads_bits primary_address_path;
2064
2065         struct mlx5_ifc_ads_bits secondary_address_path;
2066
2067         u8         log_ack_req_freq[0x4];
2068         u8         reserved_at_384[0x4];
2069         u8         log_sra_max[0x3];
2070         u8         reserved_at_38b[0x2];
2071         u8         retry_count[0x3];
2072         u8         rnr_retry[0x3];
2073         u8         reserved_at_393[0x1];
2074         u8         fre[0x1];
2075         u8         cur_rnr_retry[0x3];
2076         u8         cur_retry_count[0x3];
2077         u8         reserved_at_39b[0x5];
2078
2079         u8         reserved_at_3a0[0x20];
2080
2081         u8         reserved_at_3c0[0x8];
2082         u8         next_send_psn[0x18];
2083
2084         u8         reserved_at_3e0[0x8];
2085         u8         cqn_snd[0x18];
2086
2087         u8         reserved_at_400[0x8];
2088         u8         deth_sqpn[0x18];
2089
2090         u8         reserved_at_420[0x20];
2091
2092         u8         reserved_at_440[0x8];
2093         u8         last_acked_psn[0x18];
2094
2095         u8         reserved_at_460[0x8];
2096         u8         ssn[0x18];
2097
2098         u8         reserved_at_480[0x8];
2099         u8         log_rra_max[0x3];
2100         u8         reserved_at_48b[0x1];
2101         u8         atomic_mode[0x4];
2102         u8         rre[0x1];
2103         u8         rwe[0x1];
2104         u8         rae[0x1];
2105         u8         reserved_at_493[0x1];
2106         u8         page_offset[0x6];
2107         u8         reserved_at_49a[0x3];
2108         u8         cd_slave_receive[0x1];
2109         u8         cd_slave_send[0x1];
2110         u8         cd_master[0x1];
2111
2112         u8         reserved_at_4a0[0x3];
2113         u8         min_rnr_nak[0x5];
2114         u8         next_rcv_psn[0x18];
2115
2116         u8         reserved_at_4c0[0x8];
2117         u8         xrcd[0x18];
2118
2119         u8         reserved_at_4e0[0x8];
2120         u8         cqn_rcv[0x18];
2121
2122         u8         dbr_addr[0x40];
2123
2124         u8         q_key[0x20];
2125
2126         u8         reserved_at_560[0x5];
2127         u8         rq_type[0x3];
2128         u8         srqn_rmpn_xrqn[0x18];
2129
2130         u8         reserved_at_580[0x8];
2131         u8         rmsn[0x18];
2132
2133         u8         hw_sq_wqebb_counter[0x10];
2134         u8         sw_sq_wqebb_counter[0x10];
2135
2136         u8         hw_rq_counter[0x20];
2137
2138         u8         sw_rq_counter[0x20];
2139
2140         u8         reserved_at_600[0x20];
2141
2142         u8         reserved_at_620[0xf];
2143         u8         cgs[0x1];
2144         u8         cs_req[0x8];
2145         u8         cs_res[0x8];
2146
2147         u8         dc_access_key[0x40];
2148
2149         u8         reserved_at_680[0xc0];
2150 };
2151
2152 struct mlx5_ifc_roce_addr_layout_bits {
2153         u8         source_l3_address[16][0x8];
2154
2155         u8         reserved_at_80[0x3];
2156         u8         vlan_valid[0x1];
2157         u8         vlan_id[0xc];
2158         u8         source_mac_47_32[0x10];
2159
2160         u8         source_mac_31_0[0x20];
2161
2162         u8         reserved_at_c0[0x14];
2163         u8         roce_l3_type[0x4];
2164         u8         roce_version[0x8];
2165
2166         u8         reserved_at_e0[0x20];
2167 };
2168
2169 union mlx5_ifc_hca_cap_union_bits {
2170         struct mlx5_ifc_cmd_hca_cap_bits cmd_hca_cap;
2171         struct mlx5_ifc_odp_cap_bits odp_cap;
2172         struct mlx5_ifc_atomic_caps_bits atomic_caps;
2173         struct mlx5_ifc_roce_cap_bits roce_cap;
2174         struct mlx5_ifc_per_protocol_networking_offload_caps_bits per_protocol_networking_offload_caps;
2175         struct mlx5_ifc_flow_table_nic_cap_bits flow_table_nic_cap;
2176         struct mlx5_ifc_flow_table_eswitch_cap_bits flow_table_eswitch_cap;
2177         struct mlx5_ifc_e_switch_cap_bits e_switch_cap;
2178         struct mlx5_ifc_vector_calc_cap_bits vector_calc_cap;
2179         struct mlx5_ifc_qos_cap_bits qos_cap;
2180         u8         reserved_at_0[0x8000];
2181 };
2182
2183 enum {
2184         MLX5_FLOW_CONTEXT_ACTION_ALLOW     = 0x1,
2185         MLX5_FLOW_CONTEXT_ACTION_DROP      = 0x2,
2186         MLX5_FLOW_CONTEXT_ACTION_FWD_DEST  = 0x4,
2187         MLX5_FLOW_CONTEXT_ACTION_COUNT     = 0x8,
2188         MLX5_FLOW_CONTEXT_ACTION_ENCAP     = 0x10,
2189         MLX5_FLOW_CONTEXT_ACTION_DECAP     = 0x20,
2190 };
2191
2192 struct mlx5_ifc_flow_context_bits {
2193         u8         reserved_at_0[0x20];
2194
2195         u8         group_id[0x20];
2196
2197         u8         reserved_at_40[0x8];
2198         u8         flow_tag[0x18];
2199
2200         u8         reserved_at_60[0x10];
2201         u8         action[0x10];
2202
2203         u8         reserved_at_80[0x8];
2204         u8         destination_list_size[0x18];
2205
2206         u8         reserved_at_a0[0x8];
2207         u8         flow_counter_list_size[0x18];
2208
2209         u8         encap_id[0x20];
2210
2211         u8         reserved_at_e0[0x120];
2212
2213         struct mlx5_ifc_fte_match_param_bits match_value;
2214
2215         u8         reserved_at_1200[0x600];
2216
2217         union mlx5_ifc_dest_format_struct_flow_counter_list_auto_bits destination[0];
2218 };
2219
2220 enum {
2221         MLX5_XRC_SRQC_STATE_GOOD   = 0x0,
2222         MLX5_XRC_SRQC_STATE_ERROR  = 0x1,
2223 };
2224
2225 struct mlx5_ifc_xrc_srqc_bits {
2226         u8         state[0x4];
2227         u8         log_xrc_srq_size[0x4];
2228         u8         reserved_at_8[0x18];
2229
2230         u8         wq_signature[0x1];
2231         u8         cont_srq[0x1];
2232         u8         reserved_at_22[0x1];
2233         u8         rlky[0x1];
2234         u8         basic_cyclic_rcv_wqe[0x1];
2235         u8         log_rq_stride[0x3];
2236         u8         xrcd[0x18];
2237
2238         u8         page_offset[0x6];
2239         u8         reserved_at_46[0x2];
2240         u8         cqn[0x18];
2241
2242         u8         reserved_at_60[0x20];
2243
2244         u8         user_index_equal_xrc_srqn[0x1];
2245         u8         reserved_at_81[0x1];
2246         u8         log_page_size[0x6];
2247         u8         user_index[0x18];
2248
2249         u8         reserved_at_a0[0x20];
2250
2251         u8         reserved_at_c0[0x8];
2252         u8         pd[0x18];
2253
2254         u8         lwm[0x10];
2255         u8         wqe_cnt[0x10];
2256
2257         u8         reserved_at_100[0x40];
2258
2259         u8         db_record_addr_h[0x20];
2260
2261         u8         db_record_addr_l[0x1e];
2262         u8         reserved_at_17e[0x2];
2263
2264         u8         reserved_at_180[0x80];
2265 };
2266
2267 struct mlx5_ifc_traffic_counter_bits {
2268         u8         packets[0x40];
2269
2270         u8         octets[0x40];
2271 };
2272
2273 struct mlx5_ifc_tisc_bits {
2274         u8         strict_lag_tx_port_affinity[0x1];
2275         u8         reserved_at_1[0x3];
2276         u8         lag_tx_port_affinity[0x04];
2277
2278         u8         reserved_at_8[0x4];
2279         u8         prio[0x4];
2280         u8         reserved_at_10[0x10];
2281
2282         u8         reserved_at_20[0x100];
2283
2284         u8         reserved_at_120[0x8];
2285         u8         transport_domain[0x18];
2286
2287         u8         reserved_at_140[0x3c0];
2288 };
2289
2290 enum {
2291         MLX5_TIRC_DISP_TYPE_DIRECT    = 0x0,
2292         MLX5_TIRC_DISP_TYPE_INDIRECT  = 0x1,
2293 };
2294
2295 enum {
2296         MLX5_TIRC_LRO_ENABLE_MASK_IPV4_LRO  = 0x1,
2297         MLX5_TIRC_LRO_ENABLE_MASK_IPV6_LRO  = 0x2,
2298 };
2299
2300 enum {
2301         MLX5_RX_HASH_FN_NONE           = 0x0,
2302         MLX5_RX_HASH_FN_INVERTED_XOR8  = 0x1,
2303         MLX5_RX_HASH_FN_TOEPLITZ       = 0x2,
2304 };
2305
2306 enum {
2307         MLX5_TIRC_SELF_LB_BLOCK_BLOCK_UNICAST_    = 0x1,
2308         MLX5_TIRC_SELF_LB_BLOCK_BLOCK_MULTICAST_  = 0x2,
2309 };
2310
2311 struct mlx5_ifc_tirc_bits {
2312         u8         reserved_at_0[0x20];
2313
2314         u8         disp_type[0x4];
2315         u8         reserved_at_24[0x1c];
2316
2317         u8         reserved_at_40[0x40];
2318
2319         u8         reserved_at_80[0x4];
2320         u8         lro_timeout_period_usecs[0x10];
2321         u8         lro_enable_mask[0x4];
2322         u8         lro_max_ip_payload_size[0x8];
2323
2324         u8         reserved_at_a0[0x40];
2325
2326         u8         reserved_at_e0[0x8];
2327         u8         inline_rqn[0x18];
2328
2329         u8         rx_hash_symmetric[0x1];
2330         u8         reserved_at_101[0x1];
2331         u8         tunneled_offload_en[0x1];
2332         u8         reserved_at_103[0x5];
2333         u8         indirect_table[0x18];
2334
2335         u8         rx_hash_fn[0x4];
2336         u8         reserved_at_124[0x2];
2337         u8         self_lb_block[0x2];
2338         u8         transport_domain[0x18];
2339
2340         u8         rx_hash_toeplitz_key[10][0x20];
2341
2342         struct mlx5_ifc_rx_hash_field_select_bits rx_hash_field_selector_outer;
2343
2344         struct mlx5_ifc_rx_hash_field_select_bits rx_hash_field_selector_inner;
2345
2346         u8         reserved_at_2c0[0x4c0];
2347 };
2348
2349 enum {
2350         MLX5_SRQC_STATE_GOOD   = 0x0,
2351         MLX5_SRQC_STATE_ERROR  = 0x1,
2352 };
2353
2354 struct mlx5_ifc_srqc_bits {
2355         u8         state[0x4];
2356         u8         log_srq_size[0x4];
2357         u8         reserved_at_8[0x18];
2358
2359         u8         wq_signature[0x1];
2360         u8         cont_srq[0x1];
2361         u8         reserved_at_22[0x1];
2362         u8         rlky[0x1];
2363         u8         reserved_at_24[0x1];
2364         u8         log_rq_stride[0x3];
2365         u8         xrcd[0x18];
2366
2367         u8         page_offset[0x6];
2368         u8         reserved_at_46[0x2];
2369         u8         cqn[0x18];
2370
2371         u8         reserved_at_60[0x20];
2372
2373         u8         reserved_at_80[0x2];
2374         u8         log_page_size[0x6];
2375         u8         reserved_at_88[0x18];
2376
2377         u8         reserved_at_a0[0x20];
2378
2379         u8         reserved_at_c0[0x8];
2380         u8         pd[0x18];
2381
2382         u8         lwm[0x10];
2383         u8         wqe_cnt[0x10];
2384
2385         u8         reserved_at_100[0x40];
2386
2387         u8         dbr_addr[0x40];
2388
2389         u8         reserved_at_180[0x80];
2390 };
2391
2392 enum {
2393         MLX5_SQC_STATE_RST  = 0x0,
2394         MLX5_SQC_STATE_RDY  = 0x1,
2395         MLX5_SQC_STATE_ERR  = 0x3,
2396 };
2397
2398 struct mlx5_ifc_sqc_bits {
2399         u8         rlky[0x1];
2400         u8         cd_master[0x1];
2401         u8         fre[0x1];
2402         u8         flush_in_error_en[0x1];
2403         u8         reserved_at_4[0x1];
2404         u8         min_wqe_inline_mode[0x3];
2405         u8         state[0x4];
2406         u8         reg_umr[0x1];
2407         u8         reserved_at_d[0x13];
2408
2409         u8         reserved_at_20[0x8];
2410         u8         user_index[0x18];
2411
2412         u8         reserved_at_40[0x8];
2413         u8         cqn[0x18];
2414
2415         u8         reserved_at_60[0x90];
2416
2417         u8         packet_pacing_rate_limit_index[0x10];
2418         u8         tis_lst_sz[0x10];
2419         u8         reserved_at_110[0x10];
2420
2421         u8         reserved_at_120[0x40];
2422
2423         u8         reserved_at_160[0x8];
2424         u8         tis_num_0[0x18];
2425
2426         struct mlx5_ifc_wq_bits wq;
2427 };
2428
2429 enum {
2430         SCHEDULING_CONTEXT_ELEMENT_TYPE_TSAR = 0x0,
2431         SCHEDULING_CONTEXT_ELEMENT_TYPE_VPORT = 0x1,
2432         SCHEDULING_CONTEXT_ELEMENT_TYPE_VPORT_TC = 0x2,
2433         SCHEDULING_CONTEXT_ELEMENT_TYPE_PARA_VPORT_TC = 0x3,
2434 };
2435
2436 struct mlx5_ifc_scheduling_context_bits {
2437         u8         element_type[0x8];
2438         u8         reserved_at_8[0x18];
2439
2440         u8         element_attributes[0x20];
2441
2442         u8         parent_element_id[0x20];
2443
2444         u8         reserved_at_60[0x40];
2445
2446         u8         bw_share[0x20];
2447
2448         u8         max_average_bw[0x20];
2449
2450         u8         reserved_at_e0[0x120];
2451 };
2452
2453 struct mlx5_ifc_rqtc_bits {
2454         u8         reserved_at_0[0xa0];
2455
2456         u8         reserved_at_a0[0x10];
2457         u8         rqt_max_size[0x10];
2458
2459         u8         reserved_at_c0[0x10];
2460         u8         rqt_actual_size[0x10];
2461
2462         u8         reserved_at_e0[0x6a0];
2463
2464         struct mlx5_ifc_rq_num_bits rq_num[0];
2465 };
2466
2467 enum {
2468         MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_INLINE  = 0x0,
2469         MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_RMP     = 0x1,
2470 };
2471
2472 enum {
2473         MLX5_RQC_STATE_RST  = 0x0,
2474         MLX5_RQC_STATE_RDY  = 0x1,
2475         MLX5_RQC_STATE_ERR  = 0x3,
2476 };
2477
2478 struct mlx5_ifc_rqc_bits {
2479         u8         rlky[0x1];
2480         u8         reserved_at_1[0x1];
2481         u8         scatter_fcs[0x1];
2482         u8         vsd[0x1];
2483         u8         mem_rq_type[0x4];
2484         u8         state[0x4];
2485         u8         reserved_at_c[0x1];
2486         u8         flush_in_error_en[0x1];
2487         u8         reserved_at_e[0x12];
2488
2489         u8         reserved_at_20[0x8];
2490         u8         user_index[0x18];
2491
2492         u8         reserved_at_40[0x8];
2493         u8         cqn[0x18];
2494
2495         u8         counter_set_id[0x8];
2496         u8         reserved_at_68[0x18];
2497
2498         u8         reserved_at_80[0x8];
2499         u8         rmpn[0x18];
2500
2501         u8         reserved_at_a0[0xe0];
2502
2503         struct mlx5_ifc_wq_bits wq;
2504 };
2505
2506 enum {
2507         MLX5_RMPC_STATE_RDY  = 0x1,
2508         MLX5_RMPC_STATE_ERR  = 0x3,
2509 };
2510
2511 struct mlx5_ifc_rmpc_bits {
2512         u8         reserved_at_0[0x8];
2513         u8         state[0x4];
2514         u8         reserved_at_c[0x14];
2515
2516         u8         basic_cyclic_rcv_wqe[0x1];
2517         u8         reserved_at_21[0x1f];
2518
2519         u8         reserved_at_40[0x140];
2520
2521         struct mlx5_ifc_wq_bits wq;
2522 };
2523
2524 struct mlx5_ifc_nic_vport_context_bits {
2525         u8         reserved_at_0[0x5];
2526         u8         min_wqe_inline_mode[0x3];
2527         u8         reserved_at_8[0x17];
2528         u8         roce_en[0x1];
2529
2530         u8         arm_change_event[0x1];
2531         u8         reserved_at_21[0x1a];
2532         u8         event_on_mtu[0x1];
2533         u8         event_on_promisc_change[0x1];
2534         u8         event_on_vlan_change[0x1];
2535         u8         event_on_mc_address_change[0x1];
2536         u8         event_on_uc_address_change[0x1];
2537
2538         u8         reserved_at_40[0xf0];
2539
2540         u8         mtu[0x10];
2541
2542         u8         system_image_guid[0x40];
2543         u8         port_guid[0x40];
2544         u8         node_guid[0x40];
2545
2546         u8         reserved_at_200[0x140];
2547         u8         qkey_violation_counter[0x10];
2548         u8         reserved_at_350[0x430];
2549
2550         u8         promisc_uc[0x1];
2551         u8         promisc_mc[0x1];
2552         u8         promisc_all[0x1];
2553         u8         reserved_at_783[0x2];
2554         u8         allowed_list_type[0x3];
2555         u8         reserved_at_788[0xc];
2556         u8         allowed_list_size[0xc];
2557
2558         struct mlx5_ifc_mac_address_layout_bits permanent_address;
2559
2560         u8         reserved_at_7e0[0x20];
2561
2562         u8         current_uc_mac_address[0][0x40];
2563 };
2564
2565 enum {
2566         MLX5_MKC_ACCESS_MODE_PA    = 0x0,
2567         MLX5_MKC_ACCESS_MODE_MTT   = 0x1,
2568         MLX5_MKC_ACCESS_MODE_KLMS  = 0x2,
2569         MLX5_MKC_ACCESS_MODE_KSM   = 0x3,
2570 };
2571
2572 struct mlx5_ifc_mkc_bits {
2573         u8         reserved_at_0[0x1];
2574         u8         free[0x1];
2575         u8         reserved_at_2[0xd];
2576         u8         small_fence_on_rdma_read_response[0x1];
2577         u8         umr_en[0x1];
2578         u8         a[0x1];
2579         u8         rw[0x1];
2580         u8         rr[0x1];
2581         u8         lw[0x1];
2582         u8         lr[0x1];
2583         u8         access_mode[0x2];
2584         u8         reserved_at_18[0x8];
2585
2586         u8         qpn[0x18];
2587         u8         mkey_7_0[0x8];
2588
2589         u8         reserved_at_40[0x20];
2590
2591         u8         length64[0x1];
2592         u8         bsf_en[0x1];
2593         u8         sync_umr[0x1];
2594         u8         reserved_at_63[0x2];
2595         u8         expected_sigerr_count[0x1];
2596         u8         reserved_at_66[0x1];
2597         u8         en_rinval[0x1];
2598         u8         pd[0x18];
2599
2600         u8         start_addr[0x40];
2601
2602         u8         len[0x40];
2603
2604         u8         bsf_octword_size[0x20];
2605
2606         u8         reserved_at_120[0x80];
2607
2608         u8         translations_octword_size[0x20];
2609
2610         u8         reserved_at_1c0[0x1b];
2611         u8         log_page_size[0x5];
2612
2613         u8         reserved_at_1e0[0x20];
2614 };
2615
2616 struct mlx5_ifc_pkey_bits {
2617         u8         reserved_at_0[0x10];
2618         u8         pkey[0x10];
2619 };
2620
2621 struct mlx5_ifc_array128_auto_bits {
2622         u8         array128_auto[16][0x8];
2623 };
2624
2625 struct mlx5_ifc_hca_vport_context_bits {
2626         u8         field_select[0x20];
2627
2628         u8         reserved_at_20[0xe0];
2629
2630         u8         sm_virt_aware[0x1];
2631         u8         has_smi[0x1];
2632         u8         has_raw[0x1];
2633         u8         grh_required[0x1];
2634         u8         reserved_at_104[0xc];
2635         u8         port_physical_state[0x4];
2636         u8         vport_state_policy[0x4];
2637         u8         port_state[0x4];
2638         u8         vport_state[0x4];
2639
2640         u8         reserved_at_120[0x20];
2641
2642         u8         system_image_guid[0x40];
2643
2644         u8         port_guid[0x40];
2645
2646         u8         node_guid[0x40];
2647
2648         u8         cap_mask1[0x20];
2649
2650         u8         cap_mask1_field_select[0x20];
2651
2652         u8         cap_mask2[0x20];
2653
2654         u8         cap_mask2_field_select[0x20];
2655
2656         u8         reserved_at_280[0x80];
2657
2658         u8         lid[0x10];
2659         u8         reserved_at_310[0x4];
2660         u8         init_type_reply[0x4];
2661         u8         lmc[0x3];
2662         u8         subnet_timeout[0x5];
2663
2664         u8         sm_lid[0x10];
2665         u8         sm_sl[0x4];
2666         u8         reserved_at_334[0xc];
2667
2668         u8         qkey_violation_counter[0x10];
2669         u8         pkey_violation_counter[0x10];
2670
2671         u8         reserved_at_360[0xca0];
2672 };
2673
2674 struct mlx5_ifc_esw_vport_context_bits {
2675         u8         reserved_at_0[0x3];
2676         u8         vport_svlan_strip[0x1];
2677         u8         vport_cvlan_strip[0x1];
2678         u8         vport_svlan_insert[0x1];
2679         u8         vport_cvlan_insert[0x2];
2680         u8         reserved_at_8[0x18];
2681
2682         u8         reserved_at_20[0x20];
2683
2684         u8         svlan_cfi[0x1];
2685         u8         svlan_pcp[0x3];
2686         u8         svlan_id[0xc];
2687         u8         cvlan_cfi[0x1];
2688         u8         cvlan_pcp[0x3];
2689         u8         cvlan_id[0xc];
2690
2691         u8         reserved_at_60[0x7a0];
2692 };
2693
2694 enum {
2695         MLX5_EQC_STATUS_OK                = 0x0,
2696         MLX5_EQC_STATUS_EQ_WRITE_FAILURE  = 0xa,
2697 };
2698
2699 enum {
2700         MLX5_EQC_ST_ARMED  = 0x9,
2701         MLX5_EQC_ST_FIRED  = 0xa,
2702 };
2703
2704 struct mlx5_ifc_eqc_bits {
2705         u8         status[0x4];
2706         u8         reserved_at_4[0x9];
2707         u8         ec[0x1];
2708         u8         oi[0x1];
2709         u8         reserved_at_f[0x5];
2710         u8         st[0x4];
2711         u8         reserved_at_18[0x8];
2712
2713         u8         reserved_at_20[0x20];
2714
2715         u8         reserved_at_40[0x14];
2716         u8         page_offset[0x6];
2717         u8         reserved_at_5a[0x6];
2718
2719         u8         reserved_at_60[0x3];
2720         u8         log_eq_size[0x5];
2721         u8         uar_page[0x18];
2722
2723         u8         reserved_at_80[0x20];
2724
2725         u8         reserved_at_a0[0x18];
2726         u8         intr[0x8];
2727
2728         u8         reserved_at_c0[0x3];
2729         u8         log_page_size[0x5];
2730         u8         reserved_at_c8[0x18];
2731
2732         u8         reserved_at_e0[0x60];
2733
2734         u8         reserved_at_140[0x8];
2735         u8         consumer_counter[0x18];
2736
2737         u8         reserved_at_160[0x8];
2738         u8         producer_counter[0x18];
2739
2740         u8         reserved_at_180[0x80];
2741 };
2742
2743 enum {
2744         MLX5_DCTC_STATE_ACTIVE    = 0x0,
2745         MLX5_DCTC_STATE_DRAINING  = 0x1,
2746         MLX5_DCTC_STATE_DRAINED   = 0x2,
2747 };
2748
2749 enum {
2750         MLX5_DCTC_CS_RES_DISABLE    = 0x0,
2751         MLX5_DCTC_CS_RES_NA         = 0x1,
2752         MLX5_DCTC_CS_RES_UP_TO_64B  = 0x2,
2753 };
2754
2755 enum {
2756         MLX5_DCTC_MTU_256_BYTES  = 0x1,
2757         MLX5_DCTC_MTU_512_BYTES  = 0x2,
2758         MLX5_DCTC_MTU_1K_BYTES   = 0x3,
2759         MLX5_DCTC_MTU_2K_BYTES   = 0x4,
2760         MLX5_DCTC_MTU_4K_BYTES   = 0x5,
2761 };
2762
2763 struct mlx5_ifc_dctc_bits {
2764         u8         reserved_at_0[0x4];
2765         u8         state[0x4];
2766         u8         reserved_at_8[0x18];
2767
2768         u8         reserved_at_20[0x8];
2769         u8         user_index[0x18];
2770
2771         u8         reserved_at_40[0x8];
2772         u8         cqn[0x18];
2773
2774         u8         counter_set_id[0x8];
2775         u8         atomic_mode[0x4];
2776         u8         rre[0x1];
2777         u8         rwe[0x1];
2778         u8         rae[0x1];
2779         u8         atomic_like_write_en[0x1];
2780         u8         latency_sensitive[0x1];
2781         u8         rlky[0x1];
2782         u8         free_ar[0x1];
2783         u8         reserved_at_73[0xd];
2784
2785         u8         reserved_at_80[0x8];
2786         u8         cs_res[0x8];
2787         u8         reserved_at_90[0x3];
2788         u8         min_rnr_nak[0x5];
2789         u8         reserved_at_98[0x8];
2790
2791         u8         reserved_at_a0[0x8];
2792         u8         srqn_xrqn[0x18];
2793
2794         u8         reserved_at_c0[0x8];
2795         u8         pd[0x18];
2796
2797         u8         tclass[0x8];
2798         u8         reserved_at_e8[0x4];
2799         u8         flow_label[0x14];
2800
2801         u8         dc_access_key[0x40];
2802
2803         u8         reserved_at_140[0x5];
2804         u8         mtu[0x3];
2805         u8         port[0x8];
2806         u8         pkey_index[0x10];
2807
2808         u8         reserved_at_160[0x8];
2809         u8         my_addr_index[0x8];
2810         u8         reserved_at_170[0x8];
2811         u8         hop_limit[0x8];
2812
2813         u8         dc_access_key_violation_count[0x20];
2814
2815         u8         reserved_at_1a0[0x14];
2816         u8         dei_cfi[0x1];
2817         u8         eth_prio[0x3];
2818         u8         ecn[0x2];
2819         u8         dscp[0x6];
2820
2821         u8         reserved_at_1c0[0x40];
2822 };
2823
2824 enum {
2825         MLX5_CQC_STATUS_OK             = 0x0,
2826         MLX5_CQC_STATUS_CQ_OVERFLOW    = 0x9,
2827         MLX5_CQC_STATUS_CQ_WRITE_FAIL  = 0xa,
2828 };
2829
2830 enum {
2831         MLX5_CQC_CQE_SZ_64_BYTES   = 0x0,
2832         MLX5_CQC_CQE_SZ_128_BYTES  = 0x1,
2833 };
2834
2835 enum {
2836         MLX5_CQC_ST_SOLICITED_NOTIFICATION_REQUEST_ARMED  = 0x6,
2837         MLX5_CQC_ST_NOTIFICATION_REQUEST_ARMED            = 0x9,
2838         MLX5_CQC_ST_FIRED                                 = 0xa,
2839 };
2840
2841 enum {
2842         MLX5_CQ_PERIOD_MODE_START_FROM_EQE = 0x0,
2843         MLX5_CQ_PERIOD_MODE_START_FROM_CQE = 0x1,
2844         MLX5_CQ_PERIOD_NUM_MODES
2845 };
2846
2847 struct mlx5_ifc_cqc_bits {
2848         u8         status[0x4];
2849         u8         reserved_at_4[0x4];
2850         u8         cqe_sz[0x3];
2851         u8         cc[0x1];
2852         u8         reserved_at_c[0x1];
2853         u8         scqe_break_moderation_en[0x1];
2854         u8         oi[0x1];
2855         u8         cq_period_mode[0x2];
2856         u8         cqe_comp_en[0x1];
2857         u8         mini_cqe_res_format[0x2];
2858         u8         st[0x4];
2859         u8         reserved_at_18[0x8];
2860
2861         u8         reserved_at_20[0x20];
2862
2863         u8         reserved_at_40[0x14];
2864         u8         page_offset[0x6];
2865         u8         reserved_at_5a[0x6];
2866
2867         u8         reserved_at_60[0x3];
2868         u8         log_cq_size[0x5];
2869         u8         uar_page[0x18];
2870
2871         u8         reserved_at_80[0x4];
2872         u8         cq_period[0xc];
2873         u8         cq_max_count[0x10];
2874
2875         u8         reserved_at_a0[0x18];
2876         u8         c_eqn[0x8];
2877
2878         u8         reserved_at_c0[0x3];
2879         u8         log_page_size[0x5];
2880         u8         reserved_at_c8[0x18];
2881
2882         u8         reserved_at_e0[0x20];
2883
2884         u8         reserved_at_100[0x8];
2885         u8         last_notified_index[0x18];
2886
2887         u8         reserved_at_120[0x8];
2888         u8         last_solicit_index[0x18];
2889
2890         u8         reserved_at_140[0x8];
2891         u8         consumer_counter[0x18];
2892
2893         u8         reserved_at_160[0x8];
2894         u8         producer_counter[0x18];
2895
2896         u8         reserved_at_180[0x40];
2897
2898         u8         dbr_addr[0x40];
2899 };
2900
2901 union mlx5_ifc_cong_control_roce_ecn_auto_bits {
2902         struct mlx5_ifc_cong_control_802_1qau_rp_bits cong_control_802_1qau_rp;
2903         struct mlx5_ifc_cong_control_r_roce_ecn_rp_bits cong_control_r_roce_ecn_rp;
2904         struct mlx5_ifc_cong_control_r_roce_ecn_np_bits cong_control_r_roce_ecn_np;
2905         u8         reserved_at_0[0x800];
2906 };
2907
2908 struct mlx5_ifc_query_adapter_param_block_bits {
2909         u8         reserved_at_0[0xc0];
2910
2911         u8         reserved_at_c0[0x8];
2912         u8         ieee_vendor_id[0x18];
2913
2914         u8         reserved_at_e0[0x10];
2915         u8         vsd_vendor_id[0x10];
2916
2917         u8         vsd[208][0x8];
2918
2919         u8         vsd_contd_psid[16][0x8];
2920 };
2921
2922 enum {
2923         MLX5_XRQC_STATE_GOOD   = 0x0,
2924         MLX5_XRQC_STATE_ERROR  = 0x1,
2925 };
2926
2927 enum {
2928         MLX5_XRQC_TOPOLOGY_NO_SPECIAL_TOPOLOGY = 0x0,
2929         MLX5_XRQC_TOPOLOGY_TAG_MATCHING        = 0x1,
2930 };
2931
2932 enum {
2933         MLX5_XRQC_OFFLOAD_RNDV = 0x1,
2934 };
2935
2936 struct mlx5_ifc_tag_matching_topology_context_bits {
2937         u8         log_matching_list_sz[0x4];
2938         u8         reserved_at_4[0xc];
2939         u8         append_next_index[0x10];
2940
2941         u8         sw_phase_cnt[0x10];
2942         u8         hw_phase_cnt[0x10];
2943
2944         u8         reserved_at_40[0x40];
2945 };
2946
2947 struct mlx5_ifc_xrqc_bits {
2948         u8         state[0x4];
2949         u8         rlkey[0x1];
2950         u8         reserved_at_5[0xf];
2951         u8         topology[0x4];
2952         u8         reserved_at_18[0x4];
2953         u8         offload[0x4];
2954
2955         u8         reserved_at_20[0x8];
2956         u8         user_index[0x18];
2957
2958         u8         reserved_at_40[0x8];
2959         u8         cqn[0x18];
2960
2961         u8         reserved_at_60[0xa0];
2962
2963         struct mlx5_ifc_tag_matching_topology_context_bits tag_matching_topology_context;
2964
2965         u8         reserved_at_180[0x880];
2966
2967         struct mlx5_ifc_wq_bits wq;
2968 };
2969
2970 union mlx5_ifc_modify_field_select_resize_field_select_auto_bits {
2971         struct mlx5_ifc_modify_field_select_bits modify_field_select;
2972         struct mlx5_ifc_resize_field_select_bits resize_field_select;
2973         u8         reserved_at_0[0x20];
2974 };
2975
2976 union mlx5_ifc_field_select_802_1_r_roce_auto_bits {
2977         struct mlx5_ifc_field_select_802_1qau_rp_bits field_select_802_1qau_rp;
2978         struct mlx5_ifc_field_select_r_roce_rp_bits field_select_r_roce_rp;
2979         struct mlx5_ifc_field_select_r_roce_np_bits field_select_r_roce_np;
2980         u8         reserved_at_0[0x20];
2981 };
2982
2983 union mlx5_ifc_eth_cntrs_grp_data_layout_auto_bits {
2984         struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits eth_802_3_cntrs_grp_data_layout;
2985         struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits eth_2863_cntrs_grp_data_layout;
2986         struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits eth_2819_cntrs_grp_data_layout;
2987         struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits eth_3635_cntrs_grp_data_layout;
2988         struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits eth_extended_cntrs_grp_data_layout;
2989         struct mlx5_ifc_eth_per_prio_grp_data_layout_bits eth_per_prio_grp_data_layout;
2990         struct mlx5_ifc_eth_per_traffic_grp_data_layout_bits eth_per_traffic_grp_data_layout;
2991         struct mlx5_ifc_ib_port_cntrs_grp_data_layout_bits ib_port_cntrs_grp_data_layout;
2992         struct mlx5_ifc_phys_layer_cntrs_bits phys_layer_cntrs;
2993         struct mlx5_ifc_phys_layer_statistical_cntrs_bits phys_layer_statistical_cntrs;
2994         u8         reserved_at_0[0x7c0];
2995 };
2996
2997 union mlx5_ifc_pcie_cntrs_grp_data_layout_auto_bits {
2998         struct mlx5_ifc_pcie_perf_cntrs_grp_data_layout_bits pcie_perf_cntrs_grp_data_layout;
2999         u8         reserved_at_0[0x7c0];
3000 };
3001
3002 union mlx5_ifc_event_auto_bits {
3003         struct mlx5_ifc_comp_event_bits comp_event;
3004         struct mlx5_ifc_dct_events_bits dct_events;
3005         struct mlx5_ifc_qp_events_bits qp_events;
3006         struct mlx5_ifc_wqe_associated_page_fault_event_bits wqe_associated_page_fault_event;
3007         struct mlx5_ifc_rdma_page_fault_event_bits rdma_page_fault_event;
3008         struct mlx5_ifc_cq_error_bits cq_error;
3009         struct mlx5_ifc_dropped_packet_logged_bits dropped_packet_logged;
3010         struct mlx5_ifc_port_state_change_event_bits port_state_change_event;
3011         struct mlx5_ifc_gpio_event_bits gpio_event;
3012         struct mlx5_ifc_db_bf_congestion_event_bits db_bf_congestion_event;
3013         struct mlx5_ifc_stall_vl_event_bits stall_vl_event;
3014         struct mlx5_ifc_cmd_inter_comp_event_bits cmd_inter_comp_event;
3015         u8         reserved_at_0[0xe0];
3016 };
3017
3018 struct mlx5_ifc_health_buffer_bits {
3019         u8         reserved_at_0[0x100];
3020
3021         u8         assert_existptr[0x20];
3022
3023         u8         assert_callra[0x20];
3024
3025         u8         reserved_at_140[0x40];
3026
3027         u8         fw_version[0x20];
3028
3029         u8         hw_id[0x20];
3030
3031         u8         reserved_at_1c0[0x20];
3032
3033         u8         irisc_index[0x8];
3034         u8         synd[0x8];
3035         u8         ext_synd[0x10];
3036 };
3037
3038 struct mlx5_ifc_register_loopback_control_bits {
3039         u8         no_lb[0x1];
3040         u8         reserved_at_1[0x7];
3041         u8         port[0x8];
3042         u8         reserved_at_10[0x10];
3043
3044         u8         reserved_at_20[0x60];
3045 };
3046
3047 struct mlx5_ifc_vport_tc_element_bits {
3048         u8         traffic_class[0x4];
3049         u8         reserved_at_4[0xc];
3050         u8         vport_number[0x10];
3051 };
3052
3053 struct mlx5_ifc_vport_element_bits {
3054         u8         reserved_at_0[0x10];
3055         u8         vport_number[0x10];
3056 };
3057
3058 enum {
3059         TSAR_ELEMENT_TSAR_TYPE_DWRR = 0x0,
3060         TSAR_ELEMENT_TSAR_TYPE_ROUND_ROBIN = 0x1,
3061         TSAR_ELEMENT_TSAR_TYPE_ETS = 0x2,
3062 };
3063
3064 struct mlx5_ifc_tsar_element_bits {
3065         u8         reserved_at_0[0x8];
3066         u8         tsar_type[0x8];
3067         u8         reserved_at_10[0x10];
3068 };
3069
3070 struct mlx5_ifc_teardown_hca_out_bits {
3071         u8         status[0x8];
3072         u8         reserved_at_8[0x18];
3073
3074         u8         syndrome[0x20];
3075
3076         u8         reserved_at_40[0x40];
3077 };
3078
3079 enum {
3080         MLX5_TEARDOWN_HCA_IN_PROFILE_GRACEFUL_CLOSE  = 0x0,
3081         MLX5_TEARDOWN_HCA_IN_PROFILE_PANIC_CLOSE     = 0x1,
3082 };
3083
3084 struct mlx5_ifc_teardown_hca_in_bits {
3085         u8         opcode[0x10];
3086         u8         reserved_at_10[0x10];
3087
3088         u8         reserved_at_20[0x10];
3089         u8         op_mod[0x10];
3090
3091         u8         reserved_at_40[0x10];
3092         u8         profile[0x10];
3093
3094         u8         reserved_at_60[0x20];
3095 };
3096
3097 struct mlx5_ifc_sqerr2rts_qp_out_bits {
3098         u8         status[0x8];
3099         u8         reserved_at_8[0x18];
3100
3101         u8         syndrome[0x20];
3102
3103         u8         reserved_at_40[0x40];
3104 };
3105
3106 struct mlx5_ifc_sqerr2rts_qp_in_bits {
3107         u8         opcode[0x10];
3108         u8         reserved_at_10[0x10];
3109
3110         u8         reserved_at_20[0x10];
3111         u8         op_mod[0x10];
3112
3113         u8         reserved_at_40[0x8];
3114         u8         qpn[0x18];
3115
3116         u8         reserved_at_60[0x20];
3117
3118         u8         opt_param_mask[0x20];
3119
3120         u8         reserved_at_a0[0x20];
3121
3122         struct mlx5_ifc_qpc_bits qpc;
3123
3124         u8         reserved_at_800[0x80];
3125 };
3126
3127 struct mlx5_ifc_sqd2rts_qp_out_bits {
3128         u8         status[0x8];
3129         u8         reserved_at_8[0x18];
3130
3131         u8         syndrome[0x20];
3132
3133         u8         reserved_at_40[0x40];
3134 };
3135
3136 struct mlx5_ifc_sqd2rts_qp_in_bits {
3137         u8         opcode[0x10];
3138         u8         reserved_at_10[0x10];
3139
3140         u8         reserved_at_20[0x10];
3141         u8         op_mod[0x10];
3142
3143         u8         reserved_at_40[0x8];
3144         u8         qpn[0x18];
3145
3146         u8         reserved_at_60[0x20];
3147
3148         u8         opt_param_mask[0x20];
3149
3150         u8         reserved_at_a0[0x20];
3151
3152         struct mlx5_ifc_qpc_bits qpc;
3153
3154         u8         reserved_at_800[0x80];
3155 };
3156
3157 struct mlx5_ifc_set_roce_address_out_bits {
3158         u8         status[0x8];
3159         u8         reserved_at_8[0x18];
3160
3161         u8         syndrome[0x20];
3162
3163         u8         reserved_at_40[0x40];
3164 };
3165
3166 struct mlx5_ifc_set_roce_address_in_bits {
3167         u8         opcode[0x10];
3168         u8         reserved_at_10[0x10];
3169
3170         u8         reserved_at_20[0x10];
3171         u8         op_mod[0x10];
3172
3173         u8         roce_address_index[0x10];
3174         u8         reserved_at_50[0x10];
3175
3176         u8         reserved_at_60[0x20];
3177
3178         struct mlx5_ifc_roce_addr_layout_bits roce_address;
3179 };
3180
3181 struct mlx5_ifc_set_mad_demux_out_bits {
3182         u8         status[0x8];
3183         u8         reserved_at_8[0x18];
3184
3185         u8         syndrome[0x20];
3186
3187         u8         reserved_at_40[0x40];
3188 };
3189
3190 enum {
3191         MLX5_SET_MAD_DEMUX_IN_DEMUX_MODE_PASS_ALL   = 0x0,
3192         MLX5_SET_MAD_DEMUX_IN_DEMUX_MODE_SELECTIVE  = 0x2,
3193 };
3194
3195 struct mlx5_ifc_set_mad_demux_in_bits {
3196         u8         opcode[0x10];
3197         u8         reserved_at_10[0x10];
3198
3199         u8         reserved_at_20[0x10];
3200         u8         op_mod[0x10];
3201
3202         u8         reserved_at_40[0x20];
3203
3204         u8         reserved_at_60[0x6];
3205         u8         demux_mode[0x2];
3206         u8         reserved_at_68[0x18];
3207 };
3208
3209 struct mlx5_ifc_set_l2_table_entry_out_bits {
3210         u8         status[0x8];
3211         u8         reserved_at_8[0x18];
3212
3213         u8         syndrome[0x20];
3214
3215         u8         reserved_at_40[0x40];
3216 };
3217
3218 struct mlx5_ifc_set_l2_table_entry_in_bits {
3219         u8         opcode[0x10];
3220         u8         reserved_at_10[0x10];
3221
3222         u8         reserved_at_20[0x10];
3223         u8         op_mod[0x10];
3224
3225         u8         reserved_at_40[0x60];
3226
3227         u8         reserved_at_a0[0x8];
3228         u8         table_index[0x18];
3229
3230         u8         reserved_at_c0[0x20];
3231
3232         u8         reserved_at_e0[0x13];
3233         u8         vlan_valid[0x1];
3234         u8         vlan[0xc];
3235
3236         struct mlx5_ifc_mac_address_layout_bits mac_address;
3237
3238         u8         reserved_at_140[0xc0];
3239 };
3240
3241 struct mlx5_ifc_set_issi_out_bits {
3242         u8         status[0x8];
3243         u8         reserved_at_8[0x18];
3244
3245         u8         syndrome[0x20];
3246
3247         u8         reserved_at_40[0x40];
3248 };
3249
3250 struct mlx5_ifc_set_issi_in_bits {
3251         u8         opcode[0x10];
3252         u8         reserved_at_10[0x10];
3253
3254         u8         reserved_at_20[0x10];
3255         u8         op_mod[0x10];
3256
3257         u8         reserved_at_40[0x10];
3258         u8         current_issi[0x10];
3259
3260         u8         reserved_at_60[0x20];
3261 };
3262
3263 struct mlx5_ifc_set_hca_cap_out_bits {
3264         u8         status[0x8];
3265         u8         reserved_at_8[0x18];
3266
3267         u8         syndrome[0x20];
3268
3269         u8         reserved_at_40[0x40];
3270 };
3271
3272 struct mlx5_ifc_set_hca_cap_in_bits {
3273         u8         opcode[0x10];
3274         u8         reserved_at_10[0x10];
3275
3276         u8         reserved_at_20[0x10];
3277         u8         op_mod[0x10];
3278
3279         u8         reserved_at_40[0x40];
3280
3281         union mlx5_ifc_hca_cap_union_bits capability;
3282 };
3283
3284 enum {
3285         MLX5_SET_FTE_MODIFY_ENABLE_MASK_ACTION    = 0x0,
3286         MLX5_SET_FTE_MODIFY_ENABLE_MASK_FLOW_TAG  = 0x1,
3287         MLX5_SET_FTE_MODIFY_ENABLE_MASK_DESTINATION_LIST    = 0x2,
3288         MLX5_SET_FTE_MODIFY_ENABLE_MASK_FLOW_COUNTERS    = 0x3
3289 };
3290
3291 struct mlx5_ifc_set_fte_out_bits {
3292         u8         status[0x8];
3293         u8         reserved_at_8[0x18];
3294
3295         u8         syndrome[0x20];
3296
3297         u8         reserved_at_40[0x40];
3298 };
3299
3300 struct mlx5_ifc_set_fte_in_bits {
3301         u8         opcode[0x10];
3302         u8         reserved_at_10[0x10];
3303
3304         u8         reserved_at_20[0x10];
3305         u8         op_mod[0x10];
3306
3307         u8         other_vport[0x1];
3308         u8         reserved_at_41[0xf];
3309         u8         vport_number[0x10];
3310
3311         u8         reserved_at_60[0x20];
3312
3313         u8         table_type[0x8];
3314         u8         reserved_at_88[0x18];
3315
3316         u8         reserved_at_a0[0x8];
3317         u8         table_id[0x18];
3318
3319         u8         reserved_at_c0[0x18];
3320         u8         modify_enable_mask[0x8];
3321
3322         u8         reserved_at_e0[0x20];
3323
3324         u8         flow_index[0x20];
3325
3326         u8         reserved_at_120[0xe0];
3327
3328         struct mlx5_ifc_flow_context_bits flow_context;
3329 };
3330
3331 struct mlx5_ifc_rts2rts_qp_out_bits {
3332         u8         status[0x8];
3333         u8         reserved_at_8[0x18];
3334
3335         u8         syndrome[0x20];
3336
3337         u8         reserved_at_40[0x40];
3338 };
3339
3340 struct mlx5_ifc_rts2rts_qp_in_bits {
3341         u8         opcode[0x10];
3342         u8         reserved_at_10[0x10];
3343
3344         u8         reserved_at_20[0x10];
3345         u8         op_mod[0x10];
3346
3347         u8         reserved_at_40[0x8];
3348         u8         qpn[0x18];
3349
3350         u8         reserved_at_60[0x20];
3351
3352         u8         opt_param_mask[0x20];
3353
3354         u8         reserved_at_a0[0x20];
3355
3356         struct mlx5_ifc_qpc_bits qpc;
3357
3358         u8         reserved_at_800[0x80];
3359 };
3360
3361 struct mlx5_ifc_rtr2rts_qp_out_bits {
3362         u8         status[0x8];
3363         u8         reserved_at_8[0x18];
3364
3365         u8         syndrome[0x20];
3366
3367         u8         reserved_at_40[0x40];
3368 };
3369
3370 struct mlx5_ifc_rtr2rts_qp_in_bits {
3371         u8         opcode[0x10];
3372         u8         reserved_at_10[0x10];
3373
3374         u8         reserved_at_20[0x10];
3375         u8         op_mod[0x10];
3376
3377         u8         reserved_at_40[0x8];
3378         u8         qpn[0x18];
3379
3380         u8         reserved_at_60[0x20];
3381
3382         u8         opt_param_mask[0x20];
3383
3384         u8         reserved_at_a0[0x20];
3385
3386         struct mlx5_ifc_qpc_bits qpc;
3387
3388         u8         reserved_at_800[0x80];
3389 };
3390
3391 struct mlx5_ifc_rst2init_qp_out_bits {
3392         u8         status[0x8];
3393         u8         reserved_at_8[0x18];
3394
3395         u8         syndrome[0x20];
3396
3397         u8         reserved_at_40[0x40];
3398 };
3399
3400 struct mlx5_ifc_rst2init_qp_in_bits {
3401         u8         opcode[0x10];
3402         u8         reserved_at_10[0x10];
3403
3404         u8         reserved_at_20[0x10];
3405         u8         op_mod[0x10];
3406
3407         u8         reserved_at_40[0x8];
3408         u8         qpn[0x18];
3409
3410         u8         reserved_at_60[0x20];
3411
3412         u8         opt_param_mask[0x20];
3413
3414         u8         reserved_at_a0[0x20];
3415
3416         struct mlx5_ifc_qpc_bits qpc;
3417
3418         u8         reserved_at_800[0x80];
3419 };
3420
3421 struct mlx5_ifc_query_xrq_out_bits {
3422         u8         status[0x8];
3423         u8         reserved_at_8[0x18];
3424
3425         u8         syndrome[0x20];
3426
3427         u8         reserved_at_40[0x40];
3428
3429         struct mlx5_ifc_xrqc_bits xrq_context;
3430 };
3431
3432 struct mlx5_ifc_query_xrq_in_bits {
3433         u8         opcode[0x10];
3434         u8         reserved_at_10[0x10];
3435
3436         u8         reserved_at_20[0x10];
3437         u8         op_mod[0x10];
3438
3439         u8         reserved_at_40[0x8];
3440         u8         xrqn[0x18];
3441
3442         u8         reserved_at_60[0x20];
3443 };
3444
3445 struct mlx5_ifc_query_xrc_srq_out_bits {
3446         u8         status[0x8];
3447         u8         reserved_at_8[0x18];
3448
3449         u8         syndrome[0x20];
3450
3451         u8         reserved_at_40[0x40];
3452
3453         struct mlx5_ifc_xrc_srqc_bits xrc_srq_context_entry;
3454
3455         u8         reserved_at_280[0x600];
3456
3457         u8         pas[0][0x40];
3458 };
3459
3460 struct mlx5_ifc_query_xrc_srq_in_bits {
3461         u8         opcode[0x10];
3462         u8         reserved_at_10[0x10];
3463
3464         u8         reserved_at_20[0x10];
3465         u8         op_mod[0x10];
3466
3467         u8         reserved_at_40[0x8];
3468         u8         xrc_srqn[0x18];
3469
3470         u8         reserved_at_60[0x20];
3471 };
3472
3473 enum {
3474         MLX5_QUERY_VPORT_STATE_OUT_STATE_DOWN  = 0x0,
3475         MLX5_QUERY_VPORT_STATE_OUT_STATE_UP    = 0x1,
3476 };
3477
3478 struct mlx5_ifc_query_vport_state_out_bits {
3479         u8         status[0x8];
3480         u8         reserved_at_8[0x18];
3481
3482         u8         syndrome[0x20];
3483
3484         u8         reserved_at_40[0x20];
3485
3486         u8         reserved_at_60[0x18];
3487         u8         admin_state[0x4];
3488         u8         state[0x4];
3489 };
3490
3491 enum {
3492         MLX5_QUERY_VPORT_STATE_IN_OP_MOD_VNIC_VPORT  = 0x0,
3493         MLX5_QUERY_VPORT_STATE_IN_OP_MOD_ESW_VPORT   = 0x1,
3494 };
3495
3496 struct mlx5_ifc_query_vport_state_in_bits {
3497         u8         opcode[0x10];
3498         u8         reserved_at_10[0x10];
3499
3500         u8         reserved_at_20[0x10];
3501         u8         op_mod[0x10];
3502
3503         u8         other_vport[0x1];
3504         u8         reserved_at_41[0xf];
3505         u8         vport_number[0x10];
3506
3507         u8         reserved_at_60[0x20];
3508 };
3509
3510 struct mlx5_ifc_query_vport_counter_out_bits {
3511         u8         status[0x8];
3512         u8         reserved_at_8[0x18];
3513
3514         u8         syndrome[0x20];
3515
3516         u8         reserved_at_40[0x40];
3517
3518         struct mlx5_ifc_traffic_counter_bits received_errors;
3519
3520         struct mlx5_ifc_traffic_counter_bits transmit_errors;
3521
3522         struct mlx5_ifc_traffic_counter_bits received_ib_unicast;
3523
3524         struct mlx5_ifc_traffic_counter_bits transmitted_ib_unicast;
3525
3526         struct mlx5_ifc_traffic_counter_bits received_ib_multicast;
3527
3528         struct mlx5_ifc_traffic_counter_bits transmitted_ib_multicast;
3529
3530         struct mlx5_ifc_traffic_counter_bits received_eth_broadcast;
3531
3532         struct mlx5_ifc_traffic_counter_bits transmitted_eth_broadcast;
3533
3534         struct mlx5_ifc_traffic_counter_bits received_eth_unicast;
3535
3536         struct mlx5_ifc_traffic_counter_bits transmitted_eth_unicast;
3537
3538         struct mlx5_ifc_traffic_counter_bits received_eth_multicast;
3539
3540         struct mlx5_ifc_traffic_counter_bits transmitted_eth_multicast;
3541
3542         u8         reserved_at_680[0xa00];
3543 };
3544
3545 enum {
3546         MLX5_QUERY_VPORT_COUNTER_IN_OP_MOD_VPORT_COUNTERS  = 0x0,
3547 };
3548
3549 struct mlx5_ifc_query_vport_counter_in_bits {
3550         u8         opcode[0x10];
3551         u8         reserved_at_10[0x10];
3552
3553         u8         reserved_at_20[0x10];
3554         u8         op_mod[0x10];
3555
3556         u8         other_vport[0x1];
3557         u8         reserved_at_41[0xb];
3558         u8         port_num[0x4];
3559         u8         vport_number[0x10];
3560
3561         u8         reserved_at_60[0x60];
3562
3563         u8         clear[0x1];
3564         u8         reserved_at_c1[0x1f];
3565
3566         u8         reserved_at_e0[0x20];
3567 };
3568
3569 struct mlx5_ifc_query_tis_out_bits {
3570         u8         status[0x8];
3571         u8         reserved_at_8[0x18];
3572
3573         u8         syndrome[0x20];
3574
3575         u8         reserved_at_40[0x40];
3576
3577         struct mlx5_ifc_tisc_bits tis_context;
3578 };
3579
3580 struct mlx5_ifc_query_tis_in_bits {
3581         u8         opcode[0x10];
3582         u8         reserved_at_10[0x10];
3583
3584         u8         reserved_at_20[0x10];
3585         u8         op_mod[0x10];
3586
3587         u8         reserved_at_40[0x8];
3588         u8         tisn[0x18];
3589
3590         u8         reserved_at_60[0x20];
3591 };
3592
3593 struct mlx5_ifc_query_tir_out_bits {
3594         u8         status[0x8];
3595         u8         reserved_at_8[0x18];
3596
3597         u8         syndrome[0x20];
3598
3599         u8         reserved_at_40[0xc0];
3600
3601         struct mlx5_ifc_tirc_bits tir_context;
3602 };
3603
3604 struct mlx5_ifc_query_tir_in_bits {
3605         u8         opcode[0x10];
3606         u8         reserved_at_10[0x10];
3607
3608         u8         reserved_at_20[0x10];
3609         u8         op_mod[0x10];
3610
3611         u8         reserved_at_40[0x8];
3612         u8         tirn[0x18];
3613
3614         u8         reserved_at_60[0x20];
3615 };
3616
3617 struct mlx5_ifc_query_srq_out_bits {
3618         u8         status[0x8];
3619         u8         reserved_at_8[0x18];
3620
3621         u8         syndrome[0x20];
3622
3623         u8         reserved_at_40[0x40];
3624
3625         struct mlx5_ifc_srqc_bits srq_context_entry;
3626
3627         u8         reserved_at_280[0x600];
3628
3629         u8         pas[0][0x40];
3630 };
3631
3632 struct mlx5_ifc_query_srq_in_bits {
3633         u8         opcode[0x10];
3634         u8         reserved_at_10[0x10];
3635
3636         u8         reserved_at_20[0x10];
3637         u8         op_mod[0x10];
3638
3639         u8         reserved_at_40[0x8];
3640         u8         srqn[0x18];
3641
3642         u8         reserved_at_60[0x20];
3643 };
3644
3645 struct mlx5_ifc_query_sq_out_bits {
3646         u8         status[0x8];
3647         u8         reserved_at_8[0x18];
3648
3649         u8         syndrome[0x20];
3650
3651         u8         reserved_at_40[0xc0];
3652
3653         struct mlx5_ifc_sqc_bits sq_context;
3654 };
3655
3656 struct mlx5_ifc_query_sq_in_bits {
3657         u8         opcode[0x10];
3658         u8         reserved_at_10[0x10];
3659
3660         u8         reserved_at_20[0x10];
3661         u8         op_mod[0x10];
3662
3663         u8         reserved_at_40[0x8];
3664         u8         sqn[0x18];
3665
3666         u8         reserved_at_60[0x20];
3667 };
3668
3669 struct mlx5_ifc_query_special_contexts_out_bits {
3670         u8         status[0x8];
3671         u8         reserved_at_8[0x18];
3672
3673         u8         syndrome[0x20];
3674
3675         u8         dump_fill_mkey[0x20];
3676
3677         u8         resd_lkey[0x20];
3678
3679         u8         null_mkey[0x20];
3680
3681         u8         reserved_at_a0[0x60];
3682 };
3683
3684 struct mlx5_ifc_query_special_contexts_in_bits {
3685         u8         opcode[0x10];
3686         u8         reserved_at_10[0x10];
3687
3688         u8         reserved_at_20[0x10];
3689         u8         op_mod[0x10];
3690
3691         u8         reserved_at_40[0x40];
3692 };
3693
3694 struct mlx5_ifc_query_scheduling_element_out_bits {
3695         u8         opcode[0x10];
3696         u8         reserved_at_10[0x10];
3697
3698         u8         reserved_at_20[0x10];
3699         u8         op_mod[0x10];
3700
3701         u8         reserved_at_40[0xc0];
3702
3703         struct mlx5_ifc_scheduling_context_bits scheduling_context;
3704
3705         u8         reserved_at_300[0x100];
3706 };
3707
3708 enum {
3709         SCHEDULING_HIERARCHY_E_SWITCH = 0x2,
3710 };
3711
3712 struct mlx5_ifc_query_scheduling_element_in_bits {
3713         u8         opcode[0x10];
3714         u8         reserved_at_10[0x10];
3715
3716         u8         reserved_at_20[0x10];
3717         u8         op_mod[0x10];
3718
3719         u8         scheduling_hierarchy[0x8];
3720         u8         reserved_at_48[0x18];
3721
3722         u8         scheduling_element_id[0x20];
3723
3724         u8         reserved_at_80[0x180];
3725 };
3726
3727 struct mlx5_ifc_query_rqt_out_bits {
3728         u8         status[0x8];
3729         u8         reserved_at_8[0x18];
3730
3731         u8         syndrome[0x20];
3732
3733         u8         reserved_at_40[0xc0];
3734
3735         struct mlx5_ifc_rqtc_bits rqt_context;
3736 };
3737
3738 struct mlx5_ifc_query_rqt_in_bits {
3739         u8         opcode[0x10];
3740         u8         reserved_at_10[0x10];
3741
3742         u8         reserved_at_20[0x10];
3743         u8         op_mod[0x10];
3744
3745         u8         reserved_at_40[0x8];
3746         u8         rqtn[0x18];
3747
3748         u8         reserved_at_60[0x20];
3749 };
3750
3751 struct mlx5_ifc_query_rq_out_bits {
3752         u8         status[0x8];
3753         u8         reserved_at_8[0x18];
3754
3755         u8         syndrome[0x20];
3756
3757         u8         reserved_at_40[0xc0];
3758
3759         struct mlx5_ifc_rqc_bits rq_context;
3760 };
3761
3762 struct mlx5_ifc_query_rq_in_bits {
3763         u8         opcode[0x10];
3764         u8         reserved_at_10[0x10];
3765
3766         u8         reserved_at_20[0x10];
3767         u8         op_mod[0x10];
3768
3769         u8         reserved_at_40[0x8];
3770         u8         rqn[0x18];
3771
3772         u8         reserved_at_60[0x20];
3773 };
3774
3775 struct mlx5_ifc_query_roce_address_out_bits {
3776         u8         status[0x8];
3777         u8         reserved_at_8[0x18];
3778
3779         u8         syndrome[0x20];
3780
3781         u8         reserved_at_40[0x40];
3782
3783         struct mlx5_ifc_roce_addr_layout_bits roce_address;
3784 };
3785
3786 struct mlx5_ifc_query_roce_address_in_bits {
3787         u8         opcode[0x10];
3788         u8         reserved_at_10[0x10];
3789
3790         u8         reserved_at_20[0x10];
3791         u8         op_mod[0x10];
3792
3793         u8         roce_address_index[0x10];
3794         u8         reserved_at_50[0x10];
3795
3796         u8         reserved_at_60[0x20];
3797 };
3798
3799 struct mlx5_ifc_query_rmp_out_bits {
3800         u8         status[0x8];
3801         u8         reserved_at_8[0x18];
3802
3803         u8         syndrome[0x20];
3804
3805         u8         reserved_at_40[0xc0];
3806
3807         struct mlx5_ifc_rmpc_bits rmp_context;
3808 };
3809
3810 struct mlx5_ifc_query_rmp_in_bits {
3811         u8         opcode[0x10];
3812         u8         reserved_at_10[0x10];
3813
3814         u8         reserved_at_20[0x10];
3815         u8         op_mod[0x10];
3816
3817         u8         reserved_at_40[0x8];
3818         u8         rmpn[0x18];
3819
3820         u8         reserved_at_60[0x20];
3821 };
3822
3823 struct mlx5_ifc_query_qp_out_bits {
3824         u8         status[0x8];
3825         u8         reserved_at_8[0x18];
3826
3827         u8         syndrome[0x20];
3828
3829         u8         reserved_at_40[0x40];
3830
3831         u8         opt_param_mask[0x20];
3832
3833         u8         reserved_at_a0[0x20];
3834
3835         struct mlx5_ifc_qpc_bits qpc;
3836
3837         u8         reserved_at_800[0x80];
3838
3839         u8         pas[0][0x40];
3840 };
3841
3842 struct mlx5_ifc_query_qp_in_bits {
3843         u8         opcode[0x10];
3844         u8         reserved_at_10[0x10];
3845
3846         u8&nb