2 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
36 #include <linux/kernel.h>
37 #include <linux/completion.h>
38 #include <linux/pci.h>
39 #include <linux/spinlock_types.h>
40 #include <linux/semaphore.h>
41 #include <linux/slab.h>
42 #include <linux/vmalloc.h>
43 #include <linux/radix-tree.h>
44 #include <linux/workqueue.h>
45 #include <linux/mempool.h>
46 #include <linux/interrupt.h>
48 #include <linux/mlx5/device.h>
49 #include <linux/mlx5/doorbell.h>
50 #include <linux/mlx5/srq.h>
53 MLX5_BOARD_ID_LEN = 64,
54 MLX5_MAX_NAME_LEN = 16,
58 /* one minute for the sake of bringup. Generally, commands must always
59 * complete and we may need to increase this timeout value
61 MLX5_CMD_TIMEOUT_MSEC = 60 * 1000,
62 MLX5_CMD_WQ_MAX_NAME = 32,
68 CMD_STATUS_SUCCESS = 0,
74 MLX5_SQP_IEEE_1588 = 2,
76 MLX5_SQP_SYNC_UMR = 4,
84 MLX5_EQ_VEC_PAGES = 0,
86 MLX5_EQ_VEC_ASYNC = 2,
87 MLX5_EQ_VEC_PFAULT = 3,
88 MLX5_EQ_VEC_COMP_BASE,
92 MLX5_MAX_IRQ_NAME = 32
96 MLX5_ATOMIC_MODE_IB_COMP = 1 << 16,
97 MLX5_ATOMIC_MODE_CX = 2 << 16,
98 MLX5_ATOMIC_MODE_8B = 3 << 16,
99 MLX5_ATOMIC_MODE_16B = 4 << 16,
100 MLX5_ATOMIC_MODE_32B = 5 << 16,
101 MLX5_ATOMIC_MODE_64B = 6 << 16,
102 MLX5_ATOMIC_MODE_128B = 7 << 16,
103 MLX5_ATOMIC_MODE_256B = 8 << 16,
107 MLX5_REG_QETCR = 0x4005,
108 MLX5_REG_QTCT = 0x400a,
109 MLX5_REG_DCBX_PARAM = 0x4020,
110 MLX5_REG_DCBX_APP = 0x4021,
111 MLX5_REG_PCAP = 0x5001,
112 MLX5_REG_PMTU = 0x5003,
113 MLX5_REG_PTYS = 0x5004,
114 MLX5_REG_PAOS = 0x5006,
115 MLX5_REG_PFCC = 0x5007,
116 MLX5_REG_PPCNT = 0x5008,
117 MLX5_REG_PMAOS = 0x5012,
118 MLX5_REG_PUDE = 0x5009,
119 MLX5_REG_PMPE = 0x5010,
120 MLX5_REG_PELC = 0x500e,
121 MLX5_REG_PVLC = 0x500f,
122 MLX5_REG_PCMR = 0x5041,
123 MLX5_REG_PMLP = 0x5002,
124 MLX5_REG_NODE_DESC = 0x6001,
125 MLX5_REG_HOST_ENDIANNESS = 0x7004,
126 MLX5_REG_MCIA = 0x9014,
127 MLX5_REG_MLCR = 0x902b,
128 MLX5_REG_MPCNT = 0x9051,
131 enum mlx5_dcbx_oper_mode {
132 MLX5E_DCBX_PARAM_VER_OPER_HOST = 0x0,
133 MLX5E_DCBX_PARAM_VER_OPER_AUTO = 0x3,
137 MLX5_ATOMIC_OPS_CMP_SWAP = 1 << 0,
138 MLX5_ATOMIC_OPS_FETCH_ADD = 1 << 1,
141 enum mlx5_page_fault_resume_flags {
142 MLX5_PAGE_FAULT_RESUME_REQUESTOR = 1 << 0,
143 MLX5_PAGE_FAULT_RESUME_WRITE = 1 << 1,
144 MLX5_PAGE_FAULT_RESUME_RDMA = 1 << 2,
145 MLX5_PAGE_FAULT_RESUME_ERROR = 1 << 7,
154 struct mlx5_field_desc {
159 struct mlx5_rsc_debug {
160 struct mlx5_core_dev *dev;
162 enum dbg_rsc_type type;
164 struct mlx5_field_desc fields[0];
167 enum mlx5_dev_event {
168 MLX5_DEV_EVENT_SYS_ERROR,
169 MLX5_DEV_EVENT_PORT_UP,
170 MLX5_DEV_EVENT_PORT_DOWN,
171 MLX5_DEV_EVENT_PORT_INITIALIZED,
172 MLX5_DEV_EVENT_LID_CHANGE,
173 MLX5_DEV_EVENT_PKEY_CHANGE,
174 MLX5_DEV_EVENT_GUID_CHANGE,
175 MLX5_DEV_EVENT_CLIENT_REREG,
178 enum mlx5_port_status {
186 #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
191 struct mlx5_bfreg_info {
193 int num_low_latency_bfregs;
197 * protect bfreg allocation data structs
205 struct mlx5_cmd_first {
209 struct mlx5_cmd_msg {
210 struct list_head list;
211 struct cmd_msg_cache *parent;
213 struct mlx5_cmd_first first;
214 struct mlx5_cmd_mailbox *next;
217 struct mlx5_cmd_debug {
218 struct dentry *dbg_root;
219 struct dentry *dbg_in;
220 struct dentry *dbg_out;
221 struct dentry *dbg_outlen;
222 struct dentry *dbg_status;
223 struct dentry *dbg_run;
231 struct cmd_msg_cache {
232 /* protect block chain allocations
235 struct list_head head;
236 unsigned int max_inbox_size;
237 unsigned int num_ent;
241 MLX5_NUM_COMMAND_CACHES = 5,
244 struct mlx5_cmd_stats {
249 struct dentry *count;
250 /* protect command average calculations */
256 dma_addr_t alloc_dma;
267 /* protect command queue allocations
269 spinlock_t alloc_lock;
271 /* protect token allocations
273 spinlock_t token_lock;
275 unsigned long bitmask;
276 char wq_name[MLX5_CMD_WQ_MAX_NAME];
277 struct workqueue_struct *wq;
278 struct semaphore sem;
279 struct semaphore pages_sem;
281 struct mlx5_cmd_work_ent *ent_arr[MLX5_MAX_COMMANDS];
282 struct pci_pool *pool;
283 struct mlx5_cmd_debug dbg;
284 struct cmd_msg_cache cache[MLX5_NUM_COMMAND_CACHES];
285 int checksum_disabled;
286 struct mlx5_cmd_stats stats[MLX5_CMD_OP_MAX];
289 struct mlx5_port_caps {
295 struct mlx5_cmd_mailbox {
298 struct mlx5_cmd_mailbox *next;
301 struct mlx5_buf_list {
307 struct mlx5_buf_list direct;
313 struct mlx5_frag_buf {
314 struct mlx5_buf_list *frags;
320 struct mlx5_eq_tasklet {
321 struct list_head list;
322 struct list_head process_list;
323 struct tasklet_struct task;
324 /* lock on completion tasklet list */
328 struct mlx5_eq_pagefault {
329 struct work_struct work;
330 /* Pagefaults lock */
332 struct workqueue_struct *wq;
337 struct mlx5_core_dev *dev;
338 __be32 __iomem *doorbell;
346 struct list_head list;
348 struct mlx5_rsc_debug *dbg;
349 enum mlx5_eq_type type;
351 struct mlx5_eq_tasklet tasklet_ctx;
352 #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
353 struct mlx5_eq_pagefault pf_ctx;
358 struct mlx5_core_psv {
370 struct mlx5_core_sig_ctx {
371 struct mlx5_core_psv psv_memory;
372 struct mlx5_core_psv psv_wire;
373 struct ib_sig_err err_item;
374 bool sig_status_checked;
384 struct mlx5_core_mkey {
392 #define MLX5_24BIT_MASK ((1 << 24) - 1)
395 MLX5_RES_QP = MLX5_EVENT_QUEUE_TYPE_QP,
396 MLX5_RES_RQ = MLX5_EVENT_QUEUE_TYPE_RQ,
397 MLX5_RES_SQ = MLX5_EVENT_QUEUE_TYPE_SQ,
402 struct mlx5_core_rsc_common {
403 enum mlx5_res_type res;
405 struct completion free;
408 struct mlx5_core_srq {
409 struct mlx5_core_rsc_common common; /* must be first */
413 int max_avail_gather;
415 void (*event) (struct mlx5_core_srq *, enum mlx5_event);
418 struct completion free;
421 struct mlx5_eq_table {
422 void __iomem *update_ci;
423 void __iomem *update_arm_ci;
424 struct list_head comp_eqs_list;
425 struct mlx5_eq pages_eq;
426 struct mlx5_eq async_eq;
427 struct mlx5_eq cmd_eq;
428 #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
429 struct mlx5_eq pfault_eq;
431 int num_comp_vectors;
437 struct mlx5_uars_page {
441 struct list_head list;
443 unsigned long *reg_bitmap; /* for non fast path bf regs */
444 unsigned long *fp_bitmap;
445 unsigned int reg_avail;
446 unsigned int fp_avail;
447 struct kref ref_count;
448 struct mlx5_core_dev *mdev;
451 struct mlx5_bfreg_head {
452 /* protect blue flame registers allocations */
454 struct list_head list;
457 struct mlx5_bfreg_data {
458 struct mlx5_bfreg_head reg_head;
459 struct mlx5_bfreg_head wc_head;
462 struct mlx5_sq_bfreg {
464 struct mlx5_uars_page *up;
473 void __iomem *bf_map;
476 struct mlx5_core_health {
477 struct health_buffer __iomem *health;
478 __be32 __iomem *health_counter;
479 struct timer_list timer;
483 /* wq spinlock to synchronize draining */
485 struct workqueue_struct *wq;
487 struct work_struct work;
488 struct delayed_work recover_work;
491 struct mlx5_cq_table {
492 /* protect radix tree
495 struct radix_tree_root tree;
498 struct mlx5_qp_table {
499 /* protect radix tree
502 struct radix_tree_root tree;
505 struct mlx5_srq_table {
506 /* protect radix tree
509 struct radix_tree_root tree;
512 struct mlx5_mkey_table {
513 /* protect radix tree
516 struct radix_tree_root tree;
519 struct mlx5_vf_context {
523 struct mlx5_core_sriov {
524 struct mlx5_vf_context *vfs_ctx;
529 struct mlx5_irq_info {
531 char name[MLX5_MAX_IRQ_NAME];
534 struct mlx5_fc_stats {
535 struct rb_root counters;
536 struct list_head addlist;
537 /* protect addlist add/splice operations */
538 spinlock_t addlist_lock;
540 struct workqueue_struct *wq;
541 struct delayed_work work;
542 unsigned long next_query;
547 struct mlx5_pagefault;
549 struct mlx5_rl_entry {
555 struct mlx5_rl_table {
556 /* protect rate limit table */
557 struct mutex rl_lock;
561 struct mlx5_rl_entry *rl_entry;
564 enum port_module_event_status_type {
565 MLX5_MODULE_STATUS_PLUGGED = 0x1,
566 MLX5_MODULE_STATUS_UNPLUGGED = 0x2,
567 MLX5_MODULE_STATUS_ERROR = 0x3,
568 MLX5_MODULE_STATUS_NUM = 0x3,
571 enum port_module_event_error_type {
572 MLX5_MODULE_EVENT_ERROR_POWER_BUDGET_EXCEEDED,
573 MLX5_MODULE_EVENT_ERROR_LONG_RANGE_FOR_NON_MLNX_CABLE_MODULE,
574 MLX5_MODULE_EVENT_ERROR_BUS_STUCK,
575 MLX5_MODULE_EVENT_ERROR_NO_EEPROM_RETRY_TIMEOUT,
576 MLX5_MODULE_EVENT_ERROR_ENFORCE_PART_NUMBER_LIST,
577 MLX5_MODULE_EVENT_ERROR_UNKNOWN_IDENTIFIER,
578 MLX5_MODULE_EVENT_ERROR_HIGH_TEMPERATURE,
579 MLX5_MODULE_EVENT_ERROR_BAD_CABLE,
580 MLX5_MODULE_EVENT_ERROR_UNKNOWN,
581 MLX5_MODULE_EVENT_ERROR_NUM,
584 struct mlx5_port_module_event_stats {
585 u64 status_counters[MLX5_MODULE_STATUS_NUM];
586 u64 error_counters[MLX5_MODULE_EVENT_ERROR_NUM];
590 char name[MLX5_MAX_NAME_LEN];
591 struct mlx5_eq_table eq_table;
592 struct msix_entry *msix_arr;
593 struct mlx5_irq_info *irq_info;
596 struct workqueue_struct *pg_wq;
597 struct rb_root page_root;
600 struct list_head free_list;
603 struct mlx5_core_health health;
605 struct mlx5_srq_table srq_table;
607 /* start: qp staff */
608 struct mlx5_qp_table qp_table;
609 struct dentry *qp_debugfs;
610 struct dentry *eq_debugfs;
611 struct dentry *cq_debugfs;
612 struct dentry *cmdif_debugfs;
615 /* start: cq staff */
616 struct mlx5_cq_table cq_table;
619 /* start: mkey staff */
620 struct mlx5_mkey_table mkey_table;
621 /* end: mkey staff */
623 /* start: alloc staff */
624 /* protect buffer alocation according to numa node */
625 struct mutex alloc_mutex;
628 struct mutex pgdir_mutex;
629 struct list_head pgdir_list;
630 /* end: alloc staff */
631 struct dentry *dbg_root;
633 /* protect mkey key part */
634 spinlock_t mkey_lock;
637 struct list_head dev_list;
638 struct list_head ctx_list;
641 struct mlx5_flow_steering *steering;
642 struct mlx5_eswitch *eswitch;
643 struct mlx5_core_sriov sriov;
644 struct mlx5_lag *lag;
645 unsigned long pci_dev_data;
646 struct mlx5_fc_stats fc_stats;
647 struct mlx5_rl_table rl_table;
649 struct mlx5_port_module_event_stats pme_stats;
651 #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
652 void (*pfault)(struct mlx5_core_dev *dev,
654 struct mlx5_pagefault *pfault);
656 struct srcu_struct pfault_srcu;
658 struct mlx5_bfreg_data bfregs;
659 struct mlx5_uars_page *uar;
662 enum mlx5_device_state {
663 MLX5_DEVICE_STATE_UP,
664 MLX5_DEVICE_STATE_INTERNAL_ERROR,
667 enum mlx5_interface_state {
668 MLX5_INTERFACE_STATE_DOWN = BIT(0),
669 MLX5_INTERFACE_STATE_UP = BIT(1),
670 MLX5_INTERFACE_STATE_SHUTDOWN = BIT(2),
673 enum mlx5_pci_status {
674 MLX5_PCI_STATUS_DISABLED,
675 MLX5_PCI_STATUS_ENABLED,
678 enum mlx5_pagefault_type_flags {
679 MLX5_PFAULT_REQUESTOR = 1 << 0,
680 MLX5_PFAULT_WRITE = 1 << 1,
681 MLX5_PFAULT_RDMA = 1 << 2,
684 /* Contains the details of a pagefault. */
685 struct mlx5_pagefault {
691 /* Initiator or send message responder pagefault details. */
693 /* Received packet size, only valid for responders. */
696 * Number of resource holding WQE, depends on type.
700 * WQE index. Refers to either the send queue or
701 * receive queue, according to event_subtype.
705 /* RDMA responder pagefault details */
709 * Received packet size, minimal size page fault
710 * resolution required for forward progress.
719 struct work_struct work;
723 struct list_head tirs_list;
727 struct mlx5e_resources {
728 struct mlx5_uar cq_uar;
731 struct mlx5_core_mkey mkey;
734 struct mlx5_core_dev {
735 struct pci_dev *pdev;
737 struct mutex pci_status_mutex;
738 enum mlx5_pci_status pci_status;
740 char board_id[MLX5_BOARD_ID_LEN];
742 struct mlx5_port_caps port_caps[MLX5_MAX_PORTS];
743 u32 hca_caps_cur[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)];
744 u32 hca_caps_max[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)];
745 phys_addr_t iseg_base;
746 struct mlx5_init_seg __iomem *iseg;
747 enum mlx5_device_state state;
748 /* sync interface state */
749 struct mutex intf_state_mutex;
750 unsigned long intf_state;
751 void (*event) (struct mlx5_core_dev *dev,
752 enum mlx5_dev_event event,
753 unsigned long param);
754 struct mlx5_priv priv;
755 struct mlx5_profile *profile;
758 struct mlx5e_resources mlx5e_res;
759 #ifdef CONFIG_RFS_ACCEL
760 struct cpu_rmap *rmap;
767 struct mlx5_db_pgdir *pgdir;
768 struct mlx5_ib_user_db_page *user_page;
775 MLX5_COMP_EQ_SIZE = 1024,
779 MLX5_PTYS_IB = 1 << 0,
780 MLX5_PTYS_EN = 1 << 2,
783 typedef void (*mlx5_cmd_cbk_t)(int status, void *context);
785 struct mlx5_cmd_work_ent {
786 struct mlx5_cmd_msg *in;
787 struct mlx5_cmd_msg *out;
790 mlx5_cmd_cbk_t callback;
791 struct delayed_work cb_timeout_work;
794 struct completion done;
795 struct mlx5_cmd *cmd;
796 struct work_struct work;
797 struct mlx5_cmd_layout *lay;
812 enum port_state_policy {
813 MLX5_POLICY_DOWN = 0,
815 MLX5_POLICY_FOLLOW = 2,
816 MLX5_POLICY_INVALID = 0xffffffff
819 enum phy_port_state {
823 struct mlx5_hca_vport_context {
828 enum port_state_policy policy;
829 enum phy_port_state phys_state;
830 enum ib_port_state vport_state;
831 u8 port_physical_state;
840 u8 init_type_reply; /* bitmask: see ib spec 14.2.5.6 InitTypeReply */
845 u16 qkey_violation_counter;
846 u16 pkey_violation_counter;
850 static inline void *mlx5_buf_offset(struct mlx5_buf *buf, int offset)
852 return buf->direct.buf + offset;
855 extern struct workqueue_struct *mlx5_core_wq;
857 #define STRUCT_FIELD(header, field) \
858 .struct_offset_bytes = offsetof(struct ib_unpacked_ ## header, field), \
859 .struct_size_bytes = sizeof((struct ib_unpacked_ ## header *)0)->field
861 static inline struct mlx5_core_dev *pci2mlx5_core_dev(struct pci_dev *pdev)
863 return pci_get_drvdata(pdev);
866 extern struct dentry *mlx5_debugfs_root;
868 static inline u16 fw_rev_maj(struct mlx5_core_dev *dev)
870 return ioread32be(&dev->iseg->fw_rev) & 0xffff;
873 static inline u16 fw_rev_min(struct mlx5_core_dev *dev)
875 return ioread32be(&dev->iseg->fw_rev) >> 16;
878 static inline u16 fw_rev_sub(struct mlx5_core_dev *dev)
880 return ioread32be(&dev->iseg->cmdif_rev_fw_sub) & 0xffff;
883 static inline u16 cmdif_rev(struct mlx5_core_dev *dev)
885 return ioread32be(&dev->iseg->cmdif_rev_fw_sub) >> 16;
888 static inline void *mlx5_vzalloc(unsigned long size)
892 rtn = kzalloc(size, GFP_KERNEL | __GFP_NOWARN);
898 static inline u32 mlx5_base_mkey(const u32 key)
900 return key & 0xffffff00u;
903 int mlx5_cmd_init(struct mlx5_core_dev *dev);
904 void mlx5_cmd_cleanup(struct mlx5_core_dev *dev);
905 void mlx5_cmd_use_events(struct mlx5_core_dev *dev);
906 void mlx5_cmd_use_polling(struct mlx5_core_dev *dev);
908 int mlx5_cmd_exec(struct mlx5_core_dev *dev, void *in, int in_size, void *out,
910 int mlx5_cmd_exec_cb(struct mlx5_core_dev *dev, void *in, int in_size,
911 void *out, int out_size, mlx5_cmd_cbk_t callback,
913 void mlx5_cmd_mbox_status(void *out, u8 *status, u32 *syndrome);
915 int mlx5_core_get_caps(struct mlx5_core_dev *dev, enum mlx5_cap_type cap_type);
916 int mlx5_cmd_alloc_uar(struct mlx5_core_dev *dev, u32 *uarn);
917 int mlx5_cmd_free_uar(struct mlx5_core_dev *dev, u32 uarn);
918 int mlx5_alloc_bfregs(struct mlx5_core_dev *dev, struct mlx5_bfreg_info *bfregi);
919 int mlx5_free_bfregs(struct mlx5_core_dev *dev, struct mlx5_bfreg_info *bfregi);
920 int mlx5_alloc_map_uar(struct mlx5_core_dev *mdev, struct mlx5_uar *uar,
922 void mlx5_unmap_free_uar(struct mlx5_core_dev *mdev, struct mlx5_uar *uar);
923 void mlx5_health_cleanup(struct mlx5_core_dev *dev);
924 int mlx5_health_init(struct mlx5_core_dev *dev);
925 void mlx5_start_health_poll(struct mlx5_core_dev *dev);
926 void mlx5_stop_health_poll(struct mlx5_core_dev *dev);
927 void mlx5_drain_health_wq(struct mlx5_core_dev *dev);
928 int mlx5_buf_alloc_node(struct mlx5_core_dev *dev, int size,
929 struct mlx5_buf *buf, int node);
930 int mlx5_buf_alloc(struct mlx5_core_dev *dev, int size, struct mlx5_buf *buf);
931 void mlx5_buf_free(struct mlx5_core_dev *dev, struct mlx5_buf *buf);
932 int mlx5_frag_buf_alloc_node(struct mlx5_core_dev *dev, int size,
933 struct mlx5_frag_buf *buf, int node);
934 void mlx5_frag_buf_free(struct mlx5_core_dev *dev, struct mlx5_frag_buf *buf);
935 struct mlx5_cmd_mailbox *mlx5_alloc_cmd_mailbox_chain(struct mlx5_core_dev *dev,
936 gfp_t flags, int npages);
937 void mlx5_free_cmd_mailbox_chain(struct mlx5_core_dev *dev,
938 struct mlx5_cmd_mailbox *head);
939 int mlx5_core_create_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
940 struct mlx5_srq_attr *in);
941 int mlx5_core_destroy_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq);
942 int mlx5_core_query_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
943 struct mlx5_srq_attr *out);
944 int mlx5_core_arm_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
945 u16 lwm, int is_srq);
946 void mlx5_init_mkey_table(struct mlx5_core_dev *dev);
947 void mlx5_cleanup_mkey_table(struct mlx5_core_dev *dev);
948 int mlx5_core_create_mkey_cb(struct mlx5_core_dev *dev,
949 struct mlx5_core_mkey *mkey,
951 u32 *out, int outlen,
952 mlx5_cmd_cbk_t callback, void *context);
953 int mlx5_core_create_mkey(struct mlx5_core_dev *dev,
954 struct mlx5_core_mkey *mkey,
956 int mlx5_core_destroy_mkey(struct mlx5_core_dev *dev,
957 struct mlx5_core_mkey *mkey);
958 int mlx5_core_query_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mkey *mkey,
959 u32 *out, int outlen);
960 int mlx5_core_dump_fill_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mkey *_mkey,
962 int mlx5_core_alloc_pd(struct mlx5_core_dev *dev, u32 *pdn);
963 int mlx5_core_dealloc_pd(struct mlx5_core_dev *dev, u32 pdn);
964 int mlx5_core_mad_ifc(struct mlx5_core_dev *dev, const void *inb, void *outb,
966 void mlx5_pagealloc_init(struct mlx5_core_dev *dev);
967 void mlx5_pagealloc_cleanup(struct mlx5_core_dev *dev);
968 int mlx5_pagealloc_start(struct mlx5_core_dev *dev);
969 void mlx5_pagealloc_stop(struct mlx5_core_dev *dev);
970 void mlx5_core_req_pages_handler(struct mlx5_core_dev *dev, u16 func_id,
972 int mlx5_satisfy_startup_pages(struct mlx5_core_dev *dev, int boot);
973 int mlx5_reclaim_startup_pages(struct mlx5_core_dev *dev);
974 void mlx5_register_debugfs(void);
975 void mlx5_unregister_debugfs(void);
976 int mlx5_eq_init(struct mlx5_core_dev *dev);
977 void mlx5_eq_cleanup(struct mlx5_core_dev *dev);
978 void mlx5_fill_page_array(struct mlx5_buf *buf, __be64 *pas);
979 void mlx5_fill_page_frag_array(struct mlx5_frag_buf *frag_buf, __be64 *pas);
980 void mlx5_cq_completion(struct mlx5_core_dev *dev, u32 cqn);
981 void mlx5_rsc_event(struct mlx5_core_dev *dev, u32 rsn, int event_type);
982 void mlx5_srq_event(struct mlx5_core_dev *dev, u32 srqn, int event_type);
983 struct mlx5_core_srq *mlx5_core_get_srq(struct mlx5_core_dev *dev, u32 srqn);
984 void mlx5_cmd_comp_handler(struct mlx5_core_dev *dev, u64 vec);
985 void mlx5_cq_event(struct mlx5_core_dev *dev, u32 cqn, int event_type);
986 int mlx5_create_map_eq(struct mlx5_core_dev *dev, struct mlx5_eq *eq, u8 vecidx,
987 int nent, u64 mask, const char *name,
988 enum mlx5_eq_type type);
989 int mlx5_destroy_unmap_eq(struct mlx5_core_dev *dev, struct mlx5_eq *eq);
990 int mlx5_start_eqs(struct mlx5_core_dev *dev);
991 int mlx5_stop_eqs(struct mlx5_core_dev *dev);
992 int mlx5_vector2eqn(struct mlx5_core_dev *dev, int vector, int *eqn,
994 int mlx5_core_attach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
995 int mlx5_core_detach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
997 int mlx5_qp_debugfs_init(struct mlx5_core_dev *dev);
998 void mlx5_qp_debugfs_cleanup(struct mlx5_core_dev *dev);
999 int mlx5_core_access_reg(struct mlx5_core_dev *dev, void *data_in,
1000 int size_in, void *data_out, int size_out,
1001 u16 reg_num, int arg, int write);
1003 int mlx5_debug_eq_add(struct mlx5_core_dev *dev, struct mlx5_eq *eq);
1004 void mlx5_debug_eq_remove(struct mlx5_core_dev *dev, struct mlx5_eq *eq);
1005 int mlx5_core_eq_query(struct mlx5_core_dev *dev, struct mlx5_eq *eq,
1006 u32 *out, int outlen);
1007 int mlx5_eq_debugfs_init(struct mlx5_core_dev *dev);
1008 void mlx5_eq_debugfs_cleanup(struct mlx5_core_dev *dev);
1009 int mlx5_cq_debugfs_init(struct mlx5_core_dev *dev);
1010 void mlx5_cq_debugfs_cleanup(struct mlx5_core_dev *dev);
1011 int mlx5_db_alloc(struct mlx5_core_dev *dev, struct mlx5_db *db);
1012 int mlx5_db_alloc_node(struct mlx5_core_dev *dev, struct mlx5_db *db,
1014 void mlx5_db_free(struct mlx5_core_dev *dev, struct mlx5_db *db);
1016 const char *mlx5_command_str(int command);
1017 int mlx5_cmdif_debugfs_init(struct mlx5_core_dev *dev);
1018 void mlx5_cmdif_debugfs_cleanup(struct mlx5_core_dev *dev);
1019 int mlx5_core_create_psv(struct mlx5_core_dev *dev, u32 pdn,
1020 int npsvs, u32 *sig_index);
1021 int mlx5_core_destroy_psv(struct mlx5_core_dev *dev, int psv_num);
1022 void mlx5_core_put_rsc(struct mlx5_core_rsc_common *common);
1023 int mlx5_query_odp_caps(struct mlx5_core_dev *dev,
1024 struct mlx5_odp_caps *odp_caps);
1025 int mlx5_core_query_ib_ppcnt(struct mlx5_core_dev *dev,
1026 u8 port_num, void *out, size_t sz);
1027 #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
1028 int mlx5_core_page_fault_resume(struct mlx5_core_dev *dev, u32 token,
1029 u32 wq_num, u8 type, int error);
1032 int mlx5_init_rl_table(struct mlx5_core_dev *dev);
1033 void mlx5_cleanup_rl_table(struct mlx5_core_dev *dev);
1034 int mlx5_rl_add_rate(struct mlx5_core_dev *dev, u32 rate, u16 *index);
1035 void mlx5_rl_remove_rate(struct mlx5_core_dev *dev, u32 rate);
1036 bool mlx5_rl_is_in_range(struct mlx5_core_dev *dev, u32 rate);
1037 int mlx5_alloc_bfreg(struct mlx5_core_dev *mdev, struct mlx5_sq_bfreg *bfreg,
1038 bool map_wc, bool fast_path);
1039 void mlx5_free_bfreg(struct mlx5_core_dev *mdev, struct mlx5_sq_bfreg *bfreg);
1041 static inline int fw_initializing(struct mlx5_core_dev *dev)
1043 return ioread32be(&dev->iseg->initializing) >> 31;
1046 static inline u32 mlx5_mkey_to_idx(u32 mkey)
1051 static inline u32 mlx5_idx_to_mkey(u32 mkey_idx)
1053 return mkey_idx << 8;
1056 static inline u8 mlx5_mkey_variant(u32 mkey)
1062 MLX5_PROF_MASK_QP_SIZE = (u64)1 << 0,
1063 MLX5_PROF_MASK_MR_CACHE = (u64)1 << 1,
1067 MAX_MR_CACHE_ENTRIES = 21,
1071 MLX5_INTERFACE_PROTOCOL_IB = 0,
1072 MLX5_INTERFACE_PROTOCOL_ETH = 1,
1075 struct mlx5_interface {
1076 void * (*add)(struct mlx5_core_dev *dev);
1077 void (*remove)(struct mlx5_core_dev *dev, void *context);
1078 int (*attach)(struct mlx5_core_dev *dev, void *context);
1079 void (*detach)(struct mlx5_core_dev *dev, void *context);
1080 void (*event)(struct mlx5_core_dev *dev, void *context,
1081 enum mlx5_dev_event event, unsigned long param);
1082 void (*pfault)(struct mlx5_core_dev *dev,
1084 struct mlx5_pagefault *pfault);
1085 void * (*get_dev)(void *context);
1087 struct list_head list;
1090 void *mlx5_get_protocol_dev(struct mlx5_core_dev *mdev, int protocol);
1091 int mlx5_register_interface(struct mlx5_interface *intf);
1092 void mlx5_unregister_interface(struct mlx5_interface *intf);
1093 int mlx5_core_query_vendor_id(struct mlx5_core_dev *mdev, u32 *vendor_id);
1095 int mlx5_cmd_create_vport_lag(struct mlx5_core_dev *dev);
1096 int mlx5_cmd_destroy_vport_lag(struct mlx5_core_dev *dev);
1097 bool mlx5_lag_is_active(struct mlx5_core_dev *dev);
1098 struct net_device *mlx5_lag_get_roce_netdev(struct mlx5_core_dev *dev);
1099 struct mlx5_uars_page *mlx5_get_uars_page(struct mlx5_core_dev *mdev);
1100 void mlx5_put_uars_page(struct mlx5_core_dev *mdev, struct mlx5_uars_page *up);
1102 struct mlx5_profile {
1108 } mr_cache[MAX_MR_CACHE_ENTRIES];
1112 MLX5_PCI_DEV_IS_VF = 1 << 0,
1115 static inline int mlx5_core_is_pf(struct mlx5_core_dev *dev)
1117 return !(dev->priv.pci_dev_data & MLX5_PCI_DEV_IS_VF);
1120 static inline int mlx5_get_gid_table_len(u16 param)
1123 pr_warn("gid table length is zero\n");
1127 return 8 * (1 << param);
1130 static inline bool mlx5_rl_is_supported(struct mlx5_core_dev *dev)
1132 return !!(dev->priv.rl_table.max_size);
1136 MLX5_TRIGGERED_CMD_COMP = (u64)1 << 32,
1139 #endif /* MLX5_DRIVER_H */