Merge remote-tracking branches 'asoc/topic/sta529', 'asoc/topic/sti', 'asoc/topic...
[sfrench/cifs-2.6.git] / drivers / scsi / lpfc / lpfc_hw4.h
1 /*******************************************************************
2  * This file is part of the Emulex Linux Device Driver for         *
3  * Fibre Channel Host Bus Adapters.                                *
4  * Copyright (C) 2017 Broadcom. All Rights Reserved. The term      *
5  * “Broadcom” refers to Broadcom Limited and/or its subsidiaries.  *
6  * Copyright (C) 2009-2016 Emulex.  All rights reserved.           *
7  * EMULEX and SLI are trademarks of Emulex.                        *
8  * www.broadcom.com                                                *
9  *                                                                 *
10  * This program is free software; you can redistribute it and/or   *
11  * modify it under the terms of version 2 of the GNU General       *
12  * Public License as published by the Free Software Foundation.    *
13  * This program is distributed in the hope that it will be useful. *
14  * ALL EXPRESS OR IMPLIED CONDITIONS, REPRESENTATIONS AND          *
15  * WARRANTIES, INCLUDING ANY IMPLIED WARRANTY OF MERCHANTABILITY,  *
16  * FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT, ARE      *
17  * DISCLAIMED, EXCEPT TO THE EXTENT THAT SUCH DISCLAIMERS ARE HELD *
18  * TO BE LEGALLY INVALID.  See the GNU General Public License for  *
19  * more details, a copy of which can be found in the file COPYING  *
20  * included with this package.                                     *
21  *******************************************************************/
22
23 /* Macros to deal with bit fields. Each bit field must have 3 #defines
24  * associated with it (_SHIFT, _MASK, and _WORD).
25  * EG. For a bit field that is in the 7th bit of the "field4" field of a
26  * structure and is 2 bits in size the following #defines must exist:
27  *      struct temp {
28  *              uint32_t        field1;
29  *              uint32_t        field2;
30  *              uint32_t        field3;
31  *              uint32_t        field4;
32  *      #define example_bit_field_SHIFT         7
33  *      #define example_bit_field_MASK          0x03
34  *      #define example_bit_field_WORD          field4
35  *              uint32_t        field5;
36  *      };
37  * Then the macros below may be used to get or set the value of that field.
38  * EG. To get the value of the bit field from the above example:
39  *      struct temp t1;
40  *      value = bf_get(example_bit_field, &t1);
41  * And then to set that bit field:
42  *      bf_set(example_bit_field, &t1, 2);
43  * Or clear that bit field:
44  *      bf_set(example_bit_field, &t1, 0);
45  */
46 #define bf_get_be32(name, ptr) \
47         ((be32_to_cpu((ptr)->name##_WORD) >> name##_SHIFT) & name##_MASK)
48 #define bf_get_le32(name, ptr) \
49         ((le32_to_cpu((ptr)->name##_WORD) >> name##_SHIFT) & name##_MASK)
50 #define bf_get(name, ptr) \
51         (((ptr)->name##_WORD >> name##_SHIFT) & name##_MASK)
52 #define bf_set_le32(name, ptr, value) \
53         ((ptr)->name##_WORD = cpu_to_le32(((((value) & \
54         name##_MASK) << name##_SHIFT) | (le32_to_cpu((ptr)->name##_WORD) & \
55         ~(name##_MASK << name##_SHIFT)))))
56 #define bf_set(name, ptr, value) \
57         ((ptr)->name##_WORD = ((((value) & name##_MASK) << name##_SHIFT) | \
58                  ((ptr)->name##_WORD & ~(name##_MASK << name##_SHIFT))))
59
60 struct dma_address {
61         uint32_t addr_lo;
62         uint32_t addr_hi;
63 };
64
65 struct lpfc_sli_intf {
66         uint32_t word0;
67 #define lpfc_sli_intf_valid_SHIFT               29
68 #define lpfc_sli_intf_valid_MASK                0x00000007
69 #define lpfc_sli_intf_valid_WORD                word0
70 #define LPFC_SLI_INTF_VALID             6
71 #define lpfc_sli_intf_sli_hint2_SHIFT           24
72 #define lpfc_sli_intf_sli_hint2_MASK            0x0000001F
73 #define lpfc_sli_intf_sli_hint2_WORD            word0
74 #define LPFC_SLI_INTF_SLI_HINT2_NONE    0
75 #define lpfc_sli_intf_sli_hint1_SHIFT           16
76 #define lpfc_sli_intf_sli_hint1_MASK            0x000000FF
77 #define lpfc_sli_intf_sli_hint1_WORD            word0
78 #define LPFC_SLI_INTF_SLI_HINT1_NONE    0
79 #define LPFC_SLI_INTF_SLI_HINT1_1       1
80 #define LPFC_SLI_INTF_SLI_HINT1_2       2
81 #define lpfc_sli_intf_if_type_SHIFT             12
82 #define lpfc_sli_intf_if_type_MASK              0x0000000F
83 #define lpfc_sli_intf_if_type_WORD              word0
84 #define LPFC_SLI_INTF_IF_TYPE_0         0
85 #define LPFC_SLI_INTF_IF_TYPE_1         1
86 #define LPFC_SLI_INTF_IF_TYPE_2         2
87 #define lpfc_sli_intf_sli_family_SHIFT          8
88 #define lpfc_sli_intf_sli_family_MASK           0x0000000F
89 #define lpfc_sli_intf_sli_family_WORD           word0
90 #define LPFC_SLI_INTF_FAMILY_BE2        0x0
91 #define LPFC_SLI_INTF_FAMILY_BE3        0x1
92 #define LPFC_SLI_INTF_FAMILY_LNCR_A0    0xa
93 #define LPFC_SLI_INTF_FAMILY_LNCR_B0    0xb
94 #define lpfc_sli_intf_slirev_SHIFT              4
95 #define lpfc_sli_intf_slirev_MASK               0x0000000F
96 #define lpfc_sli_intf_slirev_WORD               word0
97 #define LPFC_SLI_INTF_REV_SLI3          3
98 #define LPFC_SLI_INTF_REV_SLI4          4
99 #define lpfc_sli_intf_func_type_SHIFT           0
100 #define lpfc_sli_intf_func_type_MASK            0x00000001
101 #define lpfc_sli_intf_func_type_WORD            word0
102 #define LPFC_SLI_INTF_IF_TYPE_PHYS      0
103 #define LPFC_SLI_INTF_IF_TYPE_VIRT      1
104 };
105
106 #define LPFC_SLI4_MBX_EMBED     true
107 #define LPFC_SLI4_MBX_NEMBED    false
108
109 #define LPFC_SLI4_MB_WORD_COUNT         64
110 #define LPFC_MAX_MQ_PAGE                8
111 #define LPFC_MAX_WQ_PAGE_V0             4
112 #define LPFC_MAX_WQ_PAGE                8
113 #define LPFC_MAX_RQ_PAGE                8
114 #define LPFC_MAX_CQ_PAGE                4
115 #define LPFC_MAX_EQ_PAGE                8
116
117 #define LPFC_VIR_FUNC_MAX       32 /* Maximum number of virtual functions */
118 #define LPFC_PCI_FUNC_MAX        5 /* Maximum number of PCI functions */
119 #define LPFC_VFR_PAGE_SIZE      0x1000 /* 4KB BAR2 per-VF register page size */
120
121 /* Define SLI4 Alignment requirements. */
122 #define LPFC_ALIGN_16_BYTE      16
123 #define LPFC_ALIGN_64_BYTE      64
124
125 /* Define SLI4 specific definitions. */
126 #define LPFC_MQ_CQE_BYTE_OFFSET 256
127 #define LPFC_MBX_CMD_HDR_LENGTH 16
128 #define LPFC_MBX_ERROR_RANGE    0x4000
129 #define LPFC_BMBX_BIT1_ADDR_HI  0x2
130 #define LPFC_BMBX_BIT1_ADDR_LO  0
131 #define LPFC_RPI_HDR_COUNT      64
132 #define LPFC_HDR_TEMPLATE_SIZE  4096
133 #define LPFC_RPI_ALLOC_ERROR    0xFFFF
134 #define LPFC_FCF_RECORD_WD_CNT  132
135 #define LPFC_ENTIRE_FCF_DATABASE 0
136 #define LPFC_DFLT_FCF_INDEX      0
137
138 /* Virtual function numbers */
139 #define LPFC_VF0                0
140 #define LPFC_VF1                1
141 #define LPFC_VF2                2
142 #define LPFC_VF3                3
143 #define LPFC_VF4                4
144 #define LPFC_VF5                5
145 #define LPFC_VF6                6
146 #define LPFC_VF7                7
147 #define LPFC_VF8                8
148 #define LPFC_VF9                9
149 #define LPFC_VF10               10
150 #define LPFC_VF11               11
151 #define LPFC_VF12               12
152 #define LPFC_VF13               13
153 #define LPFC_VF14               14
154 #define LPFC_VF15               15
155 #define LPFC_VF16               16
156 #define LPFC_VF17               17
157 #define LPFC_VF18               18
158 #define LPFC_VF19               19
159 #define LPFC_VF20               20
160 #define LPFC_VF21               21
161 #define LPFC_VF22               22
162 #define LPFC_VF23               23
163 #define LPFC_VF24               24
164 #define LPFC_VF25               25
165 #define LPFC_VF26               26
166 #define LPFC_VF27               27
167 #define LPFC_VF28               28
168 #define LPFC_VF29               29
169 #define LPFC_VF30               30
170 #define LPFC_VF31               31
171
172 /* PCI function numbers */
173 #define LPFC_PCI_FUNC0          0
174 #define LPFC_PCI_FUNC1          1
175 #define LPFC_PCI_FUNC2          2
176 #define LPFC_PCI_FUNC3          3
177 #define LPFC_PCI_FUNC4          4
178
179 /* SLI4 interface type-2 PDEV_CTL register */
180 #define LPFC_CTL_PDEV_CTL_OFFSET        0x414
181 #define LPFC_CTL_PDEV_CTL_DRST          0x00000001
182 #define LPFC_CTL_PDEV_CTL_FRST          0x00000002
183 #define LPFC_CTL_PDEV_CTL_DD            0x00000004
184 #define LPFC_CTL_PDEV_CTL_LC            0x00000008
185 #define LPFC_CTL_PDEV_CTL_FRL_ALL       0x00
186 #define LPFC_CTL_PDEV_CTL_FRL_FC_FCOE   0x10
187 #define LPFC_CTL_PDEV_CTL_FRL_NIC       0x20
188
189 #define LPFC_FW_DUMP_REQUEST    (LPFC_CTL_PDEV_CTL_DD | LPFC_CTL_PDEV_CTL_FRST)
190
191 /* Active interrupt test count */
192 #define LPFC_ACT_INTR_CNT       4
193
194 /* Algrithmns for scheduling FCP commands to WQs */
195 #define LPFC_FCP_SCHED_ROUND_ROBIN      0
196 #define LPFC_FCP_SCHED_BY_CPU           1
197
198 /* Delay Multiplier constant */
199 #define LPFC_DMULT_CONST       651042
200
201 /* Configuration of Interrupts / sec for entire HBA port */
202 #define LPFC_MIN_IMAX          5000
203 #define LPFC_MAX_IMAX          5000000
204 #define LPFC_DEF_IMAX          150000
205
206 #define LPFC_MIN_CPU_MAP       0
207 #define LPFC_MAX_CPU_MAP       2
208 #define LPFC_HBA_CPU_MAP       1
209 #define LPFC_DRIVER_CPU_MAP    2  /* Default */
210
211 /* PORT_CAPABILITIES constants. */
212 #define LPFC_MAX_SUPPORTED_PAGES        8
213
214 struct ulp_bde64 {
215         union ULP_BDE_TUS {
216                 uint32_t w;
217                 struct {
218 #ifdef __BIG_ENDIAN_BITFIELD
219                         uint32_t bdeFlags:8;    /* BDE Flags 0 IS A SUPPORTED
220                                                    VALUE !! */
221                         uint32_t bdeSize:24;    /* Size of buffer (in bytes) */
222 #else   /*  __LITTLE_ENDIAN_BITFIELD */
223                         uint32_t bdeSize:24;    /* Size of buffer (in bytes) */
224                         uint32_t bdeFlags:8;    /* BDE Flags 0 IS A SUPPORTED
225                                                    VALUE !! */
226 #endif
227 #define BUFF_TYPE_BDE_64    0x00        /* BDE (Host_resident) */
228 #define BUFF_TYPE_BDE_IMMED 0x01        /* Immediate Data BDE */
229 #define BUFF_TYPE_BDE_64P   0x02        /* BDE (Port-resident) */
230 #define BUFF_TYPE_BDE_64I   0x08        /* Input BDE (Host-resident) */
231 #define BUFF_TYPE_BDE_64IP  0x0A        /* Input BDE (Port-resident) */
232 #define BUFF_TYPE_BLP_64    0x40        /* BLP (Host-resident) */
233 #define BUFF_TYPE_BLP_64P   0x42        /* BLP (Port-resident) */
234                 } f;
235         } tus;
236         uint32_t addrLow;
237         uint32_t addrHigh;
238 };
239
240 /* Maximun size of immediate data that can fit into a 128 byte WQE */
241 #define LPFC_MAX_BDE_IMM_SIZE   64
242
243 struct lpfc_sli4_flags {
244         uint32_t word0;
245 #define lpfc_idx_rsrc_rdy_SHIFT         0
246 #define lpfc_idx_rsrc_rdy_MASK          0x00000001
247 #define lpfc_idx_rsrc_rdy_WORD          word0
248 #define LPFC_IDX_RSRC_RDY               1
249 #define lpfc_rpi_rsrc_rdy_SHIFT         1
250 #define lpfc_rpi_rsrc_rdy_MASK          0x00000001
251 #define lpfc_rpi_rsrc_rdy_WORD          word0
252 #define LPFC_RPI_RSRC_RDY               1
253 #define lpfc_vpi_rsrc_rdy_SHIFT         2
254 #define lpfc_vpi_rsrc_rdy_MASK          0x00000001
255 #define lpfc_vpi_rsrc_rdy_WORD          word0
256 #define LPFC_VPI_RSRC_RDY               1
257 #define lpfc_vfi_rsrc_rdy_SHIFT         3
258 #define lpfc_vfi_rsrc_rdy_MASK          0x00000001
259 #define lpfc_vfi_rsrc_rdy_WORD          word0
260 #define LPFC_VFI_RSRC_RDY               1
261 };
262
263 struct sli4_bls_rsp {
264         uint32_t word0_rsvd;      /* Word0 must be reserved */
265         uint32_t word1;
266 #define lpfc_abts_orig_SHIFT      0
267 #define lpfc_abts_orig_MASK       0x00000001
268 #define lpfc_abts_orig_WORD       word1
269 #define LPFC_ABTS_UNSOL_RSP       1
270 #define LPFC_ABTS_UNSOL_INT       0
271         uint32_t word2;
272 #define lpfc_abts_rxid_SHIFT      0
273 #define lpfc_abts_rxid_MASK       0x0000FFFF
274 #define lpfc_abts_rxid_WORD       word2
275 #define lpfc_abts_oxid_SHIFT      16
276 #define lpfc_abts_oxid_MASK       0x0000FFFF
277 #define lpfc_abts_oxid_WORD       word2
278         uint32_t word3;
279 #define lpfc_vndr_code_SHIFT    0
280 #define lpfc_vndr_code_MASK     0x000000FF
281 #define lpfc_vndr_code_WORD     word3
282 #define lpfc_rsn_expln_SHIFT    8
283 #define lpfc_rsn_expln_MASK     0x000000FF
284 #define lpfc_rsn_expln_WORD     word3
285 #define lpfc_rsn_code_SHIFT     16
286 #define lpfc_rsn_code_MASK      0x000000FF
287 #define lpfc_rsn_code_WORD      word3
288
289         uint32_t word4;
290         uint32_t word5_rsvd;    /* Word5 must be reserved */
291 };
292
293 /* event queue entry structure */
294 struct lpfc_eqe {
295         uint32_t word0;
296 #define lpfc_eqe_resource_id_SHIFT      16
297 #define lpfc_eqe_resource_id_MASK       0x0000FFFF
298 #define lpfc_eqe_resource_id_WORD       word0
299 #define lpfc_eqe_minor_code_SHIFT       4
300 #define lpfc_eqe_minor_code_MASK        0x00000FFF
301 #define lpfc_eqe_minor_code_WORD        word0
302 #define lpfc_eqe_major_code_SHIFT       1
303 #define lpfc_eqe_major_code_MASK        0x00000007
304 #define lpfc_eqe_major_code_WORD        word0
305 #define lpfc_eqe_valid_SHIFT            0
306 #define lpfc_eqe_valid_MASK             0x00000001
307 #define lpfc_eqe_valid_WORD             word0
308 };
309
310 /* completion queue entry structure (common fields for all cqe types) */
311 struct lpfc_cqe {
312         uint32_t reserved0;
313         uint32_t reserved1;
314         uint32_t reserved2;
315         uint32_t word3;
316 #define lpfc_cqe_valid_SHIFT            31
317 #define lpfc_cqe_valid_MASK             0x00000001
318 #define lpfc_cqe_valid_WORD             word3
319 #define lpfc_cqe_code_SHIFT             16
320 #define lpfc_cqe_code_MASK              0x000000FF
321 #define lpfc_cqe_code_WORD              word3
322 };
323
324 /* Completion Queue Entry Status Codes */
325 #define CQE_STATUS_SUCCESS              0x0
326 #define CQE_STATUS_FCP_RSP_FAILURE      0x1
327 #define CQE_STATUS_REMOTE_STOP          0x2
328 #define CQE_STATUS_LOCAL_REJECT         0x3
329 #define CQE_STATUS_NPORT_RJT            0x4
330 #define CQE_STATUS_FABRIC_RJT           0x5
331 #define CQE_STATUS_NPORT_BSY            0x6
332 #define CQE_STATUS_FABRIC_BSY           0x7
333 #define CQE_STATUS_INTERMED_RSP         0x8
334 #define CQE_STATUS_LS_RJT               0x9
335 #define CQE_STATUS_CMD_REJECT           0xb
336 #define CQE_STATUS_FCP_TGT_LENCHECK     0xc
337 #define CQE_STATUS_NEED_BUFF_ENTRY      0xf
338 #define CQE_STATUS_DI_ERROR             0x16
339
340 /* Used when mapping CQE status to IOCB */
341 #define LPFC_IOCB_STATUS_MASK           0xf
342
343 /* Status returned by hardware (valid only if status = CQE_STATUS_SUCCESS). */
344 #define CQE_HW_STATUS_NO_ERR            0x0
345 #define CQE_HW_STATUS_UNDERRUN          0x1
346 #define CQE_HW_STATUS_OVERRUN           0x2
347
348 /* Completion Queue Entry Codes */
349 #define CQE_CODE_COMPL_WQE              0x1
350 #define CQE_CODE_RELEASE_WQE            0x2
351 #define CQE_CODE_RECEIVE                0x4
352 #define CQE_CODE_XRI_ABORTED            0x5
353 #define CQE_CODE_RECEIVE_V1             0x9
354 #define CQE_CODE_NVME_ERSP              0xd
355
356 /*
357  * Define mask value for xri_aborted and wcqe completed CQE extended status.
358  * Currently, extended status is limited to 9 bits (0x0 -> 0x103) .
359  */
360 #define WCQE_PARAM_MASK         0x1FF
361
362 /* completion queue entry for wqe completions */
363 struct lpfc_wcqe_complete {
364         uint32_t word0;
365 #define lpfc_wcqe_c_request_tag_SHIFT   16
366 #define lpfc_wcqe_c_request_tag_MASK    0x0000FFFF
367 #define lpfc_wcqe_c_request_tag_WORD    word0
368 #define lpfc_wcqe_c_status_SHIFT        8
369 #define lpfc_wcqe_c_status_MASK         0x000000FF
370 #define lpfc_wcqe_c_status_WORD         word0
371 #define lpfc_wcqe_c_hw_status_SHIFT     0
372 #define lpfc_wcqe_c_hw_status_MASK      0x000000FF
373 #define lpfc_wcqe_c_hw_status_WORD      word0
374 #define lpfc_wcqe_c_ersp0_SHIFT         0
375 #define lpfc_wcqe_c_ersp0_MASK          0x0000FFFF
376 #define lpfc_wcqe_c_ersp0_WORD          word0
377         uint32_t total_data_placed;
378         uint32_t parameter;
379 #define lpfc_wcqe_c_bg_edir_SHIFT       5
380 #define lpfc_wcqe_c_bg_edir_MASK        0x00000001
381 #define lpfc_wcqe_c_bg_edir_WORD        parameter
382 #define lpfc_wcqe_c_bg_tdpv_SHIFT       3
383 #define lpfc_wcqe_c_bg_tdpv_MASK        0x00000001
384 #define lpfc_wcqe_c_bg_tdpv_WORD        parameter
385 #define lpfc_wcqe_c_bg_re_SHIFT         2
386 #define lpfc_wcqe_c_bg_re_MASK          0x00000001
387 #define lpfc_wcqe_c_bg_re_WORD          parameter
388 #define lpfc_wcqe_c_bg_ae_SHIFT         1
389 #define lpfc_wcqe_c_bg_ae_MASK          0x00000001
390 #define lpfc_wcqe_c_bg_ae_WORD          parameter
391 #define lpfc_wcqe_c_bg_ge_SHIFT         0
392 #define lpfc_wcqe_c_bg_ge_MASK          0x00000001
393 #define lpfc_wcqe_c_bg_ge_WORD          parameter
394         uint32_t word3;
395 #define lpfc_wcqe_c_valid_SHIFT         lpfc_cqe_valid_SHIFT
396 #define lpfc_wcqe_c_valid_MASK          lpfc_cqe_valid_MASK
397 #define lpfc_wcqe_c_valid_WORD          lpfc_cqe_valid_WORD
398 #define lpfc_wcqe_c_xb_SHIFT            28
399 #define lpfc_wcqe_c_xb_MASK             0x00000001
400 #define lpfc_wcqe_c_xb_WORD             word3
401 #define lpfc_wcqe_c_pv_SHIFT            27
402 #define lpfc_wcqe_c_pv_MASK             0x00000001
403 #define lpfc_wcqe_c_pv_WORD             word3
404 #define lpfc_wcqe_c_priority_SHIFT      24
405 #define lpfc_wcqe_c_priority_MASK       0x00000007
406 #define lpfc_wcqe_c_priority_WORD       word3
407 #define lpfc_wcqe_c_code_SHIFT          lpfc_cqe_code_SHIFT
408 #define lpfc_wcqe_c_code_MASK           lpfc_cqe_code_MASK
409 #define lpfc_wcqe_c_code_WORD           lpfc_cqe_code_WORD
410 #define lpfc_wcqe_c_sqhead_SHIFT        0
411 #define lpfc_wcqe_c_sqhead_MASK         0x0000FFFF
412 #define lpfc_wcqe_c_sqhead_WORD         word3
413 };
414
415 /* completion queue entry for wqe release */
416 struct lpfc_wcqe_release {
417         uint32_t reserved0;
418         uint32_t reserved1;
419         uint32_t word2;
420 #define lpfc_wcqe_r_wq_id_SHIFT         16
421 #define lpfc_wcqe_r_wq_id_MASK          0x0000FFFF
422 #define lpfc_wcqe_r_wq_id_WORD          word2
423 #define lpfc_wcqe_r_wqe_index_SHIFT     0
424 #define lpfc_wcqe_r_wqe_index_MASK      0x0000FFFF
425 #define lpfc_wcqe_r_wqe_index_WORD      word2
426         uint32_t word3;
427 #define lpfc_wcqe_r_valid_SHIFT         lpfc_cqe_valid_SHIFT
428 #define lpfc_wcqe_r_valid_MASK          lpfc_cqe_valid_MASK
429 #define lpfc_wcqe_r_valid_WORD          lpfc_cqe_valid_WORD
430 #define lpfc_wcqe_r_code_SHIFT          lpfc_cqe_code_SHIFT
431 #define lpfc_wcqe_r_code_MASK           lpfc_cqe_code_MASK
432 #define lpfc_wcqe_r_code_WORD           lpfc_cqe_code_WORD
433 };
434
435 struct sli4_wcqe_xri_aborted {
436         uint32_t word0;
437 #define lpfc_wcqe_xa_status_SHIFT               8
438 #define lpfc_wcqe_xa_status_MASK                0x000000FF
439 #define lpfc_wcqe_xa_status_WORD                word0
440         uint32_t parameter;
441         uint32_t word2;
442 #define lpfc_wcqe_xa_remote_xid_SHIFT   16
443 #define lpfc_wcqe_xa_remote_xid_MASK    0x0000FFFF
444 #define lpfc_wcqe_xa_remote_xid_WORD    word2
445 #define lpfc_wcqe_xa_xri_SHIFT          0
446 #define lpfc_wcqe_xa_xri_MASK           0x0000FFFF
447 #define lpfc_wcqe_xa_xri_WORD           word2
448         uint32_t word3;
449 #define lpfc_wcqe_xa_valid_SHIFT        lpfc_cqe_valid_SHIFT
450 #define lpfc_wcqe_xa_valid_MASK         lpfc_cqe_valid_MASK
451 #define lpfc_wcqe_xa_valid_WORD         lpfc_cqe_valid_WORD
452 #define lpfc_wcqe_xa_ia_SHIFT           30
453 #define lpfc_wcqe_xa_ia_MASK            0x00000001
454 #define lpfc_wcqe_xa_ia_WORD            word3
455 #define CQE_XRI_ABORTED_IA_REMOTE       0
456 #define CQE_XRI_ABORTED_IA_LOCAL        1
457 #define lpfc_wcqe_xa_br_SHIFT           29
458 #define lpfc_wcqe_xa_br_MASK            0x00000001
459 #define lpfc_wcqe_xa_br_WORD            word3
460 #define CQE_XRI_ABORTED_BR_BA_ACC       0
461 #define CQE_XRI_ABORTED_BR_BA_RJT       1
462 #define lpfc_wcqe_xa_eo_SHIFT           28
463 #define lpfc_wcqe_xa_eo_MASK            0x00000001
464 #define lpfc_wcqe_xa_eo_WORD            word3
465 #define CQE_XRI_ABORTED_EO_REMOTE       0
466 #define CQE_XRI_ABORTED_EO_LOCAL        1
467 #define lpfc_wcqe_xa_code_SHIFT         lpfc_cqe_code_SHIFT
468 #define lpfc_wcqe_xa_code_MASK          lpfc_cqe_code_MASK
469 #define lpfc_wcqe_xa_code_WORD          lpfc_cqe_code_WORD
470 };
471
472 /* completion queue entry structure for rqe completion */
473 struct lpfc_rcqe {
474         uint32_t word0;
475 #define lpfc_rcqe_bindex_SHIFT          16
476 #define lpfc_rcqe_bindex_MASK           0x0000FFF
477 #define lpfc_rcqe_bindex_WORD           word0
478 #define lpfc_rcqe_status_SHIFT          8
479 #define lpfc_rcqe_status_MASK           0x000000FF
480 #define lpfc_rcqe_status_WORD           word0
481 #define FC_STATUS_RQ_SUCCESS            0x10 /* Async receive successful */
482 #define FC_STATUS_RQ_BUF_LEN_EXCEEDED   0x11 /* payload truncated */
483 #define FC_STATUS_INSUFF_BUF_NEED_BUF   0x12 /* Insufficient buffers */
484 #define FC_STATUS_INSUFF_BUF_FRM_DISC   0x13 /* Frame Discard */
485         uint32_t word1;
486 #define lpfc_rcqe_fcf_id_v1_SHIFT       0
487 #define lpfc_rcqe_fcf_id_v1_MASK        0x0000003F
488 #define lpfc_rcqe_fcf_id_v1_WORD        word1
489         uint32_t word2;
490 #define lpfc_rcqe_length_SHIFT          16
491 #define lpfc_rcqe_length_MASK           0x0000FFFF
492 #define lpfc_rcqe_length_WORD           word2
493 #define lpfc_rcqe_rq_id_SHIFT           6
494 #define lpfc_rcqe_rq_id_MASK            0x000003FF
495 #define lpfc_rcqe_rq_id_WORD            word2
496 #define lpfc_rcqe_fcf_id_SHIFT          0
497 #define lpfc_rcqe_fcf_id_MASK           0x0000003F
498 #define lpfc_rcqe_fcf_id_WORD           word2
499 #define lpfc_rcqe_rq_id_v1_SHIFT        0
500 #define lpfc_rcqe_rq_id_v1_MASK         0x0000FFFF
501 #define lpfc_rcqe_rq_id_v1_WORD         word2
502         uint32_t word3;
503 #define lpfc_rcqe_valid_SHIFT           lpfc_cqe_valid_SHIFT
504 #define lpfc_rcqe_valid_MASK            lpfc_cqe_valid_MASK
505 #define lpfc_rcqe_valid_WORD            lpfc_cqe_valid_WORD
506 #define lpfc_rcqe_port_SHIFT            30
507 #define lpfc_rcqe_port_MASK             0x00000001
508 #define lpfc_rcqe_port_WORD             word3
509 #define lpfc_rcqe_hdr_length_SHIFT      24
510 #define lpfc_rcqe_hdr_length_MASK       0x0000001F
511 #define lpfc_rcqe_hdr_length_WORD       word3
512 #define lpfc_rcqe_code_SHIFT            lpfc_cqe_code_SHIFT
513 #define lpfc_rcqe_code_MASK             lpfc_cqe_code_MASK
514 #define lpfc_rcqe_code_WORD             lpfc_cqe_code_WORD
515 #define lpfc_rcqe_eof_SHIFT             8
516 #define lpfc_rcqe_eof_MASK              0x000000FF
517 #define lpfc_rcqe_eof_WORD              word3
518 #define FCOE_EOFn       0x41
519 #define FCOE_EOFt       0x42
520 #define FCOE_EOFni      0x49
521 #define FCOE_EOFa       0x50
522 #define lpfc_rcqe_sof_SHIFT             0
523 #define lpfc_rcqe_sof_MASK              0x000000FF
524 #define lpfc_rcqe_sof_WORD              word3
525 #define FCOE_SOFi2      0x2d
526 #define FCOE_SOFi3      0x2e
527 #define FCOE_SOFn2      0x35
528 #define FCOE_SOFn3      0x36
529 };
530
531 struct lpfc_rqe {
532         uint32_t address_hi;
533         uint32_t address_lo;
534 };
535
536 /* buffer descriptors */
537 struct lpfc_bde4 {
538         uint32_t addr_hi;
539         uint32_t addr_lo;
540         uint32_t word2;
541 #define lpfc_bde4_last_SHIFT            31
542 #define lpfc_bde4_last_MASK             0x00000001
543 #define lpfc_bde4_last_WORD             word2
544 #define lpfc_bde4_sge_offset_SHIFT      0
545 #define lpfc_bde4_sge_offset_MASK       0x000003FF
546 #define lpfc_bde4_sge_offset_WORD       word2
547         uint32_t word3;
548 #define lpfc_bde4_length_SHIFT          0
549 #define lpfc_bde4_length_MASK           0x000000FF
550 #define lpfc_bde4_length_WORD           word3
551 };
552
553 struct lpfc_register {
554         uint32_t word0;
555 };
556
557 #define LPFC_PORT_SEM_UE_RECOVERABLE    0xE000
558 #define LPFC_PORT_SEM_MASK              0xF000
559 /* The following BAR0 Registers apply to SLI4 if_type 0 UCNAs. */
560 #define LPFC_UERR_STATUS_HI             0x00A4
561 #define LPFC_UERR_STATUS_LO             0x00A0
562 #define LPFC_UE_MASK_HI                 0x00AC
563 #define LPFC_UE_MASK_LO                 0x00A8
564
565 /* The following BAR0 register sets are defined for if_type 0 and 2 UCNAs. */
566 #define LPFC_SLI_INTF                   0x0058
567
568 #define LPFC_CTL_PORT_SEM_OFFSET        0x400
569 #define lpfc_port_smphr_perr_SHIFT      31
570 #define lpfc_port_smphr_perr_MASK       0x1
571 #define lpfc_port_smphr_perr_WORD       word0
572 #define lpfc_port_smphr_sfi_SHIFT       30
573 #define lpfc_port_smphr_sfi_MASK        0x1
574 #define lpfc_port_smphr_sfi_WORD        word0
575 #define lpfc_port_smphr_nip_SHIFT       29
576 #define lpfc_port_smphr_nip_MASK        0x1
577 #define lpfc_port_smphr_nip_WORD        word0
578 #define lpfc_port_smphr_ipc_SHIFT       28
579 #define lpfc_port_smphr_ipc_MASK        0x1
580 #define lpfc_port_smphr_ipc_WORD        word0
581 #define lpfc_port_smphr_scr1_SHIFT      27
582 #define lpfc_port_smphr_scr1_MASK       0x1
583 #define lpfc_port_smphr_scr1_WORD       word0
584 #define lpfc_port_smphr_scr2_SHIFT      26
585 #define lpfc_port_smphr_scr2_MASK       0x1
586 #define lpfc_port_smphr_scr2_WORD       word0
587 #define lpfc_port_smphr_host_scratch_SHIFT      16
588 #define lpfc_port_smphr_host_scratch_MASK       0xFF
589 #define lpfc_port_smphr_host_scratch_WORD       word0
590 #define lpfc_port_smphr_port_status_SHIFT       0
591 #define lpfc_port_smphr_port_status_MASK        0xFFFF
592 #define lpfc_port_smphr_port_status_WORD        word0
593
594 #define LPFC_POST_STAGE_POWER_ON_RESET                  0x0000
595 #define LPFC_POST_STAGE_AWAITING_HOST_RDY               0x0001
596 #define LPFC_POST_STAGE_HOST_RDY                        0x0002
597 #define LPFC_POST_STAGE_BE_RESET                        0x0003
598 #define LPFC_POST_STAGE_SEEPROM_CS_START                0x0100
599 #define LPFC_POST_STAGE_SEEPROM_CS_DONE                 0x0101
600 #define LPFC_POST_STAGE_DDR_CONFIG_START                0x0200
601 #define LPFC_POST_STAGE_DDR_CONFIG_DONE                 0x0201
602 #define LPFC_POST_STAGE_DDR_CALIBRATE_START             0x0300
603 #define LPFC_POST_STAGE_DDR_CALIBRATE_DONE              0x0301
604 #define LPFC_POST_STAGE_DDR_TEST_START                  0x0400
605 #define LPFC_POST_STAGE_DDR_TEST_DONE                   0x0401
606 #define LPFC_POST_STAGE_REDBOOT_INIT_START              0x0600
607 #define LPFC_POST_STAGE_REDBOOT_INIT_DONE               0x0601
608 #define LPFC_POST_STAGE_FW_IMAGE_LOAD_START             0x0700
609 #define LPFC_POST_STAGE_FW_IMAGE_LOAD_DONE              0x0701
610 #define LPFC_POST_STAGE_ARMFW_START                     0x0800
611 #define LPFC_POST_STAGE_DHCP_QUERY_START                0x0900
612 #define LPFC_POST_STAGE_DHCP_QUERY_DONE                 0x0901
613 #define LPFC_POST_STAGE_BOOT_TARGET_DISCOVERY_START     0x0A00
614 #define LPFC_POST_STAGE_BOOT_TARGET_DISCOVERY_DONE      0x0A01
615 #define LPFC_POST_STAGE_RC_OPTION_SET                   0x0B00
616 #define LPFC_POST_STAGE_SWITCH_LINK                     0x0B01
617 #define LPFC_POST_STAGE_SEND_ICDS_MESSAGE               0x0B02
618 #define LPFC_POST_STAGE_PERFROM_TFTP                    0x0B03
619 #define LPFC_POST_STAGE_PARSE_XML                       0x0B04
620 #define LPFC_POST_STAGE_DOWNLOAD_IMAGE                  0x0B05
621 #define LPFC_POST_STAGE_FLASH_IMAGE                     0x0B06
622 #define LPFC_POST_STAGE_RC_DONE                         0x0B07
623 #define LPFC_POST_STAGE_REBOOT_SYSTEM                   0x0B08
624 #define LPFC_POST_STAGE_MAC_ADDRESS                     0x0C00
625 #define LPFC_POST_STAGE_PORT_READY                      0xC000
626 #define LPFC_POST_STAGE_PORT_UE                         0xF000
627
628 #define LPFC_CTL_PORT_STA_OFFSET        0x404
629 #define lpfc_sliport_status_err_SHIFT   31
630 #define lpfc_sliport_status_err_MASK    0x1
631 #define lpfc_sliport_status_err_WORD    word0
632 #define lpfc_sliport_status_end_SHIFT   30
633 #define lpfc_sliport_status_end_MASK    0x1
634 #define lpfc_sliport_status_end_WORD    word0
635 #define lpfc_sliport_status_oti_SHIFT   29
636 #define lpfc_sliport_status_oti_MASK    0x1
637 #define lpfc_sliport_status_oti_WORD    word0
638 #define lpfc_sliport_status_rn_SHIFT    24
639 #define lpfc_sliport_status_rn_MASK     0x1
640 #define lpfc_sliport_status_rn_WORD     word0
641 #define lpfc_sliport_status_rdy_SHIFT   23
642 #define lpfc_sliport_status_rdy_MASK    0x1
643 #define lpfc_sliport_status_rdy_WORD    word0
644 #define MAX_IF_TYPE_2_RESETS            6
645
646 #define LPFC_CTL_PORT_CTL_OFFSET        0x408
647 #define lpfc_sliport_ctrl_end_SHIFT     30
648 #define lpfc_sliport_ctrl_end_MASK      0x1
649 #define lpfc_sliport_ctrl_end_WORD      word0
650 #define LPFC_SLIPORT_LITTLE_ENDIAN 0
651 #define LPFC_SLIPORT_BIG_ENDIAN    1
652 #define lpfc_sliport_ctrl_ip_SHIFT      27
653 #define lpfc_sliport_ctrl_ip_MASK       0x1
654 #define lpfc_sliport_ctrl_ip_WORD       word0
655 #define LPFC_SLIPORT_INIT_PORT  1
656
657 #define LPFC_CTL_PORT_ER1_OFFSET        0x40C
658 #define LPFC_CTL_PORT_ER2_OFFSET        0x410
659
660 /* The following Registers apply to SLI4 if_type 0 UCNAs. They typically
661  * reside in BAR 2.
662  */
663 #define LPFC_SLIPORT_IF0_SMPHR  0x00AC
664
665 #define LPFC_IMR_MASK_ALL       0xFFFFFFFF
666 #define LPFC_ISCR_CLEAR_ALL     0xFFFFFFFF
667
668 #define LPFC_HST_ISR0           0x0C18
669 #define LPFC_HST_ISR1           0x0C1C
670 #define LPFC_HST_ISR2           0x0C20
671 #define LPFC_HST_ISR3           0x0C24
672 #define LPFC_HST_ISR4           0x0C28
673
674 #define LPFC_HST_IMR0           0x0C48
675 #define LPFC_HST_IMR1           0x0C4C
676 #define LPFC_HST_IMR2           0x0C50
677 #define LPFC_HST_IMR3           0x0C54
678 #define LPFC_HST_IMR4           0x0C58
679
680 #define LPFC_HST_ISCR0          0x0C78
681 #define LPFC_HST_ISCR1          0x0C7C
682 #define LPFC_HST_ISCR2          0x0C80
683 #define LPFC_HST_ISCR3          0x0C84
684 #define LPFC_HST_ISCR4          0x0C88
685
686 #define LPFC_SLI4_INTR0                 BIT0
687 #define LPFC_SLI4_INTR1                 BIT1
688 #define LPFC_SLI4_INTR2                 BIT2
689 #define LPFC_SLI4_INTR3                 BIT3
690 #define LPFC_SLI4_INTR4                 BIT4
691 #define LPFC_SLI4_INTR5                 BIT5
692 #define LPFC_SLI4_INTR6                 BIT6
693 #define LPFC_SLI4_INTR7                 BIT7
694 #define LPFC_SLI4_INTR8                 BIT8
695 #define LPFC_SLI4_INTR9                 BIT9
696 #define LPFC_SLI4_INTR10                BIT10
697 #define LPFC_SLI4_INTR11                BIT11
698 #define LPFC_SLI4_INTR12                BIT12
699 #define LPFC_SLI4_INTR13                BIT13
700 #define LPFC_SLI4_INTR14                BIT14
701 #define LPFC_SLI4_INTR15                BIT15
702 #define LPFC_SLI4_INTR16                BIT16
703 #define LPFC_SLI4_INTR17                BIT17
704 #define LPFC_SLI4_INTR18                BIT18
705 #define LPFC_SLI4_INTR19                BIT19
706 #define LPFC_SLI4_INTR20                BIT20
707 #define LPFC_SLI4_INTR21                BIT21
708 #define LPFC_SLI4_INTR22                BIT22
709 #define LPFC_SLI4_INTR23                BIT23
710 #define LPFC_SLI4_INTR24                BIT24
711 #define LPFC_SLI4_INTR25                BIT25
712 #define LPFC_SLI4_INTR26                BIT26
713 #define LPFC_SLI4_INTR27                BIT27
714 #define LPFC_SLI4_INTR28                BIT28
715 #define LPFC_SLI4_INTR29                BIT29
716 #define LPFC_SLI4_INTR30                BIT30
717 #define LPFC_SLI4_INTR31                BIT31
718
719 /*
720  * The Doorbell registers defined here exist in different BAR
721  * register sets depending on the UCNA Port's reported if_type
722  * value.  For UCNA ports running SLI4 and if_type 0, they reside in
723  * BAR4.  For UCNA ports running SLI4 and if_type 2, they reside in
724  * BAR0.  The offsets are the same so the driver must account for
725  * any base address difference.
726  */
727 #define LPFC_ULP0_RQ_DOORBELL           0x00A0
728 #define LPFC_ULP1_RQ_DOORBELL           0x00C0
729 #define lpfc_rq_db_list_fm_num_posted_SHIFT     24
730 #define lpfc_rq_db_list_fm_num_posted_MASK      0x00FF
731 #define lpfc_rq_db_list_fm_num_posted_WORD      word0
732 #define lpfc_rq_db_list_fm_index_SHIFT          16
733 #define lpfc_rq_db_list_fm_index_MASK           0x00FF
734 #define lpfc_rq_db_list_fm_index_WORD           word0
735 #define lpfc_rq_db_list_fm_id_SHIFT             0
736 #define lpfc_rq_db_list_fm_id_MASK              0xFFFF
737 #define lpfc_rq_db_list_fm_id_WORD              word0
738 #define lpfc_rq_db_ring_fm_num_posted_SHIFT     16
739 #define lpfc_rq_db_ring_fm_num_posted_MASK      0x3FFF
740 #define lpfc_rq_db_ring_fm_num_posted_WORD      word0
741 #define lpfc_rq_db_ring_fm_id_SHIFT             0
742 #define lpfc_rq_db_ring_fm_id_MASK              0xFFFF
743 #define lpfc_rq_db_ring_fm_id_WORD              word0
744
745 #define LPFC_ULP0_WQ_DOORBELL           0x0040
746 #define LPFC_ULP1_WQ_DOORBELL           0x0060
747 #define lpfc_wq_db_list_fm_num_posted_SHIFT     24
748 #define lpfc_wq_db_list_fm_num_posted_MASK      0x00FF
749 #define lpfc_wq_db_list_fm_num_posted_WORD      word0
750 #define lpfc_wq_db_list_fm_index_SHIFT          16
751 #define lpfc_wq_db_list_fm_index_MASK           0x00FF
752 #define lpfc_wq_db_list_fm_index_WORD           word0
753 #define lpfc_wq_db_list_fm_id_SHIFT             0
754 #define lpfc_wq_db_list_fm_id_MASK              0xFFFF
755 #define lpfc_wq_db_list_fm_id_WORD              word0
756 #define lpfc_wq_db_ring_fm_num_posted_SHIFT     16
757 #define lpfc_wq_db_ring_fm_num_posted_MASK      0x3FFF
758 #define lpfc_wq_db_ring_fm_num_posted_WORD      word0
759 #define lpfc_wq_db_ring_fm_id_SHIFT             0
760 #define lpfc_wq_db_ring_fm_id_MASK              0xFFFF
761 #define lpfc_wq_db_ring_fm_id_WORD              word0
762
763 #define LPFC_EQCQ_DOORBELL              0x0120
764 #define lpfc_eqcq_doorbell_se_SHIFT             31
765 #define lpfc_eqcq_doorbell_se_MASK              0x0001
766 #define lpfc_eqcq_doorbell_se_WORD              word0
767 #define LPFC_EQCQ_SOLICIT_ENABLE_OFF    0
768 #define LPFC_EQCQ_SOLICIT_ENABLE_ON     1
769 #define lpfc_eqcq_doorbell_arm_SHIFT            29
770 #define lpfc_eqcq_doorbell_arm_MASK             0x0001
771 #define lpfc_eqcq_doorbell_arm_WORD             word0
772 #define lpfc_eqcq_doorbell_num_released_SHIFT   16
773 #define lpfc_eqcq_doorbell_num_released_MASK    0x1FFF
774 #define lpfc_eqcq_doorbell_num_released_WORD    word0
775 #define lpfc_eqcq_doorbell_qt_SHIFT             10
776 #define lpfc_eqcq_doorbell_qt_MASK              0x0001
777 #define lpfc_eqcq_doorbell_qt_WORD              word0
778 #define LPFC_QUEUE_TYPE_COMPLETION      0
779 #define LPFC_QUEUE_TYPE_EVENT           1
780 #define lpfc_eqcq_doorbell_eqci_SHIFT           9
781 #define lpfc_eqcq_doorbell_eqci_MASK            0x0001
782 #define lpfc_eqcq_doorbell_eqci_WORD            word0
783 #define lpfc_eqcq_doorbell_cqid_lo_SHIFT        0
784 #define lpfc_eqcq_doorbell_cqid_lo_MASK         0x03FF
785 #define lpfc_eqcq_doorbell_cqid_lo_WORD         word0
786 #define lpfc_eqcq_doorbell_cqid_hi_SHIFT        11
787 #define lpfc_eqcq_doorbell_cqid_hi_MASK         0x001F
788 #define lpfc_eqcq_doorbell_cqid_hi_WORD         word0
789 #define lpfc_eqcq_doorbell_eqid_lo_SHIFT        0
790 #define lpfc_eqcq_doorbell_eqid_lo_MASK         0x01FF
791 #define lpfc_eqcq_doorbell_eqid_lo_WORD         word0
792 #define lpfc_eqcq_doorbell_eqid_hi_SHIFT        11
793 #define lpfc_eqcq_doorbell_eqid_hi_MASK         0x001F
794 #define lpfc_eqcq_doorbell_eqid_hi_WORD         word0
795 #define LPFC_CQID_HI_FIELD_SHIFT                10
796 #define LPFC_EQID_HI_FIELD_SHIFT                9
797
798 #define LPFC_BMBX                       0x0160
799 #define lpfc_bmbx_addr_SHIFT            2
800 #define lpfc_bmbx_addr_MASK             0x3FFFFFFF
801 #define lpfc_bmbx_addr_WORD             word0
802 #define lpfc_bmbx_hi_SHIFT              1
803 #define lpfc_bmbx_hi_MASK               0x0001
804 #define lpfc_bmbx_hi_WORD               word0
805 #define lpfc_bmbx_rdy_SHIFT             0
806 #define lpfc_bmbx_rdy_MASK              0x0001
807 #define lpfc_bmbx_rdy_WORD              word0
808
809 #define LPFC_MQ_DOORBELL                        0x0140
810 #define lpfc_mq_doorbell_num_posted_SHIFT       16
811 #define lpfc_mq_doorbell_num_posted_MASK        0x3FFF
812 #define lpfc_mq_doorbell_num_posted_WORD        word0
813 #define lpfc_mq_doorbell_id_SHIFT               0
814 #define lpfc_mq_doorbell_id_MASK                0xFFFF
815 #define lpfc_mq_doorbell_id_WORD                word0
816
817 struct lpfc_sli4_cfg_mhdr {
818         uint32_t word1;
819 #define lpfc_mbox_hdr_emb_SHIFT         0
820 #define lpfc_mbox_hdr_emb_MASK          0x00000001
821 #define lpfc_mbox_hdr_emb_WORD          word1
822 #define lpfc_mbox_hdr_sge_cnt_SHIFT     3
823 #define lpfc_mbox_hdr_sge_cnt_MASK      0x0000001F
824 #define lpfc_mbox_hdr_sge_cnt_WORD      word1
825         uint32_t payload_length;
826         uint32_t tag_lo;
827         uint32_t tag_hi;
828         uint32_t reserved5;
829 };
830
831 union lpfc_sli4_cfg_shdr {
832         struct {
833                 uint32_t word6;
834 #define lpfc_mbox_hdr_opcode_SHIFT      0
835 #define lpfc_mbox_hdr_opcode_MASK       0x000000FF
836 #define lpfc_mbox_hdr_opcode_WORD       word6
837 #define lpfc_mbox_hdr_subsystem_SHIFT   8
838 #define lpfc_mbox_hdr_subsystem_MASK    0x000000FF
839 #define lpfc_mbox_hdr_subsystem_WORD    word6
840 #define lpfc_mbox_hdr_port_number_SHIFT 16
841 #define lpfc_mbox_hdr_port_number_MASK  0x000000FF
842 #define lpfc_mbox_hdr_port_number_WORD  word6
843 #define lpfc_mbox_hdr_domain_SHIFT      24
844 #define lpfc_mbox_hdr_domain_MASK       0x000000FF
845 #define lpfc_mbox_hdr_domain_WORD       word6
846                 uint32_t timeout;
847                 uint32_t request_length;
848                 uint32_t word9;
849 #define lpfc_mbox_hdr_version_SHIFT     0
850 #define lpfc_mbox_hdr_version_MASK      0x000000FF
851 #define lpfc_mbox_hdr_version_WORD      word9
852 #define lpfc_mbox_hdr_pf_num_SHIFT      16
853 #define lpfc_mbox_hdr_pf_num_MASK       0x000000FF
854 #define lpfc_mbox_hdr_pf_num_WORD       word9
855 #define lpfc_mbox_hdr_vh_num_SHIFT      24
856 #define lpfc_mbox_hdr_vh_num_MASK       0x000000FF
857 #define lpfc_mbox_hdr_vh_num_WORD       word9
858 #define LPFC_Q_CREATE_VERSION_2 2
859 #define LPFC_Q_CREATE_VERSION_1 1
860 #define LPFC_Q_CREATE_VERSION_0 0
861 #define LPFC_OPCODE_VERSION_0   0
862 #define LPFC_OPCODE_VERSION_1   1
863         } request;
864         struct {
865                 uint32_t word6;
866 #define lpfc_mbox_hdr_opcode_SHIFT              0
867 #define lpfc_mbox_hdr_opcode_MASK               0x000000FF
868 #define lpfc_mbox_hdr_opcode_WORD               word6
869 #define lpfc_mbox_hdr_subsystem_SHIFT           8
870 #define lpfc_mbox_hdr_subsystem_MASK            0x000000FF
871 #define lpfc_mbox_hdr_subsystem_WORD            word6
872 #define lpfc_mbox_hdr_domain_SHIFT              24
873 #define lpfc_mbox_hdr_domain_MASK               0x000000FF
874 #define lpfc_mbox_hdr_domain_WORD               word6
875                 uint32_t word7;
876 #define lpfc_mbox_hdr_status_SHIFT              0
877 #define lpfc_mbox_hdr_status_MASK               0x000000FF
878 #define lpfc_mbox_hdr_status_WORD               word7
879 #define lpfc_mbox_hdr_add_status_SHIFT          8
880 #define lpfc_mbox_hdr_add_status_MASK           0x000000FF
881 #define lpfc_mbox_hdr_add_status_WORD           word7
882                 uint32_t response_length;
883                 uint32_t actual_response_length;
884         } response;
885 };
886
887 /* Mailbox Header structures.
888  * struct mbox_header is defined for first generation SLI4_CFG mailbox
889  * calls deployed for BE-based ports.
890  *
891  * struct sli4_mbox_header is defined for second generation SLI4
892  * ports that don't deploy the SLI4_CFG mechanism.
893  */
894 struct mbox_header {
895         struct lpfc_sli4_cfg_mhdr cfg_mhdr;
896         union  lpfc_sli4_cfg_shdr cfg_shdr;
897 };
898
899 #define LPFC_EXTENT_LOCAL               0
900 #define LPFC_TIMEOUT_DEFAULT            0
901 #define LPFC_EXTENT_VERSION_DEFAULT     0
902
903 /* Subsystem Definitions */
904 #define LPFC_MBOX_SUBSYSTEM_NA          0x0
905 #define LPFC_MBOX_SUBSYSTEM_COMMON      0x1
906 #define LPFC_MBOX_SUBSYSTEM_FCOE        0xC
907
908 /* Device Specific Definitions */
909
910 /* The HOST ENDIAN defines are in Big Endian format. */
911 #define HOST_ENDIAN_LOW_WORD0   0xFF3412FF
912 #define HOST_ENDIAN_HIGH_WORD1  0xFF7856FF
913
914 /* Common Opcodes */
915 #define LPFC_MBOX_OPCODE_NA                             0x00
916 #define LPFC_MBOX_OPCODE_CQ_CREATE                      0x0C
917 #define LPFC_MBOX_OPCODE_EQ_CREATE                      0x0D
918 #define LPFC_MBOX_OPCODE_MQ_CREATE                      0x15
919 #define LPFC_MBOX_OPCODE_GET_CNTL_ATTRIBUTES            0x20
920 #define LPFC_MBOX_OPCODE_NOP                            0x21
921 #define LPFC_MBOX_OPCODE_MODIFY_EQ_DELAY                0x29
922 #define LPFC_MBOX_OPCODE_MQ_DESTROY                     0x35
923 #define LPFC_MBOX_OPCODE_CQ_DESTROY                     0x36
924 #define LPFC_MBOX_OPCODE_EQ_DESTROY                     0x37
925 #define LPFC_MBOX_OPCODE_QUERY_FW_CFG                   0x3A
926 #define LPFC_MBOX_OPCODE_FUNCTION_RESET                 0x3D
927 #define LPFC_MBOX_OPCODE_SET_PHYSICAL_LINK_CONFIG       0x3E
928 #define LPFC_MBOX_OPCODE_SET_BOOT_CONFIG                0x43
929 #define LPFC_MBOX_OPCODE_SET_BEACON_CONFIG              0x45
930 #define LPFC_MBOX_OPCODE_GET_BEACON_CONFIG              0x46
931 #define LPFC_MBOX_OPCODE_GET_PORT_NAME                  0x4D
932 #define LPFC_MBOX_OPCODE_MQ_CREATE_EXT                  0x5A
933 #define LPFC_MBOX_OPCODE_GET_VPD_DATA                   0x5B
934 #define LPFC_MBOX_OPCODE_SET_HOST_DATA                  0x5D
935 #define LPFC_MBOX_OPCODE_SEND_ACTIVATION                0x73
936 #define LPFC_MBOX_OPCODE_RESET_LICENSES                 0x74
937 #define LPFC_MBOX_OPCODE_GET_RSRC_EXTENT_INFO           0x9A
938 #define LPFC_MBOX_OPCODE_GET_ALLOC_RSRC_EXTENT          0x9B
939 #define LPFC_MBOX_OPCODE_ALLOC_RSRC_EXTENT              0x9C
940 #define LPFC_MBOX_OPCODE_DEALLOC_RSRC_EXTENT            0x9D
941 #define LPFC_MBOX_OPCODE_GET_FUNCTION_CONFIG            0xA0
942 #define LPFC_MBOX_OPCODE_GET_PROFILE_CAPACITIES         0xA1
943 #define LPFC_MBOX_OPCODE_GET_PROFILE_CONFIG             0xA4
944 #define LPFC_MBOX_OPCODE_SET_PROFILE_CONFIG             0xA5
945 #define LPFC_MBOX_OPCODE_GET_PROFILE_LIST               0xA6
946 #define LPFC_MBOX_OPCODE_SET_ACT_PROFILE                0xA8
947 #define LPFC_MBOX_OPCODE_GET_FACTORY_PROFILE_CONFIG     0xA9
948 #define LPFC_MBOX_OPCODE_READ_OBJECT                    0xAB
949 #define LPFC_MBOX_OPCODE_WRITE_OBJECT                   0xAC
950 #define LPFC_MBOX_OPCODE_READ_OBJECT_LIST               0xAD
951 #define LPFC_MBOX_OPCODE_DELETE_OBJECT                  0xAE
952 #define LPFC_MBOX_OPCODE_GET_SLI4_PARAMETERS            0xB5
953 #define LPFC_MBOX_OPCODE_SET_FEATURES                   0xBF
954
955 /* FCoE Opcodes */
956 #define LPFC_MBOX_OPCODE_FCOE_WQ_CREATE                 0x01
957 #define LPFC_MBOX_OPCODE_FCOE_WQ_DESTROY                0x02
958 #define LPFC_MBOX_OPCODE_FCOE_POST_SGL_PAGES            0x03
959 #define LPFC_MBOX_OPCODE_FCOE_REMOVE_SGL_PAGES          0x04
960 #define LPFC_MBOX_OPCODE_FCOE_RQ_CREATE                 0x05
961 #define LPFC_MBOX_OPCODE_FCOE_RQ_DESTROY                0x06
962 #define LPFC_MBOX_OPCODE_FCOE_READ_FCF_TABLE            0x08
963 #define LPFC_MBOX_OPCODE_FCOE_ADD_FCF                   0x09
964 #define LPFC_MBOX_OPCODE_FCOE_DELETE_FCF                0x0A
965 #define LPFC_MBOX_OPCODE_FCOE_POST_HDR_TEMPLATE         0x0B
966 #define LPFC_MBOX_OPCODE_FCOE_REDISCOVER_FCF            0x10
967 #define LPFC_MBOX_OPCODE_FCOE_CQ_CREATE_SET             0x1D
968 #define LPFC_MBOX_OPCODE_FCOE_SET_FCLINK_SETTINGS       0x21
969 #define LPFC_MBOX_OPCODE_FCOE_LINK_DIAG_STATE           0x22
970 #define LPFC_MBOX_OPCODE_FCOE_LINK_DIAG_LOOPBACK        0x23
971
972 /* Mailbox command structures */
973 struct eq_context {
974         uint32_t word0;
975 #define lpfc_eq_context_size_SHIFT      31
976 #define lpfc_eq_context_size_MASK       0x00000001
977 #define lpfc_eq_context_size_WORD       word0
978 #define LPFC_EQE_SIZE_4                 0x0
979 #define LPFC_EQE_SIZE_16                0x1
980 #define lpfc_eq_context_valid_SHIFT     29
981 #define lpfc_eq_context_valid_MASK      0x00000001
982 #define lpfc_eq_context_valid_WORD      word0
983         uint32_t word1;
984 #define lpfc_eq_context_count_SHIFT     26
985 #define lpfc_eq_context_count_MASK      0x00000003
986 #define lpfc_eq_context_count_WORD      word1
987 #define LPFC_EQ_CNT_256         0x0
988 #define LPFC_EQ_CNT_512         0x1
989 #define LPFC_EQ_CNT_1024        0x2
990 #define LPFC_EQ_CNT_2048        0x3
991 #define LPFC_EQ_CNT_4096        0x4
992         uint32_t word2;
993 #define lpfc_eq_context_delay_multi_SHIFT       13
994 #define lpfc_eq_context_delay_multi_MASK        0x000003FF
995 #define lpfc_eq_context_delay_multi_WORD        word2
996         uint32_t reserved3;
997 };
998
999 struct eq_delay_info {
1000         uint32_t eq_id;
1001         uint32_t phase;
1002         uint32_t delay_multi;
1003 };
1004 #define LPFC_MAX_EQ_DELAY_EQID_CNT      8
1005
1006 struct sgl_page_pairs {
1007         uint32_t sgl_pg0_addr_lo;
1008         uint32_t sgl_pg0_addr_hi;
1009         uint32_t sgl_pg1_addr_lo;
1010         uint32_t sgl_pg1_addr_hi;
1011 };
1012
1013 struct lpfc_mbx_post_sgl_pages {
1014         struct mbox_header header;
1015         uint32_t word0;
1016 #define lpfc_post_sgl_pages_xri_SHIFT   0
1017 #define lpfc_post_sgl_pages_xri_MASK    0x0000FFFF
1018 #define lpfc_post_sgl_pages_xri_WORD    word0
1019 #define lpfc_post_sgl_pages_xricnt_SHIFT        16
1020 #define lpfc_post_sgl_pages_xricnt_MASK 0x0000FFFF
1021 #define lpfc_post_sgl_pages_xricnt_WORD word0
1022         struct sgl_page_pairs  sgl_pg_pairs[1];
1023 };
1024
1025 /* word0 of page-1 struct shares the same SHIFT/MASK/WORD defines as above */
1026 struct lpfc_mbx_post_uembed_sgl_page1 {
1027         union  lpfc_sli4_cfg_shdr cfg_shdr;
1028         uint32_t word0;
1029         struct sgl_page_pairs sgl_pg_pairs;
1030 };
1031
1032 struct lpfc_mbx_sge {
1033         uint32_t pa_lo;
1034         uint32_t pa_hi;
1035         uint32_t length;
1036 };
1037
1038 struct lpfc_mbx_nembed_cmd {
1039         struct lpfc_sli4_cfg_mhdr cfg_mhdr;
1040 #define LPFC_SLI4_MBX_SGE_MAX_PAGES     19
1041         struct lpfc_mbx_sge sge[LPFC_SLI4_MBX_SGE_MAX_PAGES];
1042 };
1043
1044 struct lpfc_mbx_nembed_sge_virt {
1045         void *addr[LPFC_SLI4_MBX_SGE_MAX_PAGES];
1046 };
1047
1048 struct lpfc_mbx_eq_create {
1049         struct mbox_header header;
1050         union {
1051                 struct {
1052                         uint32_t word0;
1053 #define lpfc_mbx_eq_create_num_pages_SHIFT      0
1054 #define lpfc_mbx_eq_create_num_pages_MASK       0x0000FFFF
1055 #define lpfc_mbx_eq_create_num_pages_WORD       word0
1056                         struct eq_context context;
1057                         struct dma_address page[LPFC_MAX_EQ_PAGE];
1058                 } request;
1059                 struct {
1060                         uint32_t word0;
1061 #define lpfc_mbx_eq_create_q_id_SHIFT   0
1062 #define lpfc_mbx_eq_create_q_id_MASK    0x0000FFFF
1063 #define lpfc_mbx_eq_create_q_id_WORD    word0
1064                 } response;
1065         } u;
1066 };
1067
1068 struct lpfc_mbx_modify_eq_delay {
1069         struct mbox_header header;
1070         union {
1071                 struct {
1072                         uint32_t num_eq;
1073                         struct eq_delay_info eq[LPFC_MAX_EQ_DELAY_EQID_CNT];
1074                 } request;
1075                 struct {
1076                         uint32_t word0;
1077                 } response;
1078         } u;
1079 };
1080
1081 struct lpfc_mbx_eq_destroy {
1082         struct mbox_header header;
1083         union {
1084                 struct {
1085                         uint32_t word0;
1086 #define lpfc_mbx_eq_destroy_q_id_SHIFT  0
1087 #define lpfc_mbx_eq_destroy_q_id_MASK   0x0000FFFF
1088 #define lpfc_mbx_eq_destroy_q_id_WORD   word0
1089                 } request;
1090                 struct {
1091                         uint32_t word0;
1092                 } response;
1093         } u;
1094 };
1095
1096 struct lpfc_mbx_nop {
1097         struct mbox_header header;
1098         uint32_t context[2];
1099 };
1100
1101 struct cq_context {
1102         uint32_t word0;
1103 #define lpfc_cq_context_event_SHIFT     31
1104 #define lpfc_cq_context_event_MASK      0x00000001
1105 #define lpfc_cq_context_event_WORD      word0
1106 #define lpfc_cq_context_valid_SHIFT     29
1107 #define lpfc_cq_context_valid_MASK      0x00000001
1108 #define lpfc_cq_context_valid_WORD      word0
1109 #define lpfc_cq_context_count_SHIFT     27
1110 #define lpfc_cq_context_count_MASK      0x00000003
1111 #define lpfc_cq_context_count_WORD      word0
1112 #define LPFC_CQ_CNT_256         0x0
1113 #define LPFC_CQ_CNT_512         0x1
1114 #define LPFC_CQ_CNT_1024        0x2
1115         uint32_t word1;
1116 #define lpfc_cq_eq_id_SHIFT             22      /* Version 0 Only */
1117 #define lpfc_cq_eq_id_MASK              0x000000FF
1118 #define lpfc_cq_eq_id_WORD              word1
1119 #define lpfc_cq_eq_id_2_SHIFT           0       /* Version 2 Only */
1120 #define lpfc_cq_eq_id_2_MASK            0x0000FFFF
1121 #define lpfc_cq_eq_id_2_WORD            word1
1122         uint32_t reserved0;
1123         uint32_t reserved1;
1124 };
1125
1126 struct lpfc_mbx_cq_create {
1127         struct mbox_header header;
1128         union {
1129                 struct {
1130                         uint32_t word0;
1131 #define lpfc_mbx_cq_create_page_size_SHIFT      16      /* Version 2 Only */
1132 #define lpfc_mbx_cq_create_page_size_MASK       0x000000FF
1133 #define lpfc_mbx_cq_create_page_size_WORD       word0
1134 #define lpfc_mbx_cq_create_num_pages_SHIFT      0
1135 #define lpfc_mbx_cq_create_num_pages_MASK       0x0000FFFF
1136 #define lpfc_mbx_cq_create_num_pages_WORD       word0
1137                         struct cq_context context;
1138                         struct dma_address page[LPFC_MAX_CQ_PAGE];
1139                 } request;
1140                 struct {
1141                         uint32_t word0;
1142 #define lpfc_mbx_cq_create_q_id_SHIFT   0
1143 #define lpfc_mbx_cq_create_q_id_MASK    0x0000FFFF
1144 #define lpfc_mbx_cq_create_q_id_WORD    word0
1145                 } response;
1146         } u;
1147 };
1148
1149 struct lpfc_mbx_cq_create_set {
1150         union  lpfc_sli4_cfg_shdr cfg_shdr;
1151         union {
1152                 struct {
1153                         uint32_t word0;
1154 #define lpfc_mbx_cq_create_set_page_size_SHIFT  16      /* Version 2 Only */
1155 #define lpfc_mbx_cq_create_set_page_size_MASK   0x000000FF
1156 #define lpfc_mbx_cq_create_set_page_size_WORD   word0
1157 #define lpfc_mbx_cq_create_set_num_pages_SHIFT  0
1158 #define lpfc_mbx_cq_create_set_num_pages_MASK   0x0000FFFF
1159 #define lpfc_mbx_cq_create_set_num_pages_WORD   word0
1160                         uint32_t word1;
1161 #define lpfc_mbx_cq_create_set_evt_SHIFT        31
1162 #define lpfc_mbx_cq_create_set_evt_MASK         0x00000001
1163 #define lpfc_mbx_cq_create_set_evt_WORD         word1
1164 #define lpfc_mbx_cq_create_set_valid_SHIFT      29
1165 #define lpfc_mbx_cq_create_set_valid_MASK       0x00000001
1166 #define lpfc_mbx_cq_create_set_valid_WORD       word1
1167 #define lpfc_mbx_cq_create_set_cqe_cnt_SHIFT    27
1168 #define lpfc_mbx_cq_create_set_cqe_cnt_MASK     0x00000003
1169 #define lpfc_mbx_cq_create_set_cqe_cnt_WORD     word1
1170 #define lpfc_mbx_cq_create_set_cqe_size_SHIFT   25
1171 #define lpfc_mbx_cq_create_set_cqe_size_MASK    0x00000003
1172 #define lpfc_mbx_cq_create_set_cqe_size_WORD    word1
1173 #define lpfc_mbx_cq_create_set_auto_SHIFT       15
1174 #define lpfc_mbx_cq_create_set_auto_MASK        0x0000001
1175 #define lpfc_mbx_cq_create_set_auto_WORD        word1
1176 #define lpfc_mbx_cq_create_set_nodelay_SHIFT    14
1177 #define lpfc_mbx_cq_create_set_nodelay_MASK     0x00000001
1178 #define lpfc_mbx_cq_create_set_nodelay_WORD     word1
1179 #define lpfc_mbx_cq_create_set_clswm_SHIFT      12
1180 #define lpfc_mbx_cq_create_set_clswm_MASK       0x00000003
1181 #define lpfc_mbx_cq_create_set_clswm_WORD       word1
1182                         uint32_t word2;
1183 #define lpfc_mbx_cq_create_set_arm_SHIFT        31
1184 #define lpfc_mbx_cq_create_set_arm_MASK         0x00000001
1185 #define lpfc_mbx_cq_create_set_arm_WORD         word2
1186 #define lpfc_mbx_cq_create_set_num_cq_SHIFT     0
1187 #define lpfc_mbx_cq_create_set_num_cq_MASK      0x0000FFFF
1188 #define lpfc_mbx_cq_create_set_num_cq_WORD      word2
1189                         uint32_t word3;
1190 #define lpfc_mbx_cq_create_set_eq_id1_SHIFT     16
1191 #define lpfc_mbx_cq_create_set_eq_id1_MASK      0x0000FFFF
1192 #define lpfc_mbx_cq_create_set_eq_id1_WORD      word3
1193 #define lpfc_mbx_cq_create_set_eq_id0_SHIFT     0
1194 #define lpfc_mbx_cq_create_set_eq_id0_MASK      0x0000FFFF
1195 #define lpfc_mbx_cq_create_set_eq_id0_WORD      word3
1196                         uint32_t word4;
1197 #define lpfc_mbx_cq_create_set_eq_id3_SHIFT     16
1198 #define lpfc_mbx_cq_create_set_eq_id3_MASK      0x0000FFFF
1199 #define lpfc_mbx_cq_create_set_eq_id3_WORD      word4
1200 #define lpfc_mbx_cq_create_set_eq_id2_SHIFT     0
1201 #define lpfc_mbx_cq_create_set_eq_id2_MASK      0x0000FFFF
1202 #define lpfc_mbx_cq_create_set_eq_id2_WORD      word4
1203                         uint32_t word5;
1204 #define lpfc_mbx_cq_create_set_eq_id5_SHIFT     16
1205 #define lpfc_mbx_cq_create_set_eq_id5_MASK      0x0000FFFF
1206 #define lpfc_mbx_cq_create_set_eq_id5_WORD      word5
1207 #define lpfc_mbx_cq_create_set_eq_id4_SHIFT     0
1208 #define lpfc_mbx_cq_create_set_eq_id4_MASK      0x0000FFFF
1209 #define lpfc_mbx_cq_create_set_eq_id4_WORD      word5
1210                         uint32_t word6;
1211 #define lpfc_mbx_cq_create_set_eq_id7_SHIFT     16
1212 #define lpfc_mbx_cq_create_set_eq_id7_MASK      0x0000FFFF
1213 #define lpfc_mbx_cq_create_set_eq_id7_WORD      word6
1214 #define lpfc_mbx_cq_create_set_eq_id6_SHIFT     0
1215 #define lpfc_mbx_cq_create_set_eq_id6_MASK      0x0000FFFF
1216 #define lpfc_mbx_cq_create_set_eq_id6_WORD      word6
1217                         uint32_t word7;
1218 #define lpfc_mbx_cq_create_set_eq_id9_SHIFT     16
1219 #define lpfc_mbx_cq_create_set_eq_id9_MASK      0x0000FFFF
1220 #define lpfc_mbx_cq_create_set_eq_id9_WORD      word7
1221 #define lpfc_mbx_cq_create_set_eq_id8_SHIFT     0
1222 #define lpfc_mbx_cq_create_set_eq_id8_MASK      0x0000FFFF
1223 #define lpfc_mbx_cq_create_set_eq_id8_WORD      word7
1224                         uint32_t word8;
1225 #define lpfc_mbx_cq_create_set_eq_id11_SHIFT    16
1226 #define lpfc_mbx_cq_create_set_eq_id11_MASK     0x0000FFFF
1227 #define lpfc_mbx_cq_create_set_eq_id11_WORD     word8
1228 #define lpfc_mbx_cq_create_set_eq_id10_SHIFT    0
1229 #define lpfc_mbx_cq_create_set_eq_id10_MASK     0x0000FFFF
1230 #define lpfc_mbx_cq_create_set_eq_id10_WORD     word8
1231                         uint32_t word9;
1232 #define lpfc_mbx_cq_create_set_eq_id13_SHIFT    16
1233 #define lpfc_mbx_cq_create_set_eq_id13_MASK     0x0000FFFF
1234 #define lpfc_mbx_cq_create_set_eq_id13_WORD     word9
1235 #define lpfc_mbx_cq_create_set_eq_id12_SHIFT    0
1236 #define lpfc_mbx_cq_create_set_eq_id12_MASK     0x0000FFFF
1237 #define lpfc_mbx_cq_create_set_eq_id12_WORD     word9
1238                         uint32_t word10;
1239 #define lpfc_mbx_cq_create_set_eq_id15_SHIFT    16
1240 #define lpfc_mbx_cq_create_set_eq_id15_MASK     0x0000FFFF
1241 #define lpfc_mbx_cq_create_set_eq_id15_WORD     word10
1242 #define lpfc_mbx_cq_create_set_eq_id14_SHIFT    0
1243 #define lpfc_mbx_cq_create_set_eq_id14_MASK     0x0000FFFF
1244 #define lpfc_mbx_cq_create_set_eq_id14_WORD     word10
1245                         struct dma_address page[1];
1246                 } request;
1247                 struct {
1248                         uint32_t word0;
1249 #define lpfc_mbx_cq_create_set_num_alloc_SHIFT  16
1250 #define lpfc_mbx_cq_create_set_num_alloc_MASK   0x0000FFFF
1251 #define lpfc_mbx_cq_create_set_num_alloc_WORD   word0
1252 #define lpfc_mbx_cq_create_set_base_id_SHIFT    0
1253 #define lpfc_mbx_cq_create_set_base_id_MASK     0x0000FFFF
1254 #define lpfc_mbx_cq_create_set_base_id_WORD     word0
1255                 } response;
1256         } u;
1257 };
1258
1259 struct lpfc_mbx_cq_destroy {
1260         struct mbox_header header;
1261         union {
1262                 struct {
1263                         uint32_t word0;
1264 #define lpfc_mbx_cq_destroy_q_id_SHIFT  0
1265 #define lpfc_mbx_cq_destroy_q_id_MASK   0x0000FFFF
1266 #define lpfc_mbx_cq_destroy_q_id_WORD   word0
1267                 } request;
1268                 struct {
1269                         uint32_t word0;
1270                 } response;
1271         } u;
1272 };
1273
1274 struct wq_context {
1275         uint32_t reserved0;
1276         uint32_t reserved1;
1277         uint32_t reserved2;
1278         uint32_t reserved3;
1279 };
1280
1281 struct lpfc_mbx_wq_create {
1282         struct mbox_header header;
1283         union {
1284                 struct {        /* Version 0 Request */
1285                         uint32_t word0;
1286 #define lpfc_mbx_wq_create_num_pages_SHIFT      0
1287 #define lpfc_mbx_wq_create_num_pages_MASK       0x000000FF
1288 #define lpfc_mbx_wq_create_num_pages_WORD       word0
1289 #define lpfc_mbx_wq_create_dua_SHIFT            8
1290 #define lpfc_mbx_wq_create_dua_MASK             0x00000001
1291 #define lpfc_mbx_wq_create_dua_WORD             word0
1292 #define lpfc_mbx_wq_create_cq_id_SHIFT          16
1293 #define lpfc_mbx_wq_create_cq_id_MASK           0x0000FFFF
1294 #define lpfc_mbx_wq_create_cq_id_WORD           word0
1295                         struct dma_address page[LPFC_MAX_WQ_PAGE_V0];
1296                         uint32_t word9;
1297 #define lpfc_mbx_wq_create_bua_SHIFT            0
1298 #define lpfc_mbx_wq_create_bua_MASK             0x00000001
1299 #define lpfc_mbx_wq_create_bua_WORD             word9
1300 #define lpfc_mbx_wq_create_ulp_num_SHIFT        8
1301 #define lpfc_mbx_wq_create_ulp_num_MASK         0x000000FF
1302 #define lpfc_mbx_wq_create_ulp_num_WORD         word9
1303                 } request;
1304                 struct {        /* Version 1 Request */
1305                         uint32_t word0; /* Word 0 is the same as in v0 */
1306                         uint32_t word1;
1307 #define lpfc_mbx_wq_create_page_size_SHIFT      0
1308 #define lpfc_mbx_wq_create_page_size_MASK       0x000000FF
1309 #define lpfc_mbx_wq_create_page_size_WORD       word1
1310 #define LPFC_WQ_PAGE_SIZE_4096  0x1
1311 #define lpfc_mbx_wq_create_wqe_size_SHIFT       8
1312 #define lpfc_mbx_wq_create_wqe_size_MASK        0x0000000F
1313 #define lpfc_mbx_wq_create_wqe_size_WORD        word1
1314 #define LPFC_WQ_WQE_SIZE_64     0x5
1315 #define LPFC_WQ_WQE_SIZE_128    0x6
1316 #define lpfc_mbx_wq_create_wqe_count_SHIFT      16
1317 #define lpfc_mbx_wq_create_wqe_count_MASK       0x0000FFFF
1318 #define lpfc_mbx_wq_create_wqe_count_WORD       word1
1319                         uint32_t word2;
1320                         struct dma_address page[LPFC_MAX_WQ_PAGE-1];
1321                 } request_1;
1322                 struct {
1323                         uint32_t word0;
1324 #define lpfc_mbx_wq_create_q_id_SHIFT   0
1325 #define lpfc_mbx_wq_create_q_id_MASK    0x0000FFFF
1326 #define lpfc_mbx_wq_create_q_id_WORD    word0
1327                         uint32_t doorbell_offset;
1328                         uint32_t word2;
1329 #define lpfc_mbx_wq_create_bar_set_SHIFT        0
1330 #define lpfc_mbx_wq_create_bar_set_MASK         0x0000FFFF
1331 #define lpfc_mbx_wq_create_bar_set_WORD         word2
1332 #define WQ_PCI_BAR_0_AND_1      0x00
1333 #define WQ_PCI_BAR_2_AND_3      0x01
1334 #define WQ_PCI_BAR_4_AND_5      0x02
1335 #define lpfc_mbx_wq_create_db_format_SHIFT      16
1336 #define lpfc_mbx_wq_create_db_format_MASK       0x0000FFFF
1337 #define lpfc_mbx_wq_create_db_format_WORD       word2
1338                 } response;
1339         } u;
1340 };
1341
1342 struct lpfc_mbx_wq_destroy {
1343         struct mbox_header header;
1344         union {
1345                 struct {
1346                         uint32_t word0;
1347 #define lpfc_mbx_wq_destroy_q_id_SHIFT  0
1348 #define lpfc_mbx_wq_destroy_q_id_MASK   0x0000FFFF
1349 #define lpfc_mbx_wq_destroy_q_id_WORD   word0
1350                 } request;
1351                 struct {
1352                         uint32_t word0;
1353                 } response;
1354         } u;
1355 };
1356
1357 #define LPFC_HDR_BUF_SIZE 128
1358 #define LPFC_DATA_BUF_SIZE 2048
1359 struct rq_context {
1360         uint32_t word0;
1361 #define lpfc_rq_context_rqe_count_SHIFT 16      /* Version 0 Only */
1362 #define lpfc_rq_context_rqe_count_MASK  0x0000000F
1363 #define lpfc_rq_context_rqe_count_WORD  word0
1364 #define LPFC_RQ_RING_SIZE_512           9       /* 512 entries */
1365 #define LPFC_RQ_RING_SIZE_1024          10      /* 1024 entries */
1366 #define LPFC_RQ_RING_SIZE_2048          11      /* 2048 entries */
1367 #define LPFC_RQ_RING_SIZE_4096          12      /* 4096 entries */
1368 #define lpfc_rq_context_rqe_count_1_SHIFT       16      /* Version 1-2 Only */
1369 #define lpfc_rq_context_rqe_count_1_MASK        0x0000FFFF
1370 #define lpfc_rq_context_rqe_count_1_WORD        word0
1371 #define lpfc_rq_context_rqe_size_SHIFT  8               /* Version 1-2 Only */
1372 #define lpfc_rq_context_rqe_size_MASK   0x0000000F
1373 #define lpfc_rq_context_rqe_size_WORD   word0
1374 #define LPFC_RQE_SIZE_8         2
1375 #define LPFC_RQE_SIZE_16        3
1376 #define LPFC_RQE_SIZE_32        4
1377 #define LPFC_RQE_SIZE_64        5
1378 #define LPFC_RQE_SIZE_128       6
1379 #define lpfc_rq_context_page_size_SHIFT 0               /* Version 1 Only */
1380 #define lpfc_rq_context_page_size_MASK  0x000000FF
1381 #define lpfc_rq_context_page_size_WORD  word0
1382 #define LPFC_RQ_PAGE_SIZE_4096  0x1
1383         uint32_t word1;
1384 #define lpfc_rq_context_data_size_SHIFT 16              /* Version 2 Only */
1385 #define lpfc_rq_context_data_size_MASK  0x0000FFFF
1386 #define lpfc_rq_context_data_size_WORD  word1
1387 #define lpfc_rq_context_hdr_size_SHIFT  0               /* Version 2 Only */
1388 #define lpfc_rq_context_hdr_size_MASK   0x0000FFFF
1389 #define lpfc_rq_context_hdr_size_WORD   word1
1390         uint32_t word2;
1391 #define lpfc_rq_context_cq_id_SHIFT     16
1392 #define lpfc_rq_context_cq_id_MASK      0x000003FF
1393 #define lpfc_rq_context_cq_id_WORD      word2
1394 #define lpfc_rq_context_buf_size_SHIFT  0
1395 #define lpfc_rq_context_buf_size_MASK   0x0000FFFF
1396 #define lpfc_rq_context_buf_size_WORD   word2
1397 #define lpfc_rq_context_base_cq_SHIFT   0               /* Version 2 Only */
1398 #define lpfc_rq_context_base_cq_MASK    0x0000FFFF
1399 #define lpfc_rq_context_base_cq_WORD    word2
1400         uint32_t buffer_size;                           /* Version 1 Only */
1401 };
1402
1403 struct lpfc_mbx_rq_create {
1404         struct mbox_header header;
1405         union {
1406                 struct {
1407                         uint32_t word0;
1408 #define lpfc_mbx_rq_create_num_pages_SHIFT      0
1409 #define lpfc_mbx_rq_create_num_pages_MASK       0x0000FFFF
1410 #define lpfc_mbx_rq_create_num_pages_WORD       word0
1411 #define lpfc_mbx_rq_create_dua_SHIFT            16
1412 #define lpfc_mbx_rq_create_dua_MASK             0x00000001
1413 #define lpfc_mbx_rq_create_dua_WORD             word0
1414 #define lpfc_mbx_rq_create_bqu_SHIFT            17
1415 #define lpfc_mbx_rq_create_bqu_MASK             0x00000001
1416 #define lpfc_mbx_rq_create_bqu_WORD             word0
1417 #define lpfc_mbx_rq_create_ulp_num_SHIFT        24
1418 #define lpfc_mbx_rq_create_ulp_num_MASK         0x000000FF
1419 #define lpfc_mbx_rq_create_ulp_num_WORD         word0
1420                         struct rq_context context;
1421                         struct dma_address page[LPFC_MAX_RQ_PAGE];
1422                 } request;
1423                 struct {
1424                         uint32_t word0;
1425 #define lpfc_mbx_rq_create_q_cnt_v2_SHIFT       16
1426 #define lpfc_mbx_rq_create_q_cnt_v2_MASK        0x0000FFFF
1427 #define lpfc_mbx_rq_create_q_cnt_v2_WORD        word0
1428 #define lpfc_mbx_rq_create_q_id_SHIFT           0
1429 #define lpfc_mbx_rq_create_q_id_MASK            0x0000FFFF
1430 #define lpfc_mbx_rq_create_q_id_WORD            word0
1431                         uint32_t doorbell_offset;
1432                         uint32_t word2;
1433 #define lpfc_mbx_rq_create_bar_set_SHIFT        0
1434 #define lpfc_mbx_rq_create_bar_set_MASK         0x0000FFFF
1435 #define lpfc_mbx_rq_create_bar_set_WORD         word2
1436 #define lpfc_mbx_rq_create_db_format_SHIFT      16
1437 #define lpfc_mbx_rq_create_db_format_MASK       0x0000FFFF
1438 #define lpfc_mbx_rq_create_db_format_WORD       word2
1439                 } response;
1440         } u;
1441 };
1442
1443 struct lpfc_mbx_rq_create_v2 {
1444         union  lpfc_sli4_cfg_shdr cfg_shdr;
1445         union {
1446                 struct {
1447                         uint32_t word0;
1448 #define lpfc_mbx_rq_create_num_pages_SHIFT      0
1449 #define lpfc_mbx_rq_create_num_pages_MASK       0x0000FFFF
1450 #define lpfc_mbx_rq_create_num_pages_WORD       word0
1451 #define lpfc_mbx_rq_create_rq_cnt_SHIFT         16
1452 #define lpfc_mbx_rq_create_rq_cnt_MASK          0x000000FF
1453 #define lpfc_mbx_rq_create_rq_cnt_WORD          word0
1454 #define lpfc_mbx_rq_create_dua_SHIFT            16
1455 #define lpfc_mbx_rq_create_dua_MASK             0x00000001
1456 #define lpfc_mbx_rq_create_dua_WORD             word0
1457 #define lpfc_mbx_rq_create_bqu_SHIFT            17
1458 #define lpfc_mbx_rq_create_bqu_MASK             0x00000001
1459 #define lpfc_mbx_rq_create_bqu_WORD             word0
1460 #define lpfc_mbx_rq_create_ulp_num_SHIFT        24
1461 #define lpfc_mbx_rq_create_ulp_num_MASK         0x000000FF
1462 #define lpfc_mbx_rq_create_ulp_num_WORD         word0
1463 #define lpfc_mbx_rq_create_dim_SHIFT            29
1464 #define lpfc_mbx_rq_create_dim_MASK             0x00000001
1465 #define lpfc_mbx_rq_create_dim_WORD             word0
1466 #define lpfc_mbx_rq_create_dfd_SHIFT            30
1467 #define lpfc_mbx_rq_create_dfd_MASK             0x00000001
1468 #define lpfc_mbx_rq_create_dfd_WORD             word0
1469 #define lpfc_mbx_rq_create_dnb_SHIFT            31
1470 #define lpfc_mbx_rq_create_dnb_MASK             0x00000001
1471 #define lpfc_mbx_rq_create_dnb_WORD             word0
1472                         struct rq_context context;
1473                         struct dma_address page[1];
1474                 } request;
1475                 struct {
1476                         uint32_t word0;
1477 #define lpfc_mbx_rq_create_q_cnt_v2_SHIFT       16
1478 #define lpfc_mbx_rq_create_q_cnt_v2_MASK        0x0000FFFF
1479 #define lpfc_mbx_rq_create_q_cnt_v2_WORD        word0
1480 #define lpfc_mbx_rq_create_q_id_SHIFT           0
1481 #define lpfc_mbx_rq_create_q_id_MASK            0x0000FFFF
1482 #define lpfc_mbx_rq_create_q_id_WORD            word0
1483                         uint32_t doorbell_offset;
1484                         uint32_t word2;
1485 #define lpfc_mbx_rq_create_bar_set_SHIFT        0
1486 #define lpfc_mbx_rq_create_bar_set_MASK         0x0000FFFF
1487 #define lpfc_mbx_rq_create_bar_set_WORD         word2
1488 #define lpfc_mbx_rq_create_db_format_SHIFT      16
1489 #define lpfc_mbx_rq_create_db_format_MASK       0x0000FFFF
1490 #define lpfc_mbx_rq_create_db_format_WORD       word2
1491                 } response;
1492         } u;
1493 };
1494
1495 struct lpfc_mbx_rq_destroy {
1496         struct mbox_header header;
1497         union {
1498                 struct {
1499                         uint32_t word0;
1500 #define lpfc_mbx_rq_destroy_q_id_SHIFT  0
1501 #define lpfc_mbx_rq_destroy_q_id_MASK   0x0000FFFF
1502 #define lpfc_mbx_rq_destroy_q_id_WORD   word0
1503                 } request;
1504                 struct {
1505                         uint32_t word0;
1506                 } response;
1507         } u;
1508 };
1509
1510 struct mq_context {
1511         uint32_t word0;
1512 #define lpfc_mq_context_cq_id_SHIFT     22      /* Version 0 Only */
1513 #define lpfc_mq_context_cq_id_MASK      0x000003FF
1514 #define lpfc_mq_context_cq_id_WORD      word0
1515 #define lpfc_mq_context_ring_size_SHIFT 16
1516 #define lpfc_mq_context_ring_size_MASK  0x0000000F
1517 #define lpfc_mq_context_ring_size_WORD  word0
1518 #define LPFC_MQ_RING_SIZE_16            0x5
1519 #define LPFC_MQ_RING_SIZE_32            0x6
1520 #define LPFC_MQ_RING_SIZE_64            0x7
1521 #define LPFC_MQ_RING_SIZE_128           0x8
1522         uint32_t word1;
1523 #define lpfc_mq_context_valid_SHIFT     31
1524 #define lpfc_mq_context_valid_MASK      0x00000001
1525 #define lpfc_mq_context_valid_WORD      word1
1526         uint32_t reserved2;
1527         uint32_t reserved3;
1528 };
1529
1530 struct lpfc_mbx_mq_create {
1531         struct mbox_header header;
1532         union {
1533                 struct {
1534                         uint32_t word0;
1535 #define lpfc_mbx_mq_create_num_pages_SHIFT      0
1536 #define lpfc_mbx_mq_create_num_pages_MASK       0x0000FFFF
1537 #define lpfc_mbx_mq_create_num_pages_WORD       word0
1538                         struct mq_context context;
1539                         struct dma_address page[LPFC_MAX_MQ_PAGE];
1540                 } request;
1541                 struct {
1542                         uint32_t word0;
1543 #define lpfc_mbx_mq_create_q_id_SHIFT   0
1544 #define lpfc_mbx_mq_create_q_id_MASK    0x0000FFFF
1545 #define lpfc_mbx_mq_create_q_id_WORD    word0
1546                 } response;
1547         } u;
1548 };
1549
1550 struct lpfc_mbx_mq_create_ext {
1551         struct mbox_header header;
1552         union {
1553                 struct {
1554                         uint32_t word0;
1555 #define lpfc_mbx_mq_create_ext_num_pages_SHIFT  0
1556 #define lpfc_mbx_mq_create_ext_num_pages_MASK   0x0000FFFF
1557 #define lpfc_mbx_mq_create_ext_num_pages_WORD   word0
1558 #define lpfc_mbx_mq_create_ext_cq_id_SHIFT      16      /* Version 1 Only */
1559 #define lpfc_mbx_mq_create_ext_cq_id_MASK       0x0000FFFF
1560 #define lpfc_mbx_mq_create_ext_cq_id_WORD       word0
1561                         uint32_t async_evt_bmap;
1562 #define lpfc_mbx_mq_create_ext_async_evt_link_SHIFT     LPFC_TRAILER_CODE_LINK
1563 #define lpfc_mbx_mq_create_ext_async_evt_link_MASK      0x00000001
1564 #define lpfc_mbx_mq_create_ext_async_evt_link_WORD      async_evt_bmap
1565 #define LPFC_EVT_CODE_LINK_NO_LINK      0x0
1566 #define LPFC_EVT_CODE_LINK_10_MBIT      0x1
1567 #define LPFC_EVT_CODE_LINK_100_MBIT     0x2
1568 #define LPFC_EVT_CODE_LINK_1_GBIT       0x3
1569 #define LPFC_EVT_CODE_LINK_10_GBIT      0x4
1570 #define lpfc_mbx_mq_create_ext_async_evt_fip_SHIFT      LPFC_TRAILER_CODE_FCOE
1571 #define lpfc_mbx_mq_create_ext_async_evt_fip_MASK       0x00000001
1572 #define lpfc_mbx_mq_create_ext_async_evt_fip_WORD       async_evt_bmap
1573 #define lpfc_mbx_mq_create_ext_async_evt_group5_SHIFT   LPFC_TRAILER_CODE_GRP5
1574 #define lpfc_mbx_mq_create_ext_async_evt_group5_MASK    0x00000001
1575 #define lpfc_mbx_mq_create_ext_async_evt_group5_WORD    async_evt_bmap
1576 #define lpfc_mbx_mq_create_ext_async_evt_fc_SHIFT       LPFC_TRAILER_CODE_FC
1577 #define lpfc_mbx_mq_create_ext_async_evt_fc_MASK        0x00000001
1578 #define lpfc_mbx_mq_create_ext_async_evt_fc_WORD        async_evt_bmap
1579 #define LPFC_EVT_CODE_FC_NO_LINK        0x0
1580 #define LPFC_EVT_CODE_FC_1_GBAUD        0x1
1581 #define LPFC_EVT_CODE_FC_2_GBAUD        0x2
1582 #define LPFC_EVT_CODE_FC_4_GBAUD        0x4
1583 #define LPFC_EVT_CODE_FC_8_GBAUD        0x8
1584 #define LPFC_EVT_CODE_FC_10_GBAUD       0xA
1585 #define LPFC_EVT_CODE_FC_16_GBAUD       0x10
1586 #define lpfc_mbx_mq_create_ext_async_evt_sli_SHIFT      LPFC_TRAILER_CODE_SLI
1587 #define lpfc_mbx_mq_create_ext_async_evt_sli_MASK       0x00000001
1588 #define lpfc_mbx_mq_create_ext_async_evt_sli_WORD       async_evt_bmap
1589                         struct mq_context context;
1590                         struct dma_address page[LPFC_MAX_MQ_PAGE];
1591                 } request;
1592                 struct {
1593                         uint32_t word0;
1594 #define lpfc_mbx_mq_create_q_id_SHIFT   0
1595 #define lpfc_mbx_mq_create_q_id_MASK    0x0000FFFF
1596 #define lpfc_mbx_mq_create_q_id_WORD    word0
1597                 } response;
1598         } u;
1599 #define LPFC_ASYNC_EVENT_LINK_STATE     0x2
1600 #define LPFC_ASYNC_EVENT_FCF_STATE      0x4
1601 #define LPFC_ASYNC_EVENT_GROUP5         0x20
1602 };
1603
1604 struct lpfc_mbx_mq_destroy {
1605         struct mbox_header header;
1606         union {
1607                 struct {
1608                         uint32_t word0;
1609 #define lpfc_mbx_mq_destroy_q_id_SHIFT  0
1610 #define lpfc_mbx_mq_destroy_q_id_MASK   0x0000FFFF
1611 #define lpfc_mbx_mq_destroy_q_id_WORD   word0
1612                 } request;
1613                 struct {
1614                         uint32_t word0;
1615                 } response;
1616         } u;
1617 };
1618
1619 /* Start Gen 2 SLI4 Mailbox definitions: */
1620
1621 /* Define allocate-ready Gen 2 SLI4 FCoE Resource Extent Types. */
1622 #define LPFC_RSC_TYPE_FCOE_VFI  0x20
1623 #define LPFC_RSC_TYPE_FCOE_VPI  0x21
1624 #define LPFC_RSC_TYPE_FCOE_RPI  0x22
1625 #define LPFC_RSC_TYPE_FCOE_XRI  0x23
1626
1627 struct lpfc_mbx_get_rsrc_extent_info {
1628         struct mbox_header header;
1629         union {
1630                 struct {
1631                         uint32_t word4;
1632 #define lpfc_mbx_get_rsrc_extent_info_type_SHIFT        0
1633 #define lpfc_mbx_get_rsrc_extent_info_type_MASK         0x0000FFFF
1634 #define lpfc_mbx_get_rsrc_extent_info_type_WORD         word4
1635                 } req;
1636                 struct {
1637                         uint32_t word4;
1638 #define lpfc_mbx_get_rsrc_extent_info_cnt_SHIFT         0
1639 #define lpfc_mbx_get_rsrc_extent_info_cnt_MASK          0x0000FFFF
1640 #define lpfc_mbx_get_rsrc_extent_info_cnt_WORD          word4
1641 #define lpfc_mbx_get_rsrc_extent_info_size_SHIFT        16
1642 #define lpfc_mbx_get_rsrc_extent_info_size_MASK         0x0000FFFF
1643 #define lpfc_mbx_get_rsrc_extent_info_size_WORD         word4
1644                 } rsp;
1645         } u;
1646 };
1647
1648 struct lpfc_mbx_query_fw_config {
1649         struct mbox_header header;
1650         struct {
1651                 uint32_t config_number;
1652 #define LPFC_FC_FCOE            0x00000007
1653                 uint32_t asic_revision;
1654                 uint32_t physical_port;
1655                 uint32_t function_mode;
1656 #define LPFC_FCOE_INI_MODE      0x00000040
1657 #define LPFC_FCOE_TGT_MODE      0x00000080
1658 #define LPFC_DUA_MODE           0x00000800
1659                 uint32_t ulp0_mode;
1660 #define LPFC_ULP_FCOE_INIT_MODE 0x00000040
1661 #define LPFC_ULP_FCOE_TGT_MODE  0x00000080
1662                 uint32_t ulp0_nap_words[12];
1663                 uint32_t ulp1_mode;
1664                 uint32_t ulp1_nap_words[12];
1665                 uint32_t function_capabilities;
1666                 uint32_t cqid_base;
1667                 uint32_t cqid_tot;
1668                 uint32_t eqid_base;
1669                 uint32_t eqid_tot;
1670                 uint32_t ulp0_nap2_words[2];
1671                 uint32_t ulp1_nap2_words[2];
1672         } rsp;
1673 };
1674
1675 struct lpfc_mbx_set_beacon_config {
1676         struct mbox_header header;
1677         uint32_t word4;
1678 #define lpfc_mbx_set_beacon_port_num_SHIFT              0
1679 #define lpfc_mbx_set_beacon_port_num_MASK               0x0000003F
1680 #define lpfc_mbx_set_beacon_port_num_WORD               word4
1681 #define lpfc_mbx_set_beacon_port_type_SHIFT             6
1682 #define lpfc_mbx_set_beacon_port_type_MASK              0x00000003
1683 #define lpfc_mbx_set_beacon_port_type_WORD              word4
1684 #define lpfc_mbx_set_beacon_state_SHIFT                 8
1685 #define lpfc_mbx_set_beacon_state_MASK                  0x000000FF
1686 #define lpfc_mbx_set_beacon_state_WORD                  word4
1687 #define lpfc_mbx_set_beacon_duration_SHIFT              16
1688 #define lpfc_mbx_set_beacon_duration_MASK               0x000000FF
1689 #define lpfc_mbx_set_beacon_duration_WORD               word4
1690 #define lpfc_mbx_set_beacon_status_duration_SHIFT       24
1691 #define lpfc_mbx_set_beacon_status_duration_MASK        0x000000FF
1692 #define lpfc_mbx_set_beacon_status_duration_WORD        word4
1693 };
1694
1695 struct lpfc_id_range {
1696         uint32_t word5;
1697 #define lpfc_mbx_rsrc_id_word4_0_SHIFT  0
1698 #define lpfc_mbx_rsrc_id_word4_0_MASK   0x0000FFFF
1699 #define lpfc_mbx_rsrc_id_word4_0_WORD   word5
1700 #define lpfc_mbx_rsrc_id_word4_1_SHIFT  16
1701 #define lpfc_mbx_rsrc_id_word4_1_MASK   0x0000FFFF
1702 #define lpfc_mbx_rsrc_id_word4_1_WORD   word5
1703 };
1704
1705 struct lpfc_mbx_set_link_diag_state {
1706         struct mbox_header header;
1707         union {
1708                 struct {
1709                         uint32_t word0;
1710 #define lpfc_mbx_set_diag_state_diag_SHIFT      0
1711 #define lpfc_mbx_set_diag_state_diag_MASK       0x00000001
1712 #define lpfc_mbx_set_diag_state_diag_WORD       word0
1713 #define lpfc_mbx_set_diag_state_diag_bit_valid_SHIFT    2
1714 #define lpfc_mbx_set_diag_state_diag_bit_valid_MASK     0x00000001
1715 #define lpfc_mbx_set_diag_state_diag_bit_valid_WORD     word0
1716 #define LPFC_DIAG_STATE_DIAG_BIT_VALID_NO_CHANGE        0
1717 #define LPFC_DIAG_STATE_DIAG_BIT_VALID_CHANGE           1
1718 #define lpfc_mbx_set_diag_state_link_num_SHIFT  16
1719 #define lpfc_mbx_set_diag_state_link_num_MASK   0x0000003F
1720 #define lpfc_mbx_set_diag_state_link_num_WORD   word0
1721 #define lpfc_mbx_set_diag_state_link_type_SHIFT 22
1722 #define lpfc_mbx_set_diag_state_link_type_MASK  0x00000003
1723 #define lpfc_mbx_set_diag_state_link_type_WORD  word0
1724                 } req;
1725                 struct {
1726                         uint32_t word0;
1727                 } rsp;
1728         } u;
1729 };
1730
1731 struct lpfc_mbx_set_link_diag_loopback {
1732         struct mbox_header header;
1733         union {
1734                 struct {
1735                         uint32_t word0;
1736 #define lpfc_mbx_set_diag_lpbk_type_SHIFT       0
1737 #define lpfc_mbx_set_diag_lpbk_type_MASK        0x00000003
1738 #define lpfc_mbx_set_diag_lpbk_type_WORD        word0
1739 #define LPFC_DIAG_LOOPBACK_TYPE_DISABLE         0x0
1740 #define LPFC_DIAG_LOOPBACK_TYPE_INTERNAL        0x1
1741 #define LPFC_DIAG_LOOPBACK_TYPE_SERDES          0x2
1742 #define lpfc_mbx_set_diag_lpbk_link_num_SHIFT   16
1743 #define lpfc_mbx_set_diag_lpbk_link_num_MASK    0x0000003F
1744 #define lpfc_mbx_set_diag_lpbk_link_num_WORD    word0
1745 #define lpfc_mbx_set_diag_lpbk_link_type_SHIFT  22
1746 #define lpfc_mbx_set_diag_lpbk_link_type_MASK   0x00000003
1747 #define lpfc_mbx_set_diag_lpbk_link_type_WORD   word0
1748                 } req;
1749                 struct {
1750                         uint32_t word0;
1751                 } rsp;
1752         } u;
1753 };
1754
1755 struct lpfc_mbx_run_link_diag_test {
1756         struct mbox_header header;
1757         union {
1758                 struct {
1759                         uint32_t word0;
1760 #define lpfc_mbx_run_diag_test_link_num_SHIFT   16
1761 #define lpfc_mbx_run_diag_test_link_num_MASK    0x0000003F
1762 #define lpfc_mbx_run_diag_test_link_num_WORD    word0
1763 #define lpfc_mbx_run_diag_test_link_type_SHIFT  22
1764 #define lpfc_mbx_run_diag_test_link_type_MASK   0x00000003
1765 #define lpfc_mbx_run_diag_test_link_type_WORD   word0
1766                         uint32_t word1;
1767 #define lpfc_mbx_run_diag_test_test_id_SHIFT    0
1768 #define lpfc_mbx_run_diag_test_test_id_MASK     0x0000FFFF
1769 #define lpfc_mbx_run_diag_test_test_id_WORD     word1
1770 #define lpfc_mbx_run_diag_test_loops_SHIFT      16
1771 #define lpfc_mbx_run_diag_test_loops_MASK       0x0000FFFF
1772 #define lpfc_mbx_run_diag_test_loops_WORD       word1
1773                         uint32_t word2;
1774 #define lpfc_mbx_run_diag_test_test_ver_SHIFT   0
1775 #define lpfc_mbx_run_diag_test_test_ver_MASK    0x0000FFFF
1776 #define lpfc_mbx_run_diag_test_test_ver_WORD    word2
1777 #define lpfc_mbx_run_diag_test_err_act_SHIFT    16
1778 #define lpfc_mbx_run_diag_test_err_act_MASK     0x000000FF
1779 #define lpfc_mbx_run_diag_test_err_act_WORD     word2
1780                 } req;
1781                 struct {
1782                         uint32_t word0;
1783                 } rsp;
1784         } u;
1785 };
1786
1787 /*
1788  * struct lpfc_mbx_alloc_rsrc_extents:
1789  * A mbox is generically 256 bytes long. An SLI4_CONFIG mailbox requires
1790  * 6 words of header + 4 words of shared subcommand header +
1791  * 1 words of Extent-Opcode-specific header = 11 words or 44 bytes total.
1792  *
1793  * An embedded version of SLI4_CONFIG therefore has 256 - 44 = 212 bytes
1794  * for extents payload.
1795  *
1796  * 212/2 (bytes per extent) = 106 extents.
1797  * 106/2 (extents per word) = 53 words.
1798  * lpfc_id_range id is statically size to 53.
1799  *
1800  * This mailbox definition is used for ALLOC or GET_ALLOCATED
1801  * extent ranges.  For ALLOC, the type and cnt are required.
1802  * For GET_ALLOCATED, only the type is required.
1803  */
1804 struct lpfc_mbx_alloc_rsrc_extents {
1805         struct mbox_header header;
1806         union {
1807                 struct {
1808                         uint32_t word4;
1809 #define lpfc_mbx_alloc_rsrc_extents_type_SHIFT  0
1810 #define lpfc_mbx_alloc_rsrc_extents_type_MASK   0x0000FFFF
1811 #define lpfc_mbx_alloc_rsrc_extents_type_WORD   word4
1812 #define lpfc_mbx_alloc_rsrc_extents_cnt_SHIFT   16
1813 #define lpfc_mbx_alloc_rsrc_extents_cnt_MASK    0x0000FFFF
1814 #define lpfc_mbx_alloc_rsrc_extents_cnt_WORD    word4
1815                 } req;
1816                 struct {
1817                         uint32_t word4;
1818 #define lpfc_mbx_rsrc_cnt_SHIFT 0
1819 #define lpfc_mbx_rsrc_cnt_MASK  0x0000FFFF
1820 #define lpfc_mbx_rsrc_cnt_WORD  word4
1821                         struct lpfc_id_range id[53];
1822                 } rsp;
1823         } u;
1824 };
1825
1826 /*
1827  * This is the non-embedded version of ALLOC or GET RSRC_EXTENTS. Word4 in this
1828  * structure shares the same SHIFT/MASK/WORD defines provided in the
1829  * mbx_alloc_rsrc_extents and mbx_get_alloc_rsrc_extents, word4, provided in
1830  * the structures defined above.  This non-embedded structure provides for the
1831  * maximum number of extents supported by the port.
1832  */
1833 struct lpfc_mbx_nembed_rsrc_extent {
1834         union  lpfc_sli4_cfg_shdr cfg_shdr;
1835         uint32_t word4;
1836         struct lpfc_id_range id;
1837 };
1838
1839 struct lpfc_mbx_dealloc_rsrc_extents {
1840         struct mbox_header header;
1841         struct {
1842                 uint32_t word4;
1843 #define lpfc_mbx_dealloc_rsrc_extents_type_SHIFT        0
1844 #define lpfc_mbx_dealloc_rsrc_extents_type_MASK         0x0000FFFF
1845 #define lpfc_mbx_dealloc_rsrc_extents_type_WORD         word4
1846         } req;
1847
1848 };
1849
1850 /* Start SLI4 FCoE specific mbox structures. */
1851
1852 struct lpfc_mbx_post_hdr_tmpl {
1853         struct mbox_header header;
1854         uint32_t word10;
1855 #define lpfc_mbx_post_hdr_tmpl_rpi_offset_SHIFT  0
1856 #define lpfc_mbx_post_hdr_tmpl_rpi_offset_MASK   0x0000FFFF
1857 #define lpfc_mbx_post_hdr_tmpl_rpi_offset_WORD   word10
1858 #define lpfc_mbx_post_hdr_tmpl_page_cnt_SHIFT   16
1859 #define lpfc_mbx_post_hdr_tmpl_page_cnt_MASK    0x0000FFFF
1860 #define lpfc_mbx_post_hdr_tmpl_page_cnt_WORD    word10
1861         uint32_t rpi_paddr_lo;
1862         uint32_t rpi_paddr_hi;
1863 };
1864
1865 struct sli4_sge {       /* SLI-4 */
1866         uint32_t addr_hi;
1867         uint32_t addr_lo;
1868
1869         uint32_t word2;
1870 #define lpfc_sli4_sge_offset_SHIFT      0
1871 #define lpfc_sli4_sge_offset_MASK       0x07FFFFFF
1872 #define lpfc_sli4_sge_offset_WORD       word2
1873 #define lpfc_sli4_sge_type_SHIFT        27
1874 #define lpfc_sli4_sge_type_MASK         0x0000000F
1875 #define lpfc_sli4_sge_type_WORD         word2
1876 #define LPFC_SGE_TYPE_DATA              0x0
1877 #define LPFC_SGE_TYPE_DIF               0x4
1878 #define LPFC_SGE_TYPE_LSP               0x5
1879 #define LPFC_SGE_TYPE_PEDIF             0x6
1880 #define LPFC_SGE_TYPE_PESEED            0x7
1881 #define LPFC_SGE_TYPE_DISEED            0x8
1882 #define LPFC_SGE_TYPE_ENC               0x9
1883 #define LPFC_SGE_TYPE_ATM               0xA
1884 #define LPFC_SGE_TYPE_SKIP              0xC
1885 #define lpfc_sli4_sge_last_SHIFT        31 /* Last SEG in the SGL sets it */
1886 #define lpfc_sli4_sge_last_MASK         0x00000001
1887 #define lpfc_sli4_sge_last_WORD         word2
1888         uint32_t sge_len;
1889 };
1890
1891 struct sli4_sge_diseed {        /* SLI-4 */
1892         uint32_t ref_tag;
1893         uint32_t ref_tag_tran;
1894
1895         uint32_t word2;
1896 #define lpfc_sli4_sge_dif_apptran_SHIFT 0
1897 #define lpfc_sli4_sge_dif_apptran_MASK  0x0000FFFF
1898 #define lpfc_sli4_sge_dif_apptran_WORD  word2
1899 #define lpfc_sli4_sge_dif_af_SHIFT      24
1900 #define lpfc_sli4_sge_dif_af_MASK       0x00000001
1901 #define lpfc_sli4_sge_dif_af_WORD       word2
1902 #define lpfc_sli4_sge_dif_na_SHIFT      25
1903 #define lpfc_sli4_sge_dif_na_MASK       0x00000001
1904 #define lpfc_sli4_sge_dif_na_WORD       word2
1905 #define lpfc_sli4_sge_dif_hi_SHIFT      26
1906 #define lpfc_sli4_sge_dif_hi_MASK       0x00000001
1907 #define lpfc_sli4_sge_dif_hi_WORD       word2
1908 #define lpfc_sli4_sge_dif_type_SHIFT    27
1909 #define lpfc_sli4_sge_dif_type_MASK     0x0000000F
1910 #define lpfc_sli4_sge_dif_type_WORD     word2
1911 #define lpfc_sli4_sge_dif_last_SHIFT    31 /* Last SEG in the SGL sets it */
1912 #define lpfc_sli4_sge_dif_last_MASK     0x00000001
1913 #define lpfc_sli4_sge_dif_last_WORD     word2
1914         uint32_t word3;
1915 #define lpfc_sli4_sge_dif_apptag_SHIFT  0
1916 #define lpfc_sli4_sge_dif_apptag_MASK   0x0000FFFF
1917 #define lpfc_sli4_sge_dif_apptag_WORD   word3
1918 #define lpfc_sli4_sge_dif_bs_SHIFT      16
1919 #define lpfc_sli4_sge_dif_bs_MASK       0x00000007
1920 #define lpfc_sli4_sge_dif_bs_WORD       word3
1921 #define lpfc_sli4_sge_dif_ai_SHIFT      19
1922 #define lpfc_sli4_sge_dif_ai_MASK       0x00000001
1923 #define lpfc_sli4_sge_dif_ai_WORD       word3
1924 #define lpfc_sli4_sge_dif_me_SHIFT      20
1925 #define lpfc_sli4_sge_dif_me_MASK       0x00000001
1926 #define lpfc_sli4_sge_dif_me_WORD       word3
1927 #define lpfc_sli4_sge_dif_re_SHIFT      21
1928 #define lpfc_sli4_sge_dif_re_MASK       0x00000001
1929 #define lpfc_sli4_sge_dif_re_WORD       word3
1930 #define lpfc_sli4_sge_dif_ce_SHIFT      22
1931 #define lpfc_sli4_sge_dif_ce_MASK       0x00000001
1932 #define lpfc_sli4_sge_dif_ce_WORD       word3
1933 #define lpfc_sli4_sge_dif_nr_SHIFT      23
1934 #define lpfc_sli4_sge_dif_nr_MASK       0x00000001
1935 #define lpfc_sli4_sge_dif_nr_WORD       word3
1936 #define lpfc_sli4_sge_dif_oprx_SHIFT    24
1937 #define lpfc_sli4_sge_dif_oprx_MASK     0x0000000F
1938 #define lpfc_sli4_sge_dif_oprx_WORD     word3
1939 #define lpfc_sli4_sge_dif_optx_SHIFT    28
1940 #define lpfc_sli4_sge_dif_optx_MASK     0x0000000F
1941 #define lpfc_sli4_sge_dif_optx_WORD     word3
1942 /* optx and oprx use BG_OP_IN defines in lpfc_hw.h */
1943 };
1944
1945 struct fcf_record {
1946         uint32_t max_rcv_size;
1947         uint32_t fka_adv_period;
1948         uint32_t fip_priority;
1949         uint32_t word3;
1950 #define lpfc_fcf_record_mac_0_SHIFT             0
1951 #define lpfc_fcf_record_mac_0_MASK              0x000000FF
1952 #define lpfc_fcf_record_mac_0_WORD              word3
1953 #define lpfc_fcf_record_mac_1_SHIFT             8
1954 #define lpfc_fcf_record_mac_1_MASK              0x000000FF
1955 #define lpfc_fcf_record_mac_1_WORD              word3
1956 #define lpfc_fcf_record_mac_2_SHIFT             16
1957 #define lpfc_fcf_record_mac_2_MASK              0x000000FF
1958 #define lpfc_fcf_record_mac_2_WORD              word3
1959 #define lpfc_fcf_record_mac_3_SHIFT             24
1960 #define lpfc_fcf_record_mac_3_MASK              0x000000FF
1961 #define lpfc_fcf_record_mac_3_WORD              word3
1962         uint32_t word4;
1963 #define lpfc_fcf_record_mac_4_SHIFT             0
1964 #define lpfc_fcf_record_mac_4_MASK              0x000000FF
1965 #define lpfc_fcf_record_mac_4_WORD              word4
1966 #define lpfc_fcf_record_mac_5_SHIFT             8
1967 #define lpfc_fcf_record_mac_5_MASK              0x000000FF
1968 #define lpfc_fcf_record_mac_5_WORD              word4
1969 #define lpfc_fcf_record_fcf_avail_SHIFT         16
1970 #define lpfc_fcf_record_fcf_avail_MASK          0x000000FF
1971 #define lpfc_fcf_record_fcf_avail_WORD          word4
1972 #define lpfc_fcf_record_mac_addr_prov_SHIFT     24
1973 #define lpfc_fcf_record_mac_addr_prov_MASK      0x000000FF
1974 #define lpfc_fcf_record_mac_addr_prov_WORD      word4
1975 #define LPFC_FCF_FPMA           1       /* Fabric Provided MAC Address */
1976 #define LPFC_FCF_SPMA           2       /* Server Provided MAC Address */
1977         uint32_t word5;
1978 #define lpfc_fcf_record_fab_name_0_SHIFT        0
1979 #define lpfc_fcf_record_fab_name_0_MASK         0x000000FF
1980 #define lpfc_fcf_record_fab_name_0_WORD         word5
1981 #define lpfc_fcf_record_fab_name_1_SHIFT        8
1982 #define lpfc_fcf_record_fab_name_1_MASK         0x000000FF
1983 #define lpfc_fcf_record_fab_name_1_WORD         word5
1984 #define lpfc_fcf_record_fab_name_2_SHIFT        16
1985 #define lpfc_fcf_record_fab_name_2_MASK         0x000000FF
1986 #define lpfc_fcf_record_fab_name_2_WORD         word5
1987 #define lpfc_fcf_record_fab_name_3_SHIFT        24
1988 #define lpfc_fcf_record_fab_name_3_MASK         0x000000FF
1989 #define lpfc_fcf_record_fab_name_3_WORD         word5
1990         uint32_t word6;
1991 #define lpfc_fcf_record_fab_name_4_SHIFT        0
1992 #define lpfc_fcf_record_fab_name_4_MASK         0x000000FF
1993 #define lpfc_fcf_record_fab_name_4_WORD         word6
1994 #define lpfc_fcf_record_fab_name_5_SHIFT        8
1995 #define lpfc_fcf_record_fab_name_5_MASK         0x000000FF
1996 #define lpfc_fcf_record_fab_name_5_WORD         word6
1997 #define lpfc_fcf_record_fab_name_6_SHIFT        16
1998 #define lpfc_fcf_record_fab_name_6_MASK         0x000000FF
1999 #define lpfc_fcf_record_fab_name_6_WORD         word6
2000 #define lpfc_fcf_record_fab_name_7_SHIFT        24
2001 #define lpfc_fcf_record_fab_name_7_MASK         0x000000FF
2002 #define lpfc_fcf_record_fab_name_7_WORD         word6
2003         uint32_t word7;
2004 #define lpfc_fcf_record_fc_map_0_SHIFT          0
2005 #define lpfc_fcf_record_fc_map_0_MASK           0x000000FF
2006 #define lpfc_fcf_record_fc_map_0_WORD           word7
2007 #define lpfc_fcf_record_fc_map_1_SHIFT          8
2008 #define lpfc_fcf_record_fc_map_1_MASK           0x000000FF
2009 #define lpfc_fcf_record_fc_map_1_WORD           word7
2010 #define lpfc_fcf_record_fc_map_2_SHIFT          16
2011 #define lpfc_fcf_record_fc_map_2_MASK           0x000000FF
2012 #define lpfc_fcf_record_fc_map_2_WORD           word7
2013 #define lpfc_fcf_record_fcf_valid_SHIFT         24
2014 #define lpfc_fcf_record_fcf_valid_MASK          0x00000001
2015 #define lpfc_fcf_record_fcf_valid_WORD          word7
2016 #define lpfc_fcf_record_fcf_fc_SHIFT            25
2017 #define lpfc_fcf_record_fcf_fc_MASK             0x00000001
2018 #define lpfc_fcf_record_fcf_fc_WORD             word7
2019 #define lpfc_fcf_record_fcf_sol_SHIFT           31
2020 #define lpfc_fcf_record_fcf_sol_MASK            0x00000001
2021 #define lpfc_fcf_record_fcf_sol_WORD            word7
2022         uint32_t word8;
2023 #define lpfc_fcf_record_fcf_index_SHIFT         0
2024 #define lpfc_fcf_record_fcf_index_MASK          0x0000FFFF
2025 #define lpfc_fcf_record_fcf_index_WORD          word8
2026 #define lpfc_fcf_record_fcf_state_SHIFT         16
2027 #define lpfc_fcf_record_fcf_state_MASK          0x0000FFFF
2028 #define lpfc_fcf_record_fcf_state_WORD          word8
2029         uint8_t vlan_bitmap[512];
2030         uint32_t word137;
2031 #define lpfc_fcf_record_switch_name_0_SHIFT     0
2032 #define lpfc_fcf_record_switch_name_0_MASK      0x000000FF
2033 #define lpfc_fcf_record_switch_name_0_WORD      word137
2034 #define lpfc_fcf_record_switch_name_1_SHIFT     8
2035 #define lpfc_fcf_record_switch_name_1_MASK      0x000000FF
2036 #define lpfc_fcf_record_switch_name_1_WORD      word137
2037 #define lpfc_fcf_record_switch_name_2_SHIFT     16
2038 #define lpfc_fcf_record_switch_name_2_MASK      0x000000FF
2039 #define lpfc_fcf_record_switch_name_2_WORD      word137
2040 #define lpfc_fcf_record_switch_name_3_SHIFT     24
2041 #define lpfc_fcf_record_switch_name_3_MASK      0x000000FF
2042 #define lpfc_fcf_record_switch_name_3_WORD      word137
2043         uint32_t word138;
2044 #define lpfc_fcf_record_switch_name_4_SHIFT     0
2045 #define lpfc_fcf_record_switch_name_4_MASK      0x000000FF
2046 #define lpfc_fcf_record_switch_name_4_WORD      word138
2047 #define lpfc_fcf_record_switch_name_5_SHIFT     8
2048 #define lpfc_fcf_record_switch_name_5_MASK      0x000000FF
2049 #define lpfc_fcf_record_switch_name_5_WORD      word138
2050 #define lpfc_fcf_record_switch_name_6_SHIFT     16
2051 #define lpfc_fcf_record_switch_name_6_MASK      0x000000FF
2052 #define lpfc_fcf_record_switch_name_6_WORD      word138
2053 #define lpfc_fcf_record_switch_name_7_SHIFT     24
2054 #define lpfc_fcf_record_switch_name_7_MASK      0x000000FF
2055 #define lpfc_fcf_record_switch_name_7_WORD      word138
2056 };
2057
2058 struct lpfc_mbx_read_fcf_tbl {
2059         union lpfc_sli4_cfg_shdr cfg_shdr;
2060         union {
2061                 struct {
2062                         uint32_t word10;
2063 #define lpfc_mbx_read_fcf_tbl_indx_SHIFT        0
2064 #define lpfc_mbx_read_fcf_tbl_indx_MASK         0x0000FFFF
2065 #define lpfc_mbx_read_fcf_tbl_indx_WORD         word10
2066                 } request;
2067                 struct {
2068                         uint32_t eventag;
2069                 } response;
2070         } u;
2071         uint32_t word11;
2072 #define lpfc_mbx_read_fcf_tbl_nxt_vindx_SHIFT   0
2073 #define lpfc_mbx_read_fcf_tbl_nxt_vindx_MASK    0x0000FFFF
2074 #define lpfc_mbx_read_fcf_tbl_nxt_vindx_WORD    word11
2075 };
2076
2077 struct lpfc_mbx_add_fcf_tbl_entry {
2078         union lpfc_sli4_cfg_shdr cfg_shdr;
2079         uint32_t word10;
2080 #define lpfc_mbx_add_fcf_tbl_fcfi_SHIFT        0
2081 #define lpfc_mbx_add_fcf_tbl_fcfi_MASK         0x0000FFFF
2082 #define lpfc_mbx_add_fcf_tbl_fcfi_WORD         word10
2083         struct lpfc_mbx_sge fcf_sge;
2084 };
2085
2086 struct lpfc_mbx_del_fcf_tbl_entry {
2087         struct mbox_header header;
2088         uint32_t word10;
2089 #define lpfc_mbx_del_fcf_tbl_count_SHIFT        0
2090 #define lpfc_mbx_del_fcf_tbl_count_MASK         0x0000FFFF
2091 #define lpfc_mbx_del_fcf_tbl_count_WORD         word10
2092 #define lpfc_mbx_del_fcf_tbl_index_SHIFT        16
2093 #define lpfc_mbx_del_fcf_tbl_index_MASK         0x0000FFFF
2094 #define lpfc_mbx_del_fcf_tbl_index_WORD         word10
2095 };
2096
2097 struct lpfc_mbx_redisc_fcf_tbl {
2098         struct mbox_header header;
2099         uint32_t word10;
2100 #define lpfc_mbx_redisc_fcf_count_SHIFT         0
2101 #define lpfc_mbx_redisc_fcf_count_MASK          0x0000FFFF
2102 #define lpfc_mbx_redisc_fcf_count_WORD          word10
2103         uint32_t resvd;
2104         uint32_t word12;
2105 #define lpfc_mbx_redisc_fcf_index_SHIFT         0
2106 #define lpfc_mbx_redisc_fcf_index_MASK          0x0000FFFF
2107 #define lpfc_mbx_redisc_fcf_index_WORD          word12
2108 };
2109
2110 /* Status field for embedded SLI_CONFIG mailbox command */
2111 #define STATUS_SUCCESS                                  0x0
2112 #define STATUS_FAILED                                   0x1
2113 #define STATUS_ILLEGAL_REQUEST                          0x2
2114 #define STATUS_ILLEGAL_FIELD                            0x3
2115 #define STATUS_INSUFFICIENT_BUFFER                      0x4
2116 #define STATUS_UNAUTHORIZED_REQUEST                     0x5
2117 #define STATUS_FLASHROM_SAVE_FAILED                     0x17
2118 #define STATUS_FLASHROM_RESTORE_FAILED                  0x18
2119 #define STATUS_ICCBINDEX_ALLOC_FAILED                   0x1a
2120 #define STATUS_IOCTLHANDLE_ALLOC_FAILED                 0x1b
2121 #define STATUS_INVALID_PHY_ADDR_FROM_OSM                0x1c
2122 #define STATUS_INVALID_PHY_ADDR_LEN_FROM_OSM            0x1d
2123 #define STATUS_ASSERT_FAILED                            0x1e
2124 #define STATUS_INVALID_SESSION                          0x1f
2125 #define STATUS_INVALID_CONNECTION                       0x20
2126 #define STATUS_BTL_PATH_EXCEEDS_OSM_LIMIT               0x21
2127 #define STATUS_BTL_NO_FREE_SLOT_PATH                    0x24
2128 #define STATUS_BTL_NO_FREE_SLOT_TGTID                   0x25
2129 #define STATUS_OSM_DEVSLOT_NOT_FOUND                    0x26
2130 #define STATUS_FLASHROM_READ_FAILED                     0x27
2131 #define STATUS_POLL_IOCTL_TIMEOUT                       0x28
2132 #define STATUS_ERROR_ACITMAIN                           0x2a
2133 #define STATUS_REBOOT_REQUIRED                          0x2c
2134 #define STATUS_FCF_IN_USE                               0x3a
2135 #define STATUS_FCF_TABLE_EMPTY                          0x43
2136
2137 /*
2138  * Additional status field for embedded SLI_CONFIG mailbox
2139  * command.
2140  */
2141 #define ADD_STATUS_OPERATION_ALREADY_ACTIVE             0x67
2142
2143 struct lpfc_mbx_sli4_config {
2144         struct mbox_header header;
2145 };
2146
2147 struct lpfc_mbx_init_vfi {
2148         uint32_t word1;
2149 #define lpfc_init_vfi_vr_SHIFT          31
2150 #define lpfc_init_vfi_vr_MASK           0x00000001
2151 #define lpfc_init_vfi_vr_WORD           word1
2152 #define lpfc_init_vfi_vt_SHIFT          30
2153 #define lpfc_init_vfi_vt_MASK           0x00000001
2154 #define lpfc_init_vfi_vt_WORD           word1
2155 #define lpfc_init_vfi_vf_SHIFT          29
2156 #define lpfc_init_vfi_vf_MASK           0x00000001
2157 #define lpfc_init_vfi_vf_WORD           word1
2158 #define lpfc_init_vfi_vp_SHIFT          28
2159 #define lpfc_init_vfi_vp_MASK           0x00000001
2160 #define lpfc_init_vfi_vp_WORD           word1
2161 #define lpfc_init_vfi_vfi_SHIFT         0
2162 #define lpfc_init_vfi_vfi_MASK          0x0000FFFF
2163 #define lpfc_init_vfi_vfi_WORD          word1
2164         uint32_t word2;
2165 #define lpfc_init_vfi_vpi_SHIFT         16
2166 #define lpfc_init_vfi_vpi_MASK          0x0000FFFF
2167 #define lpfc_init_vfi_vpi_WORD          word2
2168 #define lpfc_init_vfi_fcfi_SHIFT        0
2169 #define lpfc_init_vfi_fcfi_MASK         0x0000FFFF
2170 #define lpfc_init_vfi_fcfi_WORD         word2
2171         uint32_t word3;
2172 #define lpfc_init_vfi_pri_SHIFT         13
2173 #define lpfc_init_vfi_pri_MASK          0x00000007
2174 #define lpfc_init_vfi_pri_WORD          word3
2175 #define lpfc_init_vfi_vf_id_SHIFT       1
2176 #define lpfc_init_vfi_vf_id_MASK        0x00000FFF
2177 #define lpfc_init_vfi_vf_id_WORD        word3
2178         uint32_t word4;
2179 #define lpfc_init_vfi_hop_count_SHIFT   24
2180 #define lpfc_init_vfi_hop_count_MASK    0x000000FF
2181 #define lpfc_init_vfi_hop_count_WORD    word4
2182 };
2183 #define MBX_VFI_IN_USE                  0x9F02
2184
2185
2186 struct lpfc_mbx_reg_vfi {
2187         uint32_t word1;
2188 #define lpfc_reg_vfi_upd_SHIFT          29
2189 #define lpfc_reg_vfi_upd_MASK           0x00000001
2190 #define lpfc_reg_vfi_upd_WORD           word1
2191 #define lpfc_reg_vfi_vp_SHIFT           28
2192 #define lpfc_reg_vfi_vp_MASK            0x00000001
2193 #define lpfc_reg_vfi_vp_WORD            word1
2194 #define lpfc_reg_vfi_vfi_SHIFT          0
2195 #define lpfc_reg_vfi_vfi_MASK           0x0000FFFF
2196 #define lpfc_reg_vfi_vfi_WORD           word1
2197         uint32_t word2;
2198 #define lpfc_reg_vfi_vpi_SHIFT          16
2199 #define lpfc_reg_vfi_vpi_MASK           0x0000FFFF
2200 #define lpfc_reg_vfi_vpi_WORD           word2
2201 #define lpfc_reg_vfi_fcfi_SHIFT         0
2202 #define lpfc_reg_vfi_fcfi_MASK          0x0000FFFF
2203 #define lpfc_reg_vfi_fcfi_WORD          word2
2204         uint32_t wwn[2];
2205         struct ulp_bde64 bde;
2206         uint32_t e_d_tov;
2207         uint32_t r_a_tov;
2208         uint32_t word10;
2209 #define lpfc_reg_vfi_nport_id_SHIFT             0
2210 #define lpfc_reg_vfi_nport_id_MASK              0x00FFFFFF
2211 #define lpfc_reg_vfi_nport_id_WORD              word10
2212 };
2213
2214 struct lpfc_mbx_init_vpi {
2215         uint32_t word1;
2216 #define lpfc_init_vpi_vfi_SHIFT         16
2217 #define lpfc_init_vpi_vfi_MASK          0x0000FFFF
2218 #define lpfc_init_vpi_vfi_WORD          word1
2219 #define lpfc_init_vpi_vpi_SHIFT         0
2220 #define lpfc_init_vpi_vpi_MASK          0x0000FFFF
2221 #define lpfc_init_vpi_vpi_WORD          word1
2222 };
2223
2224 struct lpfc_mbx_read_vpi {
2225         uint32_t word1_rsvd;
2226         uint32_t word2;
2227 #define lpfc_mbx_read_vpi_vnportid_SHIFT        0
2228 #define lpfc_mbx_read_vpi_vnportid_MASK         0x00FFFFFF
2229 #define lpfc_mbx_read_vpi_vnportid_WORD         word2
2230         uint32_t word3_rsvd;
2231         uint32_t word4;
2232 #define lpfc_mbx_read_vpi_acq_alpa_SHIFT        0
2233 #define lpfc_mbx_read_vpi_acq_alpa_MASK         0x000000FF
2234 #define lpfc_mbx_read_vpi_acq_alpa_WORD         word4
2235 #define lpfc_mbx_read_vpi_pb_SHIFT              15
2236 #define lpfc_mbx_read_vpi_pb_MASK               0x00000001
2237 #define lpfc_mbx_read_vpi_pb_WORD               word4
2238 #define lpfc_mbx_read_vpi_spec_alpa_SHIFT       16
2239 #define lpfc_mbx_read_vpi_spec_alpa_MASK        0x000000FF
2240 #define lpfc_mbx_read_vpi_spec_alpa_WORD        word4
2241 #define lpfc_mbx_read_vpi_ns_SHIFT              30
2242 #define lpfc_mbx_read_vpi_ns_MASK               0x00000001
2243 #define lpfc_mbx_read_vpi_ns_WORD               word4
2244 #define lpfc_mbx_read_vpi_hl_SHIFT              31
2245 #define lpfc_mbx_read_vpi_hl_MASK               0x00000001
2246 #define lpfc_mbx_read_vpi_hl_WORD               word4
2247         uint32_t word5_rsvd;
2248         uint32_t word6;
2249 #define lpfc_mbx_read_vpi_vpi_SHIFT             0
2250 #define lpfc_mbx_read_vpi_vpi_MASK              0x0000FFFF
2251 #define lpfc_mbx_read_vpi_vpi_WORD              word6
2252         uint32_t word7;
2253 #define lpfc_mbx_read_vpi_mac_0_SHIFT           0
2254 #define lpfc_mbx_read_vpi_mac_0_MASK            0x000000FF
2255 #define lpfc_mbx_read_vpi_mac_0_WORD            word7
2256 #define lpfc_mbx_read_vpi_mac_1_SHIFT           8
2257 #define lpfc_mbx_read_vpi_mac_1_MASK            0x000000FF
2258 #define lpfc_mbx_read_vpi_mac_1_WORD            word7
2259 #define lpfc_mbx_read_vpi_mac_2_SHIFT           16
2260 #define lpfc_mbx_read_vpi_mac_2_MASK            0x000000FF
2261 #define lpfc_mbx_read_vpi_mac_2_WORD            word7
2262 #define lpfc_mbx_read_vpi_mac_3_SHIFT           24
2263 #define lpfc_mbx_read_vpi_mac_3_MASK            0x000000FF
2264 #define lpfc_mbx_read_vpi_mac_3_WORD            word7
2265         uint32_t word8;
2266 #define lpfc_mbx_read_vpi_mac_4_SHIFT           0
2267 #define lpfc_mbx_read_vpi_mac_4_MASK            0x000000FF
2268 #define lpfc_mbx_read_vpi_mac_4_WORD            word8
2269 #define lpfc_mbx_read_vpi_mac_5_SHIFT           8
2270 #define lpfc_mbx_read_vpi_mac_5_MASK            0x000000FF
2271 #define lpfc_mbx_read_vpi_mac_5_WORD            word8
2272 #define lpfc_mbx_read_vpi_vlan_tag_SHIFT        16
2273 #define lpfc_mbx_read_vpi_vlan_tag_MASK         0x00000FFF
2274 #define lpfc_mbx_read_vpi_vlan_tag_WORD         word8
2275 #define lpfc_mbx_read_vpi_vv_SHIFT              28
2276 #define lpfc_mbx_read_vpi_vv_MASK               0x0000001
2277 #define lpfc_mbx_read_vpi_vv_WORD               word8
2278 };
2279
2280 struct lpfc_mbx_unreg_vfi {
2281         uint32_t word1_rsvd;
2282         uint32_t word2;
2283 #define lpfc_unreg_vfi_vfi_SHIFT        0
2284 #define lpfc_unreg_vfi_vfi_MASK         0x0000FFFF
2285 #define lpfc_unreg_vfi_vfi_WORD         word2
2286 };
2287
2288 struct lpfc_mbx_resume_rpi {
2289         uint32_t word1;
2290 #define lpfc_resume_rpi_index_SHIFT     0
2291 #define lpfc_resume_rpi_index_MASK      0x0000FFFF
2292 #define lpfc_resume_rpi_index_WORD      word1
2293 #define lpfc_resume_rpi_ii_SHIFT        30
2294 #define lpfc_resume_rpi_ii_MASK         0x00000003
2295 #define lpfc_resume_rpi_ii_WORD         word1
2296 #define RESUME_INDEX_RPI                0
2297 #define RESUME_INDEX_VPI                1
2298 #define RESUME_INDEX_VFI                2
2299 #define RESUME_INDEX_FCFI               3
2300         uint32_t event_tag;
2301 };
2302
2303 #define REG_FCF_INVALID_QID     0xFFFF
2304 struct lpfc_mbx_reg_fcfi {
2305         uint32_t word1;
2306 #define lpfc_reg_fcfi_info_index_SHIFT  0
2307 #define lpfc_reg_fcfi_info_index_MASK   0x0000FFFF
2308 #define lpfc_reg_fcfi_info_index_WORD   word1
2309 #define lpfc_reg_fcfi_fcfi_SHIFT        16
2310 #define lpfc_reg_fcfi_fcfi_MASK         0x0000FFFF
2311 #define lpfc_reg_fcfi_fcfi_WORD         word1
2312         uint32_t word2;
2313 #define lpfc_reg_fcfi_rq_id1_SHIFT      0
2314 #define lpfc_reg_fcfi_rq_id1_MASK       0x0000FFFF
2315 #define lpfc_reg_fcfi_rq_id1_WORD       word2
2316 #define lpfc_reg_fcfi_rq_id0_SHIFT      16
2317 #define lpfc_reg_fcfi_rq_id0_MASK       0x0000FFFF
2318 #define lpfc_reg_fcfi_rq_id0_WORD       word2
2319         uint32_t word3;
2320 #define lpfc_reg_fcfi_rq_id3_SHIFT      0
2321 #define lpfc_reg_fcfi_rq_id3_MASK       0x0000FFFF
2322 #define lpfc_reg_fcfi_rq_id3_WORD       word3
2323 #define lpfc_reg_fcfi_rq_id2_SHIFT      16
2324 #define lpfc_reg_fcfi_rq_id2_MASK       0x0000FFFF
2325 #define lpfc_reg_fcfi_rq_id2_WORD       word3
2326         uint32_t word4;
2327 #define lpfc_reg_fcfi_type_match0_SHIFT 24
2328 #define lpfc_reg_fcfi_type_match0_MASK  0x000000FF
2329 #define lpfc_reg_fcfi_type_match0_WORD  word4
2330 #define lpfc_reg_fcfi_type_mask0_SHIFT  16
2331 #define lpfc_reg_fcfi_type_mask0_MASK   0x000000FF
2332 #define lpfc_reg_fcfi_type_mask0_WORD   word4
2333 #define lpfc_reg_fcfi_rctl_match0_SHIFT 8
2334 #define lpfc_reg_fcfi_rctl_match0_MASK  0x000000FF
2335 #define lpfc_reg_fcfi_rctl_match0_WORD  word4
2336 #define lpfc_reg_fcfi_rctl_mask0_SHIFT  0
2337 #define lpfc_reg_fcfi_rctl_mask0_MASK   0x000000FF
2338 #define lpfc_reg_fcfi_rctl_mask0_WORD   word4
2339         uint32_t word5;
2340 #define lpfc_reg_fcfi_type_match1_SHIFT 24
2341 #define lpfc_reg_fcfi_type_match1_MASK  0x000000FF
2342 #define lpfc_reg_fcfi_type_match1_WORD  word5
2343 #define lpfc_reg_fcfi_type_mask1_SHIFT  16
2344 #define lpfc_reg_fcfi_type_mask1_MASK   0x000000FF
2345 #define lpfc_reg_fcfi_type_mask1_WORD   word5
2346 #define lpfc_reg_fcfi_rctl_match1_SHIFT 8
2347 #define lpfc_reg_fcfi_rctl_match1_MASK  0x000000FF
2348 #define lpfc_reg_fcfi_rctl_match1_WORD  word5
2349 #define lpfc_reg_fcfi_rctl_mask1_SHIFT  0
2350 #define lpfc_reg_fcfi_rctl_mask1_MASK   0x000000FF
2351 #define lpfc_reg_fcfi_rctl_mask1_WORD   word5
2352         uint32_t word6;
2353 #define lpfc_reg_fcfi_type_match2_SHIFT 24
2354 #define lpfc_reg_fcfi_type_match2_MASK  0x000000FF
2355 #define lpfc_reg_fcfi_type_match2_WORD  word6
2356 #define lpfc_reg_fcfi_type_mask2_SHIFT  16
2357 #define lpfc_reg_fcfi_type_mask2_MASK   0x000000FF
2358 #define lpfc_reg_fcfi_type_mask2_WORD   word6
2359 #define lpfc_reg_fcfi_rctl_match2_SHIFT 8
2360 #define lpfc_reg_fcfi_rctl_match2_MASK  0x000000FF
2361 #define lpfc_reg_fcfi_rctl_match2_WORD  word6
2362 #define lpfc_reg_fcfi_rctl_mask2_SHIFT  0
2363 #define lpfc_reg_fcfi_rctl_mask2_MASK   0x000000FF
2364 #define lpfc_reg_fcfi_rctl_mask2_WORD   word6
2365         uint32_t word7;
2366 #define lpfc_reg_fcfi_type_match3_SHIFT 24
2367 #define lpfc_reg_fcfi_type_match3_MASK  0x000000FF
2368 #define lpfc_reg_fcfi_type_match3_WORD  word7
2369 #define lpfc_reg_fcfi_type_mask3_SHIFT  16
2370 #define lpfc_reg_fcfi_type_mask3_MASK   0x000000FF
2371 #define lpfc_reg_fcfi_type_mask3_WORD   word7
2372 #define lpfc_reg_fcfi_rctl_match3_SHIFT 8
2373 #define lpfc_reg_fcfi_rctl_match3_MASK  0x000000FF
2374 #define lpfc_reg_fcfi_rctl_match3_WORD  word7
2375 #define lpfc_reg_fcfi_rctl_mask3_SHIFT  0
2376 #define lpfc_reg_fcfi_rctl_mask3_MASK   0x000000FF
2377 #define lpfc_reg_fcfi_rctl_mask3_WORD   word7
2378         uint32_t word8;
2379 #define lpfc_reg_fcfi_mam_SHIFT         13
2380 #define lpfc_reg_fcfi_mam_MASK          0x00000003
2381 #define lpfc_reg_fcfi_mam_WORD          word8
2382 #define LPFC_MAM_BOTH           0       /* Both SPMA and FPMA */
2383 #define LPFC_MAM_SPMA           1       /* Server Provided MAC Address */
2384 #define LPFC_MAM_FPMA           2       /* Fabric Provided MAC Address */
2385 #define lpfc_reg_fcfi_vv_SHIFT          12
2386 #define lpfc_reg_fcfi_vv_MASK           0x00000001
2387 #define lpfc_reg_fcfi_vv_WORD           word8
2388 #define lpfc_reg_fcfi_vlan_tag_SHIFT    0
2389 #define lpfc_reg_fcfi_vlan_tag_MASK     0x00000FFF
2390 #define lpfc_reg_fcfi_vlan_tag_WORD     word8
2391 };
2392
2393 struct lpfc_mbx_reg_fcfi_mrq {
2394         uint32_t word1;
2395 #define lpfc_reg_fcfi_mrq_info_index_SHIFT      0
2396 #define lpfc_reg_fcfi_mrq_info_index_MASK       0x0000FFFF
2397 #define lpfc_reg_fcfi_mrq_info_index_WORD       word1
2398 #define lpfc_reg_fcfi_mrq_fcfi_SHIFT            16
2399 #define lpfc_reg_fcfi_mrq_fcfi_MASK             0x0000FFFF
2400 #define lpfc_reg_fcfi_mrq_fcfi_WORD             word1
2401         uint32_t word2;
2402 #define lpfc_reg_fcfi_mrq_rq_id1_SHIFT          0
2403 #define lpfc_reg_fcfi_mrq_rq_id1_MASK           0x0000FFFF
2404 #define lpfc_reg_fcfi_mrq_rq_id1_WORD           word2
2405 #define lpfc_reg_fcfi_mrq_rq_id0_SHIFT          16
2406 #define lpfc_reg_fcfi_mrq_rq_id0_MASK           0x0000FFFF
2407 #define lpfc_reg_fcfi_mrq_rq_id0_WORD           word2
2408         uint32_t word3;
2409 #define lpfc_reg_fcfi_mrq_rq_id3_SHIFT          0
2410 #define lpfc_reg_fcfi_mrq_rq_id3_MASK           0x0000FFFF
2411 #define lpfc_reg_fcfi_mrq_rq_id3_WORD           word3
2412 #define lpfc_reg_fcfi_mrq_rq_id2_SHIFT          16
2413 #define lpfc_reg_fcfi_mrq_rq_id2_MASK           0x0000FFFF
2414 #define lpfc_reg_fcfi_mrq_rq_id2_WORD           word3
2415         uint32_t word4;
2416 #define lpfc_reg_fcfi_mrq_type_match0_SHIFT     24
2417 #define lpfc_reg_fcfi_mrq_type_match0_MASK      0x000000FF
2418 #define lpfc_reg_fcfi_mrq_type_match0_WORD      word4
2419 #define lpfc_reg_fcfi_mrq_type_mask0_SHIFT      16
2420 #define lpfc_reg_fcfi_mrq_type_mask0_MASK       0x000000FF
2421 #define lpfc_reg_fcfi_mrq_type_mask0_WORD       word4
2422 #define lpfc_reg_fcfi_mrq_rctl_match0_SHIFT     8
2423 #define lpfc_reg_fcfi_mrq_rctl_match0_MASK      0x000000FF
2424 #define lpfc_reg_fcfi_mrq_rctl_match0_WORD      word4
2425 #define lpfc_reg_fcfi_mrq_rctl_mask0_SHIFT      0
2426 #define lpfc_reg_fcfi_mrq_rctl_mask0_MASK       0x000000FF
2427 #define lpfc_reg_fcfi_mrq_rctl_mask0_WORD       word4
2428         uint32_t word5;
2429 #define lpfc_reg_fcfi_mrq_type_match1_SHIFT     24
2430 #define lpfc_reg_fcfi_mrq_type_match1_MASK      0x000000FF
2431 #define lpfc_reg_fcfi_mrq_type_match1_WORD      word5
2432 #define lpfc_reg_fcfi_mrq_type_mask1_SHIFT      16
2433 #define lpfc_reg_fcfi_mrq_type_mask1_MASK       0x000000FF
2434 #define lpfc_reg_fcfi_mrq_type_mask1_WORD       word5
2435 #define lpfc_reg_fcfi_mrq_rctl_match1_SHIFT     8
2436 #define lpfc_reg_fcfi_mrq_rctl_match1_MASK      0x000000FF
2437 #define lpfc_reg_fcfi_mrq_rctl_match1_WORD      word5
2438 #define lpfc_reg_fcfi_mrq_rctl_mask1_SHIFT      0
2439 #define lpfc_reg_fcfi_mrq_rctl_mask1_MASK       0x000000FF
2440 #define lpfc_reg_fcfi_mrq_rctl_mask1_WORD       word5
2441         uint32_t word6;
2442 #define lpfc_reg_fcfi_mrq_type_match2_SHIFT     24
2443 #define lpfc_reg_fcfi_mrq_type_match2_MASK      0x000000FF
2444 #define lpfc_reg_fcfi_mrq_type_match2_WORD      word6
2445 #define lpfc_reg_fcfi_mrq_type_mask2_SHIFT      16
2446 #define lpfc_reg_fcfi_mrq_type_mask2_MASK       0x000000FF
2447 #define lpfc_reg_fcfi_mrq_type_mask2_WORD       word6
2448 #define lpfc_reg_fcfi_mrq_rctl_match2_SHIFT     8
2449 #define lpfc_reg_fcfi_mrq_rctl_match2_MASK      0x000000FF
2450 #define lpfc_reg_fcfi_mrq_rctl_match2_WORD      word6
2451 #define lpfc_reg_fcfi_mrq_rctl_mask2_SHIFT      0
2452 #define lpfc_reg_fcfi_mrq_rctl_mask2_MASK       0x000000FF
2453 #define lpfc_reg_fcfi_mrq_rctl_mask2_WORD       word6
2454         uint32_t word7;
2455 #define lpfc_reg_fcfi_mrq_type_match3_SHIFT     24
2456 #define lpfc_reg_fcfi_mrq_type_match3_MASK      0x000000FF
2457 #define lpfc_reg_fcfi_mrq_type_match3_WORD      word7
2458 #define lpfc_reg_fcfi_mrq_type_mask3_SHIFT      16
2459 #define lpfc_reg_fcfi_mrq_type_mask3_MASK       0x000000FF
2460 #define lpfc_reg_fcfi_mrq_type_mask3_WORD       word7
2461 #define lpfc_reg_fcfi_mrq_rctl_match3_SHIFT     8
2462 #define lpfc_reg_fcfi_mrq_rctl_match3_MASK      0x000000FF
2463 #define lpfc_reg_fcfi_mrq_rctl_match3_WORD      word7
2464 #define lpfc_reg_fcfi_mrq_rctl_mask3_SHIFT      0
2465 #define lpfc_reg_fcfi_mrq_rctl_mask3_MASK       0x000000FF
2466 #define lpfc_reg_fcfi_mrq_rctl_mask3_WORD       word7
2467         uint32_t word8;
2468 #define lpfc_reg_fcfi_mrq_ptc7_SHIFT            31
2469 #define lpfc_reg_fcfi_mrq_ptc7_MASK             0x00000001
2470 #define lpfc_reg_fcfi_mrq_ptc7_WORD             word8
2471 #define lpfc_reg_fcfi_mrq_ptc6_SHIFT            30
2472 #define lpfc_reg_fcfi_mrq_ptc6_MASK             0x00000001
2473 #define lpfc_reg_fcfi_mrq_ptc6_WORD             word8
2474 #define lpfc_reg_fcfi_mrq_ptc5_SHIFT            29
2475 #define lpfc_reg_fcfi_mrq_ptc5_MASK             0x00000001
2476 #define lpfc_reg_fcfi_mrq_ptc5_WORD             word8
2477 #define lpfc_reg_fcfi_mrq_ptc4_SHIFT            28
2478 #define lpfc_reg_fcfi_mrq_ptc4_MASK             0x00000001
2479 #define lpfc_reg_fcfi_mrq_ptc4_WORD             word8
2480 #define lpfc_reg_fcfi_mrq_ptc3_SHIFT            27
2481 #define lpfc_reg_fcfi_mrq_ptc3_MASK             0x00000001
2482 #define lpfc_reg_fcfi_mrq_ptc3_WORD             word8
2483 #define lpfc_reg_fcfi_mrq_ptc2_SHIFT            26
2484 #define lpfc_reg_fcfi_mrq_ptc2_MASK             0x00000001
2485 #define lpfc_reg_fcfi_mrq_ptc2_WORD             word8
2486 #define lpfc_reg_fcfi_mrq_ptc1_SHIFT            25
2487 #define lpfc_reg_fcfi_mrq_ptc1_MASK             0x00000001
2488 #define lpfc_reg_fcfi_mrq_ptc1_WORD             word8
2489 #define lpfc_reg_fcfi_mrq_ptc0_SHIFT            24
2490 #define lpfc_reg_fcfi_mrq_ptc0_MASK             0x00000001
2491 #define lpfc_reg_fcfi_mrq_ptc0_WORD             word8
2492 #define lpfc_reg_fcfi_mrq_pt7_SHIFT             23
2493 #define lpfc_reg_fcfi_mrq_pt7_MASK              0x00000001
2494 #define lpfc_reg_fcfi_mrq_pt7_WORD              word8
2495 #define lpfc_reg_fcfi_mrq_pt6_SHIFT             22
2496 #define lpfc_reg_fcfi_mrq_pt6_MASK              0x00000001
2497 #define lpfc_reg_fcfi_mrq_pt6_WORD              word8
2498 #define lpfc_reg_fcfi_mrq_pt5_SHIFT             21
2499 #define lpfc_reg_fcfi_mrq_pt5_MASK              0x00000001
2500 #define lpfc_reg_fcfi_mrq_pt5_WORD              word8
2501 #define lpfc_reg_fcfi_mrq_pt4_SHIFT             20
2502 #define lpfc_reg_fcfi_mrq_pt4_MASK              0x00000001
2503 #define lpfc_reg_fcfi_mrq_pt4_WORD              word8
2504 #define lpfc_reg_fcfi_mrq_pt3_SHIFT             19
2505 #define lpfc_reg_fcfi_mrq_pt3_MASK              0x00000001
2506 #define lpfc_reg_fcfi_mrq_pt3_WORD              word8
2507 #define lpfc_reg_fcfi_mrq_pt2_SHIFT             18
2508 #define lpfc_reg_fcfi_mrq_pt2_MASK              0x00000001
2509 #define lpfc_reg_fcfi_mrq_pt2_WORD              word8
2510 #define lpfc_reg_fcfi_mrq_pt1_SHIFT             17
2511 #define lpfc_reg_fcfi_mrq_pt1_MASK              0x00000001
2512 #define lpfc_reg_fcfi_mrq_pt1_WORD              word8
2513 #define lpfc_reg_fcfi_mrq_pt0_SHIFT             16
2514 #define lpfc_reg_fcfi_mrq_pt0_MASK              0x00000001
2515 #define lpfc_reg_fcfi_mrq_pt0_WORD              word8
2516 #define lpfc_reg_fcfi_mrq_xmv_SHIFT             15
2517 #define lpfc_reg_fcfi_mrq_xmv_MASK              0x00000001
2518 #define lpfc_reg_fcfi_mrq_xmv_WORD              word8
2519 #define lpfc_reg_fcfi_mrq_mode_SHIFT            13
2520 #define lpfc_reg_fcfi_mrq_mode_MASK             0x00000001
2521 #define lpfc_reg_fcfi_mrq_mode_WORD             word8
2522 #define lpfc_reg_fcfi_mrq_vv_SHIFT              12
2523 #define lpfc_reg_fcfi_mrq_vv_MASK               0x00000001
2524 #define lpfc_reg_fcfi_mrq_vv_WORD               word8
2525 #define lpfc_reg_fcfi_mrq_vlan_tag_SHIFT        0
2526 #define lpfc_reg_fcfi_mrq_vlan_tag_MASK         0x00000FFF
2527 #define lpfc_reg_fcfi_mrq_vlan_tag_WORD         word8
2528         uint32_t word9;
2529 #define lpfc_reg_fcfi_mrq_policy_SHIFT          12
2530 #define lpfc_reg_fcfi_mrq_policy_MASK           0x0000000F
2531 #define lpfc_reg_fcfi_mrq_policy_WORD           word9
2532 #define lpfc_reg_fcfi_mrq_filter_SHIFT          8
2533 #define lpfc_reg_fcfi_mrq_filter_MASK           0x0000000F
2534 #define lpfc_reg_fcfi_mrq_filter_WORD           word9
2535 #define lpfc_reg_fcfi_mrq_npairs_SHIFT          0
2536 #define lpfc_reg_fcfi_mrq_npairs_MASK           0x000000FF
2537 #define lpfc_reg_fcfi_mrq_npairs_WORD           word9
2538         uint32_t word10;
2539         uint32_t word11;
2540         uint32_t word12;
2541         uint32_t word13;
2542         uint32_t word14;
2543         uint32_t word15;
2544         uint32_t word16;
2545 };
2546
2547 struct lpfc_mbx_unreg_fcfi {
2548         uint32_t word1_rsv;
2549         uint32_t word2;
2550 #define lpfc_unreg_fcfi_SHIFT           0
2551 #define lpfc_unreg_fcfi_MASK            0x0000FFFF
2552 #define lpfc_unreg_fcfi_WORD            word2
2553 };
2554
2555 struct lpfc_mbx_read_rev {
2556         uint32_t word1;
2557 #define lpfc_mbx_rd_rev_sli_lvl_SHIFT           16
2558 #define lpfc_mbx_rd_rev_sli_lvl_MASK            0x0000000F
2559 #define lpfc_mbx_rd_rev_sli_lvl_WORD            word1
2560 #define lpfc_mbx_rd_rev_fcoe_SHIFT              20
2561 #define lpfc_mbx_rd_rev_fcoe_MASK               0x00000001
2562 #define lpfc_mbx_rd_rev_fcoe_WORD               word1
2563 #define lpfc_mbx_rd_rev_cee_ver_SHIFT           21
2564 #define lpfc_mbx_rd_rev_cee_ver_MASK            0x00000003
2565 #define lpfc_mbx_rd_rev_cee_ver_WORD            word1
2566 #define LPFC_PREDCBX_CEE_MODE   0
2567 #define LPFC_DCBX_CEE_MODE      1
2568 #define lpfc_mbx_rd_rev_vpd_SHIFT               29
2569 #define lpfc_mbx_rd_rev_vpd_MASK                0x00000001
2570 #define lpfc_mbx_rd_rev_vpd_WORD                word1
2571         uint32_t first_hw_rev;
2572         uint32_t second_hw_rev;
2573         uint32_t word4_rsvd;
2574         uint32_t third_hw_rev;
2575         uint32_t word6;
2576 #define lpfc_mbx_rd_rev_fcph_low_SHIFT          0
2577 #define lpfc_mbx_rd_rev_fcph_low_MASK           0x000000FF
2578 #define lpfc_mbx_rd_rev_fcph_low_WORD           word6
2579 #define lpfc_mbx_rd_rev_fcph_high_SHIFT         8
2580 #define lpfc_mbx_rd_rev_fcph_high_MASK          0x000000FF
2581 #define lpfc_mbx_rd_rev_fcph_high_WORD          word6
2582 #define lpfc_mbx_rd_rev_ftr_lvl_low_SHIFT       16
2583 #define lpfc_mbx_rd_rev_ftr_lvl_low_MASK        0x000000FF
2584 #define lpfc_mbx_rd_rev_ftr_lvl_low_WORD        word6
2585 #define lpfc_mbx_rd_rev_ftr_lvl_high_SHIFT      24
2586 #define lpfc_mbx_rd_rev_ftr_lvl_high_MASK       0x000000FF
2587 #define lpfc_mbx_rd_rev_ftr_lvl_high_WORD       word6
2588         uint32_t word7_rsvd;
2589         uint32_t fw_id_rev;
2590         uint8_t  fw_name[16];
2591         uint32_t ulp_fw_id_rev;
2592         uint8_t  ulp_fw_name[16];
2593         uint32_t word18_47_rsvd[30];
2594         uint32_t word48;
2595 #define lpfc_mbx_rd_rev_avail_len_SHIFT         0
2596 #define lpfc_mbx_rd_rev_avail_len_MASK          0x00FFFFFF
2597 #define lpfc_mbx_rd_rev_avail_len_WORD          word48
2598         uint32_t vpd_paddr_low;
2599         uint32_t vpd_paddr_high;
2600         uint32_t avail_vpd_len;
2601         uint32_t rsvd_52_63[12];
2602 };
2603
2604 struct lpfc_mbx_read_config {
2605         uint32_t word1;
2606 #define lpfc_mbx_rd_conf_extnts_inuse_SHIFT     31
2607 #define lpfc_mbx_rd_conf_extnts_inuse_MASK      0x00000001
2608 #define lpfc_mbx_rd_conf_extnts_inuse_WORD      word1
2609         uint32_t word2;
2610 #define lpfc_mbx_rd_conf_lnk_numb_SHIFT         0
2611 #define lpfc_mbx_rd_conf_lnk_numb_MASK          0x0000003F
2612 #define lpfc_mbx_rd_conf_lnk_numb_WORD          word2
2613 #define lpfc_mbx_rd_conf_lnk_type_SHIFT         6
2614 #define lpfc_mbx_rd_conf_lnk_type_MASK          0x00000003
2615 #define lpfc_mbx_rd_conf_lnk_type_WORD          word2
2616 #define LPFC_LNK_TYPE_GE        0
2617 #define LPFC_LNK_TYPE_FC        1
2618 #define lpfc_mbx_rd_conf_lnk_ldv_SHIFT          8
2619 #define lpfc_mbx_rd_conf_lnk_ldv_MASK           0x00000001
2620 #define lpfc_mbx_rd_conf_lnk_ldv_WORD           word2
2621 #define lpfc_mbx_rd_conf_topology_SHIFT         24
2622 #define lpfc_mbx_rd_conf_topology_MASK          0x000000FF
2623 #define lpfc_mbx_rd_conf_topology_WORD          word2
2624         uint32_t rsvd_3;
2625         uint32_t word4;
2626 #define lpfc_mbx_rd_conf_e_d_tov_SHIFT          0
2627 #define lpfc_mbx_rd_conf_e_d_tov_MASK           0x0000FFFF
2628 #define lpfc_mbx_rd_conf_e_d_tov_WORD           word4
2629         uint32_t rsvd_5;
2630         uint32_t word6;
2631 #define lpfc_mbx_rd_conf_r_a_tov_SHIFT          0
2632 #define lpfc_mbx_rd_conf_r_a_tov_MASK           0x0000FFFF
2633 #define lpfc_mbx_rd_conf_r_a_tov_WORD           word6
2634 #define lpfc_mbx_rd_conf_link_speed_SHIFT       16
2635 #define lpfc_mbx_rd_conf_link_speed_MASK        0x0000FFFF
2636 #define lpfc_mbx_rd_conf_link_speed_WORD        word6
2637         uint32_t rsvd_7;
2638         uint32_t rsvd_8;
2639         uint32_t word9;
2640 #define lpfc_mbx_rd_conf_lmt_SHIFT              0
2641 #define lpfc_mbx_rd_conf_lmt_MASK               0x0000FFFF
2642 #define lpfc_mbx_rd_conf_lmt_WORD               word9
2643         uint32_t rsvd_10;
2644         uint32_t rsvd_11;
2645         uint32_t word12;
2646 #define lpfc_mbx_rd_conf_xri_base_SHIFT         0
2647 #define lpfc_mbx_rd_conf_xri_base_MASK          0x0000FFFF
2648 #define lpfc_mbx_rd_conf_xri_base_WORD          word12
2649 #define lpfc_mbx_rd_conf_xri_count_SHIFT        16
2650 #define lpfc_mbx_rd_conf_xri_count_MASK         0x0000FFFF
2651 #define lpfc_mbx_rd_conf_xri_count_WORD         word12
2652         uint32_t word13;
2653 #define lpfc_mbx_rd_conf_rpi_base_SHIFT         0
2654 #define lpfc_mbx_rd_conf_rpi_base_MASK          0x0000FFFF
2655 #define lpfc_mbx_rd_conf_rpi_base_WORD          word13
2656 #define lpfc_mbx_rd_conf_rpi_count_SHIFT        16
2657 #define lpfc_mbx_rd_conf_rpi_count_MASK         0x0000FFFF
2658 #define lpfc_mbx_rd_conf_rpi_count_WORD         word13
2659         uint32_t word14;
2660 #define lpfc_mbx_rd_conf_vpi_base_SHIFT         0
2661 #define lpfc_mbx_rd_conf_vpi_base_MASK          0x0000FFFF
2662 #define lpfc_mbx_rd_conf_vpi_base_WORD          word14
2663 #define lpfc_mbx_rd_conf_vpi_count_SHIFT        16
2664 #define lpfc_mbx_rd_conf_vpi_count_MASK         0x0000FFFF
2665 #define lpfc_mbx_rd_conf_vpi_count_WORD         word14
2666         uint32_t word15;
2667 #define lpfc_mbx_rd_conf_vfi_base_SHIFT         0
2668 #define lpfc_mbx_rd_conf_vfi_base_MASK          0x0000FFFF
2669 #define lpfc_mbx_rd_conf_vfi_base_WORD          word15
2670 #define lpfc_mbx_rd_conf_vfi_count_SHIFT        16
2671 #define lpfc_mbx_rd_conf_vfi_count_MASK         0x0000FFFF
2672 #define lpfc_mbx_rd_conf_vfi_count_WORD         word15
2673         uint32_t word16;
2674 #define lpfc_mbx_rd_conf_fcfi_count_SHIFT       16
2675 #define lpfc_mbx_rd_conf_fcfi_count_MASK        0x0000FFFF
2676 #define lpfc_mbx_rd_conf_fcfi_count_WORD        word16
2677         uint32_t word17;
2678 #define lpfc_mbx_rd_conf_rq_count_SHIFT         0
2679 #define lpfc_mbx_rd_conf_rq_count_MASK          0x0000FFFF
2680 #define lpfc_mbx_rd_conf_rq_count_WORD          word17
2681 #define lpfc_mbx_rd_conf_eq_count_SHIFT         16
2682 #define lpfc_mbx_rd_conf_eq_count_MASK          0x0000FFFF
2683 #define lpfc_mbx_rd_conf_eq_count_WORD          word17
2684         uint32_t word18;
2685 #define lpfc_mbx_rd_conf_wq_count_SHIFT         0
2686 #define lpfc_mbx_rd_conf_wq_count_MASK          0x0000FFFF
2687 #define lpfc_mbx_rd_conf_wq_count_WORD          word18
2688 #define lpfc_mbx_rd_conf_cq_count_SHIFT         16
2689 #define lpfc_mbx_rd_conf_cq_count_MASK          0x0000FFFF
2690 #define lpfc_mbx_rd_conf_cq_count_WORD          word18
2691 };
2692
2693 struct lpfc_mbx_request_features {
2694         uint32_t word1;
2695 #define lpfc_mbx_rq_ftr_qry_SHIFT               0
2696 #define lpfc_mbx_rq_ftr_qry_MASK                0x00000001
2697 #define lpfc_mbx_rq_ftr_qry_WORD                word1
2698         uint32_t word2;
2699 #define lpfc_mbx_rq_ftr_rq_iaab_SHIFT           0
2700 #define lpfc_mbx_rq_ftr_rq_iaab_MASK            0x00000001
2701 #define lpfc_mbx_rq_ftr_rq_iaab_WORD            word2
2702 #define lpfc_mbx_rq_ftr_rq_npiv_SHIFT           1
2703 #define lpfc_mbx_rq_ftr_rq_npiv_MASK            0x00000001
2704 #define lpfc_mbx_rq_ftr_rq_npiv_WORD            word2
2705 #define lpfc_mbx_rq_ftr_rq_dif_SHIFT            2
2706 #define lpfc_mbx_rq_ftr_rq_dif_MASK             0x00000001
2707 #define lpfc_mbx_rq_ftr_rq_dif_WORD             word2
2708 #define lpfc_mbx_rq_ftr_rq_vf_SHIFT             3
2709 #define lpfc_mbx_rq_ftr_rq_vf_MASK              0x00000001
2710 #define lpfc_mbx_rq_ftr_rq_vf_WORD              word2
2711 #define lpfc_mbx_rq_ftr_rq_fcpi_SHIFT           4
2712 #define lpfc_mbx_rq_ftr_rq_fcpi_MASK            0x00000001
2713 #define lpfc_mbx_rq_ftr_rq_fcpi_WORD            word2
2714 #define lpfc_mbx_rq_ftr_rq_fcpt_SHIFT           5
2715 #define lpfc_mbx_rq_ftr_rq_fcpt_MASK            0x00000001
2716 #define lpfc_mbx_rq_ftr_rq_fcpt_WORD            word2
2717 #define lpfc_mbx_rq_ftr_rq_fcpc_SHIFT           6
2718 #define lpfc_mbx_rq_ftr_rq_fcpc_MASK            0x00000001
2719 #define lpfc_mbx_rq_ftr_rq_fcpc_WORD            word2
2720 #define lpfc_mbx_rq_ftr_rq_ifip_SHIFT           7
2721 #define lpfc_mbx_rq_ftr_rq_ifip_MASK            0x00000001
2722 #define lpfc_mbx_rq_ftr_rq_ifip_WORD            word2
2723 #define lpfc_mbx_rq_ftr_rq_perfh_SHIFT          11
2724 #define lpfc_mbx_rq_ftr_rq_perfh_MASK           0x00000001
2725 #define lpfc_mbx_rq_ftr_rq_perfh_WORD           word2
2726 #define lpfc_mbx_rq_ftr_rq_mrqp_SHIFT           16
2727 #define lpfc_mbx_rq_ftr_rq_mrqp_MASK            0x00000001
2728 #define lpfc_mbx_rq_ftr_rq_mrqp_WORD            word2
2729         uint32_t word3;
2730 #define lpfc_mbx_rq_ftr_rsp_iaab_SHIFT          0
2731 #define lpfc_mbx_rq_ftr_rsp_iaab_MASK           0x00000001
2732 #define lpfc_mbx_rq_ftr_rsp_iaab_WORD           word3
2733 #define lpfc_mbx_rq_ftr_rsp_npiv_SHIFT          1
2734 #define lpfc_mbx_rq_ftr_rsp_npiv_MASK           0x00000001
2735 #define lpfc_mbx_rq_ftr_rsp_npiv_WORD           word3
2736 #define lpfc_mbx_rq_ftr_rsp_dif_SHIFT           2
2737 #define lpfc_mbx_rq_ftr_rsp_dif_MASK            0x00000001
2738 #define lpfc_mbx_rq_ftr_rsp_dif_WORD            word3
2739 #define lpfc_mbx_rq_ftr_rsp_vf_SHIFT            3
2740 #define lpfc_mbx_rq_ftr_rsp_vf__MASK            0x00000001
2741 #define lpfc_mbx_rq_ftr_rsp_vf_WORD             word3
2742 #define lpfc_mbx_rq_ftr_rsp_fcpi_SHIFT          4
2743 #define lpfc_mbx_rq_ftr_rsp_fcpi_MASK           0x00000001
2744 #define lpfc_mbx_rq_ftr_rsp_fcpi_WORD           word3
2745 #define lpfc_mbx_rq_ftr_rsp_fcpt_SHIFT          5
2746 #define lpfc_mbx_rq_ftr_rsp_fcpt_MASK           0x00000001
2747 #define lpfc_mbx_rq_ftr_rsp_fcpt_WORD           word3
2748 #define lpfc_mbx_rq_ftr_rsp_fcpc_SHIFT          6
2749 #define lpfc_mbx_rq_ftr_rsp_fcpc_MASK           0x00000001
2750 #define lpfc_mbx_rq_ftr_rsp_fcpc_WORD           word3
2751 #define lpfc_mbx_rq_ftr_rsp_ifip_SHIFT          7
2752 #define lpfc_mbx_rq_ftr_rsp_ifip_MASK           0x00000001
2753 #define lpfc_mbx_rq_ftr_rsp_ifip_WORD           word3
2754 #define lpfc_mbx_rq_ftr_rsp_perfh_SHIFT         11
2755 #define lpfc_mbx_rq_ftr_rsp_perfh_MASK          0x00000001
2756 #define lpfc_mbx_rq_ftr_rsp_perfh_WORD          word3
2757 #define lpfc_mbx_rq_ftr_rsp_mrqp_SHIFT          16
2758 #define lpfc_mbx_rq_ftr_rsp_mrqp_MASK           0x00000001
2759 #define lpfc_mbx_rq_ftr_rsp_mrqp_WORD           word3
2760 };
2761
2762 struct lpfc_mbx_supp_pages {
2763         uint32_t word1;
2764 #define qs_SHIFT                                0
2765 #define qs_MASK                                 0x00000001
2766 #define qs_WORD                                 word1
2767 #define wr_SHIFT                                1
2768 #define wr_MASK                                 0x00000001
2769 #define wr_WORD                                 word1
2770 #define pf_SHIFT                                8
2771 #define pf_MASK                                 0x000000ff
2772 #define pf_WORD                                 word1
2773 #define cpn_SHIFT                               16
2774 #define cpn_MASK                                0x000000ff
2775 #define cpn_WORD                                word1
2776         uint32_t word2;
2777 #define list_offset_SHIFT                       0
2778 #define list_offset_MASK                        0x000000ff
2779 #define list_offset_WORD                        word2
2780 #define next_offset_SHIFT                       8
2781 #define next_offset_MASK                        0x000000ff
2782 #define next_offset_WORD                        word2
2783 #define elem_cnt_SHIFT                          16
2784 #define elem_cnt_MASK                           0x000000ff
2785 #define elem_cnt_WORD                           word2
2786         uint32_t word3;
2787 #define pn_0_SHIFT                              24
2788 #define pn_0_MASK                               0x000000ff
2789 #define pn_0_WORD                               word3
2790 #define pn_1_SHIFT                              16
2791 #define pn_1_MASK                               0x000000ff
2792 #define pn_1_WORD                               word3
2793 #define pn_2_SHIFT                              8
2794 #define pn_2_MASK                               0x000000ff
2795 #define pn_2_WORD                               word3
2796 #define pn_3_SHIFT                              0
2797 #define pn_3_MASK                               0x000000ff
2798 #define pn_3_WORD                               word3
2799         uint32_t word4;
2800 #define pn_4_SHIFT                              24
2801 #define pn_4_MASK                               0x000000ff
2802 #define pn_4_WORD                               word4
2803 #define pn_5_SHIFT                              16
2804 #define pn_5_MASK                               0x000000ff
2805 #define pn_5_WORD                               word4
2806 #define pn_6_SHIFT                              8
2807 #define pn_6_MASK                               0x000000ff
2808 #define pn_6_WORD                               word4
2809 #define pn_7_SHIFT                              0
2810 #define pn_7_MASK                               0x000000ff
2811 #define pn_7_WORD                               word4
2812         uint32_t rsvd[27];
2813 #define LPFC_SUPP_PAGES                 0
2814 #define LPFC_BLOCK_GUARD_PROFILES       1
2815 #define LPFC_SLI4_PARAMETERS            2
2816 };
2817
2818 struct lpfc_mbx_memory_dump_type3 {
2819         uint32_t word1;
2820 #define lpfc_mbx_memory_dump_type3_type_SHIFT    0
2821 #define lpfc_mbx_memory_dump_type3_type_MASK     0x0000000f
2822 #define lpfc_mbx_memory_dump_type3_type_WORD     word1
2823 #define lpfc_mbx_memory_dump_type3_link_SHIFT    24
2824 #define lpfc_mbx_memory_dump_type3_link_MASK     0x000000ff
2825 #define lpfc_mbx_memory_dump_type3_link_WORD     word1
2826         uint32_t word2;
2827 #define lpfc_mbx_memory_dump_type3_page_no_SHIFT  0
2828 #define lpfc_mbx_memory_dump_type3_page_no_MASK   0x0000ffff
2829 #define lpfc_mbx_memory_dump_type3_page_no_WORD   word2
2830 #define lpfc_mbx_memory_dump_type3_offset_SHIFT   16
2831 #define lpfc_mbx_memory_dump_type3_offset_MASK    0x0000ffff
2832 #define lpfc_mbx_memory_dump_type3_offset_WORD    word2
2833         uint32_t word3;
2834 #define lpfc_mbx_memory_dump_type3_length_SHIFT  0
2835 #define lpfc_mbx_memory_dump_type3_length_MASK   0x00ffffff
2836 #define lpfc_mbx_memory_dump_type3_length_WORD   word3
2837         uint32_t addr_lo;
2838         uint32_t addr_hi;
2839         uint32_t return_len;
2840 };
2841
2842 #define DMP_PAGE_A0             0xa0
2843 #define DMP_PAGE_A2             0xa2
2844 #define DMP_SFF_PAGE_A0_SIZE    256
2845 #define DMP_SFF_PAGE_A2_SIZE    256
2846
2847 #define SFP_WAVELENGTH_LC1310   1310
2848 #define SFP_WAVELENGTH_LL1550   1550
2849
2850
2851 /*
2852  *  * SFF-8472 TABLE 3.4
2853  *   */
2854 #define  SFF_PG0_CONNECTOR_UNKNOWN    0x00   /* Unknown  */
2855 #define  SFF_PG0_CONNECTOR_SC         0x01   /* SC       */
2856 #define  SFF_PG0_CONNECTOR_FC_COPPER1 0x02   /* FC style 1 copper connector */
2857 #define  SFF_PG0_CONNECTOR_FC_COPPER2 0x03   /* FC style 2 copper connector */
2858 #define  SFF_PG0_CONNECTOR_BNC        0x04   /* BNC / TNC */
2859 #define  SFF_PG0_CONNECTOR__FC_COAX   0x05   /* FC coaxial headers */
2860 #define  SFF_PG0_CONNECTOR_FIBERJACK  0x06   /* FiberJack */
2861 #define  SFF_PG0_CONNECTOR_LC         0x07   /* LC        */
2862 #define  SFF_PG0_CONNECTOR_MT         0x08   /* MT - RJ   */
2863 #define  SFF_PG0_CONNECTOR_MU         0x09   /* MU        */
2864 #define  SFF_PG0_CONNECTOR_SF         0x0A   /* SG        */
2865 #define  SFF_PG0_CONNECTOR_OPTICAL_PIGTAIL 0x0B /* Optical pigtail */
2866 #define  SFF_PG0_CONNECTOR_OPTICAL_PARALLEL 0x0C /* MPO Parallel Optic */
2867 #define  SFF_PG0_CONNECTOR_HSSDC_II   0x20   /* HSSDC II */
2868 #define  SFF_PG0_CONNECTOR_COPPER_PIGTAIL 0x21 /* Copper pigtail */
2869 #define  SFF_PG0_CONNECTOR_RJ45       0x22  /* RJ45 */
2870
2871 /* SFF-8472 Table 3.1 Diagnostics: Data Fields Address/Page A0 */
2872
2873 #define SSF_IDENTIFIER                  0
2874 #define SSF_EXT_IDENTIFIER              1
2875 #define SSF_CONNECTOR                   2
2876 #define SSF_TRANSCEIVER_CODE_B0         3
2877 #define SSF_TRANSCEIVER_CODE_B1         4
2878 #define SSF_TRANSCEIVER_CODE_B2         5
2879 #define SSF_TRANSCEIVER_CODE_B3         6
2880 #define SSF_TRANSCEIVER_CODE_B4         7
2881 #define SSF_TRANSCEIVER_CODE_B5         8
2882 #define SSF_TRANSCEIVER_CODE_B6         9
2883 #define SSF_TRANSCEIVER_CODE_B7         10
2884 #define SSF_ENCODING                    11
2885 #define SSF_BR_NOMINAL                  12
2886 #define SSF_RATE_IDENTIFIER             13
2887 #define SSF_LENGTH_9UM_KM               14
2888 #define SSF_LENGTH_9UM                  15
2889 #define SSF_LENGTH_50UM_OM2             16
2890 #define SSF_LENGTH_62UM_OM1             17
2891 #define SFF_LENGTH_COPPER               18
2892 #define SSF_LENGTH_50UM_OM3             19
2893 #define SSF_VENDOR_NAME                 20
2894 #define SSF_VENDOR_OUI                  36
2895 #define SSF_VENDOR_PN                   40
2896 #define SSF_VENDOR_REV                  56
2897 #define SSF_WAVELENGTH_B1               60
2898 #define SSF_WAVELENGTH_B0               61
2899 #define SSF_CC_BASE                     63
2900 #define SSF_OPTIONS_B1                  64
2901 #define SSF_OPTIONS_B0                  65
2902 #define SSF_BR_MAX                      66
2903 #define SSF_BR_MIN                      67
2904 #define SSF_VENDOR_SN                   68
2905 #define SSF_DATE_CODE                   84
2906 #define SSF_MONITORING_TYPEDIAGNOSTIC   92
2907 #define SSF_ENHANCED_OPTIONS            93
2908 #define SFF_8472_COMPLIANCE             94
2909 #define SSF_CC_EXT                      95
2910 #define SSF_A0_VENDOR_SPECIFIC          96
2911
2912 /* SFF-8472 Table 3.1a Diagnostics: Data Fields Address/Page A2 */
2913
2914 #define SSF_TEMP_HIGH_ALARM             0
2915 #define SSF_TEMP_LOW_ALARM              2
2916 #define SSF_TEMP_HIGH_WARNING           4
2917 #define SSF_TEMP_LOW_WARNING            6
2918 #define SSF_VOLTAGE_HIGH_ALARM          8
2919 #define SSF_VOLTAGE_LOW_ALARM           10
2920 #define SSF_VOLTAGE_HIGH_WARNING        12
2921 #define SSF_VOLTAGE_LOW_WARNING         14
2922 #define SSF_BIAS_HIGH_ALARM             16
2923 #define SSF_BIAS_LOW_ALARM              18
2924 #define SSF_BIAS_HIGH_WARNING           20
2925 #define SSF_BIAS_LOW_WARNING            22
2926 #define SSF_TXPOWER_HIGH_ALARM          24
2927 #define SSF_TXPOWER_LOW_ALARM           26
2928 #define SSF_TXPOWER_HIGH_WARNING        28
2929 #define SSF_TXPOWER_LOW_WARNING         30
2930 #define SSF_RXPOWER_HIGH_ALARM          32
2931 #define SSF_RXPOWER_LOW_ALARM           34
2932 #define SSF_RXPOWER_HIGH_WARNING        36
2933 #define SSF_RXPOWER_LOW_WARNING         38
2934 #define SSF_EXT_CAL_CONSTANTS           56
2935 #define SSF_CC_DMI                      95
2936 #define SFF_TEMPERATURE_B1              96
2937 #define SFF_TEMPERATURE_B0              97
2938 #define SFF_VCC_B1                      98
2939 #define SFF_VCC_B0                      99
2940 #define SFF_TX_BIAS_CURRENT_B1          100
2941 #define SFF_TX_BIAS_CURRENT_B0          101
2942 #define SFF_TXPOWER_B1                  102
2943 #define SFF_TXPOWER_B0                  103
2944 #define SFF_RXPOWER_B1                  104
2945 #define SFF_RXPOWER_B0                  105
2946 #define SSF_STATUS_CONTROL              110
2947 #define SSF_ALARM_FLAGS                 112
2948 #define SSF_WARNING_FLAGS               116
2949 #define SSF_EXT_TATUS_CONTROL_B1        118
2950 #define SSF_EXT_TATUS_CONTROL_B0        119
2951 #define SSF_A2_VENDOR_SPECIFIC          120
2952 #define SSF_USER_EEPROM                 128
2953 #define SSF_VENDOR_CONTROL              148
2954
2955
2956 /*
2957  * Tranceiver codes Fibre Channel SFF-8472
2958  * Table 3.5.
2959  */
2960
2961 struct sff_trasnceiver_codes_byte0 {
2962         uint8_t inifiband:4;
2963         uint8_t teng_ethernet:4;
2964 };
2965
2966 struct sff_trasnceiver_codes_byte1 {
2967         uint8_t  sonet:6;
2968         uint8_t  escon:2;
2969 };
2970
2971 struct sff_trasnceiver_codes_byte2 {
2972         uint8_t  soNet:8;
2973 };
2974
2975 struct sff_trasnceiver_codes_byte3 {
2976         uint8_t ethernet:8;
2977 };
2978
2979 struct sff_trasnceiver_codes_byte4 {
2980         uint8_t fc_el_lo:1;
2981         uint8_t fc_lw_laser:1;
2982         uint8_t fc_sw_laser:1;
2983         uint8_t fc_md_distance:1;
2984         uint8_t fc_lg_distance:1;
2985         uint8_t fc_int_distance:1;
2986         uint8_t fc_short_distance:1;
2987         uint8_t fc_vld_distance:1;
2988 };
2989
2990 struct sff_trasnceiver_codes_byte5 {
2991         uint8_t reserved1:1;
2992         uint8_t reserved2:1;
2993         uint8_t fc_sfp_active:1;  /* Active cable   */
2994         uint8_t fc_sfp_passive:1; /* Passive cable  */
2995         uint8_t fc_lw_laser:1;     /* Longwave laser */
2996         uint8_t fc_sw_laser_sl:1;
2997         uint8_t fc_sw_laser_sn:1;
2998         uint8_t fc_el_hi:1;        /* Electrical enclosure high bit */
2999 };
3000
3001 struct sff_trasnceiver_codes_byte6 {
3002         uint8_t fc_tm_sm:1;      /* Single Mode */
3003         uint8_t reserved:1;
3004         uint8_t fc_tm_m6:1;       /* Multimode, 62.5um (M6) */
3005         uint8_t fc_tm_tv:1;      /* Video Coax (TV) */
3006         uint8_t fc_tm_mi:1;      /* Miniature Coax (MI) */
3007         uint8_t fc_tm_tp:1;      /* Twisted Pair (TP) */
3008         uint8_t fc_tm_tw:1;      /* Twin Axial Pair  */
3009 };
3010
3011 struct sff_trasnceiver_codes_byte7 {
3012         uint8_t fc_sp_100MB:1;   /*  100 MB/sec */
3013         uint8_t reserve:1;
3014         uint8_t fc_sp_200mb:1;   /*  200 MB/sec */
3015         uint8_t fc_sp_3200MB:1;  /* 3200 MB/sec */
3016         uint8_t fc_sp_400MB:1;   /*  400 MB/sec */
3017         uint8_t fc_sp_1600MB:1;  /* 1600 MB/sec */
3018         uint8_t fc_sp_800MB:1;   /*  800 MB/sec */
3019         uint8_t fc_sp_1200MB:1;  /* 1200 MB/sec */
3020 };
3021
3022 /* User writable non-volatile memory, SFF-8472 Table 3.20 */
3023 struct user_eeprom {
3024         uint8_t vendor_name[16];
3025         uint8_t vendor_oui[3];
3026         uint8_t vendor_pn[816];
3027         uint8_t vendor_rev[4];
3028         uint8_t vendor_sn[16];
3029         uint8_t datecode[6];
3030         uint8_t lot_code[2];
3031         uint8_t reserved191[57];
3032 };
3033
3034 struct lpfc_mbx_pc_sli4_params {
3035         uint32_t word1;
3036 #define qs_SHIFT                                0
3037 #define qs_MASK                                 0x00000001
3038 #define qs_WORD                                 word1
3039 #define wr_SHIFT                                1
3040 #define wr_MASK                                 0x00000001
3041 #define wr_WORD                                 word1
3042 #define pf_SHIFT                                8
3043 #define pf_MASK                                 0x000000ff
3044 #define pf_WORD                                 word1
3045 #define cpn_SHIFT                               16
3046 #define cpn_MASK                                0x000000ff
3047 #define cpn_WORD                                word1
3048         uint32_t word2;
3049 #define if_type_SHIFT                           0
3050 #define if_type_MASK                            0x00000007
3051 #define if_type_WORD                            word2
3052 #define sli_rev_SHIFT                           4
3053 #define sli_rev_MASK                            0x0000000f
3054 #define sli_rev_WORD                            word2
3055 #define sli_family_SHIFT                        8
3056 #define sli_family_MASK                         0x000000ff
3057 #define sli_family_WORD                         word2
3058 #define featurelevel_1_SHIFT                    16
3059 #define featurelevel_1_MASK                     0x000000ff
3060 #define featurelevel_1_WORD                     word2
3061 #define featurelevel_2_SHIFT                    24
3062 #define featurelevel_2_MASK                     0x0000001f
3063 #define featurelevel_2_WORD                     word2
3064         uint32_t word3;
3065 #define fcoe_SHIFT                              0
3066 #define fcoe_MASK                               0x00000001
3067 #define fcoe_WORD                               word3
3068 #define fc_SHIFT                                1
3069 #define fc_MASK                                 0x00000001
3070 #define fc_WORD                                 word3
3071 #define nic_SHIFT                               2
3072 #define nic_MASK                                0x00000001
3073 #define nic_WORD                                word3
3074 #define iscsi_SHIFT                             3
3075 #define iscsi_MASK                              0x00000001
3076 #define iscsi_WORD                              word3
3077 #define rdma_SHIFT                              4
3078 #define rdma_MASK                               0x00000001
3079 #define rdma_WORD                               word3
3080         uint32_t sge_supp_len;
3081 #define SLI4_PAGE_SIZE 4096
3082         uint32_t word5;
3083 #define if_page_sz_SHIFT                        0
3084 #define if_page_sz_MASK                         0x0000ffff
3085 #define if_page_sz_WORD                         word5
3086 #define loopbk_scope_SHIFT                      24
3087 #define loopbk_scope_MASK                       0x0000000f
3088 #define loopbk_scope_WORD                       word5
3089 #define rq_db_window_SHIFT                      28
3090 #define rq_db_window_MASK                       0x0000000f
3091 #define rq_db_window_WORD                       word5
3092         uint32_t word6;
3093 #define eq_pages_SHIFT                          0
3094 #define eq_pages_MASK                           0x0000000f
3095 #define eq_pages_WORD                           word6
3096 #define eqe_size_SHIFT                          8
3097 #define eqe_size_MASK                           0x000000ff
3098 #define eqe_size_WORD                           word6
3099         uint32_t word7;
3100 #define cq_pages_SHIFT                          0
3101 #define cq_pages_MASK                           0x0000000f
3102 #define cq_pages_WORD                           word7
3103 #define cqe_size_SHIFT                          8
3104 #define cqe_size_MASK                           0x000000ff
3105 #define cqe_size_WORD                           word7
3106         uint32_t word8;
3107 #define mq_pages_SHIFT                          0
3108 #define mq_pages_MASK                           0x0000000f
3109 #define mq_pages_WORD                           word8
3110 #define mqe_size_SHIFT                          8
3111 #define mqe_size_MASK                           0x000000ff
3112 #define mqe_size_WORD                           word8
3113 #define mq_elem_cnt_SHIFT                       16
3114 #define mq_elem_cnt_MASK                        0x000000ff
3115 #define mq_elem_cnt_WORD                        word8
3116         uint32_t word9;
3117 #define wq_pages_SHIFT                          0
3118 #define wq_pages_MASK                           0x0000ffff
3119 #define wq_pages_WORD                           word9
3120 #define wqe_size_SHIFT                          8
3121 #define wqe_size_MASK                           0x000000ff
3122 #define wqe_size_WORD                           word9
3123         uint32_t word10;
3124 #define rq_pages_SHIFT                          0
3125 #define rq_pages_MASK                           0x0000ffff
3126 #define rq_pages_WORD                           word10
3127 #define rqe_size_SHIFT                          8
3128 #define rqe_size_MASK                           0x000000ff
3129 #define rqe_size_WORD                           word10
3130         uint32_t word11;
3131 #define hdr_pages_SHIFT                         0
3132 #define hdr_pages_MASK                          0x0000000f
3133 #define hdr_pages_WORD                          word11
3134 #define hdr_size_SHIFT                          8
3135 #define hdr_size_MASK                           0x0000000f
3136 #define hdr_size_WORD                           word11
3137 #define hdr_pp_align_SHIFT                      16
3138 #define hdr_pp_align_MASK                       0x0000ffff
3139 #define hdr_pp_align_WORD                       word11
3140         uint32_t word12;
3141 #define sgl_pages_SHIFT                         0
3142 #define sgl_pages_MASK                          0x0000000f
3143 #define sgl_pages_WORD                          word12
3144 #define sgl_pp_align_SHIFT                      16
3145 #define sgl_pp_align_MASK                       0x0000ffff
3146 #define sgl_pp_align_WORD                       word12
3147         uint32_t rsvd_13_63[51];
3148 };
3149 #define SLI4_PAGE_ALIGN(addr) (((addr)+((SLI4_PAGE_SIZE)-1)) \
3150                                &(~((SLI4_PAGE_SIZE)-1)))
3151
3152 struct lpfc_sli4_parameters {
3153         uint32_t word0;
3154 #define cfg_prot_type_SHIFT                     0
3155 #define cfg_prot_type_MASK                      0x000000FF
3156 #define cfg_prot_type_WORD                      word0
3157         uint32_t word1;
3158 #define cfg_ft_SHIFT                            0
3159 #define cfg_ft_MASK                             0x00000001
3160 #define cfg_ft_WORD                             word1
3161 #define cfg_sli_rev_SHIFT                       4
3162 #define cfg_sli_rev_MASK                        0x0000000f
3163 #define cfg_sli_rev_WORD                        word1
3164 #define cfg_sli_family_SHIFT                    8
3165 #define cfg_sli_family_MASK                     0x0000000f
3166 #define cfg_sli_family_WORD                     word1
3167 #define cfg_if_type_SHIFT                       12
3168 #define cfg_if_type_MASK                        0x0000000f
3169 #define cfg_if_type_WORD                        word1
3170 #define cfg_sli_hint_1_SHIFT                    16
3171 #define cfg_sli_hint_1_MASK                     0x000000ff
3172 #define cfg_sli_hint_1_WORD                     word1
3173 #define cfg_sli_hint_2_SHIFT                    24
3174 #define cfg_sli_hint_2_MASK                     0x0000001f
3175 #define cfg_sli_hint_2_WORD                     word1
3176         uint32_t word2;
3177         uint32_t word3;
3178         uint32_t word4;
3179 #define cfg_cqv_SHIFT                           14
3180 #define cfg_cqv_MASK                            0x00000003
3181 #define cfg_cqv_WORD                            word4
3182         uint32_t word5;
3183         uint32_t word6;
3184 #define cfg_mqv_SHIFT                           14
3185 #define cfg_mqv_MASK                            0x00000003
3186 #define cfg_mqv_WORD                            word6
3187         uint32_t word7;
3188         uint32_t word8;
3189 #define cfg_wqpcnt_SHIFT                        0
3190 #define cfg_wqpcnt_MASK                         0x0000000f
3191 #define cfg_wqpcnt_WORD                         word8
3192 #define cfg_wqsize_SHIFT                        8
3193 #define cfg_wqsize_MASK                         0x0000000f
3194 #define cfg_wqsize_WORD                         word8
3195 #define cfg_wqv_SHIFT                           14
3196 #define cfg_wqv_MASK                            0x00000003
3197 #define cfg_wqv_WORD                            word8
3198 #define cfg_wqpsize_SHIFT                       16
3199 #define cfg_wqpsize_MASK                        0x000000ff
3200 #define cfg_wqpsize_WORD                        word8
3201         uint32_t word9;
3202         uint32_t word10;
3203 #define cfg_rqv_SHIFT                           14
3204 #define cfg_rqv_MASK                            0x00000003
3205 #define cfg_rqv_WORD                            word10
3206         uint32_t word11;
3207 #define cfg_rq_db_window_SHIFT                  28
3208 #define cfg_rq_db_window_MASK                   0x0000000f
3209 #define cfg_rq_db_window_WORD                   word11
3210         uint32_t word12;
3211 #define cfg_fcoe_SHIFT                          0
3212 #define cfg_fcoe_MASK                           0x00000001
3213 #define cfg_fcoe_WORD                           word12
3214 #define cfg_ext_SHIFT                           1
3215 #define cfg_ext_MASK                            0x00000001
3216 #define cfg_ext_WORD                            word12
3217 #define cfg_hdrr_SHIFT                          2
3218 #define cfg_hdrr_MASK                           0x00000001
3219 #define cfg_hdrr_WORD                           word12
3220 #define cfg_phwq_SHIFT                          15
3221 #define cfg_phwq_MASK                           0x00000001
3222 #define cfg_phwq_WORD                           word12
3223 #define cfg_oas_SHIFT                           25
3224 #define cfg_oas_MASK                            0x00000001
3225 #define cfg_oas_WORD                            word12
3226 #define cfg_loopbk_scope_SHIFT                  28
3227 #define cfg_loopbk_scope_MASK                   0x0000000f
3228 #define cfg_loopbk_scope_WORD                   word12
3229         uint32_t sge_supp_len;
3230         uint32_t word14;
3231 #define cfg_sgl_page_cnt_SHIFT                  0
3232 #define cfg_sgl_page_cnt_MASK                   0x0000000f
3233 #define cfg_sgl_page_cnt_WORD                   word14
3234 #define cfg_sgl_page_size_SHIFT                 8
3235 #define cfg_sgl_page_size_MASK                  0x000000ff
3236 #define cfg_sgl_page_size_WORD                  word14
3237 #define cfg_sgl_pp_align_SHIFT                  16
3238 #define cfg_sgl_pp_align_MASK                   0x000000ff
3239 #define cfg_sgl_pp_align_WORD                   word14
3240         uint32_t word15;
3241         uint32_t word16;
3242         uint32_t word17;
3243         uint32_t word18;
3244         uint32_t word19;
3245 #define cfg_ext_embed_cb_SHIFT                  0
3246 #define cfg_ext_embed_cb_MASK                   0x00000001
3247 #define cfg_ext_embed_cb_WORD                   word19
3248 #define cfg_mds_diags_SHIFT                     1
3249 #define cfg_mds_diags_MASK                      0x00000001
3250 #define cfg_mds_diags_WORD                      word19
3251 #define cfg_nvme_SHIFT                          3
3252 #define cfg_nvme_MASK                           0x00000001
3253 #define cfg_nvme_WORD                           word19
3254 #define cfg_xib_SHIFT                           4
3255 #define cfg_xib_MASK                            0x00000001
3256 #define cfg_xib_WORD                            word19
3257 };
3258
3259 #define LPFC_SET_UE_RECOVERY            0x10
3260 #define LPFC_SET_MDS_DIAGS              0x11
3261 struct lpfc_mbx_set_feature {
3262         struct mbox_header header;
3263         uint32_t feature;
3264         uint32_t param_len;
3265         uint32_t word6;
3266 #define lpfc_mbx_set_feature_UER_SHIFT  0
3267 #define lpfc_mbx_set_feature_UER_MASK   0x00000001
3268 #define lpfc_mbx_set_feature_UER_WORD   word6
3269 #define lpfc_mbx_set_feature_mds_SHIFT  0
3270 #define lpfc_mbx_set_feature_mds_MASK   0x00000001
3271 #define lpfc_mbx_set_feature_mds_WORD   word6
3272 #define lpfc_mbx_set_feature_mds_deep_loopbk_SHIFT  1
3273 #define lpfc_mbx_set_feature_mds_deep_loopbk_MASK   0x00000001
3274 #define lpfc_mbx_set_feature_mds_deep_loopbk_WORD   word6
3275         uint32_t word7;
3276 #define lpfc_mbx_set_feature_UERP_SHIFT 0
3277 #define lpfc_mbx_set_feature_UERP_MASK  0x0000ffff
3278 #define lpfc_mbx_set_feature_UERP_WORD  word7
3279 #define lpfc_mbx_set_feature_UESR_SHIFT 16
3280 #define lpfc_mbx_set_feature_UESR_MASK  0x0000ffff
3281 #define lpfc_mbx_set_feature_UESR_WORD  word7
3282 };
3283
3284
3285 #define LPFC_SET_HOST_OS_DRIVER_VERSION    0x2
3286 struct lpfc_mbx_set_host_data {
3287 #define LPFC_HOST_OS_DRIVER_VERSION_SIZE   48
3288         struct mbox_header header;
3289         uint32_t param_id;
3290         uint32_t param_len;
3291         uint8_t  data[LPFC_HOST_OS_DRIVER_VERSION_SIZE];
3292 };
3293
3294
3295 struct lpfc_mbx_get_sli4_parameters {
3296         struct mbox_header header;
3297         struct lpfc_sli4_parameters sli4_parameters;
3298 };
3299
3300 struct lpfc_rscr_desc_generic {
3301 #define LPFC_RSRC_DESC_WSIZE                    22
3302         uint32_t desc[LPFC_RSRC_DESC_WSIZE];
3303 };
3304
3305 struct lpfc_rsrc_desc_pcie {
3306         uint32_t word0;
3307 #define lpfc_rsrc_desc_pcie_type_SHIFT          0
3308 #define lpfc_rsrc_desc_pcie_type_MASK           0x000000ff
3309 #define lpfc_rsrc_desc_pcie_type_WORD           word0
3310 #define LPFC_RSRC_DESC_TYPE_PCIE                0x40
3311 #define lpfc_rsrc_desc_pcie_length_SHIFT        8
3312 #define lpfc_rsrc_desc_pcie_length_MASK         0x000000ff
3313 #define lpfc_rsrc_desc_pcie_length_WORD         word0
3314         uint32_t word1;
3315 #define lpfc_rsrc_desc_pcie_pfnum_SHIFT         0
3316 #define lpfc_rsrc_desc_pcie_pfnum_MASK          0x000000ff
3317 #define lpfc_rsrc_desc_pcie_pfnum_WORD          word1
3318         uint32_t reserved;
3319         uint32_t word3;
3320 #define lpfc_rsrc_desc_pcie_sriov_sta_SHIFT     0
3321 #define lpfc_rsrc_desc_pcie_sriov_sta_MASK      0x000000ff
3322 #define lpfc_rsrc_desc_pcie_sriov_sta_WORD      word3
3323 #define lpfc_rsrc_desc_pcie_pf_sta_SHIFT        8
3324 #define lpfc_rsrc_desc_pcie_pf_sta_MASK         0x000000ff
3325 #define lpfc_rsrc_desc_pcie_pf_sta_WORD         word3
3326 #define lpfc_rsrc_desc_pcie_pf_type_SHIFT       16
3327 #define lpfc_rsrc_desc_pcie_pf_type_MASK        0x000000ff
3328 #define lpfc_rsrc_desc_pcie_pf_type_WORD        word3
3329         uint32_t word4;
3330 #define lpfc_rsrc_desc_pcie_nr_virtfn_SHIFT     0
3331 #define lpfc_rsrc_desc_pcie_nr_virtfn_MASK      0x0000ffff
3332 #define lpfc_rsrc_desc_pcie_nr_virtfn_WORD      word4
3333 };
3334
3335 struct lpfc_rsrc_desc_fcfcoe {
3336         uint32_t word0;
3337 #define lpfc_rsrc_desc_fcfcoe_type_SHIFT        0
3338 #define lpfc_rsrc_desc_fcfcoe_type_MASK         0x000000ff
3339 #define lpfc_rsrc_desc_fcfcoe_type_WORD         word0
3340 #define LPFC_RSRC_DESC_TYPE_FCFCOE              0x43
3341 #define lpfc_rsrc_desc_fcfcoe_length_SHIFT      8
3342 #define lpfc_rsrc_desc_fcfcoe_length_MASK       0x000000ff
3343 #define lpfc_rsrc_desc_fcfcoe_length_WORD       word0
3344 #define LPFC_RSRC_DESC_TYPE_FCFCOE_V0_RSVD      0
3345 #define LPFC_RSRC_DESC_TYPE_FCFCOE_V0_LENGTH    72
3346 #define LPFC_RSRC_DESC_TYPE_FCFCOE_V1_LENGTH    88
3347         uint32_t word1;
3348 #define lpfc_rsrc_desc_fcfcoe_vfnum_SHIFT       0
3349 #define lpfc_rsrc_desc_fcfcoe_vfnum_MASK        0x000000ff
3350 #define lpfc_rsrc_desc_fcfcoe_vfnum_WORD        word1
3351 #define lpfc_rsrc_desc_fcfcoe_pfnum_SHIFT       16
3352 #define lpfc_rsrc_desc_fcfcoe_pfnum_MASK        0x000007ff
3353 #define lpfc_rsrc_desc_fcfcoe_pfnum_WORD        word1
3354         uint32_t word2;
3355 #define lpfc_rsrc_desc_fcfcoe_rpi_cnt_SHIFT     0
3356 #define lpfc_rsrc_desc_fcfcoe_rpi_cnt_MASK      0x0000ffff
3357 #define lpfc_rsrc_desc_fcfcoe_rpi_cnt_WORD      word2
3358 #define lpfc_rsrc_desc_fcfcoe_xri_cnt_SHIFT     16
3359 #define lpfc_rsrc_desc_fcfcoe_xri_cnt_MASK      0x0000ffff
3360 #define lpfc_rsrc_desc_fcfcoe_xri_cnt_WORD      word2
3361         uint32_t word3;
3362 #define lpfc_rsrc_desc_fcfcoe_wq_cnt_SHIFT      0
3363 #define lpfc_rsrc_desc_fcfcoe_wq_cnt_MASK       0x0000ffff
3364 #define lpfc_rsrc_desc_fcfcoe_wq_cnt_WORD       word3
3365 #define lpfc_rsrc_desc_fcfcoe_rq_cnt_SHIFT      16
3366 #define lpfc_rsrc_desc_fcfcoe_rq_cnt_MASK       0x0000ffff
3367 #define lpfc_rsrc_desc_fcfcoe_rq_cnt_WORD       word3
3368         uint32_t word4;
3369 #define lpfc_rsrc_desc_fcfcoe_cq_cnt_SHIFT      0
3370 #define lpfc_rsrc_desc_fcfcoe_cq_cnt_MASK       0x0000ffff
3371 #define lpfc_rsrc_desc_fcfcoe_cq_cnt_WORD       word4
3372 #define lpfc_rsrc_desc_fcfcoe_vpi_cnt_SHIFT     16
3373 #define lpfc_rsrc_desc_fcfcoe_vpi_cnt_MASK      0x0000ffff
3374 #define lpfc_rsrc_desc_fcfcoe_vpi_cnt_WORD      word4
3375         uint32_t word5;
3376 #define lpfc_rsrc_desc_fcfcoe_fcfi_cnt_SHIFT    0
3377 #define lpfc_rsrc_desc_fcfcoe_fcfi_cnt_MASK     0x0000ffff
3378 #define lpfc_rsrc_desc_fcfcoe_fcfi_cnt_WORD     word5
3379 #define lpfc_rsrc_desc_fcfcoe_vfi_cnt_SHIFT     16
3380 #define lpfc_rsrc_desc_fcfcoe_vfi_cnt_MASK      0x0000ffff
3381 #define lpfc_rsrc_desc_fcfcoe_vfi_cnt_WORD      word5
3382         uint32_t word6;
3383         uint32_t word7;
3384         uint32_t word8;
3385         uint32_t word9;
3386         uint32_t word10;
3387         uint32_t word11;
3388         uint32_t word12;
3389         uint32_t word13;
3390 #define lpfc_rsrc_desc_fcfcoe_lnk_nr_SHIFT      0
3391 #define lpfc_rsrc_desc_fcfcoe_lnk_nr_MASK       0x0000003f
3392 #define lpfc_rsrc_desc_fcfcoe_lnk_nr_WORD       word13
3393 #define lpfc_rsrc_desc_fcfcoe_lnk_tp_SHIFT      6
3394 #define lpfc_rsrc_desc_fcfcoe_lnk_tp_MASK       0x00000003
3395 #define lpfc_rsrc_desc_fcfcoe_lnk_tp_WORD       word13
3396 #define lpfc_rsrc_desc_fcfcoe_lmc_SHIFT         8
3397 #define lpfc_rsrc_desc_fcfcoe_lmc_MASK          0x00000001
3398 #define lpfc_rsrc_desc_fcfcoe_lmc_WORD          word13
3399 #define lpfc_rsrc_desc_fcfcoe_lld_SHIFT         9
3400 #define lpfc_rsrc_desc_fcfcoe_lld_MASK          0x00000001
3401 #define lpfc_rsrc_desc_fcfcoe_lld_WORD          word13
3402 #define lpfc_rsrc_desc_fcfcoe_eq_cnt_SHIFT      16
3403 #define lpfc_rsrc_desc_fcfcoe_eq_cnt_MASK       0x0000ffff
3404 #define lpfc_rsrc_desc_fcfcoe_eq_cnt_WORD       word13
3405 /* extended FC/FCoE Resource Descriptor when length = 88 bytes */
3406         uint32_t bw_min;
3407         uint32_t bw_max;
3408         uint32_t iops_min;
3409         uint32_t iops_max;
3410         uint32_t reserved[4];
3411 };
3412
3413 struct lpfc_func_cfg {
3414 #define LPFC_RSRC_DESC_MAX_NUM                  2
3415         uint32_t rsrc_desc_count;
3416         struct lpfc_rscr_desc_generic desc[LPFC_RSRC_DESC_MAX_NUM];
3417 };
3418
3419 struct lpfc_mbx_get_func_cfg {
3420         struct mbox_header header;
3421 #define LPFC_CFG_TYPE_PERSISTENT_OVERRIDE       0x0
3422 #define LPFC_CFG_TYPE_FACTURY_DEFAULT           0x1
3423 #define LPFC_CFG_TYPE_CURRENT_ACTIVE            0x2
3424         struct lpfc_func_cfg func_cfg;
3425 };
3426
3427 struct lpfc_prof_cfg {
3428 #define LPFC_RSRC_DESC_MAX_NUM                  2
3429         uint32_t rsrc_desc_count;
3430         struct lpfc_rscr_desc_generic desc[LPFC_RSRC_DESC_MAX_NUM];
3431 };
3432
3433 struct lpfc_mbx_get_prof_cfg {
3434         struct mbox_header header;
3435 #define LPFC_CFG_TYPE_PERSISTENT_OVERRIDE       0x0
3436 #define LPFC_CFG_TYPE_FACTURY_DEFAULT           0x1
3437 #define LPFC_CFG_TYPE_CURRENT_ACTIVE            0x2
3438         union {
3439                 struct {
3440                         uint32_t word10;
3441 #define lpfc_mbx_get_prof_cfg_prof_id_SHIFT     0
3442 #define lpfc_mbx_get_prof_cfg_prof_id_MASK      0x000000ff
3443 #define lpfc_mbx_get_prof_cfg_prof_id_WORD      word10
3444 #define lpfc_mbx_get_prof_cfg_prof_tp_SHIFT     8
3445 #define lpfc_mbx_get_prof_cfg_prof_tp_MASK      0x00000003
3446 #define lpfc_mbx_get_prof_cfg_prof_tp_WORD      word10
3447                 } request;
3448                 struct {
3449                         struct lpfc_prof_cfg prof_cfg;
3450                 } response;
3451         } u;
3452 };
3453
3454 struct lpfc_controller_attribute {
3455         uint32_t version_string[8];
3456         uint32_t manufacturer_name[8];
3457         uint32_t supported_modes;
3458         uint32_t word17;
3459 #define lpfc_cntl_attr_eprom_ver_lo_SHIFT       0
3460 #define lpfc_cntl_attr_eprom_ver_lo_MASK        0x000000ff
3461 #define lpfc_cntl_attr_eprom_ver_lo_WORD        word17
3462 #define lpfc_cntl_attr_eprom_ver_hi_SHIFT       8
3463 #define lpfc_cntl_attr_eprom_ver_hi_MASK        0x000000ff
3464 #define lpfc_cntl_attr_eprom_ver_hi_WORD        word17
3465         uint32_t mbx_da_struct_ver;
3466         uint32_t ep_fw_da_struct_ver;
3467         uint32_t ncsi_ver_str[3];
3468         uint32_t dflt_ext_timeout;
3469         uint32_t model_number[8];
3470         uint32_t description[16];
3471         uint32_t serial_number[8];
3472         uint32_t ip_ver_str[8];
3473         uint32_t fw_ver_str[8];
3474         uint32_t bios_ver_str[8];
3475         uint32_t redboot_ver_str[8];
3476         uint32_t driver_ver_str[8];
3477         uint32_t flash_fw_ver_str[8];
3478         uint32_t functionality;
3479         uint32_t word105;
3480 #define lpfc_cntl_attr_max_cbd_len_SHIFT        0
3481 #define lpfc_cntl_attr_max_cbd_len_MASK         0x0000ffff
3482 #define lpfc_cntl_attr_max_cbd_len_WORD         word105
3483 #define lpfc_cntl_attr_asic_rev_SHIFT           16
3484 #define lpfc_cntl_attr_asic_rev_MASK            0x000000ff
3485 #define lpfc_cntl_attr_asic_rev_WORD            word105
3486 #define lpfc_cntl_attr_gen_guid0_SHIFT          24
3487 #define lpfc_cntl_attr_gen_guid0_MASK           0x000000ff
3488 #define lpfc_cntl_attr_gen_guid0_WORD           word105
3489         uint32_t gen_guid1_12[3];
3490         uint32_t word109;
3491 #define lpfc_cntl_attr_gen_guid13_14_SHIFT      0
3492 #define lpfc_cntl_attr_gen_guid13_14_MASK       0x0000ffff
3493 #define lpfc_cntl_attr_gen_guid13_14_WORD       word109
3494 #define lpfc_cntl_attr_gen_guid15_SHIFT         16
3495 #define lpfc_cntl_attr_gen_guid15_MASK          0x000000ff
3496 #define lpfc_cntl_attr_gen_guid15_WORD          word109
3497 #define lpfc_cntl_attr_hba_port_cnt_SHIFT       24
3498 #define lpfc_cntl_attr_hba_port_cnt_MASK        0x000000ff
3499 #define lpfc_cntl_attr_hba_port_cnt_WORD        word109
3500         uint32_t word110;
3501 #define lpfc_cntl_attr_dflt_lnk_tmo_SHIFT       0
3502 #define lpfc_cntl_attr_dflt_lnk_tmo_MASK        0x0000ffff
3503 #define lpfc_cntl_attr_dflt_lnk_tmo_WORD        word110
3504 #define lpfc_cntl_attr_multi_func_dev_SHIFT     24
3505 #define lpfc_cntl_attr_multi_func_dev_MASK      0x000000ff
3506 #define lpfc_cntl_attr_multi_func_dev_WORD      word110
3507         uint32_t word111;
3508 #define lpfc_cntl_attr_cache_valid_SHIFT        0
3509 #define lpfc_cntl_attr_cache_valid_MASK         0x000000ff
3510 #define lpfc_cntl_attr_cache_valid_WORD         word111
3511 #define lpfc_cntl_attr_hba_status_SHIFT         8
3512 #define lpfc_cntl_attr_hba_status_MASK          0x000000ff
3513 #define lpfc_cntl_attr_hba_status_WORD          word111
3514 #define lpfc_cntl_attr_max_domain_SHIFT         16
3515 #define lpfc_cntl_attr_max_domain_MASK          0x000000ff
3516 #define lpfc_cntl_attr_max_domain_WORD          word111
3517 #define lpfc_cntl_attr_lnk_numb_SHIFT           24
3518 #define lpfc_cntl_attr_lnk_numb_MASK            0x0000003f
3519 #define lpfc_cntl_attr_lnk_numb_WORD            word111
3520 #define lpfc_cntl_attr_lnk_type_SHIFT           30
3521 #define lpfc_cntl_attr_lnk_type_MASK            0x00000003
3522 #define lpfc_cntl_attr_lnk_type_WORD            word111
3523         uint32_t fw_post_status;
3524         uint32_t hba_mtu[8];
3525         uint32_t word121;
3526         uint32_t reserved1[3];
3527         uint32_t word125;
3528 #define lpfc_cntl_attr_pci_vendor_id_SHIFT      0
3529 #define lpfc_cntl_attr_pci_vendor_id_MASK       0x0000ffff
3530 #define lpfc_cntl_attr_pci_vendor_id_WORD       word125
3531 #define lpfc_cntl_attr_pci_device_id_SHIFT      16
3532 #define lpfc_cntl_attr_pci_device_id_MASK       0x0000ffff
3533 #define lpfc_cntl_attr_pci_device_id_WORD       word125
3534         uint32_t word126;
3535 #define lpfc_cntl_attr_pci_subvdr_id_SHIFT      0
3536 #define lpfc_cntl_attr_pci_subvdr_id_MASK       0x0000ffff
3537 #define lpfc_cntl_attr_pci_subvdr_id_WORD       word126
3538 #define lpfc_cntl_attr_pci_subsys_id_SHIFT      16
3539 #define lpfc_cntl_attr_pci_subsys_id_MASK       0x0000ffff
3540 #define lpfc_cntl_attr_pci_subsys_id_WORD       word126
3541         uint32_t word127;
3542 #define lpfc_cntl_attr_pci_bus_num_SHIFT        0
3543 #define lpfc_cntl_attr_pci_bus_num_MASK         0x000000ff
3544 #define lpfc_cntl_attr_pci_bus_num_WORD         word127
3545 #define lpfc_cntl_attr_pci_dev_num_SHIFT        8
3546 #define lpfc_cntl_attr_pci_dev_num_MASK         0x000000ff
3547 #define lpfc_cntl_attr_pci_dev_num_WORD         word127
3548 #define lpfc_cntl_attr_pci_fnc_num_SHIFT        16
3549 #define lpfc_cntl_attr_pci_fnc_num_MASK         0x000000ff
3550 #define lpfc_cntl_attr_pci_fnc_num_WORD         word127
3551 #define lpfc_cntl_attr_inf_type_SHIFT           24
3552 #define lpfc_cntl_attr_inf_type_MASK            0x000000ff
3553 #define lpfc_cntl_attr_inf_type_WORD            word127
3554         uint32_t unique_id[2];
3555         uint32_t word130;
3556 #define lpfc_cntl_attr_num_netfil_SHIFT         0
3557 #define lpfc_cntl_attr_num_netfil_MASK          0x000000ff
3558 #define lpfc_cntl_attr_num_netfil_WORD          word130
3559         uint32_t reserved2[4];
3560 };
3561
3562 struct lpfc_mbx_get_cntl_attributes {
3563         union  lpfc_sli4_cfg_shdr cfg_shdr;
3564         struct lpfc_controller_attribute cntl_attr;
3565 };
3566
3567 struct lpfc_mbx_get_port_name {
3568         struct mbox_header header;
3569         union {
3570                 struct {
3571                         uint32_t word4;
3572 #define lpfc_mbx_get_port_name_lnk_type_SHIFT   0
3573 #define lpfc_mbx_get_port_name_lnk_type_MASK    0x00000003
3574 #define lpfc_mbx_get_port_name_lnk_type_WORD    word4
3575                 } request;
3576                 struct {
3577                         uint32_t word4;
3578 #define lpfc_mbx_get_port_name_name0_SHIFT      0
3579 #define lpfc_mbx_get_port_name_name0_MASK       0x000000FF
3580 #define lpfc_mbx_get_port_name_name0_WORD       word4
3581 #define lpfc_mbx_get_port_name_name1_SHIFT      8
3582 #define lpfc_mbx_get_port_name_name1_MASK       0x000000FF
3583 #define lpfc_mbx_get_port_name_name1_WORD       word4
3584 #define lpfc_mbx_get_port_name_name2_SHIFT      16
3585 #define lpfc_mbx_get_port_name_name2_MASK       0x000000FF
3586 #define lpfc_mbx_get_port_name_name2_WORD       word4
3587 #define lpfc_mbx_get_port_name_name3_SHIFT      24
3588 #define lpfc_mbx_get_port_name_name3_MASK       0x000000FF
3589 #define lpfc_mbx_get_port_name_name3_WORD       word4
3590 #define LPFC_LINK_NUMBER_0                      0
3591 #define LPFC_LINK_NUMBER_1                      1
3592 #define LPFC_LINK_NUMBER_2                      2
3593 #define LPFC_LINK_NUMBER_3                      3
3594                 } response;
3595         } u;
3596 };
3597
3598 /* Mailbox Completion Queue Error Messages */
3599 #define MB_CQE_STATUS_SUCCESS                   0x0
3600 #define MB_CQE_STATUS_INSUFFICIENT_PRIVILEGES   0x1
3601 #define MB_CQE_STATUS_INVALID_PARAMETER         0x2
3602 #define MB_CQE_STATUS_INSUFFICIENT_RESOURCES    0x3
3603 #define MB_CEQ_STATUS_QUEUE_FLUSHING            0x4
3604 #define MB_CQE_STATUS_DMA_FAILED                0x5
3605
3606 #define LPFC_MBX_WR_CONFIG_MAX_BDE              8
3607 struct lpfc_mbx_wr_object {
3608         struct mbox_header header;
3609         union {
3610                 struct {
3611                         uint32_t word4;
3612 #define lpfc_wr_object_eof_SHIFT                31
3613 #define lpfc_wr_object_eof_MASK                 0x00000001
3614 #define lpfc_wr_object_eof_WORD                 word4
3615 #define lpfc_wr_object_write_length_SHIFT       0
3616 #define lpfc_wr_object_write_length_MASK        0x00FFFFFF
3617 #define lpfc_wr_object_write_length_WORD        word4
3618                         uint32_t write_offset;
3619                         uint32_t object_name[26];
3620                         uint32_t bde_count;
3621                         struct ulp_bde64 bde[LPFC_MBX_WR_CONFIG_MAX_BDE];
3622                 } request;
3623                 struct {
3624                         uint32_t actual_write_length;
3625                 } response;
3626         } u;
3627 };
3628
3629 /* mailbox queue entry structure */
3630 struct lpfc_mqe {
3631         uint32_t word0;
3632 #define lpfc_mqe_status_SHIFT           16
3633 #define lpfc_mqe_status_MASK            0x0000FFFF
3634 #define lpfc_mqe_status_WORD            word0
3635 #define lpfc_mqe_command_SHIFT          8
3636 #define lpfc_mqe_command_MASK           0x000000FF
3637 #define lpfc_mqe_command_WORD           word0
3638         union {
3639                 uint32_t mb_words[LPFC_SLI4_MB_WORD_COUNT - 1];
3640                 /* sli4 mailbox commands */
3641                 struct lpfc_mbx_sli4_config sli4_config;
3642                 struct lpfc_mbx_init_vfi init_vfi;
3643                 struct lpfc_mbx_reg_vfi reg_vfi;
3644                 struct lpfc_mbx_reg_vfi unreg_vfi;
3645                 struct lpfc_mbx_init_vpi init_vpi;
3646                 struct lpfc_mbx_resume_rpi resume_rpi;
3647                 struct lpfc_mbx_read_fcf_tbl read_fcf_tbl;
3648                 struct lpfc_mbx_add_fcf_tbl_entry add_fcf_entry;
3649                 struct lpfc_mbx_del_fcf_tbl_entry del_fcf_entry;
3650                 struct lpfc_mbx_redisc_fcf_tbl redisc_fcf_tbl;
3651                 struct lpfc_mbx_reg_fcfi reg_fcfi;
3652                 struct lpfc_mbx_reg_fcfi_mrq reg_fcfi_mrq;
3653                 struct lpfc_mbx_unreg_fcfi unreg_fcfi;
3654                 struct lpfc_mbx_mq_create mq_create;
3655                 struct lpfc_mbx_mq_create_ext mq_create_ext;
3656                 struct lpfc_mbx_eq_create eq_create;
3657                 struct lpfc_mbx_modify_eq_delay eq_delay;
3658                 struct lpfc_mbx_cq_create cq_create;
3659                 struct lpfc_mbx_cq_create_set cq_create_set;
3660                 struct lpfc_mbx_wq_create wq_create;
3661                 struct lpfc_mbx_rq_create rq_create;
3662                 struct lpfc_mbx_rq_create_v2 rq_create_v2;
3663                 struct lpfc_mbx_mq_destroy mq_destroy;
3664                 struct lpfc_mbx_eq_destroy eq_destroy;
3665                 struct lpfc_mbx_cq_destroy cq_destroy;
3666                 struct lpfc_mbx_wq_destroy wq_destroy;
3667                 struct lpfc_mbx_rq_destroy rq_destroy;
3668                 struct lpfc_mbx_get_rsrc_extent_info rsrc_extent_info;
3669                 struct lpfc_mbx_alloc_rsrc_extents alloc_rsrc_extents;
3670                 struct lpfc_mbx_dealloc_rsrc_extents dealloc_rsrc_extents;
3671                 struct lpfc_mbx_post_sgl_pages post_sgl_pages;
3672                 struct lpfc_mbx_nembed_cmd nembed_cmd;
3673                 struct lpfc_mbx_read_rev read_rev;
3674                 struct lpfc_mbx_read_vpi read_vpi;
3675                 struct lpfc_mbx_read_config rd_config;
3676                 struct lpfc_mbx_request_features req_ftrs;
3677                 struct lpfc_mbx_post_hdr_tmpl hdr_tmpl;
3678                 struct lpfc_mbx_query_fw_config query_fw_cfg;
3679                 struct lpfc_mbx_set_beacon_config beacon_config;
3680                 struct lpfc_mbx_supp_pages supp_pages;
3681                 struct lpfc_mbx_pc_sli4_params sli4_params;
3682                 struct lpfc_mbx_get_sli4_parameters get_sli4_parameters;
3683                 struct lpfc_mbx_set_link_diag_state link_diag_state;
3684                 struct lpfc_mbx_set_link_diag_loopback link_diag_loopback;
3685                 struct lpfc_mbx_run_link_diag_test link_diag_test;
3686                 struct lpfc_mbx_get_func_cfg get_func_cfg;
3687                 struct lpfc_mbx_get_prof_cfg get_prof_cfg;
3688                 struct lpfc_mbx_wr_object wr_object;
3689                 struct lpfc_mbx_get_port_name get_port_name;
3690                 struct lpfc_mbx_set_feature  set_feature;
3691                 struct lpfc_mbx_memory_dump_type3 mem_dump_type3;
3692                 struct lpfc_mbx_set_host_data set_host_data;
3693                 struct lpfc_mbx_nop nop;
3694         } un;
3695 };
3696
3697 struct lpfc_mcqe {
3698         uint32_t word0;
3699 #define lpfc_mcqe_status_SHIFT          0
3700 #define lpfc_mcqe_status_MASK           0x0000FFFF
3701 #define lpfc_mcqe_status_WORD           word0
3702 #define lpfc_mcqe_ext_status_SHIFT      16
3703 #define lpfc_mcqe_ext_status_MASK       0x0000FFFF
3704 #define lpfc_mcqe_ext_status_WORD       word0
3705         uint32_t mcqe_tag0;
3706         uint32_t mcqe_tag1;
3707         uint32_t trailer;
3708 #define lpfc_trailer_valid_SHIFT        31
3709 #define lpfc_trailer_valid_MASK         0x00000001
3710 #define lpfc_trailer_valid_WORD         trailer
3711 #define lpfc_trailer_async_SHIFT        30
3712 #define lpfc_trailer_async_MASK         0x00000001
3713 #define lpfc_trailer_async_WORD         trailer
3714 #define lpfc_trailer_hpi_SHIFT          29
3715 #define lpfc_trailer_hpi_MASK           0x00000001
3716 #define lpfc_trailer_hpi_WORD           trailer
3717 #define lpfc_trailer_completed_SHIFT    28
3718 #define lpfc_trailer_completed_MASK     0x00000001
3719 #define lpfc_trailer_completed_WORD     trailer
3720 #define lpfc_trailer_consumed_SHIFT     27
3721 #define lpfc_trailer_consumed_MASK      0x00000001
3722 #define lpfc_trailer_consumed_WORD      trailer
3723 #define lpfc_trailer_type_SHIFT         16
3724 #define lpfc_trailer_type_MASK          0x000000FF
3725 #define lpfc_trailer_type_WORD          trailer
3726 #define lpfc_trailer_code_SHIFT         8
3727 #define lpfc_trailer_code_MASK          0x000000FF
3728 #define lpfc_trailer_code_WORD          trailer
3729 #define LPFC_TRAILER_CODE_LINK  0x1
3730 #define LPFC_TRAILER_CODE_FCOE  0x2
3731 #define LPFC_TRAILER_CODE_DCBX  0x3
3732 #define LPFC_TRAILER_CODE_GRP5  0x5
3733 #define LPFC_TRAILER_CODE_FC    0x10
3734 #define LPFC_TRAILER_CODE_SLI   0x11
3735 };
3736
3737 struct lpfc_acqe_link {
3738         uint32_t word0;
3739 #define lpfc_acqe_link_speed_SHIFT              24
3740 #define lpfc_acqe_link_speed_MASK               0x000000FF
3741 #define lpfc_acqe_link_speed_WORD               word0
3742 #define LPFC_ASYNC_LINK_SPEED_ZERO              0x0
3743 #define LPFC_ASYNC_LINK_SPEED_10MBPS            0x1
3744 #define LPFC_ASYNC_LINK_SPEED_100MBPS           0x2
3745 #define LPFC_ASYNC_LINK_SPEED_1GBPS             0x3
3746 #define LPFC_ASYNC_LINK_SPEED_10GBPS            0x4
3747 #define LPFC_ASYNC_LINK_SPEED_20GBPS            0x5
3748 #define LPFC_ASYNC_LINK_SPEED_25GBPS            0x6
3749 #define LPFC_ASYNC_LINK_SPEED_40GBPS            0x7
3750 #define LPFC_ASYNC_LINK_SPEED_100GBPS           0x8
3751 #define lpfc_acqe_link_duplex_SHIFT             16
3752 #define lpfc_acqe_link_duplex_MASK              0x000000FF
3753 #define lpfc_acqe_link_duplex_WORD              word0
3754 #define LPFC_ASYNC_LINK_DUPLEX_NONE             0x0
3755 #define LPFC_ASYNC_LINK_DUPLEX_HALF             0x1
3756 #define LPFC_ASYNC_LINK_DUPLEX_FULL             0x2
3757 #define lpfc_acqe_link_status_SHIFT             8
3758 #define lpfc_acqe_link_status_MASK              0x000000FF
3759 #define lpfc_acqe_link_status_WORD              word0
3760 #define LPFC_ASYNC_LINK_STATUS_DOWN             0x0
3761 #define LPFC_ASYNC_LINK_STATUS_UP               0x1
3762 #define LPFC_ASYNC_LINK_STATUS_LOGICAL_DOWN     0x2
3763 #define LPFC_ASYNC_LINK_STATUS_LOGICAL_UP       0x3
3764 #define lpfc_acqe_link_type_SHIFT               6
3765 #define lpfc_acqe_link_type_MASK                0x00000003
3766 #define lpfc_acqe_link_type_WORD                word0
3767 #define lpfc_acqe_link_number_SHIFT             0
3768 #define lpfc_acqe_link_number_MASK              0x0000003F
3769 #define lpfc_acqe_link_number_WORD              word0
3770         uint32_t word1;
3771 #define lpfc_acqe_link_fault_SHIFT      0
3772 #define lpfc_acqe_link_fault_MASK       0x000000FF
3773 #define lpfc_acqe_link_fault_WORD       word1
3774 #define LPFC_ASYNC_LINK_FAULT_NONE      0x0
3775 #define LPFC_ASYNC_LINK_FAULT_LOCAL     0x1
3776 #define LPFC_ASYNC_LINK_FAULT_REMOTE    0x2
3777 #define lpfc_acqe_logical_link_speed_SHIFT      16
3778 #define lpfc_acqe_logical_link_speed_MASK       0x0000FFFF
3779 #define lpfc_acqe_logical_link_speed_WORD       word1
3780         uint32_t event_tag;
3781         uint32_t trailer;
3782 #define LPFC_LINK_EVENT_TYPE_PHYSICAL   0x0
3783 #define LPFC_LINK_EVENT_TYPE_VIRTUAL    0x1
3784 };
3785
3786 struct lpfc_acqe_fip {
3787         uint32_t index;
3788         uint32_t word1;
3789 #define lpfc_acqe_fip_fcf_count_SHIFT           0
3790 #define lpfc_acqe_fip_fcf_count_MASK            0x0000FFFF
3791 #define lpfc_acqe_fip_fcf_count_WORD            word1
3792 #define lpfc_acqe_fip_event_type_SHIFT          16
3793 #define lpfc_acqe_fip_event_type_MASK           0x0000FFFF
3794 #define lpfc_acqe_fip_event_type_WORD           word1
3795         uint32_t event_tag;
3796         uint32_t trailer;
3797 #define LPFC_FIP_EVENT_TYPE_NEW_FCF             0x1
3798 #define LPFC_FIP_EVENT_TYPE_FCF_TABLE_FULL      0x2
3799 #define LPFC_FIP_EVENT_TYPE_FCF_DEAD            0x3
3800 #define LPFC_FIP_EVENT_TYPE_CVL                 0x4
3801 #define LPFC_FIP_EVENT_TYPE_FCF_PARAM_MOD       0x5
3802 };
3803
3804 struct lpfc_acqe_dcbx {
3805         uint32_t tlv_ttl;
3806         uint32_t reserved;
3807         uint32_t event_tag;
3808         uint32_t trailer;
3809 };
3810
3811 struct lpfc_acqe_grp5 {
3812         uint32_t word0;
3813 #define lpfc_acqe_grp5_type_SHIFT               6
3814 #define lpfc_acqe_grp5_type_MASK                0x00000003
3815 #define lpfc_acqe_grp5_type_WORD                word0
3816 #define lpfc_acqe_grp5_number_SHIFT             0
3817 #define lpfc_acqe_grp5_number_MASK              0x0000003F
3818 #define lpfc_acqe_grp5_number_WORD              word0
3819         uint32_t word1;
3820 #define lpfc_acqe_grp5_llink_spd_SHIFT  16
3821 #define lpfc_acqe_grp5_llink_spd_MASK   0x0000FFFF
3822 #define lpfc_acqe_grp5_llink_spd_WORD   word1
3823         uint32_t event_tag;
3824         uint32_t trailer;
3825 };
3826
3827 struct lpfc_acqe_fc_la {
3828         uint32_t word0;
3829 #define lpfc_acqe_fc_la_speed_SHIFT             24
3830 #define lpfc_acqe_fc_la_speed_MASK              0x000000FF
3831 #define lpfc_acqe_fc_la_speed_WORD              word0
3832 #define LPFC_FC_LA_SPEED_UNKNOWN                0x0
3833 #define LPFC_FC_LA_SPEED_1G             0x1
3834 #define LPFC_FC_LA_SPEED_2G             0x2
3835 #define LPFC_FC_LA_SPEED_4G             0x4
3836 #define LPFC_FC_LA_SPEED_8G             0x8
3837 #define LPFC_FC_LA_SPEED_10G            0xA
3838 #define LPFC_FC_LA_SPEED_16G            0x10
3839 #define LPFC_FC_LA_SPEED_32G            0x20
3840 #define lpfc_acqe_fc_la_topology_SHIFT          16
3841 #define lpfc_acqe_fc_la_topology_MASK           0x000000FF
3842 #define lpfc_acqe_fc_la_topology_WORD           word0
3843 #define LPFC_FC_LA_TOP_UNKOWN           0x0
3844 #define LPFC_FC_LA_TOP_P2P              0x1
3845 #define LPFC_FC_LA_TOP_FCAL             0x2
3846 #define LPFC_FC_LA_TOP_INTERNAL_LOOP    0x3
3847 #define LPFC_FC_LA_TOP_SERDES_LOOP      0x4
3848 #define lpfc_acqe_fc_la_att_type_SHIFT          8
3849 #define lpfc_acqe_fc_la_att_type_MASK           0x000000FF
3850 #define lpfc_acqe_fc_la_att_type_WORD           word0
3851 #define LPFC_FC_LA_TYPE_LINK_UP         0x1
3852 #define LPFC_FC_LA_TYPE_LINK_DOWN       0x2
3853 #define LPFC_FC_LA_TYPE_NO_HARD_ALPA    0x3
3854 #define LPFC_FC_LA_TYPE_MDS_LINK_DOWN   0x4
3855 #define LPFC_FC_LA_TYPE_MDS_LOOPBACK    0x5
3856 #define lpfc_acqe_fc_la_port_type_SHIFT         6
3857 #define lpfc_acqe_fc_la_port_type_MASK          0x00000003
3858 #define lpfc_acqe_fc_la_port_type_WORD          word0
3859 #define LPFC_LINK_TYPE_ETHERNET         0x0
3860 #define LPFC_LINK_TYPE_FC               0x1
3861 #define lpfc_acqe_fc_la_port_number_SHIFT       0
3862 #define lpfc_acqe_fc_la_port_number_MASK        0x0000003F
3863 #define lpfc_acqe_fc_la_port_number_WORD        word0
3864         uint32_t word1;
3865 #define lpfc_acqe_fc_la_llink_spd_SHIFT         16
3866 #define lpfc_acqe_fc_la_llink_spd_MASK          0x0000FFFF
3867 #define lpfc_acqe_fc_la_llink_spd_WORD          word1
3868 #define lpfc_acqe_fc_la_fault_SHIFT             0
3869 #define lpfc_acqe_fc_la_fault_MASK              0x000000FF
3870 #define lpfc_acqe_fc_la_fault_WORD              word1
3871 #define LPFC_FC_LA_FAULT_NONE           0x0
3872 #define LPFC_FC_LA_FAULT_LOCAL          0x1
3873 #define LPFC_FC_LA_FAULT_REMOTE         0x2
3874         uint32_t event_tag;
3875         uint32_t trailer;
3876 #define LPFC_FC_LA_EVENT_TYPE_FC_LINK           0x1
3877 #define LPFC_FC_LA_EVENT_TYPE_SHARED_LINK       0x2
3878 };
3879
3880 struct lpfc_acqe_misconfigured_event {
3881         struct {
3882         uint32_t word0;
3883 #define lpfc_sli_misconfigured_port0_state_SHIFT        0
3884 #define lpfc_sli_misconfigured_port0_state_MASK         0x000000FF
3885 #define lpfc_sli_misconfigured_port0_state_WORD         word0
3886 #define lpfc_sli_misconfigured_port1_state_SHIFT        8
3887 #define lpfc_sli_misconfigured_port1_state_MASK         0x000000FF
3888 #define lpfc_sli_misconfigured_port1_state_WORD         word0
3889 #define lpfc_sli_misconfigured_port2_state_SHIFT        16
3890 #define lpfc_sli_misconfigured_port2_state_MASK         0x000000FF
3891 #define lpfc_sli_misconfigured_port2_state_WORD         word0
3892 #define lpfc_sli_misconfigured_port3_state_SHIFT        24
3893 #define lpfc_sli_misconfigured_port3_state_MASK         0x000000FF
3894 #define lpfc_sli_misconfigured_port3_state_WORD         word0
3895         uint32_t word1;
3896 #define lpfc_sli_misconfigured_port0_op_SHIFT           0
3897 #define lpfc_sli_misconfigured_port0_op_MASK            0x00000001
3898 #define lpfc_sli_misconfigured_port0_op_WORD            word1
3899 #define lpfc_sli_misconfigured_port0_severity_SHIFT     1
3900 #define lpfc_sli_misconfigured_port0_severity_MASK      0x00000003
3901 #define lpfc_sli_misconfigured_port0_severity_WORD      word1
3902 #define lpfc_sli_misconfigured_port1_op_SHIFT           8
3903 #define lpfc_sli_misconfigured_port1_op_MASK            0x00000001
3904 #define lpfc_sli_misconfigured_port1_op_WORD            word1
3905 #define lpfc_sli_misconfigured_port1_severity_SHIFT     9
3906 #define lpfc_sli_misconfigured_port1_severity_MASK      0x00000003
3907 #define lpfc_sli_misconfigured_port1_severity_WORD      word1
3908 #define lpfc_sli_misconfigured_port2_op_SHIFT           16
3909 #define lpfc_sli_misconfigured_port2_op_MASK            0x00000001
3910 #define lpfc_sli_misconfigured_port2_op_WORD            word1
3911 #define lpfc_sli_misconfigured_port2_severity_SHIFT     17
3912 #define lpfc_sli_misconfigured_port2_severity_MASK      0x00000003
3913 #define lpfc_sli_misconfigured_port2_severity_WORD      word1
3914 #define lpfc_sli_misconfigured_port3_op_SHIFT           24
3915 #define lpfc_sli_misconfigured_port3_op_MASK            0x00000001
3916 #define lpfc_sli_misconfigured_port3_op_WORD            word1
3917 #define lpfc_sli_misconfigured_port3_severity_SHIFT     25
3918 #define lpfc_sli_misconfigured_port3_severity_MASK      0x00000003
3919 #define lpfc_sli_misconfigured_port3_severity_WORD      word1
3920         } theEvent;
3921 #define LPFC_SLI_EVENT_STATUS_VALID                     0x00
3922 #define LPFC_SLI_EVENT_STATUS_NOT_PRESENT       0x01
3923 #define LPFC_SLI_EVENT_STATUS_WRONG_TYPE        0x02
3924 #define LPFC_SLI_EVENT_STATUS_UNSUPPORTED       0x03
3925 #define LPFC_SLI_EVENT_STATUS_UNQUALIFIED       0x04
3926 #define LPFC_SLI_EVENT_STATUS_UNCERTIFIED       0x05
3927 };
3928
3929 struct lpfc_acqe_sli {
3930         uint32_t event_data1;
3931         uint32_t event_data2;
3932         uint32_t reserved;
3933         uint32_t trailer;
3934 #define LPFC_SLI_EVENT_TYPE_PORT_ERROR          0x1
3935 #define LPFC_SLI_EVENT_TYPE_OVER_TEMP           0x2
3936 #define LPFC_SLI_EVENT_TYPE_NORM_TEMP           0x3
3937 #define LPFC_SLI_EVENT_TYPE_NVLOG_POST          0x4
3938 #define LPFC_SLI_EVENT_TYPE_DIAG_DUMP           0x5
3939 #define LPFC_SLI_EVENT_TYPE_MISCONFIGURED       0x9
3940 #define LPFC_SLI_EVENT_TYPE_REMOTE_DPORT        0xA
3941 };
3942
3943 /*
3944  * Define the bootstrap mailbox (bmbx) region used to communicate
3945  * mailbox command between the host and port. The mailbox consists
3946  * of a payload area of 256 bytes and a completion queue of length
3947  * 16 bytes.
3948  */
3949 struct lpfc_bmbx_create {
3950         struct lpfc_mqe mqe;
3951         struct lpfc_mcqe mcqe;
3952 };
3953
3954 #define SGL_ALIGN_SZ 64
3955 #define SGL_PAGE_SIZE 4096
3956 /* align SGL addr on a size boundary - adjust address up */
3957 #define NO_XRI  0xffff
3958
3959 struct wqe_common {
3960         uint32_t word6;
3961 #define wqe_xri_tag_SHIFT     0
3962 #define wqe_xri_tag_MASK      0x0000FFFF
3963 #define wqe_xri_tag_WORD      word6
3964 #define wqe_ctxt_tag_SHIFT    16
3965 #define wqe_ctxt_tag_MASK     0x0000FFFF
3966 #define wqe_ctxt_tag_WORD     word6
3967         uint32_t word7;
3968 #define wqe_dif_SHIFT         0
3969 #define wqe_dif_MASK          0x00000003
3970 #define wqe_dif_WORD          word7
3971 #define LPFC_WQE_DIF_PASSTHRU   1
3972 #define LPFC_WQE_DIF_STRIP      2
3973 #define LPFC_WQE_DIF_INSERT     3
3974 #define wqe_ct_SHIFT          2
3975 #define wqe_ct_MASK           0x00000003
3976 #define wqe_ct_WORD           word7
3977 #define wqe_status_SHIFT      4
3978 #define wqe_status_MASK       0x0000000f
3979 #define wqe_status_WORD       word7
3980 #define wqe_cmnd_SHIFT        8
3981 #define wqe_cmnd_MASK         0x000000ff
3982 #define wqe_cmnd_WORD         word7
3983 #define wqe_class_SHIFT       16
3984 #define wqe_class_MASK        0x00000007
3985 #define wqe_class_WORD        word7
3986 #define wqe_ar_SHIFT          19
3987 #define wqe_ar_MASK           0x00000001
3988 #define wqe_ar_WORD           word7
3989 #define wqe_ag_SHIFT          wqe_ar_SHIFT
3990 #define wqe_ag_MASK           wqe_ar_MASK
3991 #define wqe_ag_WORD           wqe_ar_WORD
3992 #define wqe_pu_SHIFT          20
3993 #define wqe_pu_MASK           0x00000003
3994 #define wqe_pu_WORD           word7
3995 #define wqe_erp_SHIFT         22
3996 #define wqe_erp_MASK          0x00000001
3997 #define wqe_erp_WORD          word7
3998 #define wqe_conf_SHIFT        wqe_erp_SHIFT
3999 #define wqe_conf_MASK         wqe_erp_MASK
4000 #define wqe_conf_WORD         wqe_erp_WORD
4001 #define wqe_lnk_SHIFT         23
4002 #define wqe_lnk_MASK          0x00000001
4003 #define wqe_lnk_WORD          word7
4004 #define wqe_tmo_SHIFT         24
4005 #define wqe_tmo_MASK          0x000000ff
4006 #define wqe_tmo_WORD          word7
4007         uint32_t abort_tag; /* word 8 in WQE */
4008         uint32_t word9;
4009 #define wqe_reqtag_SHIFT      0
4010 #define wqe_reqtag_MASK       0x0000FFFF
4011 #define wqe_reqtag_WORD       word9
4012 #define wqe_temp_rpi_SHIFT    16
4013 #define wqe_temp_rpi_MASK     0x0000FFFF
4014 #define wqe_temp_rpi_WORD     word9
4015 #define wqe_rcvoxid_SHIFT     16
4016 #define wqe_rcvoxid_MASK      0x0000FFFF
4017 #define wqe_rcvoxid_WORD      word9
4018         uint32_t word10;
4019 #define wqe_ebde_cnt_SHIFT    0
4020 #define wqe_ebde_cnt_MASK     0x0000000f
4021 #define wqe_ebde_cnt_WORD     word10
4022 #define wqe_nvme_SHIFT        4
4023 #define wqe_nvme_MASK         0x00000001
4024 #define wqe_nvme_WORD         word10
4025 #define wqe_oas_SHIFT         6
4026 #define wqe_oas_MASK          0x00000001
4027 #define wqe_oas_WORD          word10
4028 #define wqe_lenloc_SHIFT      7
4029 #define wqe_lenloc_MASK       0x00000003
4030 #define wqe_lenloc_WORD       word10
4031 #define LPFC_WQE_LENLOC_NONE            0
4032 #define LPFC_WQE_LENLOC_WORD3   1
4033 #define LPFC_WQE_LENLOC_WORD12  2
4034 #define LPFC_WQE_LENLOC_WORD4   3
4035 #define wqe_qosd_SHIFT        9
4036 #define wqe_qosd_MASK         0x00000001
4037 #define wqe_qosd_WORD         word10
4038 #define wqe_xbl_SHIFT         11
4039 #define wqe_xbl_MASK          0x00000001
4040 #define wqe_xbl_WORD          word10
4041 #define wqe_iod_SHIFT         13
4042 #define wqe_iod_MASK          0x00000001
4043 #define wqe_iod_WORD          word10
4044 #define LPFC_WQE_IOD_WRITE      0
4045 #define LPFC_WQE_IOD_READ       1
4046 #define wqe_dbde_SHIFT        14
4047 #define wqe_dbde_MASK         0x00000001
4048 #define wqe_dbde_WORD         word10
4049 #define wqe_wqes_SHIFT        15
4050 #define wqe_wqes_MASK         0x00000001
4051 #define wqe_wqes_WORD         word10
4052 /* Note that this field overlaps above fields */
4053 #define wqe_wqid_SHIFT        1
4054 #define wqe_wqid_MASK         0x00007fff
4055 #define wqe_wqid_WORD         word10
4056 #define wqe_pri_SHIFT         16
4057 #define wqe_pri_MASK          0x00000007
4058 #define wqe_pri_WORD          word10
4059 #define wqe_pv_SHIFT          19
4060 #define wqe_pv_MASK           0x00000001
4061 #define wqe_pv_WORD           word10
4062 #define wqe_xc_SHIFT          21
4063 #define wqe_xc_MASK           0x00000001
4064 #define wqe_xc_WORD           word10
4065 #define wqe_sr_SHIFT          22
4066 #define wqe_sr_MASK           0x00000001
4067 #define wqe_sr_WORD           word10
4068 #define wqe_ccpe_SHIFT        23
4069 #define wqe_ccpe_MASK         0x00000001
4070 #define wqe_ccpe_WORD         word10
4071 #define wqe_ccp_SHIFT         24
4072 #define wqe_ccp_MASK          0x000000ff
4073 #define wqe_ccp_WORD          word10
4074         uint32_t word11;
4075 #define wqe_cmd_type_SHIFT    0
4076 #define wqe_cmd_type_MASK     0x0000000f
4077 #define wqe_cmd_type_WORD     word11
4078 #define wqe_els_id_SHIFT      4
4079 #define wqe_els_id_MASK       0x00000003
4080 #define wqe_els_id_WORD       word11
4081 #define LPFC_ELS_ID_FLOGI       3
4082 #define LPFC_ELS_ID_FDISC       2
4083 #define LPFC_ELS_ID_LOGO        1
4084 #define LPFC_ELS_ID_DEFAULT     0
4085 #define wqe_irsp_SHIFT        4
4086 #define wqe_irsp_MASK         0x00000001
4087 #define wqe_irsp_WORD         word11
4088 #define wqe_sup_SHIFT         6
4089 #define wqe_sup_MASK          0x00000001
4090 #define wqe_sup_WORD          word11
4091 #define wqe_wqec_SHIFT        7
4092 #define wqe_wqec_MASK         0x00000001
4093 #define wqe_wqec_WORD         word11
4094 #define wqe_irsplen_SHIFT     8
4095 #define wqe_irsplen_MASK      0x0000000f
4096 #define wqe_irsplen_WORD      word11
4097 #define wqe_cqid_SHIFT        16
4098 #define wqe_cqid_MASK         0x0000ffff
4099 #define wqe_cqid_WORD         word11
4100 #define LPFC_WQE_CQ_ID_DEFAULT  0xffff
4101 };
4102
4103 struct wqe_did {
4104         uint32_t word5;
4105 #define wqe_els_did_SHIFT         0
4106 #define wqe_els_did_MASK          0x00FFFFFF
4107 #define wqe_els_did_WORD          word5
4108 #define wqe_xmit_bls_pt_SHIFT         28
4109 #define wqe_xmit_bls_pt_MASK          0x00000003
4110 #define wqe_xmit_bls_pt_WORD          word5
4111 #define wqe_xmit_bls_ar_SHIFT         30
4112 #define wqe_xmit_bls_ar_MASK          0x00000001
4113 #define wqe_xmit_bls_ar_WORD          word5
4114 #define wqe_xmit_bls_xo_SHIFT         31
4115 #define wqe_xmit_bls_xo_MASK          0x00000001
4116 #define wqe_xmit_bls_xo_WORD          word5
4117 };
4118
4119 struct lpfc_wqe_generic{
4120         struct ulp_bde64 bde;
4121         uint32_t word3;
4122         uint32_t word4;
4123         uint32_t word5;
4124         struct wqe_common wqe_com;
4125         uint32_t payload[4];
4126 };
4127
4128 struct els_request64_wqe {
4129         struct ulp_bde64 bde;
4130         uint32_t payload_len;
4131         uint32_t word4;
4132 #define els_req64_sid_SHIFT         0
4133 #define els_req64_sid_MASK          0x00FFFFFF
4134 #define els_req64_sid_WORD          word4
4135 #define els_req64_sp_SHIFT          24
4136 #define els_req64_sp_MASK           0x00000001
4137 #define els_req64_sp_WORD           word4
4138 #define els_req64_vf_SHIFT          25
4139 #define els_req64_vf_MASK           0x00000001
4140 #define els_req64_vf_WORD           word4
4141         struct wqe_did  wqe_dest;
4142         struct wqe_common wqe_com; /* words 6-11 */
4143         uint32_t word12;
4144 #define els_req64_vfid_SHIFT        1
4145 #define els_req64_vfid_MASK         0x00000FFF
4146 #define els_req64_vfid_WORD         word12
4147 #define els_req64_pri_SHIFT         13
4148 #define els_req64_pri_MASK          0x00000007
4149 #define els_req64_pri_WORD          word12
4150         uint32_t word13;
4151 #define els_req64_hopcnt_SHIFT      24
4152 #define els_req64_hopcnt_MASK       0x000000ff
4153 #define els_req64_hopcnt_WORD       word13
4154         uint32_t word14;
4155         uint32_t max_response_payload_len;
4156 };
4157
4158 struct xmit_els_rsp64_wqe {
4159         struct ulp_bde64 bde;
4160         uint32_t response_payload_len;
4161         uint32_t word4;
4162 #define els_rsp64_sid_SHIFT         0
4163 #define els_rsp64_sid_MASK          0x00FFFFFF
4164 #define els_rsp64_sid_WORD          word4
4165 #define els_rsp64_sp_SHIFT          24
4166 #define els_rsp64_sp_MASK           0x00000001
4167 #define els_rsp64_sp_WORD           word4
4168         struct wqe_did wqe_dest;
4169         struct wqe_common wqe_com; /* words 6-11 */
4170         uint32_t word12;
4171 #define wqe_rsp_temp_rpi_SHIFT    0
4172 #define wqe_rsp_temp_rpi_MASK     0x0000FFFF
4173 #define wqe_rsp_temp_rpi_WORD     word12
4174         uint32_t rsvd_13_15[3];
4175 };
4176
4177 struct xmit_bls_rsp64_wqe {
4178         uint32_t payload0;
4179 /* Payload0 for BA_ACC */
4180 #define xmit_bls_rsp64_acc_seq_id_SHIFT        16
4181 #define xmit_bls_rsp64_acc_seq_id_MASK         0x000000ff
4182 #define xmit_bls_rsp64_acc_seq_id_WORD         payload0
4183 #define xmit_bls_rsp64_acc_seq_id_vald_SHIFT   24
4184 #define xmit_bls_rsp64_acc_seq_id_vald_MASK    0x000000ff
4185 #define xmit_bls_rsp64_acc_seq_id_vald_WORD    payload0
4186 /* Payload0 for BA_RJT */
4187 #define xmit_bls_rsp64_rjt_vspec_SHIFT   0
4188 #define xmit_bls_rsp64_rjt_vspec_MASK    0x000000ff
4189 #define xmit_bls_rsp64_rjt_vspec_WORD    payload0
4190 #define xmit_bls_rsp64_rjt_expc_SHIFT    8
4191 #define xmit_bls_rsp64_rjt_expc_MASK     0x000000ff
4192 #define xmit_bls_rsp64_rjt_expc_WORD     payload0
4193 #define xmit_bls_rsp64_rjt_rsnc_SHIFT    16
4194 #define xmit_bls_rsp64_rjt_rsnc_MASK     0x000000ff
4195 #define xmit_bls_rsp64_rjt_rsnc_WORD     payload0
4196         uint32_t word1;
4197 #define xmit_bls_rsp64_rxid_SHIFT  0
4198 #define xmit_bls_rsp64_rxid_MASK   0x0000ffff
4199 #define xmit_bls_rsp64_rxid_WORD   word1
4200 #define xmit_bls_rsp64_oxid_SHIFT  16
4201 #define xmit_bls_rsp64_oxid_MASK   0x0000ffff
4202 #define xmit_bls_rsp64_oxid_WORD   word1
4203         uint32_t word2;
4204 #define xmit_bls_rsp64_seqcnthi_SHIFT  0
4205 #define xmit_bls_rsp64_seqcnthi_MASK   0x0000ffff
4206 #define xmit_bls_rsp64_seqcnthi_WORD   word2
4207 #define xmit_bls_rsp64_seqcntlo_SHIFT  16
4208 #define xmit_bls_rsp64_seqcntlo_MASK   0x0000ffff
4209 #define xmit_bls_rsp64_seqcntlo_WORD   word2
4210         uint32_t rsrvd3;
4211         uint32_t rsrvd4;
4212         struct wqe_did  wqe_dest;
4213         struct wqe_common wqe_com; /* words 6-11 */
4214         uint32_t word12;
4215 #define xmit_bls_rsp64_temprpi_SHIFT  0
4216 #define xmit_bls_rsp64_temprpi_MASK   0x0000ffff
4217 #define xmit_bls_rsp64_temprpi_WORD   word12
4218         uint32_t rsvd_13_15[3];
4219 };
4220
4221 struct wqe_rctl_dfctl {
4222         uint32_t word5;
4223 #define wqe_si_SHIFT 2
4224 #define wqe_si_MASK  0x000000001
4225 #define wqe_si_WORD  word5
4226 #define wqe_la_SHIFT 3
4227 #define wqe_la_MASK  0x000000001
4228 #define wqe_la_WORD  word5
4229 #define wqe_xo_SHIFT    6
4230 #define wqe_xo_MASK     0x000000001
4231 #define wqe_xo_WORD     word5
4232 #define wqe_ls_SHIFT 7
4233 #define wqe_ls_MASK  0x000000001
4234 #define wqe_ls_WORD  word5
4235 #define wqe_dfctl_SHIFT 8
4236 #define wqe_dfctl_MASK  0x0000000ff
4237 #define wqe_dfctl_WORD  word5
4238 #define wqe_type_SHIFT 16
4239 #define wqe_type_MASK  0x0000000ff
4240 #define wqe_type_WORD  word5
4241 #define wqe_rctl_SHIFT 24
4242 #define wqe_rctl_MASK  0x0000000ff
4243 #define wqe_rctl_WORD  word5
4244 };
4245
4246 struct xmit_seq64_wqe {
4247         struct ulp_bde64 bde;
4248         uint32_t rsvd3;
4249         uint32_t relative_offset;
4250         struct wqe_rctl_dfctl wge_ctl;
4251         struct wqe_common wqe_com; /* words 6-11 */
4252         uint32_t xmit_len;
4253         uint32_t rsvd_12_15[3];
4254 };
4255 struct xmit_bcast64_wqe {
4256         struct ulp_bde64 bde;
4257         uint32_t seq_payload_len;
4258         uint32_t rsvd4;
4259         struct wqe_rctl_dfctl wge_ctl; /* word 5 */
4260         struct wqe_common wqe_com;     /* words 6-11 */
4261         uint32_t rsvd_12_15[4];
4262 };
4263
4264 struct gen_req64_wqe {
4265         struct ulp_bde64 bde;
4266         uint32_t request_payload_len;
4267         uint32_t relative_offset;
4268         struct wqe_rctl_dfctl wge_ctl; /* word 5 */
4269         struct wqe_common wqe_com;     /* words 6-11 */
4270         uint32_t rsvd_12_14[3];
4271         uint32_t max_response_payload_len;
4272 };
4273
4274 /* Define NVME PRLI request to fabric. NVME is a
4275  * fabric-only protocol.
4276  * Updated to red-lined v1.08 on Sept 16, 2016
4277  */
4278 struct lpfc_nvme_prli {
4279         uint32_t word1;
4280         /* The Response Code is defined in the FCP PRLI lpfc_hw.h */
4281 #define prli_acc_rsp_code_SHIFT         8
4282 #define prli_acc_rsp_code_MASK          0x0000000f
4283 #define prli_acc_rsp_code_WORD          word1
4284 #define prli_estabImagePair_SHIFT       13
4285 #define prli_estabImagePair_MASK        0x00000001
4286 #define prli_estabImagePair_WORD        word1
4287 #define prli_type_code_ext_SHIFT        16
4288 #define prli_type_code_ext_MASK         0x000000ff
4289 #define prli_type_code_ext_WORD         word1
4290 #define prli_type_code_SHIFT            24
4291 #define prli_type_code_MASK             0x000000ff
4292 #define prli_type_code_WORD             word1
4293         uint32_t word_rsvd2;
4294         uint32_t word_rsvd3;
4295         uint32_t word4;
4296 #define prli_fba_SHIFT                  0
4297 #define prli_fba_MASK                   0x00000001
4298 #define prli_fba_WORD                   word4
4299 #define prli_disc_SHIFT                 3
4300 #define prli_disc_MASK                  0x00000001
4301 #define prli_disc_WORD                  word4
4302 #define prli_tgt_SHIFT                  4
4303 #define prli_tgt_MASK                   0x00000001
4304 #define prli_tgt_WORD                   word4
4305 #define prli_init_SHIFT                 5
4306 #define prli_init_MASK                  0x00000001
4307 #define prli_init_WORD                  word4
4308 #define prli_recov_SHIFT                8
4309 #define prli_recov_MASK                 0x00000001
4310 #define prli_recov_WORD                 word4
4311         uint32_t word5;
4312 #define prli_fb_sz_SHIFT                0
4313 #define prli_fb_sz_MASK                 0x0000ffff
4314 #define prli_fb_sz_WORD                 word5
4315 #define LPFC_NVMET_FB_SZ_MAX  65536   /* Driver target mode only. */
4316 };
4317
4318 struct create_xri_wqe {
4319         uint32_t rsrvd[5];           /* words 0-4 */
4320         struct wqe_did  wqe_dest;  /* word 5 */
4321         struct wqe_common wqe_com; /* words 6-11 */
4322         uint32_t rsvd_12_15[4];         /* word 12-15 */
4323 };
4324
4325 #define T_REQUEST_TAG 3
4326 #define T_XRI_TAG 1
4327
4328 struct abort_cmd_wqe {
4329         uint32_t rsrvd[3];
4330         uint32_t word3;
4331 #define abort_cmd_ia_SHIFT  0
4332 #define abort_cmd_ia_MASK  0x000000001
4333 #define abort_cmd_ia_WORD  word3
4334 #define abort_cmd_criteria_SHIFT  8
4335 #define abort_cmd_criteria_MASK  0x0000000ff
4336 #define abort_cmd_criteria_WORD  word3
4337         uint32_t rsrvd4;
4338         uint32_t rsrvd5;
4339         struct wqe_common wqe_com;     /* words 6-11 */
4340         uint32_t rsvd_12_15[4];         /* word 12-15 */
4341 };
4342
4343 struct fcp_iwrite64_wqe {
4344         struct ulp_bde64 bde;
4345         uint32_t word3;
4346 #define cmd_buff_len_SHIFT  16
4347 #define cmd_buff_len_MASK  0x00000ffff
4348 #define cmd_buff_len_WORD  word3
4349 #define payload_offset_len_SHIFT 0
4350 #define payload_offset_len_MASK 0x0000ffff
4351 #define payload_offset_len_WORD word3
4352         uint32_t total_xfer_len;
4353         uint32_t initial_xfer_len;
4354         struct wqe_common wqe_com;     /* words 6-11 */
4355         uint32_t rsrvd12;
4356         struct ulp_bde64 ph_bde;       /* words 13-15 */
4357 };
4358
4359 struct fcp_iread64_wqe {
4360         struct ulp_bde64 bde;
4361         uint32_t word3;
4362 #define cmd_buff_len_SHIFT  16
4363 #define cmd_buff_len_MASK  0x00000ffff
4364 #define cmd_buff_len_WORD  word3
4365 #define payload_offset_len_SHIFT 0
4366 #define payload_offset_len_MASK 0x0000ffff
4367 #define payload_offset_len_WORD word3
4368         uint32_t total_xfer_len;       /* word 4 */
4369         uint32_t rsrvd5;               /* word 5 */
4370         struct wqe_common wqe_com;     /* words 6-11 */
4371         uint32_t rsrvd12;
4372         struct ulp_bde64 ph_bde;       /* words 13-15 */
4373 };
4374
4375 struct fcp_icmnd64_wqe {
4376         struct ulp_bde64 bde;          /* words 0-2 */
4377         uint32_t word3;
4378 #define cmd_buff_len_SHIFT  16
4379 #define cmd_buff_len_MASK  0x00000ffff
4380 #define cmd_buff_len_WORD  word3
4381 #define payload_offset_len_SHIFT 0
4382 #define payload_offset_len_MASK 0x0000ffff
4383 #define payload_offset_len_WORD word3
4384         uint32_t rsrvd4;               /* word 4 */
4385         uint32_t rsrvd5;               /* word 5 */
4386         struct wqe_common wqe_com;     /* words 6-11 */
4387         uint32_t rsvd_12_15[4];        /* word 12-15 */
4388 };
4389
4390 struct fcp_trsp64_wqe {
4391         struct ulp_bde64 bde;
4392         uint32_t response_len;
4393         uint32_t rsvd_4_5[2];
4394         struct wqe_common wqe_com;      /* words 6-11 */
4395         uint32_t rsvd_12_15[4];         /* word 12-15 */
4396 };
4397
4398 struct fcp_tsend64_wqe {
4399         struct ulp_bde64 bde;
4400         uint32_t payload_offset_len;
4401         uint32_t relative_offset;
4402         uint32_t reserved;
4403         struct wqe_common wqe_com;     /* words 6-11 */
4404         uint32_t fcp_data_len;         /* word 12 */
4405         uint32_t rsvd_13_15[3];        /* word 13-15 */
4406 };
4407
4408 struct fcp_treceive64_wqe {
4409         struct ulp_bde64 bde;
4410         uint32_t payload_offset_len;
4411         uint32_t relative_offset;
4412         uint32_t reserved;
4413         struct wqe_common wqe_com;     /* words 6-11 */
4414         uint32_t fcp_data_len;         /* word 12 */
4415         uint32_t rsvd_13_15[3];        /* word 13-15 */
4416 };
4417 #define TXRDY_PAYLOAD_LEN      12
4418
4419
4420 union lpfc_wqe {
4421         uint32_t words[16];
4422         struct lpfc_wqe_generic generic;
4423         struct fcp_icmnd64_wqe fcp_icmd;
4424         struct fcp_iread64_wqe fcp_iread;
4425         struct fcp_iwrite64_wqe fcp_iwrite;
4426         struct abort_cmd_wqe abort_cmd;
4427         struct create_xri_wqe create_xri;
4428         struct xmit_bcast64_wqe xmit_bcast64;
4429         struct xmit_seq64_wqe xmit_sequence;
4430         struct xmit_bls_rsp64_wqe xmit_bls_rsp;
4431         struct xmit_els_rsp64_wqe xmit_els_rsp;
4432         struct els_request64_wqe els_req;
4433         struct gen_req64_wqe gen_req;
4434         struct fcp_trsp64_wqe fcp_trsp;
4435         struct fcp_tsend64_wqe fcp_tsend;
4436         struct fcp_treceive64_wqe fcp_treceive;
4437
4438 };
4439
4440 union lpfc_wqe128 {
4441         uint32_t words[32];
4442         struct lpfc_wqe_generic generic;
4443         struct fcp_icmnd64_wqe fcp_icmd;
4444         struct fcp_iread64_wqe fcp_iread;
4445         struct fcp_iwrite64_wqe fcp_iwrite;
4446         struct fcp_trsp64_wqe fcp_trsp;
4447         struct fcp_tsend64_wqe fcp_tsend;
4448         struct fcp_treceive64_wqe fcp_treceive;
4449         struct xmit_seq64_wqe xmit_sequence;
4450         struct gen_req64_wqe gen_req;
4451 };
4452
4453 #define LPFC_GROUP_OJECT_MAGIC_G5               0xfeaa0001
4454 #define LPFC_GROUP_OJECT_MAGIC_G6               0xfeaa0003
4455 #define LPFC_FILE_TYPE_GROUP                    0xf7
4456 #define LPFC_FILE_ID_GROUP                      0xa2
4457 struct lpfc_grp_hdr {
4458         uint32_t size;
4459         uint32_t magic_number;
4460         uint32_t word2;
4461 #define lpfc_grp_hdr_file_type_SHIFT    24
4462 #define lpfc_grp_hdr_file_type_MASK     0x000000FF
4463 #define lpfc_grp_hdr_file_type_WORD     word2
4464 #define lpfc_grp_hdr_id_SHIFT           16
4465 #define lpfc_grp_hdr_id_MASK            0x000000FF
4466 #define lpfc_grp_hdr_id_WORD            word2
4467         uint8_t rev_name[128];
4468         uint8_t date[12];
4469         uint8_t revision[32];
4470 };
4471
4472 /* Defines for WQE command type */
4473 #define FCP_COMMAND             0x0
4474 #define NVME_READ_CMD           0x0
4475 #define FCP_COMMAND_DATA_OUT    0x1
4476 #define NVME_WRITE_CMD          0x1
4477 #define FCP_COMMAND_TRECEIVE    0x2
4478 #define FCP_COMMAND_TRSP        0x3
4479 #define FCP_COMMAND_TSEND       0x7
4480 #define OTHER_COMMAND           0x8
4481 #define ELS_COMMAND_NON_FIP     0xC
4482 #define ELS_COMMAND_FIP         0xD
4483
4484 #define LPFC_NVME_EMBED_CMD     0x0
4485 #define LPFC_NVME_EMBED_WRITE   0x1
4486 #define LPFC_NVME_EMBED_READ    0x2
4487
4488 /* WQE Commands */
4489 #define CMD_ABORT_XRI_WQE       0x0F
4490 #define CMD_XMIT_SEQUENCE64_WQE 0x82
4491 #define CMD_XMIT_BCAST64_WQE    0x84
4492 #define CMD_ELS_REQUEST64_WQE   0x8A
4493 #define CMD_XMIT_ELS_RSP64_WQE  0x95
4494 #define CMD_XMIT_BLS_RSP64_WQE  0x97
4495 #define CMD_FCP_IWRITE64_WQE    0x98
4496 #define CMD_FCP_IREAD64_WQE     0x9A
4497 #define CMD_FCP_ICMND64_WQE     0x9C
4498 #define CMD_FCP_TSEND64_WQE     0x9F
4499 #define CMD_FCP_TRECEIVE64_WQE  0xA1
4500 #define CMD_FCP_TRSP64_WQE      0xA3
4501 #define CMD_GEN_REQUEST64_WQE   0xC2
4502
4503 #define CMD_WQE_MASK            0xff
4504
4505
4506 #define LPFC_FW_DUMP    1
4507 #define LPFC_FW_RESET   2
4508 #define LPFC_DV_RESET   3