2 * forcedeth: Ethernet driver for NVIDIA nForce media access controllers.
4 * Note: This driver is a cleanroom reimplementation based on reverse
5 * engineered documentation written by Carl-Daniel Hailfinger
6 * and Andrew de Quincey. It's neither supported nor endorsed
7 * by NVIDIA Corp. Use at your own risk.
9 * NVIDIA, nForce and other NVIDIA marks are trademarks or registered
10 * trademarks of NVIDIA Corporation in the United States and other
13 * Copyright (C) 2003,4,5 Manfred Spraul
14 * Copyright (C) 2004 Andrew de Quincey (wol support)
15 * Copyright (C) 2004 Carl-Daniel Hailfinger (invalid MAC handling, insane
16 * IRQ rate fixes, bigendian fixes, cleanups, verification)
17 * Copyright (c) 2004 NVIDIA Corporation
19 * This program is free software; you can redistribute it and/or modify
20 * it under the terms of the GNU General Public License as published by
21 * the Free Software Foundation; either version 2 of the License, or
22 * (at your option) any later version.
24 * This program is distributed in the hope that it will be useful,
25 * but WITHOUT ANY WARRANTY; without even the implied warranty of
26 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
27 * GNU General Public License for more details.
29 * You should have received a copy of the GNU General Public License
30 * along with this program; if not, write to the Free Software
31 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
34 * 0.01: 05 Oct 2003: First release that compiles without warnings.
35 * 0.02: 05 Oct 2003: Fix bug for nv_drain_tx: do not try to free NULL skbs.
36 * Check all PCI BARs for the register window.
37 * udelay added to mii_rw.
38 * 0.03: 06 Oct 2003: Initialize dev->irq.
39 * 0.04: 07 Oct 2003: Initialize np->lock, reduce handled irqs, add printks.
40 * 0.05: 09 Oct 2003: printk removed again, irq status print tx_timeout.
41 * 0.06: 10 Oct 2003: MAC Address read updated, pff flag generation updated,
43 * 0.07: 14 Oct 2003: Further irq mask updates.
44 * 0.08: 20 Oct 2003: rx_desc.Length initialization added, nv_alloc_rx refill
45 * added into irq handler, NULL check for drain_ring.
46 * 0.09: 20 Oct 2003: Basic link speed irq implementation. Only handle the
47 * requested interrupt sources.
48 * 0.10: 20 Oct 2003: First cleanup for release.
49 * 0.11: 21 Oct 2003: hexdump for tx added, rx buffer sizes increased.
50 * MAC Address init fix, set_multicast cleanup.
51 * 0.12: 23 Oct 2003: Cleanups for release.
52 * 0.13: 25 Oct 2003: Limit for concurrent tx packets increased to 10.
53 * Set link speed correctly. start rx before starting
54 * tx (nv_start_rx sets the link speed).
55 * 0.14: 25 Oct 2003: Nic dependant irq mask.
56 * 0.15: 08 Nov 2003: fix smp deadlock with set_multicast_list during
58 * 0.16: 15 Nov 2003: include file cleanup for ppc64, rx buffer size
59 * increased to 1628 bytes.
60 * 0.17: 16 Nov 2003: undo rx buffer size increase. Substract 1 from
62 * 0.18: 17 Nov 2003: fix oops due to late initialization of dev_stats
63 * 0.19: 29 Nov 2003: Handle RxNoBuf, detect & handle invalid mac
64 * addresses, really stop rx if already running
65 * in nv_start_rx, clean up a bit.
66 * 0.20: 07 Dec 2003: alloc fixes
67 * 0.21: 12 Jan 2004: additional alloc fix, nic polling fix.
68 * 0.22: 19 Jan 2004: reprogram timer to a sane rate, avoid lockup
70 * 0.23: 26 Jan 2004: various small cleanups
71 * 0.24: 27 Feb 2004: make driver even less anonymous in backtraces
72 * 0.25: 09 Mar 2004: wol support
73 * 0.26: 03 Jun 2004: netdriver specific annotation, sparse-related fixes
74 * 0.27: 19 Jun 2004: Gigabit support, new descriptor rings,
75 * added CK804/MCP04 device IDs, code fixes
76 * for registers, link status and other minor fixes.
77 * 0.28: 21 Jun 2004: Big cleanup, making driver mostly endian safe
78 * 0.29: 31 Aug 2004: Add backup timer for link change notification.
79 * 0.30: 25 Sep 2004: rx checksum support for nf 250 Gb. Add rx reset
80 * into nv_close, otherwise reenabling for wol can
81 * cause DMA to kfree'd memory.
82 * 0.31: 14 Nov 2004: ethtool support for getting/setting link
84 * 0.32: 16 Apr 2005: RX_ERROR4 handling added.
85 * 0.33: 16 May 2005: Support for MCP51 added.
86 * 0.34: 18 Jun 2005: Add DEV_NEED_LINKTIMER to all nForce nics.
87 * 0.35: 26 Jun 2005: Support for MCP55 added.
88 * 0.36: 28 Jun 2005: Add jumbo frame support.
89 * 0.37: 10 Jul 2005: Additional ethtool support, cleanup of pci id list
90 * 0.38: 16 Jul 2005: tx irq rewrite: Use global flags instead of
92 * 0.39: 18 Jul 2005: Add 64bit descriptor support.
93 * 0.40: 19 Jul 2005: Add support for mac address change.
94 * 0.41: 30 Jul 2005: Write back original MAC in nv_close instead
96 * 0.42: 06 Aug 2005: Fix lack of link speed initialization
97 * in the second (and later) nv_open call
98 * 0.43: 10 Aug 2005: Add support for tx checksum.
99 * 0.44: 20 Aug 2005: Add support for scatter gather and segmentation.
100 * 0.45: 18 Sep 2005: Remove nv_stop/start_rx from every link check
101 * 0.46: 20 Oct 2005: Add irq optimization modes.
102 * 0.47: 26 Oct 2005: Add phyaddr 0 in phy scan.
103 * 0.48: 24 Dec 2005: Disable TSO, bugfix for pci_map_single
104 * 0.49: 10 Dec 2005: Fix tso for large buffers.
105 * 0.50: 20 Jan 2006: Add 8021pq tagging support.
106 * 0.51: 20 Jan 2006: Add 64bit consistent memory allocation for rings.
107 * 0.52: 20 Jan 2006: Add MSI/MSIX support.
108 * 0.53: 19 Mar 2006: Fix init from low power mode and add hw reset.
109 * 0.54: 21 Mar 2006: Fix spin locks for multi irqs and cleanup.
110 * 0.55: 22 Mar 2006: Add flow control (pause frame).
111 * 0.56: 22 Mar 2006: Additional ethtool config and moduleparam support.
112 * 0.57: 14 May 2006: Mac address set in probe/remove and order corrections.
115 * We suspect that on some hardware no TX done interrupts are generated.
116 * This means recovery from netif_stop_queue only happens if the hw timer
117 * interrupt fires (100 times/second, configurable with NVREG_POLL_DEFAULT)
118 * and the timer is active in the IRQMask, or if a rx packet arrives by chance.
119 * If your hardware reliably generates tx done interrupts, then you can remove
120 * DEV_NEED_TIMERIRQ from the driver_data flags.
121 * DEV_NEED_TIMERIRQ will not harm you on sane hardware, only generating a few
122 * superfluous timer interrupts from the nic.
124 #ifdef CONFIG_FORCEDETH_NAPI
125 #define DRIVERNAPI "-NAPI"
129 #define FORCEDETH_VERSION "0.57"
130 #define DRV_NAME "forcedeth"
132 #include <linux/module.h>
133 #include <linux/types.h>
134 #include <linux/pci.h>
135 #include <linux/interrupt.h>
136 #include <linux/netdevice.h>
137 #include <linux/etherdevice.h>
138 #include <linux/delay.h>
139 #include <linux/spinlock.h>
140 #include <linux/ethtool.h>
141 #include <linux/timer.h>
142 #include <linux/skbuff.h>
143 #include <linux/mii.h>
144 #include <linux/random.h>
145 #include <linux/init.h>
146 #include <linux/if_vlan.h>
147 #include <linux/dma-mapping.h>
151 #include <asm/uaccess.h>
152 #include <asm/system.h>
155 #define dprintk printk
157 #define dprintk(x...) do { } while (0)
165 #define DEV_NEED_TIMERIRQ 0x0001 /* set the timer irq flag in the irq mask */
166 #define DEV_NEED_LINKTIMER 0x0002 /* poll link settings. Relies on the timer irq */
167 #define DEV_HAS_LARGEDESC 0x0004 /* device supports jumbo frames and needs packet format 2 */
168 #define DEV_HAS_HIGH_DMA 0x0008 /* device supports 64bit dma */
169 #define DEV_HAS_CHECKSUM 0x0010 /* device supports tx and rx checksum offloads */
170 #define DEV_HAS_VLAN 0x0020 /* device supports vlan tagging and striping */
171 #define DEV_HAS_MSI 0x0040 /* device supports MSI */
172 #define DEV_HAS_MSI_X 0x0080 /* device supports MSI-X */
173 #define DEV_HAS_POWER_CNTRL 0x0100 /* device supports power savings */
174 #define DEV_HAS_PAUSEFRAME_TX 0x0200 /* device supports tx pause frames */
175 #define DEV_HAS_STATISTICS 0x0400 /* device supports hw statistics */
176 #define DEV_HAS_TEST_EXTENDED 0x0800 /* device supports extended diagnostic test */
179 NvRegIrqStatus = 0x000,
180 #define NVREG_IRQSTAT_MIIEVENT 0x040
181 #define NVREG_IRQSTAT_MASK 0x1ff
182 NvRegIrqMask = 0x004,
183 #define NVREG_IRQ_RX_ERROR 0x0001
184 #define NVREG_IRQ_RX 0x0002
185 #define NVREG_IRQ_RX_NOBUF 0x0004
186 #define NVREG_IRQ_TX_ERR 0x0008
187 #define NVREG_IRQ_TX_OK 0x0010
188 #define NVREG_IRQ_TIMER 0x0020
189 #define NVREG_IRQ_LINK 0x0040
190 #define NVREG_IRQ_RX_FORCED 0x0080
191 #define NVREG_IRQ_TX_FORCED 0x0100
192 #define NVREG_IRQMASK_THROUGHPUT 0x00df
193 #define NVREG_IRQMASK_CPU 0x0040
194 #define NVREG_IRQ_TX_ALL (NVREG_IRQ_TX_ERR|NVREG_IRQ_TX_OK|NVREG_IRQ_TX_FORCED)
195 #define NVREG_IRQ_RX_ALL (NVREG_IRQ_RX_ERROR|NVREG_IRQ_RX|NVREG_IRQ_RX_NOBUF|NVREG_IRQ_RX_FORCED)
196 #define NVREG_IRQ_OTHER (NVREG_IRQ_TIMER|NVREG_IRQ_LINK)
198 #define NVREG_IRQ_UNKNOWN (~(NVREG_IRQ_RX_ERROR|NVREG_IRQ_RX|NVREG_IRQ_RX_NOBUF|NVREG_IRQ_TX_ERR| \
199 NVREG_IRQ_TX_OK|NVREG_IRQ_TIMER|NVREG_IRQ_LINK|NVREG_IRQ_RX_FORCED| \
200 NVREG_IRQ_TX_FORCED))
202 NvRegUnknownSetupReg6 = 0x008,
203 #define NVREG_UNKSETUP6_VAL 3
206 * NVREG_POLL_DEFAULT is the interval length of the timer source on the nic
207 * NVREG_POLL_DEFAULT=97 would result in an interval length of 1 ms
209 NvRegPollingInterval = 0x00c,
210 #define NVREG_POLL_DEFAULT_THROUGHPUT 970
211 #define NVREG_POLL_DEFAULT_CPU 13
212 NvRegMSIMap0 = 0x020,
213 NvRegMSIMap1 = 0x024,
214 NvRegMSIIrqMask = 0x030,
215 #define NVREG_MSI_VECTOR_0_ENABLED 0x01
217 #define NVREG_MISC1_PAUSE_TX 0x01
218 #define NVREG_MISC1_HD 0x02
219 #define NVREG_MISC1_FORCE 0x3b0f3c
221 NvRegMacReset = 0x3c,
222 #define NVREG_MAC_RESET_ASSERT 0x0F3
223 NvRegTransmitterControl = 0x084,
224 #define NVREG_XMITCTL_START 0x01
225 NvRegTransmitterStatus = 0x088,
226 #define NVREG_XMITSTAT_BUSY 0x01
228 NvRegPacketFilterFlags = 0x8c,
229 #define NVREG_PFF_PAUSE_RX 0x08
230 #define NVREG_PFF_ALWAYS 0x7F0000
231 #define NVREG_PFF_PROMISC 0x80
232 #define NVREG_PFF_MYADDR 0x20
233 #define NVREG_PFF_LOOPBACK 0x10
235 NvRegOffloadConfig = 0x90,
236 #define NVREG_OFFLOAD_HOMEPHY 0x601
237 #define NVREG_OFFLOAD_NORMAL RX_NIC_BUFSIZE
238 NvRegReceiverControl = 0x094,
239 #define NVREG_RCVCTL_START 0x01
240 NvRegReceiverStatus = 0x98,
241 #define NVREG_RCVSTAT_BUSY 0x01
243 NvRegRandomSeed = 0x9c,
244 #define NVREG_RNDSEED_MASK 0x00ff
245 #define NVREG_RNDSEED_FORCE 0x7f00
246 #define NVREG_RNDSEED_FORCE2 0x2d00
247 #define NVREG_RNDSEED_FORCE3 0x7400
249 NvRegTxDeferral = 0xA0,
250 #define NVREG_TX_DEFERRAL_DEFAULT 0x15050f
251 #define NVREG_TX_DEFERRAL_RGMII_10_100 0x16070f
252 #define NVREG_TX_DEFERRAL_RGMII_1000 0x14050f
253 NvRegRxDeferral = 0xA4,
254 #define NVREG_RX_DEFERRAL_DEFAULT 0x16
255 NvRegMacAddrA = 0xA8,
256 NvRegMacAddrB = 0xAC,
257 NvRegMulticastAddrA = 0xB0,
258 #define NVREG_MCASTADDRA_FORCE 0x01
259 NvRegMulticastAddrB = 0xB4,
260 NvRegMulticastMaskA = 0xB8,
261 NvRegMulticastMaskB = 0xBC,
263 NvRegPhyInterface = 0xC0,
264 #define PHY_RGMII 0x10000000
266 NvRegTxRingPhysAddr = 0x100,
267 NvRegRxRingPhysAddr = 0x104,
268 NvRegRingSizes = 0x108,
269 #define NVREG_RINGSZ_TXSHIFT 0
270 #define NVREG_RINGSZ_RXSHIFT 16
271 NvRegTransmitPoll = 0x10c,
272 #define NVREG_TRANSMITPOLL_MAC_ADDR_REV 0x00008000
273 NvRegLinkSpeed = 0x110,
274 #define NVREG_LINKSPEED_FORCE 0x10000
275 #define NVREG_LINKSPEED_10 1000
276 #define NVREG_LINKSPEED_100 100
277 #define NVREG_LINKSPEED_1000 50
278 #define NVREG_LINKSPEED_MASK (0xFFF)
279 NvRegUnknownSetupReg5 = 0x130,
280 #define NVREG_UNKSETUP5_BIT31 (1<<31)
281 NvRegTxWatermark = 0x13c,
282 #define NVREG_TX_WM_DESC1_DEFAULT 0x0200010
283 #define NVREG_TX_WM_DESC2_3_DEFAULT 0x1e08000
284 #define NVREG_TX_WM_DESC2_3_1000 0xfe08000
285 NvRegTxRxControl = 0x144,
286 #define NVREG_TXRXCTL_KICK 0x0001
287 #define NVREG_TXRXCTL_BIT1 0x0002
288 #define NVREG_TXRXCTL_BIT2 0x0004
289 #define NVREG_TXRXCTL_IDLE 0x0008
290 #define NVREG_TXRXCTL_RESET 0x0010
291 #define NVREG_TXRXCTL_RXCHECK 0x0400
292 #define NVREG_TXRXCTL_DESC_1 0
293 #define NVREG_TXRXCTL_DESC_2 0x02100
294 #define NVREG_TXRXCTL_DESC_3 0x02200
295 #define NVREG_TXRXCTL_VLANSTRIP 0x00040
296 #define NVREG_TXRXCTL_VLANINS 0x00080
297 NvRegTxRingPhysAddrHigh = 0x148,
298 NvRegRxRingPhysAddrHigh = 0x14C,
299 NvRegTxPauseFrame = 0x170,
300 #define NVREG_TX_PAUSEFRAME_DISABLE 0x1ff0080
301 #define NVREG_TX_PAUSEFRAME_ENABLE 0x0c00030
302 NvRegMIIStatus = 0x180,
303 #define NVREG_MIISTAT_ERROR 0x0001
304 #define NVREG_MIISTAT_LINKCHANGE 0x0008
305 #define NVREG_MIISTAT_MASK 0x000f
306 #define NVREG_MIISTAT_MASK2 0x000f
307 NvRegUnknownSetupReg4 = 0x184,
308 #define NVREG_UNKSETUP4_VAL 8
310 NvRegAdapterControl = 0x188,
311 #define NVREG_ADAPTCTL_START 0x02
312 #define NVREG_ADAPTCTL_LINKUP 0x04
313 #define NVREG_ADAPTCTL_PHYVALID 0x40000
314 #define NVREG_ADAPTCTL_RUNNING 0x100000
315 #define NVREG_ADAPTCTL_PHYSHIFT 24
316 NvRegMIISpeed = 0x18c,
317 #define NVREG_MIISPEED_BIT8 (1<<8)
318 #define NVREG_MIIDELAY 5
319 NvRegMIIControl = 0x190,
320 #define NVREG_MIICTL_INUSE 0x08000
321 #define NVREG_MIICTL_WRITE 0x00400
322 #define NVREG_MIICTL_ADDRSHIFT 5
323 NvRegMIIData = 0x194,
324 NvRegWakeUpFlags = 0x200,
325 #define NVREG_WAKEUPFLAGS_VAL 0x7770
326 #define NVREG_WAKEUPFLAGS_BUSYSHIFT 24
327 #define NVREG_WAKEUPFLAGS_ENABLESHIFT 16
328 #define NVREG_WAKEUPFLAGS_D3SHIFT 12
329 #define NVREG_WAKEUPFLAGS_D2SHIFT 8
330 #define NVREG_WAKEUPFLAGS_D1SHIFT 4
331 #define NVREG_WAKEUPFLAGS_D0SHIFT 0
332 #define NVREG_WAKEUPFLAGS_ACCEPT_MAGPAT 0x01
333 #define NVREG_WAKEUPFLAGS_ACCEPT_WAKEUPPAT 0x02
334 #define NVREG_WAKEUPFLAGS_ACCEPT_LINKCHANGE 0x04
335 #define NVREG_WAKEUPFLAGS_ENABLE 0x1111
337 NvRegPatternCRC = 0x204,
338 NvRegPatternMask = 0x208,
339 NvRegPowerCap = 0x268,
340 #define NVREG_POWERCAP_D3SUPP (1<<30)
341 #define NVREG_POWERCAP_D2SUPP (1<<26)
342 #define NVREG_POWERCAP_D1SUPP (1<<25)
343 NvRegPowerState = 0x26c,
344 #define NVREG_POWERSTATE_POWEREDUP 0x8000
345 #define NVREG_POWERSTATE_VALID 0x0100
346 #define NVREG_POWERSTATE_MASK 0x0003
347 #define NVREG_POWERSTATE_D0 0x0000
348 #define NVREG_POWERSTATE_D1 0x0001
349 #define NVREG_POWERSTATE_D2 0x0002
350 #define NVREG_POWERSTATE_D3 0x0003
352 NvRegTxZeroReXmt = 0x284,
353 NvRegTxOneReXmt = 0x288,
354 NvRegTxManyReXmt = 0x28c,
355 NvRegTxLateCol = 0x290,
356 NvRegTxUnderflow = 0x294,
357 NvRegTxLossCarrier = 0x298,
358 NvRegTxExcessDef = 0x29c,
359 NvRegTxRetryErr = 0x2a0,
360 NvRegRxFrameErr = 0x2a4,
361 NvRegRxExtraByte = 0x2a8,
362 NvRegRxLateCol = 0x2ac,
364 NvRegRxFrameTooLong = 0x2b4,
365 NvRegRxOverflow = 0x2b8,
366 NvRegRxFCSErr = 0x2bc,
367 NvRegRxFrameAlignErr = 0x2c0,
368 NvRegRxLenErr = 0x2c4,
369 NvRegRxUnicast = 0x2c8,
370 NvRegRxMulticast = 0x2cc,
371 NvRegRxBroadcast = 0x2d0,
373 NvRegTxFrame = 0x2d8,
375 NvRegTxPause = 0x2e0,
376 NvRegRxPause = 0x2e4,
377 NvRegRxDropFrame = 0x2e8,
378 NvRegVlanControl = 0x300,
379 #define NVREG_VLANCONTROL_ENABLE 0x2000
380 NvRegMSIXMap0 = 0x3e0,
381 NvRegMSIXMap1 = 0x3e4,
382 NvRegMSIXIrqStatus = 0x3f0,
384 NvRegPowerState2 = 0x600,
385 #define NVREG_POWERSTATE2_POWERUP_MASK 0x0F11
386 #define NVREG_POWERSTATE2_POWERUP_REV_A3 0x0001
389 /* Big endian: should work, but is untested */
395 struct ring_desc_ex {
403 struct ring_desc* orig;
404 struct ring_desc_ex* ex;
407 #define FLAG_MASK_V1 0xffff0000
408 #define FLAG_MASK_V2 0xffffc000
409 #define LEN_MASK_V1 (0xffffffff ^ FLAG_MASK_V1)
410 #define LEN_MASK_V2 (0xffffffff ^ FLAG_MASK_V2)
412 #define NV_TX_LASTPACKET (1<<16)
413 #define NV_TX_RETRYERROR (1<<19)
414 #define NV_TX_FORCED_INTERRUPT (1<<24)
415 #define NV_TX_DEFERRED (1<<26)
416 #define NV_TX_CARRIERLOST (1<<27)
417 #define NV_TX_LATECOLLISION (1<<28)
418 #define NV_TX_UNDERFLOW (1<<29)
419 #define NV_TX_ERROR (1<<30)
420 #define NV_TX_VALID (1<<31)
422 #define NV_TX2_LASTPACKET (1<<29)
423 #define NV_TX2_RETRYERROR (1<<18)
424 #define NV_TX2_FORCED_INTERRUPT (1<<30)
425 #define NV_TX2_DEFERRED (1<<25)
426 #define NV_TX2_CARRIERLOST (1<<26)
427 #define NV_TX2_LATECOLLISION (1<<27)
428 #define NV_TX2_UNDERFLOW (1<<28)
429 /* error and valid are the same for both */
430 #define NV_TX2_ERROR (1<<30)
431 #define NV_TX2_VALID (1<<31)
432 #define NV_TX2_TSO (1<<28)
433 #define NV_TX2_TSO_SHIFT 14
434 #define NV_TX2_TSO_MAX_SHIFT 14
435 #define NV_TX2_TSO_MAX_SIZE (1<<NV_TX2_TSO_MAX_SHIFT)
436 #define NV_TX2_CHECKSUM_L3 (1<<27)
437 #define NV_TX2_CHECKSUM_L4 (1<<26)
439 #define NV_TX3_VLAN_TAG_PRESENT (1<<18)
441 #define NV_RX_DESCRIPTORVALID (1<<16)
442 #define NV_RX_MISSEDFRAME (1<<17)
443 #define NV_RX_SUBSTRACT1 (1<<18)
444 #define NV_RX_ERROR1 (1<<23)
445 #define NV_RX_ERROR2 (1<<24)
446 #define NV_RX_ERROR3 (1<<25)
447 #define NV_RX_ERROR4 (1<<26)
448 #define NV_RX_CRCERR (1<<27)
449 #define NV_RX_OVERFLOW (1<<28)
450 #define NV_RX_FRAMINGERR (1<<29)
451 #define NV_RX_ERROR (1<<30)
452 #define NV_RX_AVAIL (1<<31)
454 #define NV_RX2_CHECKSUMMASK (0x1C000000)
455 #define NV_RX2_CHECKSUMOK1 (0x10000000)
456 #define NV_RX2_CHECKSUMOK2 (0x14000000)
457 #define NV_RX2_CHECKSUMOK3 (0x18000000)
458 #define NV_RX2_DESCRIPTORVALID (1<<29)
459 #define NV_RX2_SUBSTRACT1 (1<<25)
460 #define NV_RX2_ERROR1 (1<<18)
461 #define NV_RX2_ERROR2 (1<<19)
462 #define NV_RX2_ERROR3 (1<<20)
463 #define NV_RX2_ERROR4 (1<<21)
464 #define NV_RX2_CRCERR (1<<22)
465 #define NV_RX2_OVERFLOW (1<<23)
466 #define NV_RX2_FRAMINGERR (1<<24)
467 /* error and avail are the same for both */
468 #define NV_RX2_ERROR (1<<30)
469 #define NV_RX2_AVAIL (1<<31)
471 #define NV_RX3_VLAN_TAG_PRESENT (1<<16)
472 #define NV_RX3_VLAN_TAG_MASK (0x0000FFFF)
474 /* Miscelaneous hardware related defines: */
475 #define NV_PCI_REGSZ_VER1 0x270
476 #define NV_PCI_REGSZ_VER2 0x604
478 /* various timeout delays: all in usec */
479 #define NV_TXRX_RESET_DELAY 4
480 #define NV_TXSTOP_DELAY1 10
481 #define NV_TXSTOP_DELAY1MAX 500000
482 #define NV_TXSTOP_DELAY2 100
483 #define NV_RXSTOP_DELAY1 10
484 #define NV_RXSTOP_DELAY1MAX 500000
485 #define NV_RXSTOP_DELAY2 100
486 #define NV_SETUP5_DELAY 5
487 #define NV_SETUP5_DELAYMAX 50000
488 #define NV_POWERUP_DELAY 5
489 #define NV_POWERUP_DELAYMAX 5000
490 #define NV_MIIBUSY_DELAY 50
491 #define NV_MIIPHY_DELAY 10
492 #define NV_MIIPHY_DELAYMAX 10000
493 #define NV_MAC_RESET_DELAY 64
495 #define NV_WAKEUPPATTERNS 5
496 #define NV_WAKEUPMASKENTRIES 4
498 /* General driver defaults */
499 #define NV_WATCHDOG_TIMEO (5*HZ)
501 #define RX_RING_DEFAULT 128
502 #define TX_RING_DEFAULT 256
503 #define RX_RING_MIN 128
504 #define TX_RING_MIN 64
505 #define RING_MAX_DESC_VER_1 1024
506 #define RING_MAX_DESC_VER_2_3 16384
508 * Difference between the get and put pointers for the tx ring.
509 * This is used to throttle the amount of data outstanding in the
512 #define TX_LIMIT_DIFFERENCE 1
514 /* rx/tx mac addr + type + vlan + align + slack*/
515 #define NV_RX_HEADERS (64)
516 /* even more slack. */
517 #define NV_RX_ALLOC_PAD (64)
519 /* maximum mtu size */
520 #define NV_PKTLIMIT_1 ETH_DATA_LEN /* hard limit not known */
521 #define NV_PKTLIMIT_2 9100 /* Actual limit according to NVidia: 9202 */
523 #define OOM_REFILL (1+HZ/20)
524 #define POLL_WAIT (1+HZ/100)
525 #define LINK_TIMEOUT (3*HZ)
526 #define STATS_INTERVAL (10*HZ)
530 * The nic supports three different descriptor types:
531 * - DESC_VER_1: Original
532 * - DESC_VER_2: support for jumbo frames.
533 * - DESC_VER_3: 64-bit format.
540 #define PHY_OUI_MARVELL 0x5043
541 #define PHY_OUI_CICADA 0x03f1
542 #define PHYID1_OUI_MASK 0x03ff
543 #define PHYID1_OUI_SHFT 6
544 #define PHYID2_OUI_MASK 0xfc00
545 #define PHYID2_OUI_SHFT 10
546 #define PHYID2_MODEL_MASK 0x03f0
547 #define PHY_MODEL_MARVELL_E3016 0x220
548 #define PHY_MARVELL_E3016_INITMASK 0x0300
549 #define PHY_INIT1 0x0f000
550 #define PHY_INIT2 0x0e00
551 #define PHY_INIT3 0x01000
552 #define PHY_INIT4 0x0200
553 #define PHY_INIT5 0x0004
554 #define PHY_INIT6 0x02000
555 #define PHY_GIGABIT 0x0100
557 #define PHY_TIMEOUT 0x1
558 #define PHY_ERROR 0x2
562 #define PHY_HALF 0x100
564 #define NV_PAUSEFRAME_RX_CAPABLE 0x0001
565 #define NV_PAUSEFRAME_TX_CAPABLE 0x0002
566 #define NV_PAUSEFRAME_RX_ENABLE 0x0004
567 #define NV_PAUSEFRAME_TX_ENABLE 0x0008
568 #define NV_PAUSEFRAME_RX_REQ 0x0010
569 #define NV_PAUSEFRAME_TX_REQ 0x0020
570 #define NV_PAUSEFRAME_AUTONEG 0x0040
572 /* MSI/MSI-X defines */
573 #define NV_MSI_X_MAX_VECTORS 8
574 #define NV_MSI_X_VECTORS_MASK 0x000f
575 #define NV_MSI_CAPABLE 0x0010
576 #define NV_MSI_X_CAPABLE 0x0020
577 #define NV_MSI_ENABLED 0x0040
578 #define NV_MSI_X_ENABLED 0x0080
580 #define NV_MSI_X_VECTOR_ALL 0x0
581 #define NV_MSI_X_VECTOR_RX 0x0
582 #define NV_MSI_X_VECTOR_TX 0x1
583 #define NV_MSI_X_VECTOR_OTHER 0x2
586 struct nv_ethtool_str {
587 char name[ETH_GSTRING_LEN];
590 static const struct nv_ethtool_str nv_estats_str[] = {
595 { "tx_late_collision" },
596 { "tx_fifo_errors" },
597 { "tx_carrier_errors" },
598 { "tx_excess_deferral" },
599 { "tx_retry_error" },
603 { "rx_frame_error" },
605 { "rx_late_collision" },
607 { "rx_frame_too_long" },
608 { "rx_over_errors" },
610 { "rx_frame_align_error" },
611 { "rx_length_error" },
619 { "rx_errors_total" }
622 struct nv_ethtool_stats {
627 u64 tx_late_collision;
629 u64 tx_carrier_errors;
630 u64 tx_excess_deferral;
637 u64 rx_late_collision;
639 u64 rx_frame_too_long;
642 u64 rx_frame_align_error;
655 #define NV_TEST_COUNT_BASE 3
656 #define NV_TEST_COUNT_EXTENDED 4
658 static const struct nv_ethtool_str nv_etests_str[] = {
659 { "link (online/offline)" },
660 { "register (offline) " },
661 { "interrupt (offline) " },
662 { "loopback (offline) " }
665 struct register_test {
670 static const struct register_test nv_registers_test[] = {
671 { NvRegUnknownSetupReg6, 0x01 },
672 { NvRegMisc1, 0x03c },
673 { NvRegOffloadConfig, 0x03ff },
674 { NvRegMulticastAddrA, 0xffffffff },
675 { NvRegTxWatermark, 0x0ff },
676 { NvRegWakeUpFlags, 0x07777 },
682 * All hardware access under dev->priv->lock, except the performance
684 * - rx is (pseudo-) lockless: it relies on the single-threading provided
685 * by the arch code for interrupts.
686 * - tx setup is lockless: it relies on netif_tx_lock. Actual submission
687 * needs dev->priv->lock :-(
688 * - set_multicast_list: preparation lockless, relies on netif_tx_lock.
691 /* in dev: base, irq */
696 * Locking: spin_lock(&np->lock); */
697 struct net_device_stats stats;
698 struct nv_ethtool_stats estats;
706 unsigned int phy_oui;
707 unsigned int phy_model;
711 /* General data: RO fields */
712 dma_addr_t ring_addr;
713 struct pci_dev *pci_dev;
725 /* rx specific fields.
726 * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
728 union ring_type rx_ring;
729 unsigned int cur_rx, refill_rx;
730 struct sk_buff **rx_skbuff;
732 unsigned int rx_buf_sz;
733 unsigned int pkt_limit;
734 struct timer_list oom_kick;
735 struct timer_list nic_poll;
736 struct timer_list stats_poll;
740 /* media detection workaround.
741 * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
744 unsigned long link_timeout;
746 * tx specific fields.
748 union ring_type tx_ring;
749 unsigned int next_tx, nic_tx;
750 struct sk_buff **tx_skbuff;
752 unsigned int *tx_dma_len;
759 struct vlan_group *vlangrp;
761 /* msi/msi-x fields */
763 struct msix_entry msi_x_entry[NV_MSI_X_MAX_VECTORS];
770 * Maximum number of loops until we assume that a bit in the irq mask
771 * is stuck. Overridable with module param.
773 static int max_interrupt_work = 5;
776 * Optimization can be either throuput mode or cpu mode
778 * Throughput Mode: Every tx and rx packet will generate an interrupt.
779 * CPU Mode: Interrupts are controlled by a timer.
782 NV_OPTIMIZATION_MODE_THROUGHPUT,
783 NV_OPTIMIZATION_MODE_CPU
785 static int optimization_mode = NV_OPTIMIZATION_MODE_THROUGHPUT;
788 * Poll interval for timer irq
790 * This interval determines how frequent an interrupt is generated.
791 * The is value is determined by [(time_in_micro_secs * 100) / (2^10)]
792 * Min = 0, and Max = 65535
794 static int poll_interval = -1;
803 static int msi = NV_MSI_INT_ENABLED;
809 NV_MSIX_INT_DISABLED,
812 static int msix = NV_MSIX_INT_ENABLED;
818 NV_DMA_64BIT_DISABLED,
821 static int dma_64bit = NV_DMA_64BIT_ENABLED;
823 static inline struct fe_priv *get_nvpriv(struct net_device *dev)
825 return netdev_priv(dev);
828 static inline u8 __iomem *get_hwbase(struct net_device *dev)
830 return ((struct fe_priv *)netdev_priv(dev))->base;
833 static inline void pci_push(u8 __iomem *base)
835 /* force out pending posted writes */
839 static inline u32 nv_descr_getlength(struct ring_desc *prd, u32 v)
841 return le32_to_cpu(prd->flaglen)
842 & ((v == DESC_VER_1) ? LEN_MASK_V1 : LEN_MASK_V2);
845 static inline u32 nv_descr_getlength_ex(struct ring_desc_ex *prd, u32 v)
847 return le32_to_cpu(prd->flaglen) & LEN_MASK_V2;
850 static int reg_delay(struct net_device *dev, int offset, u32 mask, u32 target,
851 int delay, int delaymax, const char *msg)
853 u8 __iomem *base = get_hwbase(dev);
864 } while ((readl(base + offset) & mask) != target);
868 #define NV_SETUP_RX_RING 0x01
869 #define NV_SETUP_TX_RING 0x02
871 static void setup_hw_rings(struct net_device *dev, int rxtx_flags)
873 struct fe_priv *np = get_nvpriv(dev);
874 u8 __iomem *base = get_hwbase(dev);
876 if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
877 if (rxtx_flags & NV_SETUP_RX_RING) {
878 writel((u32) cpu_to_le64(np->ring_addr), base + NvRegRxRingPhysAddr);
880 if (rxtx_flags & NV_SETUP_TX_RING) {
881 writel((u32) cpu_to_le64(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc)), base + NvRegTxRingPhysAddr);
884 if (rxtx_flags & NV_SETUP_RX_RING) {
885 writel((u32) cpu_to_le64(np->ring_addr), base + NvRegRxRingPhysAddr);
886 writel((u32) (cpu_to_le64(np->ring_addr) >> 32), base + NvRegRxRingPhysAddrHigh);
888 if (rxtx_flags & NV_SETUP_TX_RING) {
889 writel((u32) cpu_to_le64(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc_ex)), base + NvRegTxRingPhysAddr);
890 writel((u32) (cpu_to_le64(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc_ex)) >> 32), base + NvRegTxRingPhysAddrHigh);
895 static void free_rings(struct net_device *dev)
897 struct fe_priv *np = get_nvpriv(dev);
899 if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
900 if (np->rx_ring.orig)
901 pci_free_consistent(np->pci_dev, sizeof(struct ring_desc) * (np->rx_ring_size + np->tx_ring_size),
902 np->rx_ring.orig, np->ring_addr);
905 pci_free_consistent(np->pci_dev, sizeof(struct ring_desc_ex) * (np->rx_ring_size + np->tx_ring_size),
906 np->rx_ring.ex, np->ring_addr);
909 kfree(np->rx_skbuff);
913 kfree(np->tx_skbuff);
917 kfree(np->tx_dma_len);
920 static int using_multi_irqs(struct net_device *dev)
922 struct fe_priv *np = get_nvpriv(dev);
924 if (!(np->msi_flags & NV_MSI_X_ENABLED) ||
925 ((np->msi_flags & NV_MSI_X_ENABLED) &&
926 ((np->msi_flags & NV_MSI_X_VECTORS_MASK) == 0x1)))
932 static void nv_enable_irq(struct net_device *dev)
934 struct fe_priv *np = get_nvpriv(dev);
936 if (!using_multi_irqs(dev)) {
937 if (np->msi_flags & NV_MSI_X_ENABLED)
938 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
940 enable_irq(dev->irq);
942 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
943 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
944 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
948 static void nv_disable_irq(struct net_device *dev)
950 struct fe_priv *np = get_nvpriv(dev);
952 if (!using_multi_irqs(dev)) {
953 if (np->msi_flags & NV_MSI_X_ENABLED)
954 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
956 disable_irq(dev->irq);
958 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
959 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
960 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
964 /* In MSIX mode, a write to irqmask behaves as XOR */
965 static void nv_enable_hw_interrupts(struct net_device *dev, u32 mask)
967 u8 __iomem *base = get_hwbase(dev);
969 writel(mask, base + NvRegIrqMask);
972 static void nv_disable_hw_interrupts(struct net_device *dev, u32 mask)
974 struct fe_priv *np = get_nvpriv(dev);
975 u8 __iomem *base = get_hwbase(dev);
977 if (np->msi_flags & NV_MSI_X_ENABLED) {
978 writel(mask, base + NvRegIrqMask);
980 if (np->msi_flags & NV_MSI_ENABLED)
981 writel(0, base + NvRegMSIIrqMask);
982 writel(0, base + NvRegIrqMask);
986 #define MII_READ (-1)
987 /* mii_rw: read/write a register on the PHY.
989 * Caller must guarantee serialization
991 static int mii_rw(struct net_device *dev, int addr, int miireg, int value)
993 u8 __iomem *base = get_hwbase(dev);
997 writel(NVREG_MIISTAT_MASK, base + NvRegMIIStatus);
999 reg = readl(base + NvRegMIIControl);
1000 if (reg & NVREG_MIICTL_INUSE) {
1001 writel(NVREG_MIICTL_INUSE, base + NvRegMIIControl);
1002 udelay(NV_MIIBUSY_DELAY);
1005 reg = (addr << NVREG_MIICTL_ADDRSHIFT) | miireg;
1006 if (value != MII_READ) {
1007 writel(value, base + NvRegMIIData);
1008 reg |= NVREG_MIICTL_WRITE;
1010 writel(reg, base + NvRegMIIControl);
1012 if (reg_delay(dev, NvRegMIIControl, NVREG_MIICTL_INUSE, 0,
1013 NV_MIIPHY_DELAY, NV_MIIPHY_DELAYMAX, NULL)) {
1014 dprintk(KERN_DEBUG "%s: mii_rw of reg %d at PHY %d timed out.\n",
1015 dev->name, miireg, addr);
1017 } else if (value != MII_READ) {
1018 /* it was a write operation - fewer failures are detectable */
1019 dprintk(KERN_DEBUG "%s: mii_rw wrote 0x%x to reg %d at PHY %d\n",
1020 dev->name, value, miireg, addr);
1022 } else if (readl(base + NvRegMIIStatus) & NVREG_MIISTAT_ERROR) {
1023 dprintk(KERN_DEBUG "%s: mii_rw of reg %d at PHY %d failed.\n",
1024 dev->name, miireg, addr);
1027 retval = readl(base + NvRegMIIData);
1028 dprintk(KERN_DEBUG "%s: mii_rw read from reg %d at PHY %d: 0x%x.\n",
1029 dev->name, miireg, addr, retval);
1035 static int phy_reset(struct net_device *dev, u32 bmcr_setup)
1037 struct fe_priv *np = netdev_priv(dev);
1039 unsigned int tries = 0;
1041 miicontrol = BMCR_RESET | bmcr_setup;
1042 if (mii_rw(dev, np->phyaddr, MII_BMCR, miicontrol)) {
1046 /* wait for 500ms */
1049 /* must wait till reset is deasserted */
1050 while (miicontrol & BMCR_RESET) {
1052 miicontrol = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
1053 /* FIXME: 100 tries seem excessive */
1060 static int phy_init(struct net_device *dev)
1062 struct fe_priv *np = get_nvpriv(dev);
1063 u8 __iomem *base = get_hwbase(dev);
1064 u32 phyinterface, phy_reserved, mii_status, mii_control, mii_control_1000,reg;
1066 /* phy errata for E3016 phy */
1067 if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
1068 reg = mii_rw(dev, np->phyaddr, MII_NCONFIG, MII_READ);
1069 reg &= ~PHY_MARVELL_E3016_INITMASK;
1070 if (mii_rw(dev, np->phyaddr, MII_NCONFIG, reg)) {
1071 printk(KERN_INFO "%s: phy write to errata reg failed.\n", pci_name(np->pci_dev));
1076 /* set advertise register */
1077 reg = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
1078 reg |= (ADVERTISE_10HALF|ADVERTISE_10FULL|ADVERTISE_100HALF|ADVERTISE_100FULL|ADVERTISE_PAUSE_ASYM|ADVERTISE_PAUSE_CAP);
1079 if (mii_rw(dev, np->phyaddr, MII_ADVERTISE, reg)) {
1080 printk(KERN_INFO "%s: phy write to advertise failed.\n", pci_name(np->pci_dev));
1084 /* get phy interface type */
1085 phyinterface = readl(base + NvRegPhyInterface);
1087 /* see if gigabit phy */
1088 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
1089 if (mii_status & PHY_GIGABIT) {
1090 np->gigabit = PHY_GIGABIT;
1091 mii_control_1000 = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
1092 mii_control_1000 &= ~ADVERTISE_1000HALF;
1093 if (phyinterface & PHY_RGMII)
1094 mii_control_1000 |= ADVERTISE_1000FULL;
1096 mii_control_1000 &= ~ADVERTISE_1000FULL;
1098 if (mii_rw(dev, np->phyaddr, MII_CTRL1000, mii_control_1000)) {
1099 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1106 mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
1107 mii_control |= BMCR_ANENABLE;
1110 * (certain phys need bmcr to be setup with reset)
1112 if (phy_reset(dev, mii_control)) {
1113 printk(KERN_INFO "%s: phy reset failed\n", pci_name(np->pci_dev));
1117 /* phy vendor specific configuration */
1118 if ((np->phy_oui == PHY_OUI_CICADA) && (phyinterface & PHY_RGMII) ) {
1119 phy_reserved = mii_rw(dev, np->phyaddr, MII_RESV1, MII_READ);
1120 phy_reserved &= ~(PHY_INIT1 | PHY_INIT2);
1121 phy_reserved |= (PHY_INIT3 | PHY_INIT4);
1122 if (mii_rw(dev, np->phyaddr, MII_RESV1, phy_reserved)) {
1123 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1126 phy_reserved = mii_rw(dev, np->phyaddr, MII_NCONFIG, MII_READ);
1127 phy_reserved |= PHY_INIT5;
1128 if (mii_rw(dev, np->phyaddr, MII_NCONFIG, phy_reserved)) {
1129 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1133 if (np->phy_oui == PHY_OUI_CICADA) {
1134 phy_reserved = mii_rw(dev, np->phyaddr, MII_SREVISION, MII_READ);
1135 phy_reserved |= PHY_INIT6;
1136 if (mii_rw(dev, np->phyaddr, MII_SREVISION, phy_reserved)) {
1137 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1141 /* some phys clear out pause advertisment on reset, set it back */
1142 mii_rw(dev, np->phyaddr, MII_ADVERTISE, reg);
1144 /* restart auto negotiation */
1145 mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
1146 mii_control |= (BMCR_ANRESTART | BMCR_ANENABLE);
1147 if (mii_rw(dev, np->phyaddr, MII_BMCR, mii_control)) {
1154 static void nv_start_rx(struct net_device *dev)
1156 struct fe_priv *np = netdev_priv(dev);
1157 u8 __iomem *base = get_hwbase(dev);
1159 dprintk(KERN_DEBUG "%s: nv_start_rx\n", dev->name);
1160 /* Already running? Stop it. */
1161 if (readl(base + NvRegReceiverControl) & NVREG_RCVCTL_START) {
1162 writel(0, base + NvRegReceiverControl);
1165 writel(np->linkspeed, base + NvRegLinkSpeed);
1167 writel(NVREG_RCVCTL_START, base + NvRegReceiverControl);
1168 dprintk(KERN_DEBUG "%s: nv_start_rx to duplex %d, speed 0x%08x.\n",
1169 dev->name, np->duplex, np->linkspeed);
1173 static void nv_stop_rx(struct net_device *dev)
1175 u8 __iomem *base = get_hwbase(dev);
1177 dprintk(KERN_DEBUG "%s: nv_stop_rx\n", dev->name);
1178 writel(0, base + NvRegReceiverControl);
1179 reg_delay(dev, NvRegReceiverStatus, NVREG_RCVSTAT_BUSY, 0,
1180 NV_RXSTOP_DELAY1, NV_RXSTOP_DELAY1MAX,
1181 KERN_INFO "nv_stop_rx: ReceiverStatus remained busy");
1183 udelay(NV_RXSTOP_DELAY2);
1184 writel(0, base + NvRegLinkSpeed);
1187 static void nv_start_tx(struct net_device *dev)
1189 u8 __iomem *base = get_hwbase(dev);
1191 dprintk(KERN_DEBUG "%s: nv_start_tx\n", dev->name);
1192 writel(NVREG_XMITCTL_START, base + NvRegTransmitterControl);
1196 static void nv_stop_tx(struct net_device *dev)
1198 u8 __iomem *base = get_hwbase(dev);
1200 dprintk(KERN_DEBUG "%s: nv_stop_tx\n", dev->name);
1201 writel(0, base + NvRegTransmitterControl);
1202 reg_delay(dev, NvRegTransmitterStatus, NVREG_XMITSTAT_BUSY, 0,
1203 NV_TXSTOP_DELAY1, NV_TXSTOP_DELAY1MAX,
1204 KERN_INFO "nv_stop_tx: TransmitterStatus remained busy");
1206 udelay(NV_TXSTOP_DELAY2);
1207 writel(readl(base + NvRegTransmitPoll) & NVREG_TRANSMITPOLL_MAC_ADDR_REV, base + NvRegTransmitPoll);
1210 static void nv_txrx_reset(struct net_device *dev)
1212 struct fe_priv *np = netdev_priv(dev);
1213 u8 __iomem *base = get_hwbase(dev);
1215 dprintk(KERN_DEBUG "%s: nv_txrx_reset\n", dev->name);
1216 writel(NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_RESET | np->txrxctl_bits, base + NvRegTxRxControl);
1218 udelay(NV_TXRX_RESET_DELAY);
1219 writel(NVREG_TXRXCTL_BIT2 | np->txrxctl_bits, base + NvRegTxRxControl);
1223 static void nv_mac_reset(struct net_device *dev)
1225 struct fe_priv *np = netdev_priv(dev);
1226 u8 __iomem *base = get_hwbase(dev);
1228 dprintk(KERN_DEBUG "%s: nv_mac_reset\n", dev->name);
1229 writel(NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_RESET | np->txrxctl_bits, base + NvRegTxRxControl);
1231 writel(NVREG_MAC_RESET_ASSERT, base + NvRegMacReset);
1233 udelay(NV_MAC_RESET_DELAY);
1234 writel(0, base + NvRegMacReset);
1236 udelay(NV_MAC_RESET_DELAY);
1237 writel(NVREG_TXRXCTL_BIT2 | np->txrxctl_bits, base + NvRegTxRxControl);
1242 * nv_get_stats: dev->get_stats function
1243 * Get latest stats value from the nic.
1244 * Called with read_lock(&dev_base_lock) held for read -
1245 * only synchronized against unregister_netdevice.
1247 static struct net_device_stats *nv_get_stats(struct net_device *dev)
1249 struct fe_priv *np = netdev_priv(dev);
1251 /* It seems that the nic always generates interrupts and doesn't
1252 * accumulate errors internally. Thus the current values in np->stats
1253 * are already up to date.
1259 * nv_alloc_rx: fill rx ring entries.
1260 * Return 1 if the allocations for the skbs failed and the
1261 * rx engine is without Available descriptors
1263 static int nv_alloc_rx(struct net_device *dev)
1265 struct fe_priv *np = netdev_priv(dev);
1266 unsigned int refill_rx = np->refill_rx;
1269 while (np->cur_rx != refill_rx) {
1270 struct sk_buff *skb;
1272 nr = refill_rx % np->rx_ring_size;
1273 if (np->rx_skbuff[nr] == NULL) {
1275 skb = dev_alloc_skb(np->rx_buf_sz + NV_RX_ALLOC_PAD);
1280 np->rx_skbuff[nr] = skb;
1282 skb = np->rx_skbuff[nr];
1284 np->rx_dma[nr] = pci_map_single(np->pci_dev, skb->data,
1285 skb->end-skb->data, PCI_DMA_FROMDEVICE);
1286 if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
1287 np->rx_ring.orig[nr].buf = cpu_to_le32(np->rx_dma[nr]);
1289 np->rx_ring.orig[nr].flaglen = cpu_to_le32(np->rx_buf_sz | NV_RX_AVAIL);
1291 np->rx_ring.ex[nr].bufhigh = cpu_to_le64(np->rx_dma[nr]) >> 32;
1292 np->rx_ring.ex[nr].buflow = cpu_to_le64(np->rx_dma[nr]) & 0x0FFFFFFFF;
1294 np->rx_ring.ex[nr].flaglen = cpu_to_le32(np->rx_buf_sz | NV_RX2_AVAIL);
1296 dprintk(KERN_DEBUG "%s: nv_alloc_rx: Packet %d marked as Available\n",
1297 dev->name, refill_rx);
1300 np->refill_rx = refill_rx;
1301 if (np->cur_rx - refill_rx == np->rx_ring_size)
1306 /* If rx bufs are exhausted called after 50ms to attempt to refresh */
1307 #ifdef CONFIG_FORCEDETH_NAPI
1308 static void nv_do_rx_refill(unsigned long data)
1310 struct net_device *dev = (struct net_device *) data;
1312 /* Just reschedule NAPI rx processing */
1313 netif_rx_schedule(dev);
1316 static void nv_do_rx_refill(unsigned long data)
1318 struct net_device *dev = (struct net_device *) data;
1319 struct fe_priv *np = netdev_priv(dev);
1321 if (!using_multi_irqs(dev)) {
1322 if (np->msi_flags & NV_MSI_X_ENABLED)
1323 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
1325 disable_irq(dev->irq);
1327 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
1329 if (nv_alloc_rx(dev)) {
1330 spin_lock_irq(&np->lock);
1331 if (!np->in_shutdown)
1332 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
1333 spin_unlock_irq(&np->lock);
1335 if (!using_multi_irqs(dev)) {
1336 if (np->msi_flags & NV_MSI_X_ENABLED)
1337 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
1339 enable_irq(dev->irq);
1341 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
1346 static void nv_init_rx(struct net_device *dev)
1348 struct fe_priv *np = netdev_priv(dev);
1351 np->cur_rx = np->rx_ring_size;
1353 for (i = 0; i < np->rx_ring_size; i++)
1354 if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
1355 np->rx_ring.orig[i].flaglen = 0;
1357 np->rx_ring.ex[i].flaglen = 0;
1360 static void nv_init_tx(struct net_device *dev)
1362 struct fe_priv *np = netdev_priv(dev);
1365 np->next_tx = np->nic_tx = 0;
1366 for (i = 0; i < np->tx_ring_size; i++) {
1367 if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
1368 np->tx_ring.orig[i].flaglen = 0;
1370 np->tx_ring.ex[i].flaglen = 0;
1371 np->tx_skbuff[i] = NULL;
1376 static int nv_init_ring(struct net_device *dev)
1380 return nv_alloc_rx(dev);
1383 static int nv_release_txskb(struct net_device *dev, unsigned int skbnr)
1385 struct fe_priv *np = netdev_priv(dev);
1387 dprintk(KERN_INFO "%s: nv_release_txskb for skbnr %d\n",
1390 if (np->tx_dma[skbnr]) {
1391 pci_unmap_page(np->pci_dev, np->tx_dma[skbnr],
1392 np->tx_dma_len[skbnr],
1394 np->tx_dma[skbnr] = 0;
1397 if (np->tx_skbuff[skbnr]) {
1398 dev_kfree_skb_any(np->tx_skbuff[skbnr]);
1399 np->tx_skbuff[skbnr] = NULL;
1406 static void nv_drain_tx(struct net_device *dev)
1408 struct fe_priv *np = netdev_priv(dev);
1411 for (i = 0; i < np->tx_ring_size; i++) {
1412 if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
1413 np->tx_ring.orig[i].flaglen = 0;
1415 np->tx_ring.ex[i].flaglen = 0;
1416 if (nv_release_txskb(dev, i))
1417 np->stats.tx_dropped++;
1421 static void nv_drain_rx(struct net_device *dev)
1423 struct fe_priv *np = netdev_priv(dev);
1425 for (i = 0; i < np->rx_ring_size; i++) {
1426 if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
1427 np->rx_ring.orig[i].flaglen = 0;
1429 np->rx_ring.ex[i].flaglen = 0;
1431 if (np->rx_skbuff[i]) {
1432 pci_unmap_single(np->pci_dev, np->rx_dma[i],
1433 np->rx_skbuff[i]->end-np->rx_skbuff[i]->data,
1434 PCI_DMA_FROMDEVICE);
1435 dev_kfree_skb(np->rx_skbuff[i]);
1436 np->rx_skbuff[i] = NULL;
1441 static void drain_ring(struct net_device *dev)
1448 * nv_start_xmit: dev->hard_start_xmit function
1449 * Called with netif_tx_lock held.
1451 static int nv_start_xmit(struct sk_buff *skb, struct net_device *dev)
1453 struct fe_priv *np = netdev_priv(dev);
1455 u32 tx_flags_extra = (np->desc_ver == DESC_VER_1 ? NV_TX_LASTPACKET : NV_TX2_LASTPACKET);
1456 unsigned int fragments = skb_shinfo(skb)->nr_frags;
1457 unsigned int nr = (np->next_tx - 1) % np->tx_ring_size;
1458 unsigned int start_nr = np->next_tx % np->tx_ring_size;
1462 u32 size = skb->len-skb->data_len;
1463 u32 entries = (size >> NV_TX2_TSO_MAX_SHIFT) + ((size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
1464 u32 tx_flags_vlan = 0;
1466 /* add fragments to entries count */
1467 for (i = 0; i < fragments; i++) {
1468 entries += (skb_shinfo(skb)->frags[i].size >> NV_TX2_TSO_MAX_SHIFT) +
1469 ((skb_shinfo(skb)->frags[i].size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
1472 spin_lock_irq(&np->lock);
1474 if ((np->next_tx - np->nic_tx + entries - 1) > np->tx_limit_stop) {
1475 spin_unlock_irq(&np->lock);
1476 netif_stop_queue(dev);
1477 return NETDEV_TX_BUSY;
1480 /* setup the header buffer */
1482 bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
1483 nr = (nr + 1) % np->tx_ring_size;
1485 np->tx_dma[nr] = pci_map_single(np->pci_dev, skb->data + offset, bcnt,
1487 np->tx_dma_len[nr] = bcnt;
1489 if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
1490 np->tx_ring.orig[nr].buf = cpu_to_le32(np->tx_dma[nr]);
1491 np->tx_ring.orig[nr].flaglen = cpu_to_le32((bcnt-1) | tx_flags);
1493 np->tx_ring.ex[nr].bufhigh = cpu_to_le64(np->tx_dma[nr]) >> 32;
1494 np->tx_ring.ex[nr].buflow = cpu_to_le64(np->tx_dma[nr]) & 0x0FFFFFFFF;
1495 np->tx_ring.ex[nr].flaglen = cpu_to_le32((bcnt-1) | tx_flags);
1497 tx_flags = np->tx_flags;
1502 /* setup the fragments */
1503 for (i = 0; i < fragments; i++) {
1504 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1505 u32 size = frag->size;
1509 bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
1510 nr = (nr + 1) % np->tx_ring_size;
1512 np->tx_dma[nr] = pci_map_page(np->pci_dev, frag->page, frag->page_offset+offset, bcnt,
1514 np->tx_dma_len[nr] = bcnt;
1516 if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
1517 np->tx_ring.orig[nr].buf = cpu_to_le32(np->tx_dma[nr]);
1518 np->tx_ring.orig[nr].flaglen = cpu_to_le32((bcnt-1) | tx_flags);
1520 np->tx_ring.ex[nr].bufhigh = cpu_to_le64(np->tx_dma[nr]) >> 32;
1521 np->tx_ring.ex[nr].buflow = cpu_to_le64(np->tx_dma[nr]) & 0x0FFFFFFFF;
1522 np->tx_ring.ex[nr].flaglen = cpu_to_le32((bcnt-1) | tx_flags);
1529 /* set last fragment flag */
1530 if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
1531 np->tx_ring.orig[nr].flaglen |= cpu_to_le32(tx_flags_extra);
1533 np->tx_ring.ex[nr].flaglen |= cpu_to_le32(tx_flags_extra);
1536 np->tx_skbuff[nr] = skb;
1539 if (skb_is_gso(skb))
1540 tx_flags_extra = NV_TX2_TSO | (skb_shinfo(skb)->gso_size << NV_TX2_TSO_SHIFT);
1543 tx_flags_extra = skb->ip_summed == CHECKSUM_PARTIAL ?
1544 NV_TX2_CHECKSUM_L3 | NV_TX2_CHECKSUM_L4 : 0;
1547 if (np->vlangrp && vlan_tx_tag_present(skb)) {
1548 tx_flags_vlan = NV_TX3_VLAN_TAG_PRESENT | vlan_tx_tag_get(skb);
1552 if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
1553 np->tx_ring.orig[start_nr].flaglen |= cpu_to_le32(tx_flags | tx_flags_extra);
1555 np->tx_ring.ex[start_nr].txvlan = cpu_to_le32(tx_flags_vlan);
1556 np->tx_ring.ex[start_nr].flaglen |= cpu_to_le32(tx_flags | tx_flags_extra);
1559 dprintk(KERN_DEBUG "%s: nv_start_xmit: packet %d (entries %d) queued for transmission. tx_flags_extra: %x\n",
1560 dev->name, np->next_tx, entries, tx_flags_extra);
1563 for (j=0; j<64; j++) {
1565 dprintk("\n%03x:", j);
1566 dprintk(" %02x", ((unsigned char*)skb->data)[j]);
1571 np->next_tx += entries;
1573 dev->trans_start = jiffies;
1574 spin_unlock_irq(&np->lock);
1575 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
1576 pci_push(get_hwbase(dev));
1577 return NETDEV_TX_OK;
1581 * nv_tx_done: check for completed packets, release the skbs.
1583 * Caller must own np->lock.
1585 static void nv_tx_done(struct net_device *dev)
1587 struct fe_priv *np = netdev_priv(dev);
1590 struct sk_buff *skb;
1592 while (np->nic_tx != np->next_tx) {
1593 i = np->nic_tx % np->tx_ring_size;
1595 if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
1596 flags = le32_to_cpu(np->tx_ring.orig[i].flaglen);
1598 flags = le32_to_cpu(np->tx_ring.ex[i].flaglen);
1600 dprintk(KERN_DEBUG "%s: nv_tx_done: looking at packet %d, flags 0x%x.\n",
1601 dev->name, np->nic_tx, flags);
1602 if (flags & NV_TX_VALID)
1604 if (np->desc_ver == DESC_VER_1) {
1605 if (flags & NV_TX_LASTPACKET) {
1606 skb = np->tx_skbuff[i];
1607 if (flags & (NV_TX_RETRYERROR|NV_TX_CARRIERLOST|NV_TX_LATECOLLISION|
1608 NV_TX_UNDERFLOW|NV_TX_ERROR)) {
1609 if (flags & NV_TX_UNDERFLOW)
1610 np->stats.tx_fifo_errors++;
1611 if (flags & NV_TX_CARRIERLOST)
1612 np->stats.tx_carrier_errors++;
1613 np->stats.tx_errors++;
1615 np->stats.tx_packets++;
1616 np->stats.tx_bytes += skb->len;
1620 if (flags & NV_TX2_LASTPACKET) {
1621 skb = np->tx_skbuff[i];
1622 if (flags & (NV_TX2_RETRYERROR|NV_TX2_CARRIERLOST|NV_TX2_LATECOLLISION|
1623 NV_TX2_UNDERFLOW|NV_TX2_ERROR)) {
1624 if (flags & NV_TX2_UNDERFLOW)
1625 np->stats.tx_fifo_errors++;
1626 if (flags & NV_TX2_CARRIERLOST)
1627 np->stats.tx_carrier_errors++;
1628 np->stats.tx_errors++;
1630 np->stats.tx_packets++;
1631 np->stats.tx_bytes += skb->len;
1635 nv_release_txskb(dev, i);
1638 if (np->next_tx - np->nic_tx < np->tx_limit_start)
1639 netif_wake_queue(dev);
1643 * nv_tx_timeout: dev->tx_timeout function
1644 * Called with netif_tx_lock held.
1646 static void nv_tx_timeout(struct net_device *dev)
1648 struct fe_priv *np = netdev_priv(dev);
1649 u8 __iomem *base = get_hwbase(dev);
1652 if (np->msi_flags & NV_MSI_X_ENABLED)
1653 status = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQSTAT_MASK;
1655 status = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
1657 printk(KERN_INFO "%s: Got tx_timeout. irq: %08x\n", dev->name, status);
1662 printk(KERN_INFO "%s: Ring at %lx: next %d nic %d\n",
1663 dev->name, (unsigned long)np->ring_addr,
1664 np->next_tx, np->nic_tx);
1665 printk(KERN_INFO "%s: Dumping tx registers\n", dev->name);
1666 for (i=0;i<=np->register_size;i+= 32) {
1667 printk(KERN_INFO "%3x: %08x %08x %08x %08x %08x %08x %08x %08x\n",
1669 readl(base + i + 0), readl(base + i + 4),
1670 readl(base + i + 8), readl(base + i + 12),
1671 readl(base + i + 16), readl(base + i + 20),
1672 readl(base + i + 24), readl(base + i + 28));
1674 printk(KERN_INFO "%s: Dumping tx ring\n", dev->name);
1675 for (i=0;i<np->tx_ring_size;i+= 4) {
1676 if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
1677 printk(KERN_INFO "%03x: %08x %08x // %08x %08x // %08x %08x // %08x %08x\n",
1679 le32_to_cpu(np->tx_ring.orig[i].buf),
1680 le32_to_cpu(np->tx_ring.orig[i].flaglen),
1681 le32_to_cpu(np->tx_ring.orig[i+1].buf),
1682 le32_to_cpu(np->tx_ring.orig[i+1].flaglen),
1683 le32_to_cpu(np->tx_ring.orig[i+2].buf),
1684 le32_to_cpu(np->tx_ring.orig[i+2].flaglen),
1685 le32_to_cpu(np->tx_ring.orig[i+3].buf),
1686 le32_to_cpu(np->tx_ring.orig[i+3].flaglen));
1688 printk(KERN_INFO "%03x: %08x %08x %08x // %08x %08x %08x // %08x %08x %08x // %08x %08x %08x\n",
1690 le32_to_cpu(np->tx_ring.ex[i].bufhigh),
1691 le32_to_cpu(np->tx_ring.ex[i].buflow),
1692 le32_to_cpu(np->tx_ring.ex[i].flaglen),
1693 le32_to_cpu(np->tx_ring.ex[i+1].bufhigh),
1694 le32_to_cpu(np->tx_ring.ex[i+1].buflow),
1695 le32_to_cpu(np->tx_ring.ex[i+1].flaglen),
1696 le32_to_cpu(np->tx_ring.ex[i+2].bufhigh),
1697 le32_to_cpu(np->tx_ring.ex[i+2].buflow),
1698 le32_to_cpu(np->tx_ring.ex[i+2].flaglen),
1699 le32_to_cpu(np->tx_ring.ex[i+3].bufhigh),
1700 le32_to_cpu(np->tx_ring.ex[i+3].buflow),
1701 le32_to_cpu(np->tx_ring.ex[i+3].flaglen));
1706 spin_lock_irq(&np->lock);
1708 /* 1) stop tx engine */
1711 /* 2) check that the packets were not sent already: */
1714 /* 3) if there are dead entries: clear everything */
1715 if (np->next_tx != np->nic_tx) {
1716 printk(KERN_DEBUG "%s: tx_timeout: dead entries!\n", dev->name);
1718 np->next_tx = np->nic_tx = 0;
1719 setup_hw_rings(dev, NV_SETUP_TX_RING);
1720 netif_wake_queue(dev);
1723 /* 4) restart tx engine */
1725 spin_unlock_irq(&np->lock);
1729 * Called when the nic notices a mismatch between the actual data len on the
1730 * wire and the len indicated in the 802 header
1732 static int nv_getlen(struct net_device *dev, void *packet, int datalen)
1734 int hdrlen; /* length of the 802 header */
1735 int protolen; /* length as stored in the proto field */
1737 /* 1) calculate len according to header */
1738 if ( ((struct vlan_ethhdr *)packet)->h_vlan_proto == htons(ETH_P_8021Q)) {
1739 protolen = ntohs( ((struct vlan_ethhdr *)packet)->h_vlan_encapsulated_proto );
1742 protolen = ntohs( ((struct ethhdr *)packet)->h_proto);
1745 dprintk(KERN_DEBUG "%s: nv_getlen: datalen %d, protolen %d, hdrlen %d\n",
1746 dev->name, datalen, protolen, hdrlen);
1747 if (protolen > ETH_DATA_LEN)
1748 return datalen; /* Value in proto field not a len, no checks possible */
1751 /* consistency checks: */
1752 if (datalen > ETH_ZLEN) {
1753 if (datalen >= protolen) {
1754 /* more data on wire than in 802 header, trim of
1757 dprintk(KERN_DEBUG "%s: nv_getlen: accepting %d bytes.\n",
1758 dev->name, protolen);
1761 /* less data on wire than mentioned in header.
1762 * Discard the packet.
1764 dprintk(KERN_DEBUG "%s: nv_getlen: discarding long packet.\n",
1769 /* short packet. Accept only if 802 values are also short */
1770 if (protolen > ETH_ZLEN) {
1771 dprintk(KERN_DEBUG "%s: nv_getlen: discarding short packet.\n",
1775 dprintk(KERN_DEBUG "%s: nv_getlen: accepting %d bytes.\n",
1776 dev->name, datalen);
1781 static int nv_rx_process(struct net_device *dev, int limit)
1783 struct fe_priv *np = netdev_priv(dev);
1788 for (count = 0; count < limit; ++count) {
1789 struct sk_buff *skb;
1792 if (np->cur_rx - np->refill_rx >= np->rx_ring_size)
1793 break; /* we scanned the whole ring - do not continue */
1795 i = np->cur_rx % np->rx_ring_size;
1796 if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
1797 flags = le32_to_cpu(np->rx_ring.orig[i].flaglen);
1798 len = nv_descr_getlength(&np->rx_ring.orig[i], np->desc_ver);
1800 flags = le32_to_cpu(np->rx_ring.ex[i].flaglen);
1801 len = nv_descr_getlength_ex(&np->rx_ring.ex[i], np->desc_ver);
1802 vlanflags = le32_to_cpu(np->rx_ring.ex[i].buflow);
1805 dprintk(KERN_DEBUG "%s: nv_rx_process: looking at packet %d, flags 0x%x.\n",
1806 dev->name, np->cur_rx, flags);
1808 if (flags & NV_RX_AVAIL)
1809 break; /* still owned by hardware, */
1812 * the packet is for us - immediately tear down the pci mapping.
1813 * TODO: check if a prefetch of the first cacheline improves
1816 pci_unmap_single(np->pci_dev, np->rx_dma[i],
1817 np->rx_skbuff[i]->end-np->rx_skbuff[i]->data,
1818 PCI_DMA_FROMDEVICE);
1822 dprintk(KERN_DEBUG "Dumping packet (flags 0x%x).",flags);
1823 for (j=0; j<64; j++) {
1825 dprintk("\n%03x:", j);
1826 dprintk(" %02x", ((unsigned char*)np->rx_skbuff[i]->data)[j]);
1830 /* look at what we actually got: */
1831 if (np->desc_ver == DESC_VER_1) {
1832 if (!(flags & NV_RX_DESCRIPTORVALID))
1835 if (flags & NV_RX_ERROR) {
1836 if (flags & NV_RX_MISSEDFRAME) {
1837 np->stats.rx_missed_errors++;
1838 np->stats.rx_errors++;
1841 if (flags & (NV_RX_ERROR1|NV_RX_ERROR2|NV_RX_ERROR3)) {
1842 np->stats.rx_errors++;
1845 if (flags & NV_RX_CRCERR) {
1846 np->stats.rx_crc_errors++;
1847 np->stats.rx_errors++;
1850 if (flags & NV_RX_OVERFLOW) {
1851 np->stats.rx_over_errors++;
1852 np->stats.rx_errors++;
1855 if (flags & NV_RX_ERROR4) {
1856 len = nv_getlen(dev, np->rx_skbuff[i]->data, len);
1858 np->stats.rx_errors++;
1862 /* framing errors are soft errors. */
1863 if (flags & NV_RX_FRAMINGERR) {
1864 if (flags & NV_RX_SUBSTRACT1) {
1870 if (!(flags & NV_RX2_DESCRIPTORVALID))
1873 if (flags & NV_RX2_ERROR) {
1874 if (flags & (NV_RX2_ERROR1|NV_RX2_ERROR2|NV_RX2_ERROR3)) {
1875 np->stats.rx_errors++;
1878 if (flags & NV_RX2_CRCERR) {
1879 np->stats.rx_crc_errors++;
1880 np->stats.rx_errors++;
1883 if (flags & NV_RX2_OVERFLOW) {
1884 np->stats.rx_over_errors++;
1885 np->stats.rx_errors++;
1888 if (flags & NV_RX2_ERROR4) {
1889 len = nv_getlen(dev, np->rx_skbuff[i]->data, len);
1891 np->stats.rx_errors++;
1895 /* framing errors are soft errors */
1896 if (flags & NV_RX2_FRAMINGERR) {
1897 if (flags & NV_RX2_SUBSTRACT1) {
1903 flags &= NV_RX2_CHECKSUMMASK;
1904 if (flags == NV_RX2_CHECKSUMOK1 ||
1905 flags == NV_RX2_CHECKSUMOK2 ||
1906 flags == NV_RX2_CHECKSUMOK3) {
1907 dprintk(KERN_DEBUG "%s: hw checksum hit!.\n", dev->name);
1908 np->rx_skbuff[i]->ip_summed = CHECKSUM_UNNECESSARY;
1910 dprintk(KERN_DEBUG "%s: hwchecksum miss!.\n", dev->name);
1914 /* got a valid packet - forward it to the network core */
1915 skb = np->rx_skbuff[i];
1916 np->rx_skbuff[i] = NULL;
1919 skb->protocol = eth_type_trans(skb, dev);
1920 dprintk(KERN_DEBUG "%s: nv_rx_process: packet %d with %d bytes, proto %d accepted.\n",
1921 dev->name, np->cur_rx, len, skb->protocol);
1922 #ifdef CONFIG_FORCEDETH_NAPI
1923 if (np->vlangrp && (vlanflags & NV_RX3_VLAN_TAG_PRESENT))
1924 vlan_hwaccel_receive_skb(skb, np->vlangrp,
1925 vlanflags & NV_RX3_VLAN_TAG_MASK);
1927 netif_receive_skb(skb);
1929 if (np->vlangrp && (vlanflags & NV_RX3_VLAN_TAG_PRESENT))
1930 vlan_hwaccel_rx(skb, np->vlangrp,
1931 vlanflags & NV_RX3_VLAN_TAG_MASK);
1935 dev->last_rx = jiffies;
1936 np->stats.rx_packets++;
1937 np->stats.rx_bytes += len;
1945 static void set_bufsize(struct net_device *dev)
1947 struct fe_priv *np = netdev_priv(dev);
1949 if (dev->mtu <= ETH_DATA_LEN)
1950 np->rx_buf_sz = ETH_DATA_LEN + NV_RX_HEADERS;
1952 np->rx_buf_sz = dev->mtu + NV_RX_HEADERS;
1956 * nv_change_mtu: dev->change_mtu function
1957 * Called with dev_base_lock held for read.
1959 static int nv_change_mtu(struct net_device *dev, int new_mtu)
1961 struct fe_priv *np = netdev_priv(dev);
1964 if (new_mtu < 64 || new_mtu > np->pkt_limit)
1970 /* return early if the buffer sizes will not change */
1971 if (old_mtu <= ETH_DATA_LEN && new_mtu <= ETH_DATA_LEN)
1973 if (old_mtu == new_mtu)
1976 /* synchronized against open : rtnl_lock() held by caller */
1977 if (netif_running(dev)) {
1978 u8 __iomem *base = get_hwbase(dev);
1980 * It seems that the nic preloads valid ring entries into an
1981 * internal buffer. The procedure for flushing everything is
1982 * guessed, there is probably a simpler approach.
1983 * Changing the MTU is a rare event, it shouldn't matter.
1985 nv_disable_irq(dev);
1986 netif_tx_lock_bh(dev);
1987 spin_lock(&np->lock);
1992 /* drain rx queue */
1995 /* reinit driver view of the rx queue */
1997 if (nv_init_ring(dev)) {
1998 if (!np->in_shutdown)
1999 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
2001 /* reinit nic view of the rx queue */
2002 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
2003 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
2004 writel( ((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
2005 base + NvRegRingSizes);
2007 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
2010 /* restart rx engine */
2013 spin_unlock(&np->lock);
2014 netif_tx_unlock_bh(dev);
2020 static void nv_copy_mac_to_hw(struct net_device *dev)
2022 u8 __iomem *base = get_hwbase(dev);
2025 mac[0] = (dev->dev_addr[0] << 0) + (dev->dev_addr[1] << 8) +
2026 (dev->dev_addr[2] << 16) + (dev->dev_addr[3] << 24);
2027 mac[1] = (dev->dev_addr[4] << 0) + (dev->dev_addr[5] << 8);
2029 writel(mac[0], base + NvRegMacAddrA);
2030 writel(mac[1], base + NvRegMacAddrB);
2034 * nv_set_mac_address: dev->set_mac_address function
2035 * Called with rtnl_lock() held.
2037 static int nv_set_mac_address(struct net_device *dev, void *addr)
2039 struct fe_priv *np = netdev_priv(dev);
2040 struct sockaddr *macaddr = (struct sockaddr*)addr;
2042 if (!is_valid_ether_addr(macaddr->sa_data))
2043 return -EADDRNOTAVAIL;
2045 /* synchronized against open : rtnl_lock() held by caller */
2046 memcpy(dev->dev_addr, macaddr->sa_data, ETH_ALEN);
2048 if (netif_running(dev)) {
2049 netif_tx_lock_bh(dev);
2050 spin_lock_irq(&np->lock);
2052 /* stop rx engine */
2055 /* set mac address */
2056 nv_copy_mac_to_hw(dev);
2058 /* restart rx engine */
2060 spin_unlock_irq(&np->lock);
2061 netif_tx_unlock_bh(dev);
2063 nv_copy_mac_to_hw(dev);
2069 * nv_set_multicast: dev->set_multicast function
2070 * Called with netif_tx_lock held.
2072 static void nv_set_multicast(struct net_device *dev)
2074 struct fe_priv *np = netdev_priv(dev);
2075 u8 __iomem *base = get_hwbase(dev);
2078 u32 pff = readl(base + NvRegPacketFilterFlags) & NVREG_PFF_PAUSE_RX;
2080 memset(addr, 0, sizeof(addr));
2081 memset(mask, 0, sizeof(mask));
2083 if (dev->flags & IFF_PROMISC) {
2084 pff |= NVREG_PFF_PROMISC;
2086 pff |= NVREG_PFF_MYADDR;
2088 if (dev->flags & IFF_ALLMULTI || dev->mc_list) {
2092 alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0xffffffff;
2093 if (dev->flags & IFF_ALLMULTI) {
2094 alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0;
2096 struct dev_mc_list *walk;
2098 walk = dev->mc_list;
2099 while (walk != NULL) {
2101 a = le32_to_cpu(*(u32 *) walk->dmi_addr);
2102 b = le16_to_cpu(*(u16 *) (&walk->dmi_addr[4]));
2110 addr[0] = alwaysOn[0];
2111 addr[1] = alwaysOn[1];
2112 mask[0] = alwaysOn[0] | alwaysOff[0];
2113 mask[1] = alwaysOn[1] | alwaysOff[1];
2116 addr[0] |= NVREG_MCASTADDRA_FORCE;
2117 pff |= NVREG_PFF_ALWAYS;
2118 spin_lock_irq(&np->lock);
2120 writel(addr[0], base + NvRegMulticastAddrA);
2121 writel(addr[1], base + NvRegMulticastAddrB);
2122 writel(mask[0], base + NvRegMulticastMaskA);
2123 writel(mask[1], base + NvRegMulticastMaskB);
2124 writel(pff, base + NvRegPacketFilterFlags);
2125 dprintk(KERN_INFO "%s: reconfiguration for multicast lists.\n",
2128 spin_unlock_irq(&np->lock);
2131 static void nv_update_pause(struct net_device *dev, u32 pause_flags)
2133 struct fe_priv *np = netdev_priv(dev);
2134 u8 __iomem *base = get_hwbase(dev);
2136 np->pause_flags &= ~(NV_PAUSEFRAME_TX_ENABLE | NV_PAUSEFRAME_RX_ENABLE);
2138 if (np->pause_flags & NV_PAUSEFRAME_RX_CAPABLE) {
2139 u32 pff = readl(base + NvRegPacketFilterFlags) & ~NVREG_PFF_PAUSE_RX;
2140 if (pause_flags & NV_PAUSEFRAME_RX_ENABLE) {
2141 writel(pff|NVREG_PFF_PAUSE_RX, base + NvRegPacketFilterFlags);
2142 np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
2144 writel(pff, base + NvRegPacketFilterFlags);
2147 if (np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE) {
2148 u32 regmisc = readl(base + NvRegMisc1) & ~NVREG_MISC1_PAUSE_TX;
2149 if (pause_flags & NV_PAUSEFRAME_TX_ENABLE) {
2150 writel(NVREG_TX_PAUSEFRAME_ENABLE, base + NvRegTxPauseFrame);
2151 writel(regmisc|NVREG_MISC1_PAUSE_TX, base + NvRegMisc1);
2152 np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
2154 writel(NVREG_TX_PAUSEFRAME_DISABLE, base + NvRegTxPauseFrame);
2155 writel(regmisc, base + NvRegMisc1);
2161 * nv_update_linkspeed: Setup the MAC according to the link partner
2162 * @dev: Network device to be configured
2164 * The function queries the PHY and checks if there is a link partner.
2165 * If yes, then it sets up the MAC accordingly. Otherwise, the MAC is
2166 * set to 10 MBit HD.
2168 * The function returns 0 if there is no link partner and 1 if there is
2169 * a good link partner.
2171 static int nv_update_linkspeed(struct net_device *dev)
2173 struct fe_priv *np = netdev_priv(dev);
2174 u8 __iomem *base = get_hwbase(dev);
2177 int adv_lpa, adv_pause, lpa_pause;
2178 int newls = np->linkspeed;
2179 int newdup = np->duplex;
2182 u32 control_1000, status_1000, phyreg, pause_flags, txreg;
2184 /* BMSR_LSTATUS is latched, read it twice:
2185 * we want the current value.
2187 mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
2188 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
2190 if (!(mii_status & BMSR_LSTATUS)) {
2191 dprintk(KERN_DEBUG "%s: no link detected by phy - falling back to 10HD.\n",
2193 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
2199 if (np->autoneg == 0) {
2200 dprintk(KERN_DEBUG "%s: nv_update_linkspeed: autoneg off, PHY set to 0x%04x.\n",
2201 dev->name, np->fixed_mode);
2202 if (np->fixed_mode & LPA_100FULL) {
2203 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
2205 } else if (np->fixed_mode & LPA_100HALF) {
2206 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
2208 } else if (np->fixed_mode & LPA_10FULL) {
2209 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
2212 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
2218 /* check auto negotiation is complete */
2219 if (!(mii_status & BMSR_ANEGCOMPLETE)) {
2220 /* still in autonegotiation - configure nic for 10 MBit HD and wait. */
2221 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
2224 dprintk(KERN_DEBUG "%s: autoneg not completed - falling back to 10HD.\n", dev->name);
2228 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
2229 lpa = mii_rw(dev, np->phyaddr, MII_LPA, MII_READ);
2230 dprintk(KERN_DEBUG "%s: nv_update_linkspeed: PHY advertises 0x%04x, lpa 0x%04x.\n",
2231 dev->name, adv, lpa);
2234 if (np->gigabit == PHY_GIGABIT) {
2235 control_1000 = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
2236 status_1000 = mii_rw(dev, np->phyaddr, MII_STAT1000, MII_READ);
2238 if ((control_1000 & ADVERTISE_1000FULL) &&
2239 (status_1000 & LPA_1000FULL)) {
2240 dprintk(KERN_DEBUG "%s: nv_update_linkspeed: GBit ethernet detected.\n",
2242 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_1000;
2248 /* FIXME: handle parallel detection properly */
2249 adv_lpa = lpa & adv;
2250 if (adv_lpa & LPA_100FULL) {
2251 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
2253 } else if (adv_lpa & LPA_100HALF) {
2254 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
2256 } else if (adv_lpa & LPA_10FULL) {
2257 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
2259 } else if (adv_lpa & LPA_10HALF) {
2260 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
2263 dprintk(KERN_DEBUG "%s: bad ability %04x - falling back to 10HD.\n", dev->name, adv_lpa);
2264 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
2269 if (np->duplex == newdup && np->linkspeed == newls)
2272 dprintk(KERN_INFO "%s: changing link setting from %d/%d to %d/%d.\n",
2273 dev->name, np->linkspeed, np->duplex, newls, newdup);
2275 np->duplex = newdup;
2276 np->linkspeed = newls;
2278 if (np->gigabit == PHY_GIGABIT) {
2279 phyreg = readl(base + NvRegRandomSeed);
2280 phyreg &= ~(0x3FF00);
2281 if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_10)
2282 phyreg |= NVREG_RNDSEED_FORCE3;
2283 else if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_100)
2284 phyreg |= NVREG_RNDSEED_FORCE2;
2285 else if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_1000)
2286 phyreg |= NVREG_RNDSEED_FORCE;
2287 writel(phyreg, base + NvRegRandomSeed);
2290 phyreg = readl(base + NvRegPhyInterface);
2291 phyreg &= ~(PHY_HALF|PHY_100|PHY_1000);
2292 if (np->duplex == 0)
2294 if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_100)
2296 else if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000)
2298 writel(phyreg, base + NvRegPhyInterface);
2300 if (phyreg & PHY_RGMII) {
2301 if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000)
2302 txreg = NVREG_TX_DEFERRAL_RGMII_1000;
2304 txreg = NVREG_TX_DEFERRAL_RGMII_10_100;
2306 txreg = NVREG_TX_DEFERRAL_DEFAULT;
2308 writel(txreg, base + NvRegTxDeferral);
2310 if (np->desc_ver == DESC_VER_1) {
2311 txreg = NVREG_TX_WM_DESC1_DEFAULT;
2313 if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000)
2314 txreg = NVREG_TX_WM_DESC2_3_1000;
2316 txreg = NVREG_TX_WM_DESC2_3_DEFAULT;
2318 writel(txreg, base + NvRegTxWatermark);
2320 writel(NVREG_MISC1_FORCE | ( np->duplex ? 0 : NVREG_MISC1_HD),
2323 writel(np->linkspeed, base + NvRegLinkSpeed);
2327 /* setup pause frame */
2328 if (np->duplex != 0) {
2329 if (np->autoneg && np->pause_flags & NV_PAUSEFRAME_AUTONEG) {
2330 adv_pause = adv & (ADVERTISE_PAUSE_CAP| ADVERTISE_PAUSE_ASYM);
2331 lpa_pause = lpa & (LPA_PAUSE_CAP| LPA_PAUSE_ASYM);
2333 switch (adv_pause) {
2334 case ADVERTISE_PAUSE_CAP:
2335 if (lpa_pause & LPA_PAUSE_CAP) {
2336 pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
2337 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
2338 pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
2341 case ADVERTISE_PAUSE_ASYM:
2342 if (lpa_pause == (LPA_PAUSE_CAP| LPA_PAUSE_ASYM))
2344 pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
2347 case ADVERTISE_PAUSE_CAP| ADVERTISE_PAUSE_ASYM:
2348 if (lpa_pause & LPA_PAUSE_CAP)
2350 pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
2351 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
2352 pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
2354 if (lpa_pause == LPA_PAUSE_ASYM)
2356 pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
2361 pause_flags = np->pause_flags;
2364 nv_update_pause(dev, pause_flags);
2369 static void nv_linkchange(struct net_device *dev)
2371 if (nv_update_linkspeed(dev)) {
2372 if (!netif_carrier_ok(dev)) {
2373 netif_carrier_on(dev);
2374 printk(KERN_INFO "%s: link up.\n", dev->name);
2378 if (netif_carrier_ok(dev)) {
2379 netif_carrier_off(dev);
2380 printk(KERN_INFO "%s: link down.\n", dev->name);
2386 static void nv_link_irq(struct net_device *dev)
2388 u8 __iomem *base = get_hwbase(dev);
2391 miistat = readl(base + NvRegMIIStatus);
2392 writel(NVREG_MIISTAT_MASK, base + NvRegMIIStatus);
2393 dprintk(KERN_INFO "%s: link change irq, status 0x%x.\n", dev->name, miistat);
2395 if (miistat & (NVREG_MIISTAT_LINKCHANGE))
2397 dprintk(KERN_DEBUG "%s: link change notification done.\n", dev->name);
2400 static irqreturn_t nv_nic_irq(int foo, void *data)
2402 struct net_device *dev = (struct net_device *) data;
2403 struct fe_priv *np = netdev_priv(dev);
2404 u8 __iomem *base = get_hwbase(dev);
2408 dprintk(KERN_DEBUG "%s: nv_nic_irq\n", dev->name);
2411 if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
2412 events = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
2413 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
2415 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQSTAT_MASK;
2416 writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
2419 dprintk(KERN_DEBUG "%s: irq: %08x\n", dev->name, events);
2420 if (!(events & np->irqmask))
2423 spin_lock(&np->lock);
2425 spin_unlock(&np->lock);
2427 if (events & NVREG_IRQ_LINK) {
2428 spin_lock(&np->lock);
2430 spin_unlock(&np->lock);
2432 if (np->need_linktimer && time_after(jiffies, np->link_timeout)) {
2433 spin_lock(&np->lock);
2435 spin_unlock(&np->lock);
2436 np->link_timeout = jiffies + LINK_TIMEOUT;
2438 if (events & (NVREG_IRQ_TX_ERR)) {
2439 dprintk(KERN_DEBUG "%s: received irq with events 0x%x. Probably TX fail.\n",
2442 if (events & (NVREG_IRQ_UNKNOWN)) {
2443 printk(KERN_DEBUG "%s: received irq with unknown events 0x%x. Please report\n",
2446 #ifdef CONFIG_FORCEDETH_NAPI
2447 if (events & NVREG_IRQ_RX_ALL) {
2448 netif_rx_schedule(dev);
2450 /* Disable furthur receive irq's */
2451 spin_lock(&np->lock);
2452 np->irqmask &= ~NVREG_IRQ_RX_ALL;
2454 if (np->msi_flags & NV_MSI_X_ENABLED)
2455 writel(NVREG_IRQ_RX_ALL, base + NvRegIrqMask);
2457 writel(np->irqmask, base + NvRegIrqMask);
2458 spin_unlock(&np->lock);
2461 nv_rx_process(dev, dev->weight);
2462 if (nv_alloc_rx(dev)) {
2463 spin_lock(&np->lock);
2464 if (!np->in_shutdown)
2465 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
2466 spin_unlock(&np->lock);
2469 if (i > max_interrupt_work) {
2470 spin_lock(&np->lock);
2471 /* disable interrupts on the nic */
2472 if (!(np->msi_flags & NV_MSI_X_ENABLED))
2473 writel(0, base + NvRegIrqMask);
2475 writel(np->irqmask, base + NvRegIrqMask);
2478 if (!np->in_shutdown) {
2479 np->nic_poll_irq = np->irqmask;
2480 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
2482 printk(KERN_DEBUG "%s: too many iterations (%d) in nv_nic_irq.\n", dev->name, i);
2483 spin_unlock(&np->lock);
2488 dprintk(KERN_DEBUG "%s: nv_nic_irq completed\n", dev->name);
2490 return IRQ_RETVAL(i);
2493 static irqreturn_t nv_nic_irq_tx(int foo, void *data)
2495 struct net_device *dev = (struct net_device *) data;
2496 struct fe_priv *np = netdev_priv(dev);
2497 u8 __iomem *base = get_hwbase(dev);
2501 dprintk(KERN_DEBUG "%s: nv_nic_irq_tx\n", dev->name);
2504 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_TX_ALL;
2505 writel(NVREG_IRQ_TX_ALL, base + NvRegMSIXIrqStatus);
2507 dprintk(KERN_DEBUG "%s: tx irq: %08x\n", dev->name, events);
2508 if (!(events & np->irqmask))
2511 spin_lock_irq(&np->lock);
2513 spin_unlock_irq(&np->lock);
2515 if (events & (NVREG_IRQ_TX_ERR)) {
2516 dprintk(KERN_DEBUG "%s: received irq with events 0x%x. Probably TX fail.\n",
2519 if (i > max_interrupt_work) {
2520 spin_lock_irq(&np->lock);
2521 /* disable interrupts on the nic */
2522 writel(NVREG_IRQ_TX_ALL, base + NvRegIrqMask);
2525 if (!np->in_shutdown) {
2526 np->nic_poll_irq |= NVREG_IRQ_TX_ALL;
2527 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
2529 printk(KERN_DEBUG "%s: too many iterations (%d) in nv_nic_irq_tx.\n", dev->name, i);
2530 spin_unlock_irq(&np->lock);
2535 dprintk(KERN_DEBUG "%s: nv_nic_irq_tx completed\n", dev->name);
2537 return IRQ_RETVAL(i);
2540 #ifdef CONFIG_FORCEDETH_NAPI
2541 static int nv_napi_poll(struct net_device *dev, int *budget)
2543 int pkts, limit = min(*budget, dev->quota);
2544 struct fe_priv *np = netdev_priv(dev);
2545 u8 __iomem *base = get_hwbase(dev);
2547 pkts = nv_rx_process(dev, limit);
2549 if (nv_alloc_rx(dev)) {
2550 spin_lock_irq(&np->lock);
2551 if (!np->in_shutdown)
2552 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
2553 spin_unlock_irq(&np->lock);
2557 /* all done, no more packets present */
2558 netif_rx_complete(dev);
2560 /* re-enable receive interrupts */
2561 spin_lock_irq(&np->lock);
2562 np->irqmask |= NVREG_IRQ_RX_ALL;
2563 if (np->msi_flags & NV_MSI_X_ENABLED)
2564 writel(NVREG_IRQ_RX_ALL, base + NvRegIrqMask);
2566 writel(np->irqmask, base + NvRegIrqMask);
2567 spin_unlock_irq(&np->lock);
2570 /* used up our quantum, so reschedule */
2578 #ifdef CONFIG_FORCEDETH_NAPI
2579 static irqreturn_t nv_nic_irq_rx(int foo, void *data)
2581 struct net_device *dev = (struct net_device *) data;
2582 u8 __iomem *base = get_hwbase(dev);
2585 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_RX_ALL;
2586 writel(NVREG_IRQ_RX_ALL, base + NvRegMSIXIrqStatus);
2589 netif_rx_schedule(dev);
2590 /* disable receive interrupts on the nic */
2591 writel(NVREG_IRQ_RX_ALL, base + NvRegIrqMask);
2597 static irqreturn_t nv_nic_irq_rx(int foo, void *data)
2599 struct net_device *dev = (struct net_device *) data;
2600 struct fe_priv *np = netdev_priv(dev);
2601 u8 __iomem *base = get_hwbase(dev);
2605 dprintk(KERN_DEBUG "%s: nv_nic_irq_rx\n", dev->name);
2608 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_RX_ALL;
2609 writel(NVREG_IRQ_RX_ALL, base + NvRegMSIXIrqStatus);
2611 dprintk(KERN_DEBUG "%s: rx irq: %08x\n", dev->name, events);
2612 if (!(events & np->irqmask))
2615 nv_rx_process(dev, dev->weight);
2616 if (nv_alloc_rx(dev)) {
2617 spin_lock_irq(&np->lock);
2618 if (!np->in_shutdown)
2619 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
2620 spin_unlock_irq(&np->lock);
2623 if (i > max_interrupt_work) {
2624 spin_lock_irq(&np->lock);
2625 /* disable interrupts on the nic */
2626 writel(NVREG_IRQ_RX_ALL, base + NvRegIrqMask);
2629 if (!np->in_shutdown) {
2630 np->nic_poll_irq |= NVREG_IRQ_RX_ALL;
2631 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
2633 printk(KERN_DEBUG "%s: too many iterations (%d) in nv_nic_irq_rx.\n", dev->name, i);
2634 spin_unlock_irq(&np->lock);
2638 dprintk(KERN_DEBUG "%s: nv_nic_irq_rx completed\n", dev->name);
2640 return IRQ_RETVAL(i);
2644 static irqreturn_t nv_nic_irq_other(int foo, void *data)
2646 struct net_device *dev = (struct net_device *) data;
2647 struct fe_priv *np = netdev_priv(dev);
2648 u8 __iomem *base = get_hwbase(dev);
2652 dprintk(KERN_DEBUG "%s: nv_nic_irq_other\n", dev->name);
2655 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_OTHER;
2656 writel(NVREG_IRQ_OTHER, base + NvRegMSIXIrqStatus);
2658 dprintk(KERN_DEBUG "%s: irq: %08x\n", dev->name, events);
2659 if (!(events & np->irqmask))
2662 if (events & NVREG_IRQ_LINK) {
2663 spin_lock_irq(&np->lock);
2665 spin_unlock_irq(&np->lock);
2667 if (np->need_linktimer && time_after(jiffies, np->link_timeout)) {
2668 spin_lock_irq(&np->lock);
2670 spin_unlock_irq(&np->lock);
2671 np->link_timeout = jiffies + LINK_TIMEOUT;
2673 if (events & (NVREG_IRQ_UNKNOWN)) {
2674 printk(KERN_DEBUG "%s: received irq with unknown events 0x%x. Please report\n",
2677 if (i > max_interrupt_work) {
2678 spin_lock_irq(&np->lock);
2679 /* disable interrupts on the nic */
2680 writel(NVREG_IRQ_OTHER, base + NvRegIrqMask);
2683 if (!np->in_shutdown) {
2684 np->nic_poll_irq |= NVREG_IRQ_OTHER;
2685 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
2687 printk(KERN_DEBUG "%s: too many iterations (%d) in nv_nic_irq_other.\n", dev->name, i);
2688 spin_unlock_irq(&np->lock);
2693 dprintk(KERN_DEBUG "%s: nv_nic_irq_other completed\n", dev->name);
2695 return IRQ_RETVAL(i);
2698 static irqreturn_t nv_nic_irq_test(int foo, void *data)
2700 struct net_device *dev = (struct net_device *) data;
2701 struct fe_priv *np = netdev_priv(dev);
2702 u8 __iomem *base = get_hwbase(dev);
2705 dprintk(KERN_DEBUG "%s: nv_nic_irq_test\n", dev->name);
2707 if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
2708 events = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
2709 writel(NVREG_IRQ_TIMER, base + NvRegIrqStatus);
2711 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQSTAT_MASK;
2712 writel(NVREG_IRQ_TIMER, base + NvRegMSIXIrqStatus);
2715 dprintk(KERN_DEBUG "%s: irq: %08x\n", dev->name, events);
2716 if (!(events & NVREG_IRQ_TIMER))
2717 return IRQ_RETVAL(0);
2719 spin_lock(&np->lock);
2721 spin_unlock(&np->lock);
2723 dprintk(KERN_DEBUG "%s: nv_nic_irq_test completed\n", dev->name);
2725 return IRQ_RETVAL(1);
2728 static void set_msix_vector_map(struct net_device *dev, u32 vector, u32 irqmask)
2730 u8 __iomem *base = get_hwbase(dev);
2734 /* Each interrupt bit can be mapped to a MSIX vector (4 bits).
2735 * MSIXMap0 represents the first 8 interrupts and MSIXMap1 represents
2736 * the remaining 8 interrupts.
2738 for (i = 0; i < 8; i++) {
2739 if ((irqmask >> i) & 0x1) {
2740 msixmap |= vector << (i << 2);
2743 writel(readl(base + NvRegMSIXMap0) | msixmap, base + NvRegMSIXMap0);
2746 for (i = 0; i < 8; i++) {
2747 if ((irqmask >> (i + 8)) & 0x1) {
2748 msixmap |= vector << (i << 2);
2751 writel(readl(base + NvRegMSIXMap1) | msixmap, base + NvRegMSIXMap1);
2754 static int nv_request_irq(struct net_device *dev, int intr_test)
2756 struct fe_priv *np = get_nvpriv(dev);
2757 u8 __iomem *base = get_hwbase(dev);
2761 if (np->msi_flags & NV_MSI_X_CAPABLE) {
2762 for (i = 0; i < (np->msi_flags & NV_MSI_X_VECTORS_MASK); i++) {
2763 np->msi_x_entry[i].entry = i;
2765 if ((ret = pci_enable_msix(np->pci_dev, np->msi_x_entry, (np->msi_flags & NV_MSI_X_VECTORS_MASK))) == 0) {
2766 np->msi_flags |= NV_MSI_X_ENABLED;
2767 if (optimization_mode == NV_OPTIMIZATION_MODE_THROUGHPUT && !intr_test) {
2768 /* Request irq for rx handling */
2769 if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector, &nv_nic_irq_rx, IRQF_SHARED, dev->name, dev) != 0) {
2770 printk(KERN_INFO "forcedeth: request_irq failed for rx %d\n", ret);
2771 pci_disable_msix(np->pci_dev);
2772 np->msi_flags &= ~NV_MSI_X_ENABLED;
2775 /* Request irq for tx handling */
2776 if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector, &nv_nic_irq_tx, IRQF_SHARED, dev->name, dev) != 0) {
2777 printk(KERN_INFO "forcedeth: request_irq failed for tx %d\n", ret);
2778 pci_disable_msix(np->pci_dev);
2779 np->msi_flags &= ~NV_MSI_X_ENABLED;
2782 /* Request irq for link and timer handling */
2783 if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector, &nv_nic_irq_other, IRQF_SHARED, dev->name, dev) != 0) {
2784 printk(KERN_INFO "forcedeth: request_irq failed for link %d\n", ret);
2785 pci_disable_msix(np->pci_dev);
2786 np->msi_flags &= ~NV_MSI_X_ENABLED;
2789 /* map interrupts to their respective vector */
2790 writel(0, base + NvRegMSIXMap0);
2791 writel(0, base + NvRegMSIXMap1);
2792 set_msix_vector_map(dev, NV_MSI_X_VECTOR_RX, NVREG_IRQ_RX_ALL);
2793 set_msix_vector_map(dev, NV_MSI_X_VECTOR_TX, NVREG_IRQ_TX_ALL);
2794 set_msix_vector_map(dev, NV_MSI_X_VECTOR_OTHER, NVREG_IRQ_OTHER);
2796 /* Request irq for all interrupts */
2798 request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector, &nv_nic_irq, IRQF_SHARED, dev->name, dev) != 0) ||
2800 request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector, &nv_nic_irq_test, IRQF_SHARED, dev->name, dev) != 0)) {
2801 printk(KERN_INFO "forcedeth: request_irq failed %d\n", ret);
2802 pci_disable_msix(np->pci_dev);
2803 np->msi_flags &= ~NV_MSI_X_ENABLED;
2807 /* map interrupts to vector 0 */
2808 writel(0, base + NvRegMSIXMap0);
2809 writel(0, base + NvRegMSIXMap1);
2813 if (ret != 0 && np->msi_flags & NV_MSI_CAPABLE) {
2814 if ((ret = pci_enable_msi(np->pci_dev)) == 0) {
2815 np->msi_flags |= NV_MSI_ENABLED;
2816 if ((!intr_test && request_irq(np->pci_dev->irq, &nv_nic_irq, IRQF_SHARED, dev->name, dev) != 0) ||
2817 (intr_test && request_irq(np->pci_dev->irq, &nv_nic_irq_test, IRQF_SHARED, dev->name, dev) != 0)) {
2818 printk(KERN_INFO "forcedeth: request_irq failed %d\n", ret);
2819 pci_disable_msi(np->pci_dev);
2820 np->msi_flags &= ~NV_MSI_ENABLED;
2824 /* map interrupts to vector 0 */
2825 writel(0, base + NvRegMSIMap0);
2826 writel(0, base + NvRegMSIMap1);
2827 /* enable msi vector 0 */
2828 writel(NVREG_MSI_VECTOR_0_ENABLED, base + NvRegMSIIrqMask);
2832 if ((!intr_test && request_irq(np->pci_dev->irq, &nv_nic_irq, IRQF_SHARED, dev->name, dev) != 0) ||
2833 (intr_test && request_irq(np->pci_dev->irq, &nv_nic_irq_test, IRQF_SHARED, dev->name, dev) != 0))
2840 free_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector, dev);
2842 free_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector, dev);
2847 static void nv_free_irq(struct net_device *dev)
2849 struct fe_priv *np = get_nvpriv(dev);
2852 if (np->msi_flags & NV_MSI_X_ENABLED) {
2853 for (i = 0; i < (np->msi_flags & NV_MSI_X_VECTORS_MASK); i++) {
2854 free_irq(np->msi_x_entry[i].vector, dev);
2856 pci_disable_msix(np->pci_dev);
2857 np->msi_flags &= ~NV_MSI_X_ENABLED;
2859 free_irq(np->pci_dev->irq, dev);
2860 if (np->msi_flags & NV_MSI_ENABLED) {
2861 pci_disable_msi(np->pci_dev);
2862 np->msi_flags &= ~NV_MSI_ENABLED;
2867 static void nv_do_nic_poll(unsigned long data)
2869 struct net_device *dev = (struct net_device *) data;
2870 struct fe_priv *np = netdev_priv(dev);
2871 u8 __iomem *base = get_hwbase(dev);
2875 * First disable irq(s) and then
2876 * reenable interrupts on the nic, we have to do this before calling
2877 * nv_nic_irq because that may decide to do otherwise
2880 if (!using_multi_irqs(dev)) {
2881 if (np->msi_flags & NV_MSI_X_ENABLED)
2882 disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
2884 disable_irq_lockdep(dev->irq);
2887 if (np->nic_poll_irq & NVREG_IRQ_RX_ALL) {
2888 disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
2889 mask |= NVREG_IRQ_RX_ALL;
2891 if (np->nic_poll_irq & NVREG_IRQ_TX_ALL) {
2892 disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
2893 mask |= NVREG_IRQ_TX_ALL;
2895 if (np->nic_poll_irq & NVREG_IRQ_OTHER) {
2896 disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
2897 mask |= NVREG_IRQ_OTHER;
2900 np->nic_poll_irq = 0;
2902 /* FIXME: Do we need synchronize_irq(dev->irq) here? */
2904 writel(mask, base + NvRegIrqMask);
2907 if (!using_multi_irqs(dev)) {
2909 if (np->msi_flags & NV_MSI_X_ENABLED)
2910 enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
2912 enable_irq_lockdep(dev->irq);
2914 if (np->nic_poll_irq & NVREG_IRQ_RX_ALL) {
2915 nv_nic_irq_rx(0, dev);
2916 enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
2918 if (np->nic_poll_irq & NVREG_IRQ_TX_ALL) {
2919 nv_nic_irq_tx(0, dev);
2920 enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
2922 if (np->nic_poll_irq & NVREG_IRQ_OTHER) {
2923 nv_nic_irq_other(0, dev);
2924 enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
2929 #ifdef CONFIG_NET_POLL_CONTROLLER
2930 static void nv_poll_controller(struct net_device *dev)
2932 nv_do_nic_poll((unsigned long) dev);
2936 static void nv_do_stats_poll(unsigned long data)
2938 struct net_device *dev = (struct net_device *) data;
2939 struct fe_priv *np = netdev_priv(dev);
2940 u8 __iomem *base = get_hwbase(dev);
2942 np->estats.tx_bytes += readl(base + NvRegTxCnt);
2943 np->estats.tx_zero_rexmt += readl(base + NvRegTxZeroReXmt);
2944 np->estats.tx_one_rexmt += readl(base + NvRegTxOneReXmt);
2945 np->estats.tx_many_rexmt += readl(base + NvRegTxManyReXmt);
2946 np->estats.tx_late_collision += readl(base + NvRegTxLateCol);
2947 np->estats.tx_fifo_errors += readl(base + NvRegTxUnderflow);
2948 np->estats.tx_carrier_errors += readl(base + NvRegTxLossCarrier);
2949 np->estats.tx_excess_deferral += readl(base + NvRegTxExcessDef);
2950 np->estats.tx_retry_error += readl(base + NvRegTxRetryErr);
2951 np->estats.tx_deferral += readl(base + NvRegTxDef);
2952 np->estats.tx_packets += readl(base + NvRegTxFrame);
2953 np->estats.tx_pause += readl(base + NvRegTxPause);
2954 np->estats.rx_frame_error += readl(base + NvRegRxFrameErr);
2955 np->estats.rx_extra_byte += readl(base + NvRegRxExtraByte);
2956 np->estats.rx_late_collision += readl(base + NvRegRxLateCol);
2957 np->estats.rx_runt += readl(base + NvRegRxRunt);
2958 np->estats.rx_frame_too_long += readl(base + NvRegRxFrameTooLong);
2959 np->estats.rx_over_errors += readl(base + NvRegRxOverflow);
2960 np->estats.rx_crc_errors += readl(base + NvRegRxFCSErr);
2961 np->estats.rx_frame_align_error += readl(base + NvRegRxFrameAlignErr);
2962 np->estats.rx_length_error += readl(base + NvRegRxLenErr);
2963 np->estats.rx_unicast += readl(base + NvRegRxUnicast);
2964 np->estats.rx_multicast += readl(base + NvRegRxMulticast);
2965 np->estats.rx_broadcast += readl(base + NvRegRxBroadcast);
2966 np->estats.rx_bytes += readl(base + NvRegRxCnt);
2967 np->estats.rx_pause += readl(base + NvRegRxPause);
2968 np->estats.rx_drop_frame += readl(base + NvRegRxDropFrame);
2969 np->estats.rx_packets =
2970 np->estats.rx_unicast +
2971 np->estats.rx_multicast +
2972 np->estats.rx_broadcast;
2973 np->estats.rx_errors_total =
2974 np->estats.rx_crc_errors +
2975 np->estats.rx_over_errors +
2976 np->estats.rx_frame_error +
2977 (np->estats.rx_frame_align_error - np->estats.rx_extra_byte) +
2978 np->estats.rx_late_collision +
2979 np->estats.rx_runt +
2980 np->estats.rx_frame_too_long;
2982 if (!np->in_shutdown)
2983 mod_timer(&np->stats_poll, jiffies + STATS_INTERVAL);
2986 static void nv_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
2988 struct fe_priv *np = netdev_priv(dev);
2989 strcpy(info->driver, "forcedeth");
2990 strcpy(info->version, FORCEDETH_VERSION);
2991 strcpy(info->bus_info, pci_name(np->pci_dev));
2994 static void nv_get_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo)
2996 struct fe_priv *np = netdev_priv(dev);
2997 wolinfo->supported = WAKE_MAGIC;
2999 spin_lock_irq(&np->lock);
3001 wolinfo->wolopts = WAKE_MAGIC;
3002 spin_unlock_irq(&np->lock);
3005 static int nv_set_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo)
3007 struct fe_priv *np = netdev_priv(dev);
3008 u8 __iomem *base = get_hwbase(dev);
3011 if (wolinfo->wolopts == 0) {
3013 } else if (wolinfo->wolopts & WAKE_MAGIC) {
3015 flags = NVREG_WAKEUPFLAGS_ENABLE;
3017 if (netif_running(dev)) {
3018 spin_lock_irq(&np->lock);
3019 writel(flags, base + NvRegWakeUpFlags);
3020 spin_unlock_irq(&np->lock);
3025 static int nv_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
3027 struct fe_priv *np = netdev_priv(dev);
3030 spin_lock_irq(&np->lock);
3031 ecmd->port = PORT_MII;
3032 if (!netif_running(dev)) {
3033 /* We do not track link speed / duplex setting if the
3034 * interface is disabled. Force a link check */
3035 if (nv_update_linkspeed(dev)) {
3036 if (!netif_carrier_ok(dev))
3037 netif_carrier_on(dev);
3039 if (netif_carrier_ok(dev))
3040 netif_carrier_off(dev);
3044 if (netif_carrier_ok(dev)) {
3045 switch(np->linkspeed & (NVREG_LINKSPEED_MASK)) {
3046 case NVREG_LINKSPEED_10:
3047 ecmd->speed = SPEED_10;
3049 case NVREG_LINKSPEED_100:
3050 ecmd->speed = SPEED_100;
3052 case NVREG_LINKSPEED_1000:
3053 ecmd->speed = SPEED_1000;
3056 ecmd->duplex = DUPLEX_HALF;
3058 ecmd->duplex = DUPLEX_FULL;
3064 ecmd->autoneg = np->autoneg;
3066 ecmd->advertising = ADVERTISED_MII;
3068 ecmd->advertising |= ADVERTISED_Autoneg;
3069 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
3070 if (adv & ADVERTISE_10HALF)
3071 ecmd->advertising |= ADVERTISED_10baseT_Half;
3072 if (adv & ADVERTISE_10FULL)
3073 ecmd->advertising |= ADVERTISED_10baseT_Full;
3074 if (adv & ADVERTISE_100HALF)
3075 ecmd->advertising |= ADVERTISED_100baseT_Half;
3076 if (adv & ADVERTISE_100FULL)
3077 ecmd->advertising |= ADVERTISED_100baseT_Full;
3078 if (np->gigabit == PHY_GIGABIT) {