Merge branch 'for-4.19' of git://git.kernel.org/pub/scm/linux/kernel/git/tj/cgroup
[sfrench/cifs-2.6.git] / drivers / gpu / drm / i915 / intel_hdmi.c
1 /*
2  * Copyright 2006 Dave Airlie <airlied@linux.ie>
3  * Copyright © 2006-2009 Intel Corporation
4  *
5  * Permission is hereby granted, free of charge, to any person obtaining a
6  * copy of this software and associated documentation files (the "Software"),
7  * to deal in the Software without restriction, including without limitation
8  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9  * and/or sell copies of the Software, and to permit persons to whom the
10  * Software is furnished to do so, subject to the following conditions:
11  *
12  * The above copyright notice and this permission notice (including the next
13  * paragraph) shall be included in all copies or substantial portions of the
14  * Software.
15  *
16  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
19  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21  * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22  * DEALINGS IN THE SOFTWARE.
23  *
24  * Authors:
25  *      Eric Anholt <eric@anholt.net>
26  *      Jesse Barnes <jesse.barnes@intel.com>
27  */
28
29 #include <linux/i2c.h>
30 #include <linux/slab.h>
31 #include <linux/delay.h>
32 #include <linux/hdmi.h>
33 #include <drm/drmP.h>
34 #include <drm/drm_atomic_helper.h>
35 #include <drm/drm_crtc.h>
36 #include <drm/drm_edid.h>
37 #include <drm/drm_hdcp.h>
38 #include <drm/drm_scdc_helper.h>
39 #include "intel_drv.h"
40 #include <drm/i915_drm.h>
41 #include <drm/intel_lpe_audio.h>
42 #include "i915_drv.h"
43
44 static struct drm_device *intel_hdmi_to_dev(struct intel_hdmi *intel_hdmi)
45 {
46         return hdmi_to_dig_port(intel_hdmi)->base.base.dev;
47 }
48
49 static void
50 assert_hdmi_port_disabled(struct intel_hdmi *intel_hdmi)
51 {
52         struct drm_device *dev = intel_hdmi_to_dev(intel_hdmi);
53         struct drm_i915_private *dev_priv = to_i915(dev);
54         u32 enabled_bits;
55
56         enabled_bits = HAS_DDI(dev_priv) ? DDI_BUF_CTL_ENABLE : SDVO_ENABLE;
57
58         WARN(I915_READ(intel_hdmi->hdmi_reg) & enabled_bits,
59              "HDMI port enabled, expecting disabled\n");
60 }
61
62 static void
63 assert_hdmi_transcoder_func_disabled(struct drm_i915_private *dev_priv,
64                                      enum transcoder cpu_transcoder)
65 {
66         WARN(I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder)) &
67              TRANS_DDI_FUNC_ENABLE,
68              "HDMI transcoder function enabled, expecting disabled\n");
69 }
70
71 struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder)
72 {
73         struct intel_digital_port *intel_dig_port =
74                 container_of(encoder, struct intel_digital_port, base.base);
75         return &intel_dig_port->hdmi;
76 }
77
78 static struct intel_hdmi *intel_attached_hdmi(struct drm_connector *connector)
79 {
80         return enc_to_intel_hdmi(&intel_attached_encoder(connector)->base);
81 }
82
83 static u32 g4x_infoframe_index(unsigned int type)
84 {
85         switch (type) {
86         case HDMI_INFOFRAME_TYPE_AVI:
87                 return VIDEO_DIP_SELECT_AVI;
88         case HDMI_INFOFRAME_TYPE_SPD:
89                 return VIDEO_DIP_SELECT_SPD;
90         case HDMI_INFOFRAME_TYPE_VENDOR:
91                 return VIDEO_DIP_SELECT_VENDOR;
92         default:
93                 MISSING_CASE(type);
94                 return 0;
95         }
96 }
97
98 static u32 g4x_infoframe_enable(unsigned int type)
99 {
100         switch (type) {
101         case HDMI_INFOFRAME_TYPE_AVI:
102                 return VIDEO_DIP_ENABLE_AVI;
103         case HDMI_INFOFRAME_TYPE_SPD:
104                 return VIDEO_DIP_ENABLE_SPD;
105         case HDMI_INFOFRAME_TYPE_VENDOR:
106                 return VIDEO_DIP_ENABLE_VENDOR;
107         default:
108                 MISSING_CASE(type);
109                 return 0;
110         }
111 }
112
113 static u32 hsw_infoframe_enable(unsigned int type)
114 {
115         switch (type) {
116         case DP_SDP_VSC:
117                 return VIDEO_DIP_ENABLE_VSC_HSW;
118         case HDMI_INFOFRAME_TYPE_AVI:
119                 return VIDEO_DIP_ENABLE_AVI_HSW;
120         case HDMI_INFOFRAME_TYPE_SPD:
121                 return VIDEO_DIP_ENABLE_SPD_HSW;
122         case HDMI_INFOFRAME_TYPE_VENDOR:
123                 return VIDEO_DIP_ENABLE_VS_HSW;
124         default:
125                 MISSING_CASE(type);
126                 return 0;
127         }
128 }
129
130 static i915_reg_t
131 hsw_dip_data_reg(struct drm_i915_private *dev_priv,
132                  enum transcoder cpu_transcoder,
133                  unsigned int type,
134                  int i)
135 {
136         switch (type) {
137         case DP_SDP_VSC:
138                 return HSW_TVIDEO_DIP_VSC_DATA(cpu_transcoder, i);
139         case HDMI_INFOFRAME_TYPE_AVI:
140                 return HSW_TVIDEO_DIP_AVI_DATA(cpu_transcoder, i);
141         case HDMI_INFOFRAME_TYPE_SPD:
142                 return HSW_TVIDEO_DIP_SPD_DATA(cpu_transcoder, i);
143         case HDMI_INFOFRAME_TYPE_VENDOR:
144                 return HSW_TVIDEO_DIP_VS_DATA(cpu_transcoder, i);
145         default:
146                 MISSING_CASE(type);
147                 return INVALID_MMIO_REG;
148         }
149 }
150
151 static void g4x_write_infoframe(struct drm_encoder *encoder,
152                                 const struct intel_crtc_state *crtc_state,
153                                 unsigned int type,
154                                 const void *frame, ssize_t len)
155 {
156         const u32 *data = frame;
157         struct drm_device *dev = encoder->dev;
158         struct drm_i915_private *dev_priv = to_i915(dev);
159         u32 val = I915_READ(VIDEO_DIP_CTL);
160         int i;
161
162         WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
163
164         val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
165         val |= g4x_infoframe_index(type);
166
167         val &= ~g4x_infoframe_enable(type);
168
169         I915_WRITE(VIDEO_DIP_CTL, val);
170
171         mmiowb();
172         for (i = 0; i < len; i += 4) {
173                 I915_WRITE(VIDEO_DIP_DATA, *data);
174                 data++;
175         }
176         /* Write every possible data byte to force correct ECC calculation. */
177         for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
178                 I915_WRITE(VIDEO_DIP_DATA, 0);
179         mmiowb();
180
181         val |= g4x_infoframe_enable(type);
182         val &= ~VIDEO_DIP_FREQ_MASK;
183         val |= VIDEO_DIP_FREQ_VSYNC;
184
185         I915_WRITE(VIDEO_DIP_CTL, val);
186         POSTING_READ(VIDEO_DIP_CTL);
187 }
188
189 static bool g4x_infoframe_enabled(struct drm_encoder *encoder,
190                                   const struct intel_crtc_state *pipe_config)
191 {
192         struct drm_i915_private *dev_priv = to_i915(encoder->dev);
193         struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
194         u32 val = I915_READ(VIDEO_DIP_CTL);
195
196         if ((val & VIDEO_DIP_ENABLE) == 0)
197                 return false;
198
199         if ((val & VIDEO_DIP_PORT_MASK) != VIDEO_DIP_PORT(intel_dig_port->base.port))
200                 return false;
201
202         return val & (VIDEO_DIP_ENABLE_AVI |
203                       VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_SPD);
204 }
205
206 static void ibx_write_infoframe(struct drm_encoder *encoder,
207                                 const struct intel_crtc_state *crtc_state,
208                                 unsigned int type,
209                                 const void *frame, ssize_t len)
210 {
211         const u32 *data = frame;
212         struct drm_device *dev = encoder->dev;
213         struct drm_i915_private *dev_priv = to_i915(dev);
214         struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
215         i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
216         u32 val = I915_READ(reg);
217         int i;
218
219         WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
220
221         val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
222         val |= g4x_infoframe_index(type);
223
224         val &= ~g4x_infoframe_enable(type);
225
226         I915_WRITE(reg, val);
227
228         mmiowb();
229         for (i = 0; i < len; i += 4) {
230                 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
231                 data++;
232         }
233         /* Write every possible data byte to force correct ECC calculation. */
234         for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
235                 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
236         mmiowb();
237
238         val |= g4x_infoframe_enable(type);
239         val &= ~VIDEO_DIP_FREQ_MASK;
240         val |= VIDEO_DIP_FREQ_VSYNC;
241
242         I915_WRITE(reg, val);
243         POSTING_READ(reg);
244 }
245
246 static bool ibx_infoframe_enabled(struct drm_encoder *encoder,
247                                   const struct intel_crtc_state *pipe_config)
248 {
249         struct drm_i915_private *dev_priv = to_i915(encoder->dev);
250         struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
251         enum pipe pipe = to_intel_crtc(pipe_config->base.crtc)->pipe;
252         i915_reg_t reg = TVIDEO_DIP_CTL(pipe);
253         u32 val = I915_READ(reg);
254
255         if ((val & VIDEO_DIP_ENABLE) == 0)
256                 return false;
257
258         if ((val & VIDEO_DIP_PORT_MASK) != VIDEO_DIP_PORT(intel_dig_port->base.port))
259                 return false;
260
261         return val & (VIDEO_DIP_ENABLE_AVI |
262                       VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
263                       VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
264 }
265
266 static void cpt_write_infoframe(struct drm_encoder *encoder,
267                                 const struct intel_crtc_state *crtc_state,
268                                 unsigned int type,
269                                 const void *frame, ssize_t len)
270 {
271         const u32 *data = frame;
272         struct drm_device *dev = encoder->dev;
273         struct drm_i915_private *dev_priv = to_i915(dev);
274         struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
275         i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
276         u32 val = I915_READ(reg);
277         int i;
278
279         WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
280
281         val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
282         val |= g4x_infoframe_index(type);
283
284         /* The DIP control register spec says that we need to update the AVI
285          * infoframe without clearing its enable bit */
286         if (type != HDMI_INFOFRAME_TYPE_AVI)
287                 val &= ~g4x_infoframe_enable(type);
288
289         I915_WRITE(reg, val);
290
291         mmiowb();
292         for (i = 0; i < len; i += 4) {
293                 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
294                 data++;
295         }
296         /* Write every possible data byte to force correct ECC calculation. */
297         for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
298                 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
299         mmiowb();
300
301         val |= g4x_infoframe_enable(type);
302         val &= ~VIDEO_DIP_FREQ_MASK;
303         val |= VIDEO_DIP_FREQ_VSYNC;
304
305         I915_WRITE(reg, val);
306         POSTING_READ(reg);
307 }
308
309 static bool cpt_infoframe_enabled(struct drm_encoder *encoder,
310                                   const struct intel_crtc_state *pipe_config)
311 {
312         struct drm_i915_private *dev_priv = to_i915(encoder->dev);
313         enum pipe pipe = to_intel_crtc(pipe_config->base.crtc)->pipe;
314         u32 val = I915_READ(TVIDEO_DIP_CTL(pipe));
315
316         if ((val & VIDEO_DIP_ENABLE) == 0)
317                 return false;
318
319         return val & (VIDEO_DIP_ENABLE_AVI |
320                       VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
321                       VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
322 }
323
324 static void vlv_write_infoframe(struct drm_encoder *encoder,
325                                 const struct intel_crtc_state *crtc_state,
326                                 unsigned int type,
327                                 const void *frame, ssize_t len)
328 {
329         const u32 *data = frame;
330         struct drm_device *dev = encoder->dev;
331         struct drm_i915_private *dev_priv = to_i915(dev);
332         struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
333         i915_reg_t reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
334         u32 val = I915_READ(reg);
335         int i;
336
337         WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
338
339         val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
340         val |= g4x_infoframe_index(type);
341
342         val &= ~g4x_infoframe_enable(type);
343
344         I915_WRITE(reg, val);
345
346         mmiowb();
347         for (i = 0; i < len; i += 4) {
348                 I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
349                 data++;
350         }
351         /* Write every possible data byte to force correct ECC calculation. */
352         for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
353                 I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
354         mmiowb();
355
356         val |= g4x_infoframe_enable(type);
357         val &= ~VIDEO_DIP_FREQ_MASK;
358         val |= VIDEO_DIP_FREQ_VSYNC;
359
360         I915_WRITE(reg, val);
361         POSTING_READ(reg);
362 }
363
364 static bool vlv_infoframe_enabled(struct drm_encoder *encoder,
365                                   const struct intel_crtc_state *pipe_config)
366 {
367         struct drm_i915_private *dev_priv = to_i915(encoder->dev);
368         struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
369         enum pipe pipe = to_intel_crtc(pipe_config->base.crtc)->pipe;
370         u32 val = I915_READ(VLV_TVIDEO_DIP_CTL(pipe));
371
372         if ((val & VIDEO_DIP_ENABLE) == 0)
373                 return false;
374
375         if ((val & VIDEO_DIP_PORT_MASK) != VIDEO_DIP_PORT(intel_dig_port->base.port))
376                 return false;
377
378         return val & (VIDEO_DIP_ENABLE_AVI |
379                       VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
380                       VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
381 }
382
383 static void hsw_write_infoframe(struct drm_encoder *encoder,
384                                 const struct intel_crtc_state *crtc_state,
385                                 unsigned int type,
386                                 const void *frame, ssize_t len)
387 {
388         const u32 *data = frame;
389         struct drm_device *dev = encoder->dev;
390         struct drm_i915_private *dev_priv = to_i915(dev);
391         enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
392         i915_reg_t ctl_reg = HSW_TVIDEO_DIP_CTL(cpu_transcoder);
393         int data_size = type == DP_SDP_VSC ?
394                 VIDEO_DIP_VSC_DATA_SIZE : VIDEO_DIP_DATA_SIZE;
395         int i;
396         u32 val = I915_READ(ctl_reg);
397
398         val &= ~hsw_infoframe_enable(type);
399         I915_WRITE(ctl_reg, val);
400
401         mmiowb();
402         for (i = 0; i < len; i += 4) {
403                 I915_WRITE(hsw_dip_data_reg(dev_priv, cpu_transcoder,
404                                             type, i >> 2), *data);
405                 data++;
406         }
407         /* Write every possible data byte to force correct ECC calculation. */
408         for (; i < data_size; i += 4)
409                 I915_WRITE(hsw_dip_data_reg(dev_priv, cpu_transcoder,
410                                             type, i >> 2), 0);
411         mmiowb();
412
413         val |= hsw_infoframe_enable(type);
414         I915_WRITE(ctl_reg, val);
415         POSTING_READ(ctl_reg);
416 }
417
418 static bool hsw_infoframe_enabled(struct drm_encoder *encoder,
419                                   const struct intel_crtc_state *pipe_config)
420 {
421         struct drm_i915_private *dev_priv = to_i915(encoder->dev);
422         u32 val = I915_READ(HSW_TVIDEO_DIP_CTL(pipe_config->cpu_transcoder));
423
424         return val & (VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_AVI_HSW |
425                       VIDEO_DIP_ENABLE_GCP_HSW | VIDEO_DIP_ENABLE_VS_HSW |
426                       VIDEO_DIP_ENABLE_GMP_HSW | VIDEO_DIP_ENABLE_SPD_HSW);
427 }
428
429 /*
430  * The data we write to the DIP data buffer registers is 1 byte bigger than the
431  * HDMI infoframe size because of an ECC/reserved byte at position 3 (starting
432  * at 0). It's also a byte used by DisplayPort so the same DIP registers can be
433  * used for both technologies.
434  *
435  * DW0: Reserved/ECC/DP | HB2 | HB1 | HB0
436  * DW1:       DB3       | DB2 | DB1 | DB0
437  * DW2:       DB7       | DB6 | DB5 | DB4
438  * DW3: ...
439  *
440  * (HB is Header Byte, DB is Data Byte)
441  *
442  * The hdmi pack() functions don't know about that hardware specific hole so we
443  * trick them by giving an offset into the buffer and moving back the header
444  * bytes by one.
445  */
446 static void intel_write_infoframe(struct drm_encoder *encoder,
447                                   const struct intel_crtc_state *crtc_state,
448                                   union hdmi_infoframe *frame)
449 {
450         struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
451         u8 buffer[VIDEO_DIP_DATA_SIZE];
452         ssize_t len;
453
454         /* see comment above for the reason for this offset */
455         len = hdmi_infoframe_pack(frame, buffer + 1, sizeof(buffer) - 1);
456         if (len < 0)
457                 return;
458
459         /* Insert the 'hole' (see big comment above) at position 3 */
460         buffer[0] = buffer[1];
461         buffer[1] = buffer[2];
462         buffer[2] = buffer[3];
463         buffer[3] = 0;
464         len++;
465
466         intel_dig_port->write_infoframe(encoder, crtc_state, frame->any.type, buffer, len);
467 }
468
469 static void intel_hdmi_set_avi_infoframe(struct drm_encoder *encoder,
470                                          const struct intel_crtc_state *crtc_state,
471                                          const struct drm_connector_state *conn_state)
472 {
473         struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
474         const struct drm_display_mode *adjusted_mode =
475                 &crtc_state->base.adjusted_mode;
476         struct drm_connector *connector = &intel_hdmi->attached_connector->base;
477         bool is_hdmi2_sink = connector->display_info.hdmi.scdc.supported;
478         union hdmi_infoframe frame;
479         int ret;
480
481         ret = drm_hdmi_avi_infoframe_from_display_mode(&frame.avi,
482                                                        adjusted_mode,
483                                                        is_hdmi2_sink);
484         if (ret < 0) {
485                 DRM_ERROR("couldn't fill AVI infoframe\n");
486                 return;
487         }
488
489         if (crtc_state->ycbcr420)
490                 frame.avi.colorspace = HDMI_COLORSPACE_YUV420;
491         else
492                 frame.avi.colorspace = HDMI_COLORSPACE_RGB;
493
494         drm_hdmi_avi_infoframe_quant_range(&frame.avi, adjusted_mode,
495                                            crtc_state->limited_color_range ?
496                                            HDMI_QUANTIZATION_RANGE_LIMITED :
497                                            HDMI_QUANTIZATION_RANGE_FULL,
498                                            intel_hdmi->rgb_quant_range_selectable,
499                                            is_hdmi2_sink);
500
501         drm_hdmi_avi_infoframe_content_type(&frame.avi,
502                                             conn_state);
503
504         /* TODO: handle pixel repetition for YCBCR420 outputs */
505         intel_write_infoframe(encoder, crtc_state, &frame);
506 }
507
508 static void intel_hdmi_set_spd_infoframe(struct drm_encoder *encoder,
509                                          const struct intel_crtc_state *crtc_state)
510 {
511         union hdmi_infoframe frame;
512         int ret;
513
514         ret = hdmi_spd_infoframe_init(&frame.spd, "Intel", "Integrated gfx");
515         if (ret < 0) {
516                 DRM_ERROR("couldn't fill SPD infoframe\n");
517                 return;
518         }
519
520         frame.spd.sdi = HDMI_SPD_SDI_PC;
521
522         intel_write_infoframe(encoder, crtc_state, &frame);
523 }
524
525 static void
526 intel_hdmi_set_hdmi_infoframe(struct drm_encoder *encoder,
527                               const struct intel_crtc_state *crtc_state,
528                               const struct drm_connector_state *conn_state)
529 {
530         union hdmi_infoframe frame;
531         int ret;
532
533         ret = drm_hdmi_vendor_infoframe_from_display_mode(&frame.vendor.hdmi,
534                                                           conn_state->connector,
535                                                           &crtc_state->base.adjusted_mode);
536         if (ret < 0)
537                 return;
538
539         intel_write_infoframe(encoder, crtc_state, &frame);
540 }
541
542 static void g4x_set_infoframes(struct drm_encoder *encoder,
543                                bool enable,
544                                const struct intel_crtc_state *crtc_state,
545                                const struct drm_connector_state *conn_state)
546 {
547         struct drm_i915_private *dev_priv = to_i915(encoder->dev);
548         struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
549         struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
550         i915_reg_t reg = VIDEO_DIP_CTL;
551         u32 val = I915_READ(reg);
552         u32 port = VIDEO_DIP_PORT(intel_dig_port->base.port);
553
554         assert_hdmi_port_disabled(intel_hdmi);
555
556         /* If the registers were not initialized yet, they might be zeroes,
557          * which means we're selecting the AVI DIP and we're setting its
558          * frequency to once. This seems to really confuse the HW and make
559          * things stop working (the register spec says the AVI always needs to
560          * be sent every VSync). So here we avoid writing to the register more
561          * than we need and also explicitly select the AVI DIP and explicitly
562          * set its frequency to every VSync. Avoiding to write it twice seems to
563          * be enough to solve the problem, but being defensive shouldn't hurt us
564          * either. */
565         val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
566
567         if (!enable) {
568                 if (!(val & VIDEO_DIP_ENABLE))
569                         return;
570                 if (port != (val & VIDEO_DIP_PORT_MASK)) {
571                         DRM_DEBUG_KMS("video DIP still enabled on port %c\n",
572                                       (val & VIDEO_DIP_PORT_MASK) >> 29);
573                         return;
574                 }
575                 val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
576                          VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_SPD);
577                 I915_WRITE(reg, val);
578                 POSTING_READ(reg);
579                 return;
580         }
581
582         if (port != (val & VIDEO_DIP_PORT_MASK)) {
583                 if (val & VIDEO_DIP_ENABLE) {
584                         DRM_DEBUG_KMS("video DIP already enabled on port %c\n",
585                                       (val & VIDEO_DIP_PORT_MASK) >> 29);
586                         return;
587                 }
588                 val &= ~VIDEO_DIP_PORT_MASK;
589                 val |= port;
590         }
591
592         val |= VIDEO_DIP_ENABLE;
593         val &= ~(VIDEO_DIP_ENABLE_AVI |
594                  VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_SPD);
595
596         I915_WRITE(reg, val);
597         POSTING_READ(reg);
598
599         intel_hdmi_set_avi_infoframe(encoder, crtc_state, conn_state);
600         intel_hdmi_set_spd_infoframe(encoder, crtc_state);
601         intel_hdmi_set_hdmi_infoframe(encoder, crtc_state, conn_state);
602 }
603
604 static bool hdmi_sink_is_deep_color(const struct drm_connector_state *conn_state)
605 {
606         struct drm_connector *connector = conn_state->connector;
607
608         /*
609          * HDMI cloning is only supported on g4x which doesn't
610          * support deep color or GCP infoframes anyway so no
611          * need to worry about multiple HDMI sinks here.
612          */
613
614         return connector->display_info.bpc > 8;
615 }
616
617 /*
618  * Determine if default_phase=1 can be indicated in the GCP infoframe.
619  *
620  * From HDMI specification 1.4a:
621  * - The first pixel of each Video Data Period shall always have a pixel packing phase of 0
622  * - The first pixel following each Video Data Period shall have a pixel packing phase of 0
623  * - The PP bits shall be constant for all GCPs and will be equal to the last packing phase
624  * - The first pixel following every transition of HSYNC or VSYNC shall have a pixel packing
625  *   phase of 0
626  */
627 static bool gcp_default_phase_possible(int pipe_bpp,
628                                        const struct drm_display_mode *mode)
629 {
630         unsigned int pixels_per_group;
631
632         switch (pipe_bpp) {
633         case 30:
634                 /* 4 pixels in 5 clocks */
635                 pixels_per_group = 4;
636                 break;
637         case 36:
638                 /* 2 pixels in 3 clocks */
639                 pixels_per_group = 2;
640                 break;
641         case 48:
642                 /* 1 pixel in 2 clocks */
643                 pixels_per_group = 1;
644                 break;
645         default:
646                 /* phase information not relevant for 8bpc */
647                 return false;
648         }
649
650         return mode->crtc_hdisplay % pixels_per_group == 0 &&
651                 mode->crtc_htotal % pixels_per_group == 0 &&
652                 mode->crtc_hblank_start % pixels_per_group == 0 &&
653                 mode->crtc_hblank_end % pixels_per_group == 0 &&
654                 mode->crtc_hsync_start % pixels_per_group == 0 &&
655                 mode->crtc_hsync_end % pixels_per_group == 0 &&
656                 ((mode->flags & DRM_MODE_FLAG_INTERLACE) == 0 ||
657                  mode->crtc_htotal/2 % pixels_per_group == 0);
658 }
659
660 static bool intel_hdmi_set_gcp_infoframe(struct drm_encoder *encoder,
661                                          const struct intel_crtc_state *crtc_state,
662                                          const struct drm_connector_state *conn_state)
663 {
664         struct drm_i915_private *dev_priv = to_i915(encoder->dev);
665         struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
666         i915_reg_t reg;
667         u32 val = 0;
668
669         if (HAS_DDI(dev_priv))
670                 reg = HSW_TVIDEO_DIP_GCP(crtc_state->cpu_transcoder);
671         else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
672                 reg = VLV_TVIDEO_DIP_GCP(crtc->pipe);
673         else if (HAS_PCH_SPLIT(dev_priv))
674                 reg = TVIDEO_DIP_GCP(crtc->pipe);
675         else
676                 return false;
677
678         /* Indicate color depth whenever the sink supports deep color */
679         if (hdmi_sink_is_deep_color(conn_state))
680                 val |= GCP_COLOR_INDICATION;
681
682         /* Enable default_phase whenever the display mode is suitably aligned */
683         if (gcp_default_phase_possible(crtc_state->pipe_bpp,
684                                        &crtc_state->base.adjusted_mode))
685                 val |= GCP_DEFAULT_PHASE_ENABLE;
686
687         I915_WRITE(reg, val);
688
689         return val != 0;
690 }
691
692 static void ibx_set_infoframes(struct drm_encoder *encoder,
693                                bool enable,
694                                const struct intel_crtc_state *crtc_state,
695                                const struct drm_connector_state *conn_state)
696 {
697         struct drm_i915_private *dev_priv = to_i915(encoder->dev);
698         struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
699         struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
700         struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
701         i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
702         u32 val = I915_READ(reg);
703         u32 port = VIDEO_DIP_PORT(intel_dig_port->base.port);
704
705         assert_hdmi_port_disabled(intel_hdmi);
706
707         /* See the big comment in g4x_set_infoframes() */
708         val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
709
710         if (!enable) {
711                 if (!(val & VIDEO_DIP_ENABLE))
712                         return;
713                 val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
714                          VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
715                          VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
716                 I915_WRITE(reg, val);
717                 POSTING_READ(reg);
718                 return;
719         }
720
721         if (port != (val & VIDEO_DIP_PORT_MASK)) {
722                 WARN(val & VIDEO_DIP_ENABLE,
723                      "DIP already enabled on port %c\n",
724                      (val & VIDEO_DIP_PORT_MASK) >> 29);
725                 val &= ~VIDEO_DIP_PORT_MASK;
726                 val |= port;
727         }
728
729         val |= VIDEO_DIP_ENABLE;
730         val &= ~(VIDEO_DIP_ENABLE_AVI |
731                  VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
732                  VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
733
734         if (intel_hdmi_set_gcp_infoframe(encoder, crtc_state, conn_state))
735                 val |= VIDEO_DIP_ENABLE_GCP;
736
737         I915_WRITE(reg, val);
738         POSTING_READ(reg);
739
740         intel_hdmi_set_avi_infoframe(encoder, crtc_state, conn_state);
741         intel_hdmi_set_spd_infoframe(encoder, crtc_state);
742         intel_hdmi_set_hdmi_infoframe(encoder, crtc_state, conn_state);
743 }
744
745 static void cpt_set_infoframes(struct drm_encoder *encoder,
746                                bool enable,
747                                const struct intel_crtc_state *crtc_state,
748                                const struct drm_connector_state *conn_state)
749 {
750         struct drm_i915_private *dev_priv = to_i915(encoder->dev);
751         struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
752         struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
753         i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
754         u32 val = I915_READ(reg);
755
756         assert_hdmi_port_disabled(intel_hdmi);
757
758         /* See the big comment in g4x_set_infoframes() */
759         val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
760
761         if (!enable) {
762                 if (!(val & VIDEO_DIP_ENABLE))
763                         return;
764                 val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
765                          VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
766                          VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
767                 I915_WRITE(reg, val);
768                 POSTING_READ(reg);
769                 return;
770         }
771
772         /* Set both together, unset both together: see the spec. */
773         val |= VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI;
774         val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
775                  VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
776
777         if (intel_hdmi_set_gcp_infoframe(encoder, crtc_state, conn_state))
778                 val |= VIDEO_DIP_ENABLE_GCP;
779
780         I915_WRITE(reg, val);
781         POSTING_READ(reg);
782
783         intel_hdmi_set_avi_infoframe(encoder, crtc_state, conn_state);
784         intel_hdmi_set_spd_infoframe(encoder, crtc_state);
785         intel_hdmi_set_hdmi_infoframe(encoder, crtc_state, conn_state);
786 }
787
788 static void vlv_set_infoframes(struct drm_encoder *encoder,
789                                bool enable,
790                                const struct intel_crtc_state *crtc_state,
791                                const struct drm_connector_state *conn_state)
792 {
793         struct drm_i915_private *dev_priv = to_i915(encoder->dev);
794         struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
795         struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
796         struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
797         i915_reg_t reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
798         u32 val = I915_READ(reg);
799         u32 port = VIDEO_DIP_PORT(intel_dig_port->base.port);
800
801         assert_hdmi_port_disabled(intel_hdmi);
802
803         /* See the big comment in g4x_set_infoframes() */
804         val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
805
806         if (!enable) {
807                 if (!(val & VIDEO_DIP_ENABLE))
808                         return;
809                 val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
810                          VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
811                          VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
812                 I915_WRITE(reg, val);
813                 POSTING_READ(reg);
814                 return;
815         }
816
817         if (port != (val & VIDEO_DIP_PORT_MASK)) {
818                 WARN(val & VIDEO_DIP_ENABLE,
819                      "DIP already enabled on port %c\n",
820                      (val & VIDEO_DIP_PORT_MASK) >> 29);
821                 val &= ~VIDEO_DIP_PORT_MASK;
822                 val |= port;
823         }
824
825         val |= VIDEO_DIP_ENABLE;
826         val &= ~(VIDEO_DIP_ENABLE_AVI |
827                  VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
828                  VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
829
830         if (intel_hdmi_set_gcp_infoframe(encoder, crtc_state, conn_state))
831                 val |= VIDEO_DIP_ENABLE_GCP;
832
833         I915_WRITE(reg, val);
834         POSTING_READ(reg);
835
836         intel_hdmi_set_avi_infoframe(encoder, crtc_state, conn_state);
837         intel_hdmi_set_spd_infoframe(encoder, crtc_state);
838         intel_hdmi_set_hdmi_infoframe(encoder, crtc_state, conn_state);
839 }
840
841 static void hsw_set_infoframes(struct drm_encoder *encoder,
842                                bool enable,
843                                const struct intel_crtc_state *crtc_state,
844                                const struct drm_connector_state *conn_state)
845 {
846         struct drm_i915_private *dev_priv = to_i915(encoder->dev);
847         i915_reg_t reg = HSW_TVIDEO_DIP_CTL(crtc_state->cpu_transcoder);
848         u32 val = I915_READ(reg);
849
850         assert_hdmi_transcoder_func_disabled(dev_priv,
851                                              crtc_state->cpu_transcoder);
852
853         val &= ~(VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_AVI_HSW |
854                  VIDEO_DIP_ENABLE_GCP_HSW | VIDEO_DIP_ENABLE_VS_HSW |
855                  VIDEO_DIP_ENABLE_GMP_HSW | VIDEO_DIP_ENABLE_SPD_HSW);
856
857         if (!enable) {
858                 I915_WRITE(reg, val);
859                 POSTING_READ(reg);
860                 return;
861         }
862
863         if (intel_hdmi_set_gcp_infoframe(encoder, crtc_state, conn_state))
864                 val |= VIDEO_DIP_ENABLE_GCP_HSW;
865
866         I915_WRITE(reg, val);
867         POSTING_READ(reg);
868
869         intel_hdmi_set_avi_infoframe(encoder, crtc_state, conn_state);
870         intel_hdmi_set_spd_infoframe(encoder, crtc_state);
871         intel_hdmi_set_hdmi_infoframe(encoder, crtc_state, conn_state);
872 }
873
874 void intel_dp_dual_mode_set_tmds_output(struct intel_hdmi *hdmi, bool enable)
875 {
876         struct drm_i915_private *dev_priv = to_i915(intel_hdmi_to_dev(hdmi));
877         struct i2c_adapter *adapter =
878                 intel_gmbus_get_adapter(dev_priv, hdmi->ddc_bus);
879
880         if (hdmi->dp_dual_mode.type < DRM_DP_DUAL_MODE_TYPE2_DVI)
881                 return;
882
883         DRM_DEBUG_KMS("%s DP dual mode adaptor TMDS output\n",
884                       enable ? "Enabling" : "Disabling");
885
886         drm_dp_dual_mode_set_tmds_output(hdmi->dp_dual_mode.type,
887                                          adapter, enable);
888 }
889
890 static int intel_hdmi_hdcp_read(struct intel_digital_port *intel_dig_port,
891                                 unsigned int offset, void *buffer, size_t size)
892 {
893         struct intel_hdmi *hdmi = &intel_dig_port->hdmi;
894         struct drm_i915_private *dev_priv =
895                 intel_dig_port->base.base.dev->dev_private;
896         struct i2c_adapter *adapter = intel_gmbus_get_adapter(dev_priv,
897                                                               hdmi->ddc_bus);
898         int ret;
899         u8 start = offset & 0xff;
900         struct i2c_msg msgs[] = {
901                 {
902                         .addr = DRM_HDCP_DDC_ADDR,
903                         .flags = 0,
904                         .len = 1,
905                         .buf = &start,
906                 },
907                 {
908                         .addr = DRM_HDCP_DDC_ADDR,
909                         .flags = I2C_M_RD,
910                         .len = size,
911                         .buf = buffer
912                 }
913         };
914         ret = i2c_transfer(adapter, msgs, ARRAY_SIZE(msgs));
915         if (ret == ARRAY_SIZE(msgs))
916                 return 0;
917         return ret >= 0 ? -EIO : ret;
918 }
919
920 static int intel_hdmi_hdcp_write(struct intel_digital_port *intel_dig_port,
921                                  unsigned int offset, void *buffer, size_t size)
922 {
923         struct intel_hdmi *hdmi = &intel_dig_port->hdmi;
924         struct drm_i915_private *dev_priv =
925                 intel_dig_port->base.base.dev->dev_private;
926         struct i2c_adapter *adapter = intel_gmbus_get_adapter(dev_priv,
927                                                               hdmi->ddc_bus);
928         int ret;
929         u8 *write_buf;
930         struct i2c_msg msg;
931
932         write_buf = kzalloc(size + 1, GFP_KERNEL);
933         if (!write_buf)
934                 return -ENOMEM;
935
936         write_buf[0] = offset & 0xff;
937         memcpy(&write_buf[1], buffer, size);
938
939         msg.addr = DRM_HDCP_DDC_ADDR;
940         msg.flags = 0,
941         msg.len = size + 1,
942         msg.buf = write_buf;
943
944         ret = i2c_transfer(adapter, &msg, 1);
945         if (ret == 1)
946                 return 0;
947         return ret >= 0 ? -EIO : ret;
948 }
949
950 static
951 int intel_hdmi_hdcp_write_an_aksv(struct intel_digital_port *intel_dig_port,
952                                   u8 *an)
953 {
954         struct intel_hdmi *hdmi = &intel_dig_port->hdmi;
955         struct drm_i915_private *dev_priv =
956                 intel_dig_port->base.base.dev->dev_private;
957         struct i2c_adapter *adapter = intel_gmbus_get_adapter(dev_priv,
958                                                               hdmi->ddc_bus);
959         int ret;
960
961         ret = intel_hdmi_hdcp_write(intel_dig_port, DRM_HDCP_DDC_AN, an,
962                                     DRM_HDCP_AN_LEN);
963         if (ret) {
964                 DRM_ERROR("Write An over DDC failed (%d)\n", ret);
965                 return ret;
966         }
967
968         ret = intel_gmbus_output_aksv(adapter);
969         if (ret < 0) {
970                 DRM_ERROR("Failed to output aksv (%d)\n", ret);
971                 return ret;
972         }
973         return 0;
974 }
975
976 static int intel_hdmi_hdcp_read_bksv(struct intel_digital_port *intel_dig_port,
977                                      u8 *bksv)
978 {
979         int ret;
980         ret = intel_hdmi_hdcp_read(intel_dig_port, DRM_HDCP_DDC_BKSV, bksv,
981                                    DRM_HDCP_KSV_LEN);
982         if (ret)
983                 DRM_ERROR("Read Bksv over DDC failed (%d)\n", ret);
984         return ret;
985 }
986
987 static
988 int intel_hdmi_hdcp_read_bstatus(struct intel_digital_port *intel_dig_port,
989                                  u8 *bstatus)
990 {
991         int ret;
992         ret = intel_hdmi_hdcp_read(intel_dig_port, DRM_HDCP_DDC_BSTATUS,
993                                    bstatus, DRM_HDCP_BSTATUS_LEN);
994         if (ret)
995                 DRM_ERROR("Read bstatus over DDC failed (%d)\n", ret);
996         return ret;
997 }
998
999 static
1000 int intel_hdmi_hdcp_repeater_present(struct intel_digital_port *intel_dig_port,
1001                                      bool *repeater_present)
1002 {
1003         int ret;
1004         u8 val;
1005
1006         ret = intel_hdmi_hdcp_read(intel_dig_port, DRM_HDCP_DDC_BCAPS, &val, 1);
1007         if (ret) {
1008                 DRM_ERROR("Read bcaps over DDC failed (%d)\n", ret);
1009                 return ret;
1010         }
1011         *repeater_present = val & DRM_HDCP_DDC_BCAPS_REPEATER_PRESENT;
1012         return 0;
1013 }
1014
1015 static
1016 int intel_hdmi_hdcp_read_ri_prime(struct intel_digital_port *intel_dig_port,
1017                                   u8 *ri_prime)
1018 {
1019         int ret;
1020         ret = intel_hdmi_hdcp_read(intel_dig_port, DRM_HDCP_DDC_RI_PRIME,
1021                                    ri_prime, DRM_HDCP_RI_LEN);
1022         if (ret)
1023                 DRM_ERROR("Read Ri' over DDC failed (%d)\n", ret);
1024         return ret;
1025 }
1026
1027 static
1028 int intel_hdmi_hdcp_read_ksv_ready(struct intel_digital_port *intel_dig_port,
1029                                    bool *ksv_ready)
1030 {
1031         int ret;
1032         u8 val;
1033
1034         ret = intel_hdmi_hdcp_read(intel_dig_port, DRM_HDCP_DDC_BCAPS, &val, 1);
1035         if (ret) {
1036                 DRM_ERROR("Read bcaps over DDC failed (%d)\n", ret);
1037                 return ret;
1038         }
1039         *ksv_ready = val & DRM_HDCP_DDC_BCAPS_KSV_FIFO_READY;
1040         return 0;
1041 }
1042
1043 static
1044 int intel_hdmi_hdcp_read_ksv_fifo(struct intel_digital_port *intel_dig_port,
1045                                   int num_downstream, u8 *ksv_fifo)
1046 {
1047         int ret;
1048         ret = intel_hdmi_hdcp_read(intel_dig_port, DRM_HDCP_DDC_KSV_FIFO,
1049                                    ksv_fifo, num_downstream * DRM_HDCP_KSV_LEN);
1050         if (ret) {
1051                 DRM_ERROR("Read ksv fifo over DDC failed (%d)\n", ret);
1052                 return ret;
1053         }
1054         return 0;
1055 }
1056
1057 static
1058 int intel_hdmi_hdcp_read_v_prime_part(struct intel_digital_port *intel_dig_port,
1059                                       int i, u32 *part)
1060 {
1061         int ret;
1062
1063         if (i >= DRM_HDCP_V_PRIME_NUM_PARTS)
1064                 return -EINVAL;
1065
1066         ret = intel_hdmi_hdcp_read(intel_dig_port, DRM_HDCP_DDC_V_PRIME(i),
1067                                    part, DRM_HDCP_V_PRIME_PART_LEN);
1068         if (ret)
1069                 DRM_ERROR("Read V'[%d] over DDC failed (%d)\n", i, ret);
1070         return ret;
1071 }
1072
1073 static
1074 int intel_hdmi_hdcp_toggle_signalling(struct intel_digital_port *intel_dig_port,
1075                                       bool enable)
1076 {
1077         int ret;
1078
1079         if (!enable)
1080                 usleep_range(6, 60); /* Bspec says >= 6us */
1081
1082         ret = intel_ddi_toggle_hdcp_signalling(&intel_dig_port->base, enable);
1083         if (ret) {
1084                 DRM_ERROR("%s HDCP signalling failed (%d)\n",
1085                           enable ? "Enable" : "Disable", ret);
1086                 return ret;
1087         }
1088         return 0;
1089 }
1090
1091 static
1092 bool intel_hdmi_hdcp_check_link(struct intel_digital_port *intel_dig_port)
1093 {
1094         struct drm_i915_private *dev_priv =
1095                 intel_dig_port->base.base.dev->dev_private;
1096         enum port port = intel_dig_port->base.port;
1097         int ret;
1098         union {
1099                 u32 reg;
1100                 u8 shim[DRM_HDCP_RI_LEN];
1101         } ri;
1102
1103         ret = intel_hdmi_hdcp_read_ri_prime(intel_dig_port, ri.shim);
1104         if (ret)
1105                 return false;
1106
1107         I915_WRITE(PORT_HDCP_RPRIME(port), ri.reg);
1108
1109         /* Wait for Ri prime match */
1110         if (wait_for(I915_READ(PORT_HDCP_STATUS(port)) &
1111                      (HDCP_STATUS_RI_MATCH | HDCP_STATUS_ENC), 1)) {
1112                 DRM_ERROR("Ri' mismatch detected, link check failed (%x)\n",
1113                           I915_READ(PORT_HDCP_STATUS(port)));
1114                 return false;
1115         }
1116         return true;
1117 }
1118
1119 static const struct intel_hdcp_shim intel_hdmi_hdcp_shim = {
1120         .write_an_aksv = intel_hdmi_hdcp_write_an_aksv,
1121         .read_bksv = intel_hdmi_hdcp_read_bksv,
1122         .read_bstatus = intel_hdmi_hdcp_read_bstatus,
1123         .repeater_present = intel_hdmi_hdcp_repeater_present,
1124         .read_ri_prime = intel_hdmi_hdcp_read_ri_prime,
1125         .read_ksv_ready = intel_hdmi_hdcp_read_ksv_ready,
1126         .read_ksv_fifo = intel_hdmi_hdcp_read_ksv_fifo,
1127         .read_v_prime_part = intel_hdmi_hdcp_read_v_prime_part,
1128         .toggle_signalling = intel_hdmi_hdcp_toggle_signalling,
1129         .check_link = intel_hdmi_hdcp_check_link,
1130 };
1131
1132 static void intel_hdmi_prepare(struct intel_encoder *encoder,
1133                                const struct intel_crtc_state *crtc_state)
1134 {
1135         struct drm_device *dev = encoder->base.dev;
1136         struct drm_i915_private *dev_priv = to_i915(dev);
1137         struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
1138         struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
1139         const struct drm_display_mode *adjusted_mode = &crtc_state->base.adjusted_mode;
1140         u32 hdmi_val;
1141
1142         intel_dp_dual_mode_set_tmds_output(intel_hdmi, true);
1143
1144         hdmi_val = SDVO_ENCODING_HDMI;
1145         if (!HAS_PCH_SPLIT(dev_priv) && crtc_state->limited_color_range)
1146                 hdmi_val |= HDMI_COLOR_RANGE_16_235;
1147         if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1148                 hdmi_val |= SDVO_VSYNC_ACTIVE_HIGH;
1149         if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1150                 hdmi_val |= SDVO_HSYNC_ACTIVE_HIGH;
1151
1152         if (crtc_state->pipe_bpp > 24)
1153                 hdmi_val |= HDMI_COLOR_FORMAT_12bpc;
1154         else
1155                 hdmi_val |= SDVO_COLOR_FORMAT_8bpc;
1156
1157         if (crtc_state->has_hdmi_sink)
1158                 hdmi_val |= HDMI_MODE_SELECT_HDMI;
1159
1160         if (HAS_PCH_CPT(dev_priv))
1161                 hdmi_val |= SDVO_PIPE_SEL_CPT(crtc->pipe);
1162         else if (IS_CHERRYVIEW(dev_priv))
1163                 hdmi_val |= SDVO_PIPE_SEL_CHV(crtc->pipe);
1164         else
1165                 hdmi_val |= SDVO_PIPE_SEL(crtc->pipe);
1166
1167         I915_WRITE(intel_hdmi->hdmi_reg, hdmi_val);
1168         POSTING_READ(intel_hdmi->hdmi_reg);
1169 }
1170
1171 static bool intel_hdmi_get_hw_state(struct intel_encoder *encoder,
1172                                     enum pipe *pipe)
1173 {
1174         struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1175         struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
1176         bool ret;
1177
1178         if (!intel_display_power_get_if_enabled(dev_priv,
1179                                                 encoder->power_domain))
1180                 return false;
1181
1182         ret = intel_sdvo_port_enabled(dev_priv, intel_hdmi->hdmi_reg, pipe);
1183
1184         intel_display_power_put(dev_priv, encoder->power_domain);
1185
1186         return ret;
1187 }
1188
1189 static void intel_hdmi_get_config(struct intel_encoder *encoder,
1190                                   struct intel_crtc_state *pipe_config)
1191 {
1192         struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
1193         struct intel_digital_port *intel_dig_port = hdmi_to_dig_port(intel_hdmi);
1194         struct drm_device *dev = encoder->base.dev;
1195         struct drm_i915_private *dev_priv = to_i915(dev);
1196         u32 tmp, flags = 0;
1197         int dotclock;
1198
1199         pipe_config->output_types |= BIT(INTEL_OUTPUT_HDMI);
1200
1201         tmp = I915_READ(intel_hdmi->hdmi_reg);
1202
1203         if (tmp & SDVO_HSYNC_ACTIVE_HIGH)
1204                 flags |= DRM_MODE_FLAG_PHSYNC;
1205         else
1206                 flags |= DRM_MODE_FLAG_NHSYNC;
1207
1208         if (tmp & SDVO_VSYNC_ACTIVE_HIGH)
1209                 flags |= DRM_MODE_FLAG_PVSYNC;
1210         else
1211                 flags |= DRM_MODE_FLAG_NVSYNC;
1212
1213         if (tmp & HDMI_MODE_SELECT_HDMI)
1214                 pipe_config->has_hdmi_sink = true;
1215
1216         if (intel_dig_port->infoframe_enabled(&encoder->base, pipe_config))
1217                 pipe_config->has_infoframe = true;
1218
1219         if (tmp & SDVO_AUDIO_ENABLE)
1220                 pipe_config->has_audio = true;
1221
1222         if (!HAS_PCH_SPLIT(dev_priv) &&
1223             tmp & HDMI_COLOR_RANGE_16_235)
1224                 pipe_config->limited_color_range = true;
1225
1226         pipe_config->base.adjusted_mode.flags |= flags;
1227
1228         if ((tmp & SDVO_COLOR_FORMAT_MASK) == HDMI_COLOR_FORMAT_12bpc)
1229                 dotclock = pipe_config->port_clock * 2 / 3;
1230         else
1231                 dotclock = pipe_config->port_clock;
1232
1233         if (pipe_config->pixel_multiplier)
1234                 dotclock /= pipe_config->pixel_multiplier;
1235
1236         pipe_config->base.adjusted_mode.crtc_clock = dotclock;
1237
1238         pipe_config->lane_count = 4;
1239 }
1240
1241 static void intel_enable_hdmi_audio(struct intel_encoder *encoder,
1242                                     const struct intel_crtc_state *pipe_config,
1243                                     const struct drm_connector_state *conn_state)
1244 {
1245         struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
1246
1247         WARN_ON(!pipe_config->has_hdmi_sink);
1248         DRM_DEBUG_DRIVER("Enabling HDMI audio on pipe %c\n",
1249                          pipe_name(crtc->pipe));
1250         intel_audio_codec_enable(encoder, pipe_config, conn_state);
1251 }
1252
1253 static void g4x_enable_hdmi(struct intel_encoder *encoder,
1254                             const struct intel_crtc_state *pipe_config,
1255                             const struct drm_connector_state *conn_state)
1256 {
1257         struct drm_device *dev = encoder->base.dev;
1258         struct drm_i915_private *dev_priv = to_i915(dev);
1259         struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
1260         u32 temp;
1261
1262         temp = I915_READ(intel_hdmi->hdmi_reg);
1263
1264         temp |= SDVO_ENABLE;
1265         if (pipe_config->has_audio)
1266                 temp |= SDVO_AUDIO_ENABLE;
1267
1268         I915_WRITE(intel_hdmi->hdmi_reg, temp);
1269         POSTING_READ(intel_hdmi->hdmi_reg);
1270
1271         if (pipe_config->has_audio)
1272                 intel_enable_hdmi_audio(encoder, pipe_config, conn_state);
1273 }
1274
1275 static void ibx_enable_hdmi(struct intel_encoder *encoder,
1276                             const struct intel_crtc_state *pipe_config,
1277                             const struct drm_connector_state *conn_state)
1278 {
1279         struct drm_device *dev = encoder->base.dev;
1280         struct drm_i915_private *dev_priv = to_i915(dev);
1281         struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
1282         u32 temp;
1283
1284         temp = I915_READ(intel_hdmi->hdmi_reg);
1285
1286         temp |= SDVO_ENABLE;
1287         if (pipe_config->has_audio)
1288                 temp |= SDVO_AUDIO_ENABLE;
1289
1290         /*
1291          * HW workaround, need to write this twice for issue
1292          * that may result in first write getting masked.
1293          */
1294         I915_WRITE(intel_hdmi->hdmi_reg, temp);
1295         POSTING_READ(intel_hdmi->hdmi_reg);
1296         I915_WRITE(intel_hdmi->hdmi_reg, temp);
1297         POSTING_READ(intel_hdmi->hdmi_reg);
1298
1299         /*
1300          * HW workaround, need to toggle enable bit off and on
1301          * for 12bpc with pixel repeat.
1302          *
1303          * FIXME: BSpec says this should be done at the end of
1304          * of the modeset sequence, so not sure if this isn't too soon.
1305          */
1306         if (pipe_config->pipe_bpp > 24 &&
1307             pipe_config->pixel_multiplier > 1) {
1308                 I915_WRITE(intel_hdmi->hdmi_reg, temp & ~SDVO_ENABLE);
1309                 POSTING_READ(intel_hdmi->hdmi_reg);
1310
1311                 /*
1312                  * HW workaround, need to write this twice for issue
1313                  * that may result in first write getting masked.
1314                  */
1315                 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1316                 POSTING_READ(intel_hdmi->hdmi_reg);
1317                 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1318                 POSTING_READ(intel_hdmi->hdmi_reg);
1319         }
1320
1321         if (pipe_config->has_audio)
1322                 intel_enable_hdmi_audio(encoder, pipe_config, conn_state);
1323 }
1324
1325 static void cpt_enable_hdmi(struct intel_encoder *encoder,
1326                             const struct intel_crtc_state *pipe_config,
1327                             const struct drm_connector_state *conn_state)
1328 {
1329         struct drm_device *dev = encoder->base.dev;
1330         struct drm_i915_private *dev_priv = to_i915(dev);
1331         struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
1332         struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
1333         enum pipe pipe = crtc->pipe;
1334         u32 temp;
1335
1336         temp = I915_READ(intel_hdmi->hdmi_reg);
1337
1338         temp |= SDVO_ENABLE;
1339         if (pipe_config->has_audio)
1340                 temp |= SDVO_AUDIO_ENABLE;
1341
1342         /*
1343          * WaEnableHDMI8bpcBefore12bpc:snb,ivb
1344          *
1345          * The procedure for 12bpc is as follows:
1346          * 1. disable HDMI clock gating
1347          * 2. enable HDMI with 8bpc
1348          * 3. enable HDMI with 12bpc
1349          * 4. enable HDMI clock gating
1350          */
1351
1352         if (pipe_config->pipe_bpp > 24) {
1353                 I915_WRITE(TRANS_CHICKEN1(pipe),
1354                            I915_READ(TRANS_CHICKEN1(pipe)) |
1355                            TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE);
1356
1357                 temp &= ~SDVO_COLOR_FORMAT_MASK;
1358                 temp |= SDVO_COLOR_FORMAT_8bpc;
1359         }
1360
1361         I915_WRITE(intel_hdmi->hdmi_reg, temp);
1362         POSTING_READ(intel_hdmi->hdmi_reg);
1363
1364         if (pipe_config->pipe_bpp > 24) {
1365                 temp &= ~SDVO_COLOR_FORMAT_MASK;
1366                 temp |= HDMI_COLOR_FORMAT_12bpc;
1367
1368                 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1369                 POSTING_READ(intel_hdmi->hdmi_reg);
1370
1371                 I915_WRITE(TRANS_CHICKEN1(pipe),
1372                            I915_READ(TRANS_CHICKEN1(pipe)) &
1373                            ~TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE);
1374         }
1375
1376         if (pipe_config->has_audio)
1377                 intel_enable_hdmi_audio(encoder, pipe_config, conn_state);
1378 }
1379
1380 static void vlv_enable_hdmi(struct intel_encoder *encoder,
1381                             const struct intel_crtc_state *pipe_config,
1382                             const struct drm_connector_state *conn_state)
1383 {
1384 }
1385
1386 static void intel_disable_hdmi(struct intel_encoder *encoder,
1387                                const struct intel_crtc_state *old_crtc_state,
1388                                const struct drm_connector_state *old_conn_state)
1389 {
1390         struct drm_device *dev = encoder->base.dev;
1391         struct drm_i915_private *dev_priv = to_i915(dev);
1392         struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
1393         struct intel_digital_port *intel_dig_port =
1394                 hdmi_to_dig_port(intel_hdmi);
1395         struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
1396         u32 temp;
1397
1398         temp = I915_READ(intel_hdmi->hdmi_reg);
1399
1400         temp &= ~(SDVO_ENABLE | SDVO_AUDIO_ENABLE);
1401         I915_WRITE(intel_hdmi->hdmi_reg, temp);
1402         POSTING_READ(intel_hdmi->hdmi_reg);
1403
1404         /*
1405          * HW workaround for IBX, we need to move the port
1406          * to transcoder A after disabling it to allow the
1407          * matching DP port to be enabled on transcoder A.
1408          */
1409         if (HAS_PCH_IBX(dev_priv) && crtc->pipe == PIPE_B) {
1410                 /*
1411                  * We get CPU/PCH FIFO underruns on the other pipe when
1412                  * doing the workaround. Sweep them under the rug.
1413                  */
1414                 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
1415                 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
1416
1417                 temp &= ~SDVO_PIPE_SEL_MASK;
1418                 temp |= SDVO_ENABLE | SDVO_PIPE_SEL(PIPE_A);
1419                 /*
1420                  * HW workaround, need to write this twice for issue
1421                  * that may result in first write getting masked.
1422                  */
1423                 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1424                 POSTING_READ(intel_hdmi->hdmi_reg);
1425                 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1426                 POSTING_READ(intel_hdmi->hdmi_reg);
1427
1428                 temp &= ~SDVO_ENABLE;
1429                 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1430                 POSTING_READ(intel_hdmi->hdmi_reg);
1431
1432                 intel_wait_for_vblank_if_active(dev_priv, PIPE_A);
1433                 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
1434                 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
1435         }
1436
1437         intel_dig_port->set_infoframes(&encoder->base, false,
1438                                        old_crtc_state, old_conn_state);
1439
1440         intel_dp_dual_mode_set_tmds_output(intel_hdmi, false);
1441 }
1442
1443 static void g4x_disable_hdmi(struct intel_encoder *encoder,
1444                              const struct intel_crtc_state *old_crtc_state,
1445                              const struct drm_connector_state *old_conn_state)
1446 {
1447         if (old_crtc_state->has_audio)
1448                 intel_audio_codec_disable(encoder,
1449                                           old_crtc_state, old_conn_state);
1450
1451         intel_disable_hdmi(encoder, old_crtc_state, old_conn_state);
1452 }
1453
1454 static void pch_disable_hdmi(struct intel_encoder *encoder,
1455                              const struct intel_crtc_state *old_crtc_state,
1456                              const struct drm_connector_state *old_conn_state)
1457 {
1458         if (old_crtc_state->has_audio)
1459                 intel_audio_codec_disable(encoder,
1460                                           old_crtc_state, old_conn_state);
1461 }
1462
1463 static void pch_post_disable_hdmi(struct intel_encoder *encoder,
1464                                   const struct intel_crtc_state *old_crtc_state,
1465                                   const struct drm_connector_state *old_conn_state)
1466 {
1467         intel_disable_hdmi(encoder, old_crtc_state, old_conn_state);
1468 }
1469
1470 static int intel_hdmi_source_max_tmds_clock(struct intel_encoder *encoder)
1471 {
1472         struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1473         const struct ddi_vbt_port_info *info =
1474                 &dev_priv->vbt.ddi_port_info[encoder->port];
1475         int max_tmds_clock;
1476
1477         if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv))
1478                 max_tmds_clock = 594000;
1479         else if (INTEL_GEN(dev_priv) >= 8 || IS_HASWELL(dev_priv))
1480                 max_tmds_clock = 300000;
1481         else if (INTEL_GEN(dev_priv) >= 5)
1482                 max_tmds_clock = 225000;
1483         else
1484                 max_tmds_clock = 165000;
1485
1486         if (info->max_tmds_clock)
1487                 max_tmds_clock = min(max_tmds_clock, info->max_tmds_clock);
1488
1489         return max_tmds_clock;
1490 }
1491
1492 static int hdmi_port_clock_limit(struct intel_hdmi *hdmi,
1493                                  bool respect_downstream_limits,
1494                                  bool force_dvi)
1495 {
1496         struct intel_encoder *encoder = &hdmi_to_dig_port(hdmi)->base;
1497         int max_tmds_clock = intel_hdmi_source_max_tmds_clock(encoder);
1498
1499         if (respect_downstream_limits) {
1500                 struct intel_connector *connector = hdmi->attached_connector;
1501                 const struct drm_display_info *info = &connector->base.display_info;
1502
1503                 if (hdmi->dp_dual_mode.max_tmds_clock)
1504                         max_tmds_clock = min(max_tmds_clock,
1505                                              hdmi->dp_dual_mode.max_tmds_clock);
1506
1507                 if (info->max_tmds_clock)
1508                         max_tmds_clock = min(max_tmds_clock,
1509                                              info->max_tmds_clock);
1510                 else if (!hdmi->has_hdmi_sink || force_dvi)
1511                         max_tmds_clock = min(max_tmds_clock, 165000);
1512         }
1513
1514         return max_tmds_clock;
1515 }
1516
1517 static enum drm_mode_status
1518 hdmi_port_clock_valid(struct intel_hdmi *hdmi,
1519                       int clock, bool respect_downstream_limits,
1520                       bool force_dvi)
1521 {
1522         struct drm_i915_private *dev_priv = to_i915(intel_hdmi_to_dev(hdmi));
1523
1524         if (clock < 25000)
1525                 return MODE_CLOCK_LOW;
1526         if (clock > hdmi_port_clock_limit(hdmi, respect_downstream_limits, force_dvi))
1527                 return MODE_CLOCK_HIGH;
1528
1529         /* BXT DPLL can't generate 223-240 MHz */
1530         if (IS_GEN9_LP(dev_priv) && clock > 223333 && clock < 240000)
1531                 return MODE_CLOCK_RANGE;
1532
1533         /* CHV DPLL can't generate 216-240 MHz */
1534         if (IS_CHERRYVIEW(dev_priv) && clock > 216000 && clock < 240000)
1535                 return MODE_CLOCK_RANGE;
1536
1537         return MODE_OK;
1538 }
1539
1540 static enum drm_mode_status
1541 intel_hdmi_mode_valid(struct drm_connector *connector,
1542                       struct drm_display_mode *mode)
1543 {
1544         struct intel_hdmi *hdmi = intel_attached_hdmi(connector);
1545         struct drm_device *dev = intel_hdmi_to_dev(hdmi);
1546         struct drm_i915_private *dev_priv = to_i915(dev);
1547         enum drm_mode_status status;
1548         int clock;
1549         int max_dotclk = to_i915(connector->dev)->max_dotclk_freq;
1550         bool force_dvi =
1551                 READ_ONCE(to_intel_digital_connector_state(connector->state)->force_audio) == HDMI_AUDIO_OFF_DVI;
1552
1553         if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
1554                 return MODE_NO_DBLESCAN;
1555
1556         clock = mode->clock;
1557
1558         if ((mode->flags & DRM_MODE_FLAG_3D_MASK) == DRM_MODE_FLAG_3D_FRAME_PACKING)
1559                 clock *= 2;
1560
1561         if (clock > max_dotclk)
1562                 return MODE_CLOCK_HIGH;
1563
1564         if (mode->flags & DRM_MODE_FLAG_DBLCLK)
1565                 clock *= 2;
1566
1567         if (drm_mode_is_420_only(&connector->display_info, mode))
1568                 clock /= 2;
1569
1570         /* check if we can do 8bpc */
1571         status = hdmi_port_clock_valid(hdmi, clock, true, force_dvi);
1572
1573         if (hdmi->has_hdmi_sink && !force_dvi) {
1574                 /* if we can't do 8bpc we may still be able to do 12bpc */
1575                 if (status != MODE_OK && !HAS_GMCH_DISPLAY(dev_priv))
1576                         status = hdmi_port_clock_valid(hdmi, clock * 3 / 2,
1577                                                        true, force_dvi);
1578
1579                 /* if we can't do 8,12bpc we may still be able to do 10bpc */
1580                 if (status != MODE_OK && INTEL_GEN(dev_priv) >= 11)
1581                         status = hdmi_port_clock_valid(hdmi, clock * 5 / 4,
1582                                                        true, force_dvi);
1583         }
1584
1585         return status;
1586 }
1587
1588 static bool hdmi_deep_color_possible(const struct intel_crtc_state *crtc_state,
1589                                      int bpc)
1590 {
1591         struct drm_i915_private *dev_priv =
1592                 to_i915(crtc_state->base.crtc->dev);
1593         struct drm_atomic_state *state = crtc_state->base.state;
1594         struct drm_connector_state *connector_state;
1595         struct drm_connector *connector;
1596         int i;
1597
1598         if (HAS_GMCH_DISPLAY(dev_priv))
1599                 return false;
1600
1601         if (bpc == 10 && INTEL_GEN(dev_priv) < 11)
1602                 return false;
1603
1604         if (crtc_state->pipe_bpp <= 8*3)
1605                 return false;
1606
1607         if (!crtc_state->has_hdmi_sink)
1608                 return false;
1609
1610         /*
1611          * HDMI deep color affects the clocks, so it's only possible
1612          * when not cloning with other encoder types.
1613          */
1614         if (crtc_state->output_types != 1 << INTEL_OUTPUT_HDMI)
1615                 return false;
1616
1617         for_each_new_connector_in_state(state, connector, connector_state, i) {
1618                 const struct drm_display_info *info = &connector->display_info;
1619
1620                 if (connector_state->crtc != crtc_state->base.crtc)
1621                         continue;
1622
1623                 if (crtc_state->ycbcr420) {
1624                         const struct drm_hdmi_info *hdmi = &info->hdmi;
1625
1626                         if (bpc == 12 && !(hdmi->y420_dc_modes &
1627                                            DRM_EDID_YCBCR420_DC_36))
1628                                 return false;
1629                         else if (bpc == 10 && !(hdmi->y420_dc_modes &
1630                                                 DRM_EDID_YCBCR420_DC_30))
1631                                 return false;
1632                 } else {
1633                         if (bpc == 12 && !(info->edid_hdmi_dc_modes &
1634                                            DRM_EDID_HDMI_DC_36))
1635                                 return false;
1636                         else if (bpc == 10 && !(info->edid_hdmi_dc_modes &
1637                                                 DRM_EDID_HDMI_DC_30))
1638                                 return false;
1639                 }
1640         }
1641
1642         /* Display WA #1139: glk */
1643         if (bpc == 12 && IS_GLK_REVID(dev_priv, 0, GLK_REVID_A1) &&
1644             crtc_state->base.adjusted_mode.htotal > 5460)
1645                 return false;
1646
1647         return true;
1648 }
1649
1650 static bool
1651 intel_hdmi_ycbcr420_config(struct drm_connector *connector,
1652                            struct intel_crtc_state *config,
1653                            int *clock_12bpc, int *clock_10bpc,
1654                            int *clock_8bpc)
1655 {
1656         struct intel_crtc *intel_crtc = to_intel_crtc(config->base.crtc);
1657
1658         if (!connector->ycbcr_420_allowed) {
1659                 DRM_ERROR("Platform doesn't support YCBCR420 output\n");
1660                 return false;
1661         }
1662
1663         /* YCBCR420 TMDS rate requirement is half the pixel clock */
1664         config->port_clock /= 2;
1665         *clock_12bpc /= 2;
1666         *clock_10bpc /= 2;
1667         *clock_8bpc /= 2;
1668         config->ycbcr420 = true;
1669
1670         /* YCBCR 420 output conversion needs a scaler */
1671         if (skl_update_scaler_crtc(config)) {
1672                 DRM_DEBUG_KMS("Scaler allocation for output failed\n");
1673                 return false;
1674         }
1675
1676         intel_pch_panel_fitting(intel_crtc, config,
1677                                 DRM_MODE_SCALE_FULLSCREEN);
1678
1679         return true;
1680 }
1681
1682 bool intel_hdmi_compute_config(struct intel_encoder *encoder,
1683                                struct intel_crtc_state *pipe_config,
1684                                struct drm_connector_state *conn_state)
1685 {
1686         struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
1687         struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1688         struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
1689         struct drm_connector *connector = conn_state->connector;
1690         struct drm_scdc *scdc = &connector->display_info.hdmi.scdc;
1691         struct intel_digital_connector_state *intel_conn_state =
1692                 to_intel_digital_connector_state(conn_state);
1693         int clock_8bpc = pipe_config->base.adjusted_mode.crtc_clock;
1694         int clock_10bpc = clock_8bpc * 5 / 4;
1695         int clock_12bpc = clock_8bpc * 3 / 2;
1696         int desired_bpp;
1697         bool force_dvi = intel_conn_state->force_audio == HDMI_AUDIO_OFF_DVI;
1698
1699         if (adjusted_mode->flags & DRM_MODE_FLAG_DBLSCAN)
1700                 return false;
1701
1702         pipe_config->has_hdmi_sink = !force_dvi && intel_hdmi->has_hdmi_sink;
1703
1704         if (pipe_config->has_hdmi_sink)
1705                 pipe_config->has_infoframe = true;
1706
1707         if (intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_AUTO) {
1708                 /* See CEA-861-E - 5.1 Default Encoding Parameters */
1709                 pipe_config->limited_color_range =
1710                         pipe_config->has_hdmi_sink &&
1711                         drm_default_rgb_quant_range(adjusted_mode) ==
1712                         HDMI_QUANTIZATION_RANGE_LIMITED;
1713         } else {
1714                 pipe_config->limited_color_range =
1715                         intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_LIMITED;
1716         }
1717
1718         if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK) {
1719                 pipe_config->pixel_multiplier = 2;
1720                 clock_8bpc *= 2;
1721                 clock_10bpc *= 2;
1722                 clock_12bpc *= 2;
1723         }
1724
1725         if (drm_mode_is_420_only(&connector->display_info, adjusted_mode)) {
1726                 if (!intel_hdmi_ycbcr420_config(connector, pipe_config,
1727                                                 &clock_12bpc, &clock_10bpc,
1728                                                 &clock_8bpc)) {
1729                         DRM_ERROR("Can't support YCBCR420 output\n");
1730                         return false;
1731                 }
1732         }
1733
1734         if (HAS_PCH_SPLIT(dev_priv) && !HAS_DDI(dev_priv))
1735                 pipe_config->has_pch_encoder = true;
1736
1737         if (pipe_config->has_hdmi_sink) {
1738                 if (intel_conn_state->force_audio == HDMI_AUDIO_AUTO)
1739                         pipe_config->has_audio = intel_hdmi->has_audio;
1740                 else
1741                         pipe_config->has_audio =
1742                                 intel_conn_state->force_audio == HDMI_AUDIO_ON;
1743         }
1744
1745         /*
1746          * Note that g4x/vlv don't support 12bpc hdmi outputs. We also need
1747          * to check that the higher clock still fits within limits.
1748          */
1749         if (hdmi_deep_color_possible(pipe_config, 12) &&
1750             hdmi_port_clock_valid(intel_hdmi, clock_12bpc,
1751                                   true, force_dvi) == MODE_OK) {
1752                 DRM_DEBUG_KMS("picking bpc to 12 for HDMI output\n");
1753                 desired_bpp = 12*3;
1754
1755                 /* Need to adjust the port link by 1.5x for 12bpc. */
1756                 pipe_config->port_clock = clock_12bpc;
1757         } else if (hdmi_deep_color_possible(pipe_config, 10) &&
1758                    hdmi_port_clock_valid(intel_hdmi, clock_10bpc,
1759                                          true, force_dvi) == MODE_OK) {
1760                 DRM_DEBUG_KMS("picking bpc to 10 for HDMI output\n");
1761                 desired_bpp = 10 * 3;
1762
1763                 /* Need to adjust the port link by 1.25x for 10bpc. */
1764                 pipe_config->port_clock = clock_10bpc;
1765         } else {
1766                 DRM_DEBUG_KMS("picking bpc to 8 for HDMI output\n");
1767                 desired_bpp = 8*3;
1768
1769                 pipe_config->port_clock = clock_8bpc;
1770         }
1771
1772         if (!pipe_config->bw_constrained) {
1773                 DRM_DEBUG_KMS("forcing pipe bpp to %i for HDMI\n", desired_bpp);
1774                 pipe_config->pipe_bpp = desired_bpp;
1775         }
1776
1777         if (hdmi_port_clock_valid(intel_hdmi, pipe_config->port_clock,
1778                                   false, force_dvi) != MODE_OK) {
1779                 DRM_DEBUG_KMS("unsupported HDMI clock, rejecting mode\n");
1780                 return false;
1781         }
1782
1783         /* Set user selected PAR to incoming mode's member */
1784         adjusted_mode->picture_aspect_ratio = conn_state->picture_aspect_ratio;
1785
1786         pipe_config->lane_count = 4;
1787
1788         if (scdc->scrambling.supported && (INTEL_GEN(dev_priv) >= 10 ||
1789                                            IS_GEMINILAKE(dev_priv))) {
1790                 if (scdc->scrambling.low_rates)
1791                         pipe_config->hdmi_scrambling = true;
1792
1793                 if (pipe_config->port_clock > 340000) {
1794                         pipe_config->hdmi_scrambling = true;
1795                         pipe_config->hdmi_high_tmds_clock_ratio = true;
1796                 }
1797         }
1798
1799         return true;
1800 }
1801
1802 static void
1803 intel_hdmi_unset_edid(struct drm_connector *connector)
1804 {
1805         struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
1806
1807         intel_hdmi->has_hdmi_sink = false;
1808         intel_hdmi->has_audio = false;
1809         intel_hdmi->rgb_quant_range_selectable = false;
1810
1811         intel_hdmi->dp_dual_mode.type = DRM_DP_DUAL_MODE_NONE;
1812         intel_hdmi->dp_dual_mode.max_tmds_clock = 0;
1813
1814         kfree(to_intel_connector(connector)->detect_edid);
1815         to_intel_connector(connector)->detect_edid = NULL;
1816 }
1817
1818 static void
1819 intel_hdmi_dp_dual_mode_detect(struct drm_connector *connector, bool has_edid)
1820 {
1821         struct drm_i915_private *dev_priv = to_i915(connector->dev);
1822         struct intel_hdmi *hdmi = intel_attached_hdmi(connector);
1823         enum port port = hdmi_to_dig_port(hdmi)->base.port;
1824         struct i2c_adapter *adapter =
1825                 intel_gmbus_get_adapter(dev_priv, hdmi->ddc_bus);
1826         enum drm_dp_dual_mode_type type = drm_dp_dual_mode_detect(adapter);
1827
1828         /*
1829          * Type 1 DVI adaptors are not required to implement any
1830          * registers, so we can't always detect their presence.
1831          * Ideally we should be able to check the state of the
1832          * CONFIG1 pin, but no such luck on our hardware.
1833          *
1834          * The only method left to us is to check the VBT to see
1835          * if the port is a dual mode capable DP port. But let's
1836          * only do that when we sucesfully read the EDID, to avoid
1837          * confusing log messages about DP dual mode adaptors when
1838          * there's nothing connected to the port.
1839          */
1840         if (type == DRM_DP_DUAL_MODE_UNKNOWN) {
1841                 /* An overridden EDID imply that we want this port for testing.
1842                  * Make sure not to set limits for that port.
1843                  */
1844                 if (has_edid && !connector->override_edid &&
1845                     intel_bios_is_port_dp_dual_mode(dev_priv, port)) {
1846                         DRM_DEBUG_KMS("Assuming DP dual mode adaptor presence based on VBT\n");
1847                         type = DRM_DP_DUAL_MODE_TYPE1_DVI;
1848                 } else {
1849                         type = DRM_DP_DUAL_MODE_NONE;
1850                 }
1851         }
1852
1853         if (type == DRM_DP_DUAL_MODE_NONE)
1854                 return;
1855
1856         hdmi->dp_dual_mode.type = type;
1857         hdmi->dp_dual_mode.max_tmds_clock =
1858                 drm_dp_dual_mode_max_tmds_clock(type, adapter);
1859
1860         DRM_DEBUG_KMS("DP dual mode adaptor (%s) detected (max TMDS clock: %d kHz)\n",
1861                       drm_dp_get_dual_mode_type_name(type),
1862                       hdmi->dp_dual_mode.max_tmds_clock);
1863 }
1864
1865 static bool
1866 intel_hdmi_set_edid(struct drm_connector *connector)
1867 {
1868         struct drm_i915_private *dev_priv = to_i915(connector->dev);
1869         struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
1870         struct edid *edid;
1871         bool connected = false;
1872         struct i2c_adapter *i2c;
1873
1874         intel_display_power_get(dev_priv, POWER_DOMAIN_GMBUS);
1875
1876         i2c = intel_gmbus_get_adapter(dev_priv, intel_hdmi->ddc_bus);
1877
1878         edid = drm_get_edid(connector, i2c);
1879
1880         if (!edid && !intel_gmbus_is_forced_bit(i2c)) {
1881                 DRM_DEBUG_KMS("HDMI GMBUS EDID read failed, retry using GPIO bit-banging\n");
1882                 intel_gmbus_force_bit(i2c, true);
1883                 edid = drm_get_edid(connector, i2c);
1884                 intel_gmbus_force_bit(i2c, false);
1885         }
1886
1887         intel_hdmi_dp_dual_mode_detect(connector, edid != NULL);
1888
1889         intel_display_power_put(dev_priv, POWER_DOMAIN_GMBUS);
1890
1891         to_intel_connector(connector)->detect_edid = edid;
1892         if (edid && edid->input & DRM_EDID_INPUT_DIGITAL) {
1893                 intel_hdmi->rgb_quant_range_selectable =
1894                         drm_rgb_quant_range_selectable(edid);
1895
1896                 intel_hdmi->has_audio = drm_detect_monitor_audio(edid);
1897                 intel_hdmi->has_hdmi_sink = drm_detect_hdmi_monitor(edid);
1898
1899                 connected = true;
1900         }
1901
1902         cec_notifier_set_phys_addr_from_edid(intel_hdmi->cec_notifier, edid);
1903
1904         return connected;
1905 }
1906
1907 static enum drm_connector_status
1908 intel_hdmi_detect(struct drm_connector *connector, bool force)
1909 {
1910         enum drm_connector_status status;
1911         struct drm_i915_private *dev_priv = to_i915(connector->dev);
1912         struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
1913
1914         DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
1915                       connector->base.id, connector->name);
1916
1917         intel_display_power_get(dev_priv, POWER_DOMAIN_GMBUS);
1918
1919         intel_hdmi_unset_edid(connector);
1920
1921         if (intel_hdmi_set_edid(connector))
1922                 status = connector_status_connected;
1923         else
1924                 status = connector_status_disconnected;
1925
1926         intel_display_power_put(dev_priv, POWER_DOMAIN_GMBUS);
1927
1928         if (status != connector_status_connected)
1929                 cec_notifier_phys_addr_invalidate(intel_hdmi->cec_notifier);
1930
1931         return status;
1932 }
1933
1934 static void
1935 intel_hdmi_force(struct drm_connector *connector)
1936 {
1937         DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
1938                       connector->base.id, connector->name);
1939
1940         intel_hdmi_unset_edid(connector);
1941
1942         if (connector->status != connector_status_connected)
1943                 return;
1944
1945         intel_hdmi_set_edid(connector);
1946 }
1947
1948 static int intel_hdmi_get_modes(struct drm_connector *connector)
1949 {
1950         struct edid *edid;
1951
1952         edid = to_intel_connector(connector)->detect_edid;
1953         if (edid == NULL)
1954                 return 0;
1955
1956         return intel_connector_update_modes(connector, edid);
1957 }
1958
1959 static void intel_hdmi_pre_enable(struct intel_encoder *encoder,
1960                                   const struct intel_crtc_state *pipe_config,
1961                                   const struct drm_connector_state *conn_state)
1962 {
1963         struct intel_digital_port *intel_dig_port =
1964                 enc_to_dig_port(&encoder->base);
1965
1966         intel_hdmi_prepare(encoder, pipe_config);
1967
1968         intel_dig_port->set_infoframes(&encoder->base,
1969                                        pipe_config->has_infoframe,
1970                                        pipe_config, conn_state);
1971 }
1972
1973 static void vlv_hdmi_pre_enable(struct intel_encoder *encoder,
1974                                 const struct intel_crtc_state *pipe_config,
1975                                 const struct drm_connector_state *conn_state)
1976 {
1977         struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1978         struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1979
1980         vlv_phy_pre_encoder_enable(encoder, pipe_config);
1981
1982         /* HDMI 1.0V-2dB */
1983         vlv_set_phy_signal_level(encoder, 0x2b245f5f, 0x00002000, 0x5578b83a,
1984                                  0x2b247878);
1985
1986         dport->set_infoframes(&encoder->base,
1987                               pipe_config->has_infoframe,
1988                               pipe_config, conn_state);
1989
1990         g4x_enable_hdmi(encoder, pipe_config, conn_state);
1991
1992         vlv_wait_port_ready(dev_priv, dport, 0x0);
1993 }
1994
1995 static void vlv_hdmi_pre_pll_enable(struct intel_encoder *encoder,
1996                                     const struct intel_crtc_state *pipe_config,
1997                                     const struct drm_connector_state *conn_state)
1998 {
1999         intel_hdmi_prepare(encoder, pipe_config);
2000
2001         vlv_phy_pre_pll_enable(encoder, pipe_config);
2002 }
2003
2004 static void chv_hdmi_pre_pll_enable(struct intel_encoder *encoder,
2005                                     const struct intel_crtc_state *pipe_config,
2006                                     const struct drm_connector_state *conn_state)
2007 {
2008         intel_hdmi_prepare(encoder, pipe_config);
2009
2010         chv_phy_pre_pll_enable(encoder, pipe_config);
2011 }
2012
2013 static void chv_hdmi_post_pll_disable(struct intel_encoder *encoder,
2014                                       const struct intel_crtc_state *old_crtc_state,
2015                                       const struct drm_connector_state *old_conn_state)
2016 {
2017         chv_phy_post_pll_disable(encoder, old_crtc_state);
2018 }
2019
2020 static void vlv_hdmi_post_disable(struct intel_encoder *encoder,
2021                                   const struct intel_crtc_state *old_crtc_state,
2022                                   const struct drm_connector_state *old_conn_state)
2023 {
2024         /* Reset lanes to avoid HDMI flicker (VLV w/a) */
2025         vlv_phy_reset_lanes(encoder, old_crtc_state);
2026 }
2027
2028 static void chv_hdmi_post_disable(struct intel_encoder *encoder,
2029                                   const struct intel_crtc_state *old_crtc_state,
2030                                   const struct drm_connector_state *old_conn_state)
2031 {
2032         struct drm_device *dev = encoder->base.dev;
2033         struct drm_i915_private *dev_priv = to_i915(dev);
2034
2035         mutex_lock(&dev_priv->sb_lock);
2036
2037         /* Assert data lane reset */
2038         chv_data_lane_soft_reset(encoder, old_crtc_state, true);
2039
2040         mutex_unlock(&dev_priv->sb_lock);
2041 }
2042
2043 static void chv_hdmi_pre_enable(struct intel_encoder *encoder,
2044                                 const struct intel_crtc_state *pipe_config,
2045                                 const struct drm_connector_state *conn_state)
2046 {
2047         struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2048         struct drm_device *dev = encoder->base.dev;
2049         struct drm_i915_private *dev_priv = to_i915(dev);
2050
2051         chv_phy_pre_encoder_enable(encoder, pipe_config);
2052
2053         /* FIXME: Program the support xxx V-dB */
2054         /* Use 800mV-0dB */
2055         chv_set_phy_signal_level(encoder, 128, 102, false);
2056
2057         dport->set_infoframes(&encoder->base,
2058                               pipe_config->has_infoframe,
2059                               pipe_config, conn_state);
2060
2061         g4x_enable_hdmi(encoder, pipe_config, conn_state);
2062
2063         vlv_wait_port_ready(dev_priv, dport, 0x0);
2064
2065         /* Second common lane will stay alive on its own now */
2066         chv_phy_release_cl2_override(encoder);
2067 }
2068
2069 static void intel_hdmi_destroy(struct drm_connector *connector)
2070 {
2071         if (intel_attached_hdmi(connector)->cec_notifier)
2072                 cec_notifier_put(intel_attached_hdmi(connector)->cec_notifier);
2073         kfree(to_intel_connector(connector)->detect_edid);
2074         drm_connector_cleanup(connector);
2075         kfree(connector);
2076 }
2077
2078 static const struct drm_connector_funcs intel_hdmi_connector_funcs = {
2079         .detect = intel_hdmi_detect,
2080         .force = intel_hdmi_force,
2081         .fill_modes = drm_helper_probe_single_connector_modes,
2082         .atomic_get_property = intel_digital_connector_atomic_get_property,
2083         .atomic_set_property = intel_digital_connector_atomic_set_property,
2084         .late_register = intel_connector_register,
2085         .early_unregister = intel_connector_unregister,
2086         .destroy = intel_hdmi_destroy,
2087         .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
2088         .atomic_duplicate_state = intel_digital_connector_duplicate_state,
2089 };
2090
2091 static const struct drm_connector_helper_funcs intel_hdmi_connector_helper_funcs = {
2092         .get_modes = intel_hdmi_get_modes,
2093         .mode_valid = intel_hdmi_mode_valid,
2094         .atomic_check = intel_digital_connector_atomic_check,
2095 };
2096
2097 static const struct drm_encoder_funcs intel_hdmi_enc_funcs = {
2098         .destroy = intel_encoder_destroy,
2099 };
2100
2101 static void
2102 intel_hdmi_add_properties(struct intel_hdmi *intel_hdmi, struct drm_connector *connector)
2103 {
2104         intel_attach_force_audio_property(connector);
2105         intel_attach_broadcast_rgb_property(connector);
2106         intel_attach_aspect_ratio_property(connector);
2107         drm_connector_attach_content_type_property(connector);
2108         connector->state->picture_aspect_ratio = HDMI_PICTURE_ASPECT_NONE;
2109 }
2110
2111 /*
2112  * intel_hdmi_handle_sink_scrambling: handle sink scrambling/clock ratio setup
2113  * @encoder: intel_encoder
2114  * @connector: drm_connector
2115  * @high_tmds_clock_ratio = bool to indicate if the function needs to set
2116  *  or reset the high tmds clock ratio for scrambling
2117  * @scrambling: bool to Indicate if the function needs to set or reset
2118  *  sink scrambling
2119  *
2120  * This function handles scrambling on HDMI 2.0 capable sinks.
2121  * If required clock rate is > 340 Mhz && scrambling is supported by sink
2122  * it enables scrambling. This should be called before enabling the HDMI
2123  * 2.0 port, as the sink can choose to disable the scrambling if it doesn't
2124  * detect a scrambled clock within 100 ms.
2125  *
2126  * Returns:
2127  * True on success, false on failure.
2128  */
2129 bool intel_hdmi_handle_sink_scrambling(struct intel_encoder *encoder,
2130                                        struct drm_connector *connector,
2131                                        bool high_tmds_clock_ratio,
2132                                        bool scrambling)
2133 {
2134         struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2135         struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
2136         struct drm_scrambling *sink_scrambling =
2137                 &connector->display_info.hdmi.scdc.scrambling;
2138         struct i2c_adapter *adapter =
2139                 intel_gmbus_get_adapter(dev_priv, intel_hdmi->ddc_bus);
2140
2141         if (!sink_scrambling->supported)
2142                 return true;
2143
2144         DRM_DEBUG_KMS("[CONNECTOR:%d:%s] scrambling=%s, TMDS bit clock ratio=1/%d\n",
2145                       connector->base.id, connector->name,
2146                       yesno(scrambling), high_tmds_clock_ratio ? 40 : 10);
2147
2148         /* Set TMDS bit clock ratio to 1/40 or 1/10, and enable/disable scrambling */
2149         return drm_scdc_set_high_tmds_clock_ratio(adapter,
2150                                                   high_tmds_clock_ratio) &&
2151                 drm_scdc_set_scrambling(adapter, scrambling);
2152 }
2153
2154 static u8 chv_port_to_ddc_pin(struct drm_i915_private *dev_priv, enum port port)
2155 {
2156         u8 ddc_pin;
2157
2158         switch (port) {
2159         case PORT_B:
2160                 ddc_pin = GMBUS_PIN_DPB;
2161                 break;
2162         case PORT_C:
2163                 ddc_pin = GMBUS_PIN_DPC;
2164                 break;
2165         case PORT_D:
2166                 ddc_pin = GMBUS_PIN_DPD_CHV;
2167                 break;
2168         default:
2169                 MISSING_CASE(port);
2170                 ddc_pin = GMBUS_PIN_DPB;
2171                 break;
2172         }
2173         return ddc_pin;
2174 }
2175
2176 static u8 bxt_port_to_ddc_pin(struct drm_i915_private *dev_priv, enum port port)
2177 {
2178         u8 ddc_pin;
2179
2180         switch (port) {
2181         case PORT_B:
2182                 ddc_pin = GMBUS_PIN_1_BXT;
2183                 break;
2184         case PORT_C:
2185                 ddc_pin = GMBUS_PIN_2_BXT;
2186                 break;
2187         default:
2188                 MISSING_CASE(port);
2189                 ddc_pin = GMBUS_PIN_1_BXT;
2190                 break;
2191         }
2192         return ddc_pin;
2193 }
2194
2195 static u8 cnp_port_to_ddc_pin(struct drm_i915_private *dev_priv,
2196                               enum port port)
2197 {
2198         u8 ddc_pin;
2199
2200         switch (port) {
2201         case PORT_B:
2202                 ddc_pin = GMBUS_PIN_1_BXT;
2203                 break;
2204         case PORT_C:
2205                 ddc_pin = GMBUS_PIN_2_BXT;
2206                 break;
2207         case PORT_D:
2208                 ddc_pin = GMBUS_PIN_4_CNP;
2209                 break;
2210         case PORT_F:
2211                 ddc_pin = GMBUS_PIN_3_BXT;
2212                 break;
2213         default:
2214                 MISSING_CASE(port);
2215                 ddc_pin = GMBUS_PIN_1_BXT;
2216                 break;
2217         }
2218         return ddc_pin;
2219 }
2220
2221 static u8 icl_port_to_ddc_pin(struct drm_i915_private *dev_priv, enum port port)
2222 {
2223         u8 ddc_pin;
2224
2225         switch (port) {
2226         case PORT_A:
2227                 ddc_pin = GMBUS_PIN_1_BXT;
2228                 break;
2229         case PORT_B:
2230                 ddc_pin = GMBUS_PIN_2_BXT;
2231                 break;
2232         case PORT_C:
2233                 ddc_pin = GMBUS_PIN_9_TC1_ICP;
2234                 break;
2235         case PORT_D:
2236                 ddc_pin = GMBUS_PIN_10_TC2_ICP;
2237                 break;
2238         case PORT_E:
2239                 ddc_pin = GMBUS_PIN_11_TC3_ICP;
2240                 break;
2241         case PORT_F:
2242                 ddc_pin = GMBUS_PIN_12_TC4_ICP;
2243                 break;
2244         default:
2245                 MISSING_CASE(port);
2246                 ddc_pin = GMBUS_PIN_2_BXT;
2247                 break;
2248         }
2249         return ddc_pin;
2250 }
2251
2252 static u8 g4x_port_to_ddc_pin(struct drm_i915_private *dev_priv,
2253                               enum port port)
2254 {
2255         u8 ddc_pin;
2256
2257         switch (port) {
2258         case PORT_B:
2259                 ddc_pin = GMBUS_PIN_DPB;
2260                 break;
2261         case PORT_C:
2262                 ddc_pin = GMBUS_PIN_DPC;
2263                 break;
2264         case PORT_D:
2265                 ddc_pin = GMBUS_PIN_DPD;
2266                 break;
2267         default:
2268                 MISSING_CASE(port);
2269                 ddc_pin = GMBUS_PIN_DPB;
2270                 break;
2271         }
2272         return ddc_pin;
2273 }
2274
2275 static u8 intel_hdmi_ddc_pin(struct drm_i915_private *dev_priv,
2276                              enum port port)
2277 {
2278         const struct ddi_vbt_port_info *info =
2279                 &dev_priv->vbt.ddi_port_info[port];
2280         u8 ddc_pin;
2281
2282         if (info->alternate_ddc_pin) {
2283                 DRM_DEBUG_KMS("Using DDC pin 0x%x for port %c (VBT)\n",
2284                               info->alternate_ddc_pin, port_name(port));
2285                 return info->alternate_ddc_pin;
2286         }
2287
2288         if (IS_CHERRYVIEW(dev_priv))
2289                 ddc_pin = chv_port_to_ddc_pin(dev_priv, port);
2290         else if (IS_GEN9_LP(dev_priv))
2291                 ddc_pin = bxt_port_to_ddc_pin(dev_priv, port);
2292         else if (HAS_PCH_CNP(dev_priv))
2293                 ddc_pin = cnp_port_to_ddc_pin(dev_priv, port);
2294         else if (HAS_PCH_ICP(dev_priv))
2295                 ddc_pin = icl_port_to_ddc_pin(dev_priv, port);
2296         else
2297                 ddc_pin = g4x_port_to_ddc_pin(dev_priv, port);
2298
2299         DRM_DEBUG_KMS("Using DDC pin 0x%x for port %c (platform default)\n",
2300                       ddc_pin, port_name(port));
2301
2302         return ddc_pin;
2303 }
2304
2305 void intel_infoframe_init(struct intel_digital_port *intel_dig_port)
2306 {
2307         struct drm_i915_private *dev_priv =
2308                 to_i915(intel_dig_port->base.base.dev);
2309
2310         if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
2311                 intel_dig_port->write_infoframe = vlv_write_infoframe;
2312                 intel_dig_port->set_infoframes = vlv_set_infoframes;
2313                 intel_dig_port->infoframe_enabled = vlv_infoframe_enabled;
2314         } else if (IS_G4X(dev_priv)) {
2315                 intel_dig_port->write_infoframe = g4x_write_infoframe;
2316                 intel_dig_port->set_infoframes = g4x_set_infoframes;
2317                 intel_dig_port->infoframe_enabled = g4x_infoframe_enabled;
2318         } else if (HAS_DDI(dev_priv)) {
2319                 intel_dig_port->write_infoframe = hsw_write_infoframe;
2320                 intel_dig_port->set_infoframes = hsw_set_infoframes;
2321                 intel_dig_port->infoframe_enabled = hsw_infoframe_enabled;
2322         } else if (HAS_PCH_IBX(dev_priv)) {
2323                 intel_dig_port->write_infoframe = ibx_write_infoframe;
2324                 intel_dig_port->set_infoframes = ibx_set_infoframes;
2325                 intel_dig_port->infoframe_enabled = ibx_infoframe_enabled;
2326         } else {
2327                 intel_dig_port->write_infoframe = cpt_write_infoframe;
2328                 intel_dig_port->set_infoframes = cpt_set_infoframes;
2329                 intel_dig_port->infoframe_enabled = cpt_infoframe_enabled;
2330         }
2331 }
2332
2333 void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
2334                                struct intel_connector *intel_connector)
2335 {
2336         struct drm_connector *connector = &intel_connector->base;
2337         struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
2338         struct intel_encoder *intel_encoder = &intel_dig_port->base;
2339         struct drm_device *dev = intel_encoder->base.dev;
2340         struct drm_i915_private *dev_priv = to_i915(dev);
2341         enum port port = intel_encoder->port;
2342
2343         DRM_DEBUG_KMS("Adding HDMI connector on port %c\n",
2344                       port_name(port));
2345
2346         if (WARN(intel_dig_port->max_lanes < 4,
2347                  "Not enough lanes (%d) for HDMI on port %c\n",
2348                  intel_dig_port->max_lanes, port_name(port)))
2349                 return;
2350
2351         drm_connector_init(dev, connector, &intel_hdmi_connector_funcs,
2352                            DRM_MODE_CONNECTOR_HDMIA);
2353         drm_connector_helper_add(connector, &intel_hdmi_connector_helper_funcs);
2354
2355         connector->interlace_allowed = 1;
2356         connector->doublescan_allowed = 0;
2357         connector->stereo_allowed = 1;
2358
2359         if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv))
2360                 connector->ycbcr_420_allowed = true;
2361
2362         intel_hdmi->ddc_bus = intel_hdmi_ddc_pin(dev_priv, port);
2363
2364         if (WARN_ON(port == PORT_A))
2365                 return;
2366         intel_encoder->hpd_pin = intel_hpd_pin_default(dev_priv, port);
2367
2368         if (HAS_DDI(dev_priv))
2369                 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
2370         else
2371                 intel_connector->get_hw_state = intel_connector_get_hw_state;
2372
2373         intel_hdmi_add_properties(intel_hdmi, connector);
2374
2375         if (is_hdcp_supported(dev_priv, port)) {
2376                 int ret = intel_hdcp_init(intel_connector,
2377                                           &intel_hdmi_hdcp_shim);
2378                 if (ret)
2379                         DRM_DEBUG_KMS("HDCP init failed, skipping.\n");
2380         }
2381
2382         intel_connector_attach_encoder(intel_connector, intel_encoder);
2383         intel_hdmi->attached_connector = intel_connector;
2384
2385         /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
2386          * 0xd.  Failure to do so will result in spurious interrupts being
2387          * generated on the port when a cable is not attached.
2388          */
2389         if (IS_G45(dev_priv)) {
2390                 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
2391                 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
2392         }
2393
2394         intel_hdmi->cec_notifier = cec_notifier_get_conn(dev->dev,
2395                                                          port_identifier(port));
2396         if (!intel_hdmi->cec_notifier)
2397                 DRM_DEBUG_KMS("CEC notifier get failed\n");
2398 }
2399
2400 void intel_hdmi_init(struct drm_i915_private *dev_priv,
2401                      i915_reg_t hdmi_reg, enum port port)
2402 {
2403         struct intel_digital_port *intel_dig_port;
2404         struct intel_encoder *intel_encoder;
2405         struct intel_connector *intel_connector;
2406
2407         intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
2408         if (!intel_dig_port)
2409                 return;
2410
2411         intel_connector = intel_connector_alloc();
2412         if (!intel_connector) {
2413                 kfree(intel_dig_port);
2414                 return;
2415         }
2416
2417         intel_encoder = &intel_dig_port->base;
2418
2419         drm_encoder_init(&dev_priv->drm, &intel_encoder->base,
2420                          &intel_hdmi_enc_funcs, DRM_MODE_ENCODER_TMDS,
2421                          "HDMI %c", port_name(port));
2422
2423         intel_encoder->hotplug = intel_encoder_hotplug;
2424         intel_encoder->compute_config = intel_hdmi_compute_config;
2425         if (HAS_PCH_SPLIT(dev_priv)) {
2426                 intel_encoder->disable = pch_disable_hdmi;
2427                 intel_encoder->post_disable = pch_post_disable_hdmi;
2428         } else {
2429                 intel_encoder->disable = g4x_disable_hdmi;
2430         }
2431         intel_encoder->get_hw_state = intel_hdmi_get_hw_state;
2432         intel_encoder->get_config = intel_hdmi_get_config;
2433         if (IS_CHERRYVIEW(dev_priv)) {
2434                 intel_encoder->pre_pll_enable = chv_hdmi_pre_pll_enable;
2435                 intel_encoder->pre_enable = chv_hdmi_pre_enable;
2436                 intel_encoder->enable = vlv_enable_hdmi;
2437                 intel_encoder->post_disable = chv_hdmi_post_disable;
2438                 intel_encoder->post_pll_disable = chv_hdmi_post_pll_disable;
2439         } else if (IS_VALLEYVIEW(dev_priv)) {
2440                 intel_encoder->pre_pll_enable = vlv_hdmi_pre_pll_enable;
2441                 intel_encoder->pre_enable = vlv_hdmi_pre_enable;
2442                 intel_encoder->enable = vlv_enable_hdmi;
2443                 intel_encoder->post_disable = vlv_hdmi_post_disable;
2444         } else {
2445                 intel_encoder->pre_enable = intel_hdmi_pre_enable;
2446                 if (HAS_PCH_CPT(dev_priv))
2447                         intel_encoder->enable = cpt_enable_hdmi;
2448                 else if (HAS_PCH_IBX(dev_priv))
2449                         intel_encoder->enable = ibx_enable_hdmi;
2450                 else
2451                         intel_encoder->enable = g4x_enable_hdmi;
2452         }
2453
2454         intel_encoder->type = INTEL_OUTPUT_HDMI;
2455         intel_encoder->power_domain = intel_port_to_power_domain(port);
2456         intel_encoder->port = port;
2457         if (IS_CHERRYVIEW(dev_priv)) {
2458                 if (port == PORT_D)
2459                         intel_encoder->crtc_mask = 1 << 2;
2460                 else
2461                         intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
2462         } else {
2463                 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
2464         }
2465         intel_encoder->cloneable = 1 << INTEL_OUTPUT_ANALOG;
2466         /*
2467          * BSpec is unclear about HDMI+HDMI cloning on g4x, but it seems
2468          * to work on real hardware. And since g4x can send infoframes to
2469          * only one port anyway, nothing is lost by allowing it.
2470          */
2471         if (IS_G4X(dev_priv))
2472                 intel_encoder->cloneable |= 1 << INTEL_OUTPUT_HDMI;
2473
2474         intel_dig_port->hdmi.hdmi_reg = hdmi_reg;
2475         intel_dig_port->dp.output_reg = INVALID_MMIO_REG;
2476         intel_dig_port->max_lanes = 4;
2477
2478         intel_infoframe_init(intel_dig_port);
2479
2480         intel_hdmi_init_connector(intel_dig_port, intel_connector);
2481 }