2 * Copyright(c) 2011-2016 Intel Corporation. All rights reserved.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
24 * Eddie Dong <eddie.dong@intel.com>
25 * Jike Song <jike.song@intel.com>
28 * Zhi Wang <zhi.a.wang@intel.com>
29 * Min He <min.he@intel.com>
30 * Bing Niu <bing.niu@intel.com>
38 INTEL_GVT_PCI_BAR_GTTMMIO = 0,
39 INTEL_GVT_PCI_BAR_APERTURE,
40 INTEL_GVT_PCI_BAR_PIO,
41 INTEL_GVT_PCI_BAR_MAX,
44 /* bitmap for writable bits (RW or RW1C bits, but cannot co-exist in one
45 * byte) byte by byte in standard pci configuration space. (not the full
48 static const u8 pci_cfg_space_rw_bmp[PCI_INTERRUPT_LINE + 4] = {
49 [PCI_COMMAND] = 0xff, 0x07,
50 [PCI_STATUS] = 0x00, 0xf9, /* the only one RW1C byte */
51 [PCI_CACHE_LINE_SIZE] = 0xff,
52 [PCI_BASE_ADDRESS_0 ... PCI_CARDBUS_CIS - 1] = 0xff,
53 [PCI_ROM_ADDRESS] = 0x01, 0xf8, 0xff, 0xff,
54 [PCI_INTERRUPT_LINE] = 0xff,
58 * vgpu_pci_cfg_mem_write - write virtual cfg space memory
60 * Use this function to write virtual cfg space memory.
61 * For standard cfg space, only RW bits can be changed,
62 * and we emulates the RW1C behavior of PCI_STATUS register.
64 static void vgpu_pci_cfg_mem_write(struct intel_vgpu *vgpu, unsigned int off,
65 u8 *src, unsigned int bytes)
67 u8 *cfg_base = vgpu_cfg_space(vgpu);
71 for (; i < bytes && (off + i < sizeof(pci_cfg_space_rw_bmp)); i++) {
72 mask = pci_cfg_space_rw_bmp[off + i];
73 old = cfg_base[off + i];
77 * The PCI_STATUS high byte has RW1C bits, here
78 * emulates clear by writing 1 for these bits.
79 * Writing a 0b to RW1C bits has no effect.
81 if (off + i == PCI_STATUS + 1)
82 new = (~new & old) & mask;
84 cfg_base[off + i] = (old & ~mask) | new;
87 /* For other configuration space directly copy as it is. */
89 memcpy(cfg_base + off + i, src + i, bytes - i);
93 * intel_vgpu_emulate_cfg_read - emulate vGPU configuration space read
96 * Zero on success, negative error code if failed.
98 int intel_vgpu_emulate_cfg_read(struct intel_vgpu *vgpu, unsigned int offset,
99 void *p_data, unsigned int bytes)
101 if (WARN_ON(bytes > 4))
104 if (WARN_ON(offset + bytes > INTEL_GVT_MAX_CFG_SPACE_SZ))
107 memcpy(p_data, vgpu_cfg_space(vgpu) + offset, bytes);
111 static int map_aperture(struct intel_vgpu *vgpu, bool map)
113 u64 first_gfn, first_mfn;
117 if (map == vgpu->cfg_space.bar[INTEL_GVT_PCI_BAR_APERTURE].tracked)
120 val = vgpu_cfg_space(vgpu)[PCI_BASE_ADDRESS_2];
121 if (val & PCI_BASE_ADDRESS_MEM_TYPE_64)
122 val = *(u64 *)(vgpu_cfg_space(vgpu) + PCI_BASE_ADDRESS_2);
124 val = *(u32 *)(vgpu_cfg_space(vgpu) + PCI_BASE_ADDRESS_2);
126 first_gfn = (val + vgpu_aperture_offset(vgpu)) >> PAGE_SHIFT;
127 first_mfn = vgpu_aperture_pa_base(vgpu) >> PAGE_SHIFT;
129 ret = intel_gvt_hypervisor_map_gfn_to_mfn(vgpu, first_gfn,
131 vgpu_aperture_sz(vgpu) >>
136 vgpu->cfg_space.bar[INTEL_GVT_PCI_BAR_APERTURE].tracked = map;
140 static int trap_gttmmio(struct intel_vgpu *vgpu, bool trap)
146 if (trap == vgpu->cfg_space.bar[INTEL_GVT_PCI_BAR_GTTMMIO].tracked)
149 val = vgpu_cfg_space(vgpu)[PCI_BASE_ADDRESS_0];
150 if (val & PCI_BASE_ADDRESS_MEM_TYPE_64)
151 start = *(u64 *)(vgpu_cfg_space(vgpu) + PCI_BASE_ADDRESS_0);
153 start = *(u32 *)(vgpu_cfg_space(vgpu) + PCI_BASE_ADDRESS_0);
155 start &= ~GENMASK(3, 0);
156 end = start + vgpu->cfg_space.bar[INTEL_GVT_PCI_BAR_GTTMMIO].size - 1;
158 ret = intel_gvt_hypervisor_set_trap_area(vgpu, start, end, trap);
162 vgpu->cfg_space.bar[INTEL_GVT_PCI_BAR_GTTMMIO].tracked = trap;
166 static int emulate_pci_command_write(struct intel_vgpu *vgpu,
167 unsigned int offset, void *p_data, unsigned int bytes)
169 u8 old = vgpu_cfg_space(vgpu)[offset];
170 u8 new = *(u8 *)p_data;
171 u8 changed = old ^ new;
174 vgpu_pci_cfg_mem_write(vgpu, offset, p_data, bytes);
175 if (!(changed & PCI_COMMAND_MEMORY))
178 if (old & PCI_COMMAND_MEMORY) {
179 ret = trap_gttmmio(vgpu, false);
182 ret = map_aperture(vgpu, false);
186 ret = trap_gttmmio(vgpu, true);
189 ret = map_aperture(vgpu, true);
197 static int emulate_pci_bar_write(struct intel_vgpu *vgpu, unsigned int offset,
198 void *p_data, unsigned int bytes)
200 unsigned int bar_index =
201 (rounddown(offset, 8) % PCI_BASE_ADDRESS_0) / 8;
202 u32 new = *(u32 *)(p_data);
203 bool lo = IS_ALIGNED(offset, 8);
207 vgpu_cfg_space(vgpu)[PCI_COMMAND] & PCI_COMMAND_MEMORY;
209 if (WARN_ON(bar_index >= INTEL_GVT_PCI_BAR_MAX))
212 if (new == 0xffffffff) {
214 * Power-up software can determine how much address
215 * space the device requires by writing a value of
216 * all 1's to the register and then reading the value
217 * back. The device will return 0's in all don't-care
220 size = vgpu->cfg_space.bar[bar_index].size;
222 new = rounddown(new, size);
224 u32 val = vgpu_cfg_space(vgpu)[rounddown(offset, 8)];
225 /* for 32bit mode bar it returns all-0 in upper 32
226 * bit, for 64bit mode bar it will calculate the
227 * size with lower 32bit and return the corresponding
230 if (val & PCI_BASE_ADDRESS_MEM_TYPE_64)
231 new &= (~(size-1)) >> 32;
236 * Unmapp & untrap the BAR, since guest hasn't configured a
240 case INTEL_GVT_PCI_BAR_GTTMMIO:
241 ret = trap_gttmmio(vgpu, false);
243 case INTEL_GVT_PCI_BAR_APERTURE:
244 ret = map_aperture(vgpu, false);
247 intel_vgpu_write_pci_bar(vgpu, offset, new, lo);
250 * Unmapp & untrap the old BAR first, since guest has
251 * re-configured the BAR
254 case INTEL_GVT_PCI_BAR_GTTMMIO:
255 ret = trap_gttmmio(vgpu, false);
257 case INTEL_GVT_PCI_BAR_APERTURE:
258 ret = map_aperture(vgpu, false);
261 intel_vgpu_write_pci_bar(vgpu, offset, new, lo);
262 /* Track the new BAR */
265 case INTEL_GVT_PCI_BAR_GTTMMIO:
266 ret = trap_gttmmio(vgpu, true);
268 case INTEL_GVT_PCI_BAR_APERTURE:
269 ret = map_aperture(vgpu, true);
278 * intel_vgpu_emulate_cfg_read - emulate vGPU configuration space write
281 * Zero on success, negative error code if failed.
283 int intel_vgpu_emulate_cfg_write(struct intel_vgpu *vgpu, unsigned int offset,
284 void *p_data, unsigned int bytes)
291 if (WARN_ON(bytes > 4))
294 if (WARN_ON(offset + bytes > INTEL_GVT_MAX_CFG_SPACE_SZ))
297 /* First check if it's PCI_COMMAND */
298 if (IS_ALIGNED(offset, 2) && offset == PCI_COMMAND) {
299 if (WARN_ON(bytes > 2))
301 return emulate_pci_command_write(vgpu, offset, p_data, bytes);
304 switch (rounddown(offset, 4)) {
305 case PCI_BASE_ADDRESS_0:
306 case PCI_BASE_ADDRESS_1:
307 case PCI_BASE_ADDRESS_2:
308 case PCI_BASE_ADDRESS_3:
309 if (WARN_ON(!IS_ALIGNED(offset, 4)))
311 return emulate_pci_bar_write(vgpu, offset, p_data, bytes);
313 case INTEL_GVT_PCI_SWSCI:
314 if (WARN_ON(!IS_ALIGNED(offset, 4)))
316 ret = intel_vgpu_emulate_opregion_request(vgpu, *(u32 *)p_data);
321 case INTEL_GVT_PCI_OPREGION:
322 if (WARN_ON(!IS_ALIGNED(offset, 4)))
324 ret = intel_vgpu_init_opregion(vgpu, *(u32 *)p_data);
328 vgpu_pci_cfg_mem_write(vgpu, offset, p_data, bytes);
331 vgpu_pci_cfg_mem_write(vgpu, offset, p_data, bytes);
338 * intel_vgpu_init_cfg_space - init vGPU configuration space when create vGPU
341 * @primary: is the vGPU presented as primary
344 void intel_vgpu_init_cfg_space(struct intel_vgpu *vgpu,
347 struct intel_gvt *gvt = vgpu->gvt;
348 const struct intel_gvt_device_info *info = &gvt->device_info;
352 memcpy(vgpu_cfg_space(vgpu), gvt->firmware.cfg_space,
353 info->cfg_space_size);
356 vgpu_cfg_space(vgpu)[PCI_CLASS_DEVICE] =
357 INTEL_GVT_PCI_CLASS_VGA_OTHER;
358 vgpu_cfg_space(vgpu)[PCI_CLASS_PROG] =
359 INTEL_GVT_PCI_CLASS_VGA_OTHER;
362 /* Show guest that there isn't any stolen memory.*/
363 gmch_ctl = (u16 *)(vgpu_cfg_space(vgpu) + INTEL_GVT_PCI_GMCH_CONTROL);
364 *gmch_ctl &= ~(BDW_GMCH_GMS_MASK << BDW_GMCH_GMS_SHIFT);
366 intel_vgpu_write_pci_bar(vgpu, PCI_BASE_ADDRESS_2,
367 gvt_aperture_pa_base(gvt), true);
369 vgpu_cfg_space(vgpu)[PCI_COMMAND] &= ~(PCI_COMMAND_IO
371 | PCI_COMMAND_MASTER);
373 * Clear the bar upper 32bit and let guest to assign the new value
375 memset(vgpu_cfg_space(vgpu) + PCI_BASE_ADDRESS_1, 0, 4);
376 memset(vgpu_cfg_space(vgpu) + PCI_BASE_ADDRESS_3, 0, 4);
377 memset(vgpu_cfg_space(vgpu) + INTEL_GVT_PCI_OPREGION, 0, 4);
379 for (i = 0; i < INTEL_GVT_MAX_BAR_NUM; i++) {
380 vgpu->cfg_space.bar[i].size = pci_resource_len(
381 gvt->dev_priv->drm.pdev, i * 2);
382 vgpu->cfg_space.bar[i].tracked = false;
387 * intel_vgpu_reset_cfg_space - reset vGPU configuration space
392 void intel_vgpu_reset_cfg_space(struct intel_vgpu *vgpu)
394 u8 cmd = vgpu_cfg_space(vgpu)[PCI_COMMAND];
395 bool primary = vgpu_cfg_space(vgpu)[PCI_CLASS_DEVICE] !=
396 INTEL_GVT_PCI_CLASS_VGA_OTHER;
398 if (cmd & PCI_COMMAND_MEMORY) {
399 trap_gttmmio(vgpu, false);
400 map_aperture(vgpu, false);
404 * Currently we only do such reset when vGPU is not
405 * owned by any VM, so we simply restore entire cfg
406 * space to default value.
408 intel_vgpu_init_cfg_space(vgpu, primary);