Merge tag 'drm-misc-fixes-2017-11-13' of git://anongit.freedesktop.org/drm/drm-misc...
[sfrench/cifs-2.6.git] / drivers / gpu / drm / amd / amdgpu / amdgpu_ring.h
1 /*
2  * Copyright 2016 Advanced Micro Devices, Inc.
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice shall be included in
12  * all copies or substantial portions of the Software.
13  *
14  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20  * OTHER DEALINGS IN THE SOFTWARE.
21  *
22  * Authors: Christian König
23  */
24 #ifndef __AMDGPU_RING_H__
25 #define __AMDGPU_RING_H__
26
27 #include <drm/amdgpu_drm.h>
28 #include "gpu_scheduler.h"
29
30 /* max number of rings */
31 #define AMDGPU_MAX_RINGS                18
32 #define AMDGPU_MAX_GFX_RINGS            1
33 #define AMDGPU_MAX_COMPUTE_RINGS        8
34 #define AMDGPU_MAX_VCE_RINGS            3
35 #define AMDGPU_MAX_UVD_ENC_RINGS        2
36
37 /* some special values for the owner field */
38 #define AMDGPU_FENCE_OWNER_UNDEFINED    ((void*)0ul)
39 #define AMDGPU_FENCE_OWNER_VM           ((void*)1ul)
40
41 #define AMDGPU_FENCE_FLAG_64BIT         (1 << 0)
42 #define AMDGPU_FENCE_FLAG_INT           (1 << 1)
43
44 enum amdgpu_ring_type {
45         AMDGPU_RING_TYPE_GFX,
46         AMDGPU_RING_TYPE_COMPUTE,
47         AMDGPU_RING_TYPE_SDMA,
48         AMDGPU_RING_TYPE_UVD,
49         AMDGPU_RING_TYPE_VCE,
50         AMDGPU_RING_TYPE_KIQ,
51         AMDGPU_RING_TYPE_UVD_ENC,
52         AMDGPU_RING_TYPE_VCN_DEC,
53         AMDGPU_RING_TYPE_VCN_ENC
54 };
55
56 struct amdgpu_device;
57 struct amdgpu_ring;
58 struct amdgpu_ib;
59 struct amdgpu_cs_parser;
60 struct amdgpu_job;
61
62 /*
63  * Fences.
64  */
65 struct amdgpu_fence_driver {
66         uint64_t                        gpu_addr;
67         volatile uint32_t               *cpu_addr;
68         /* sync_seq is protected by ring emission lock */
69         uint32_t                        sync_seq;
70         atomic_t                        last_seq;
71         bool                            initialized;
72         struct amdgpu_irq_src           *irq_src;
73         unsigned                        irq_type;
74         struct timer_list               fallback_timer;
75         unsigned                        num_fences_mask;
76         spinlock_t                      lock;
77         struct dma_fence                **fences;
78 };
79
80 int amdgpu_fence_driver_init(struct amdgpu_device *adev);
81 void amdgpu_fence_driver_fini(struct amdgpu_device *adev);
82 void amdgpu_fence_driver_force_completion(struct amdgpu_device *adev);
83 void amdgpu_fence_driver_force_completion_ring(struct amdgpu_ring *ring);
84
85 int amdgpu_fence_driver_init_ring(struct amdgpu_ring *ring,
86                                   unsigned num_hw_submission);
87 int amdgpu_fence_driver_start_ring(struct amdgpu_ring *ring,
88                                    struct amdgpu_irq_src *irq_src,
89                                    unsigned irq_type);
90 void amdgpu_fence_driver_suspend(struct amdgpu_device *adev);
91 void amdgpu_fence_driver_resume(struct amdgpu_device *adev);
92 int amdgpu_fence_emit(struct amdgpu_ring *ring, struct dma_fence **fence);
93 int amdgpu_fence_emit_polling(struct amdgpu_ring *ring, uint32_t *s);
94 void amdgpu_fence_process(struct amdgpu_ring *ring);
95 int amdgpu_fence_wait_empty(struct amdgpu_ring *ring);
96 signed long amdgpu_fence_wait_polling(struct amdgpu_ring *ring,
97                                       uint32_t wait_seq,
98                                       signed long timeout);
99 unsigned amdgpu_fence_count_emitted(struct amdgpu_ring *ring);
100
101 /*
102  * Rings.
103  */
104
105 /* provided by hw blocks that expose a ring buffer for commands */
106 struct amdgpu_ring_funcs {
107         enum amdgpu_ring_type   type;
108         uint32_t                align_mask;
109         u32                     nop;
110         bool                    support_64bit_ptrs;
111         unsigned                vmhub;
112
113         /* ring read/write ptr handling */
114         u64 (*get_rptr)(struct amdgpu_ring *ring);
115         u64 (*get_wptr)(struct amdgpu_ring *ring);
116         void (*set_wptr)(struct amdgpu_ring *ring);
117         /* validating and patching of IBs */
118         int (*parse_cs)(struct amdgpu_cs_parser *p, uint32_t ib_idx);
119         /* constants to calculate how many DW are needed for an emit */
120         unsigned emit_frame_size;
121         unsigned emit_ib_size;
122         /* command emit functions */
123         void (*emit_ib)(struct amdgpu_ring *ring,
124                         struct amdgpu_ib *ib,
125                         unsigned vm_id, bool ctx_switch);
126         void (*emit_fence)(struct amdgpu_ring *ring, uint64_t addr,
127                            uint64_t seq, unsigned flags);
128         void (*emit_pipeline_sync)(struct amdgpu_ring *ring);
129         void (*emit_vm_flush)(struct amdgpu_ring *ring, unsigned vm_id,
130                               uint64_t pd_addr);
131         void (*emit_hdp_flush)(struct amdgpu_ring *ring);
132         void (*emit_hdp_invalidate)(struct amdgpu_ring *ring);
133         void (*emit_gds_switch)(struct amdgpu_ring *ring, uint32_t vmid,
134                                 uint32_t gds_base, uint32_t gds_size,
135                                 uint32_t gws_base, uint32_t gws_size,
136                                 uint32_t oa_base, uint32_t oa_size);
137         /* testing functions */
138         int (*test_ring)(struct amdgpu_ring *ring);
139         int (*test_ib)(struct amdgpu_ring *ring, long timeout);
140         /* insert NOP packets */
141         void (*insert_nop)(struct amdgpu_ring *ring, uint32_t count);
142         void (*insert_start)(struct amdgpu_ring *ring);
143         void (*insert_end)(struct amdgpu_ring *ring);
144         /* pad the indirect buffer to the necessary number of dw */
145         void (*pad_ib)(struct amdgpu_ring *ring, struct amdgpu_ib *ib);
146         unsigned (*init_cond_exec)(struct amdgpu_ring *ring);
147         void (*patch_cond_exec)(struct amdgpu_ring *ring, unsigned offset);
148         /* note usage for clock and power gating */
149         void (*begin_use)(struct amdgpu_ring *ring);
150         void (*end_use)(struct amdgpu_ring *ring);
151         void (*emit_switch_buffer) (struct amdgpu_ring *ring);
152         void (*emit_cntxcntl) (struct amdgpu_ring *ring, uint32_t flags);
153         void (*emit_rreg)(struct amdgpu_ring *ring, uint32_t reg);
154         void (*emit_wreg)(struct amdgpu_ring *ring, uint32_t reg, uint32_t val);
155         void (*emit_tmz)(struct amdgpu_ring *ring, bool start);
156         /* priority functions */
157         void (*set_priority) (struct amdgpu_ring *ring,
158                               enum amd_sched_priority priority);
159 };
160
161 struct amdgpu_ring {
162         struct amdgpu_device            *adev;
163         const struct amdgpu_ring_funcs  *funcs;
164         struct amdgpu_fence_driver      fence_drv;
165         struct amd_gpu_scheduler        sched;
166         struct list_head                lru_list;
167
168         struct amdgpu_bo        *ring_obj;
169         volatile uint32_t       *ring;
170         unsigned                rptr_offs;
171         u64                     wptr;
172         u64                     wptr_old;
173         unsigned                ring_size;
174         unsigned                max_dw;
175         int                     count_dw;
176         uint64_t                gpu_addr;
177         uint64_t                ptr_mask;
178         uint32_t                buf_mask;
179         bool                    ready;
180         u32                     idx;
181         u32                     me;
182         u32                     pipe;
183         u32                     queue;
184         struct amdgpu_bo        *mqd_obj;
185         uint64_t                mqd_gpu_addr;
186         void                    *mqd_ptr;
187         uint64_t                eop_gpu_addr;
188         u32                     doorbell_index;
189         bool                    use_doorbell;
190         unsigned                wptr_offs;
191         unsigned                fence_offs;
192         uint64_t                current_ctx;
193         char                    name[16];
194         unsigned                cond_exe_offs;
195         u64                     cond_exe_gpu_addr;
196         volatile u32            *cond_exe_cpu_addr;
197         unsigned                vm_inv_eng;
198         bool                    has_compute_vm_bug;
199
200         atomic_t                num_jobs[AMD_SCHED_PRIORITY_MAX];
201         struct mutex            priority_mutex;
202         /* protected by priority_mutex */
203         int                     priority;
204
205 #if defined(CONFIG_DEBUG_FS)
206         struct dentry *ent;
207 #endif
208 };
209
210 int amdgpu_ring_alloc(struct amdgpu_ring *ring, unsigned ndw);
211 void amdgpu_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count);
212 void amdgpu_ring_generic_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib);
213 void amdgpu_ring_commit(struct amdgpu_ring *ring);
214 void amdgpu_ring_undo(struct amdgpu_ring *ring);
215 void amdgpu_ring_priority_get(struct amdgpu_ring *ring,
216                               enum amd_sched_priority priority);
217 void amdgpu_ring_priority_put(struct amdgpu_ring *ring,
218                               enum amd_sched_priority priority);
219 int amdgpu_ring_init(struct amdgpu_device *adev, struct amdgpu_ring *ring,
220                      unsigned ring_size, struct amdgpu_irq_src *irq_src,
221                      unsigned irq_type);
222 void amdgpu_ring_fini(struct amdgpu_ring *ring);
223 int amdgpu_ring_lru_get(struct amdgpu_device *adev, int type,
224                         int *blacklist, int num_blacklist,
225                         bool lru_pipe_order, struct amdgpu_ring **ring);
226 void amdgpu_ring_lru_touch(struct amdgpu_device *adev, struct amdgpu_ring *ring);
227 static inline void amdgpu_ring_clear_ring(struct amdgpu_ring *ring)
228 {
229         int i = 0;
230         while (i <= ring->buf_mask)
231                 ring->ring[i++] = ring->funcs->nop;
232
233 }
234
235 static inline void amdgpu_ring_write(struct amdgpu_ring *ring, uint32_t v)
236 {
237         if (ring->count_dw <= 0)
238                 DRM_ERROR("amdgpu: writing more dwords to the ring than expected!\n");
239         ring->ring[ring->wptr++ & ring->buf_mask] = v;
240         ring->wptr &= ring->ptr_mask;
241         ring->count_dw--;
242 }
243
244 static inline void amdgpu_ring_write_multiple(struct amdgpu_ring *ring,
245                                               void *src, int count_dw)
246 {
247         unsigned occupied, chunk1, chunk2;
248         void *dst;
249
250         if (unlikely(ring->count_dw < count_dw))
251                 DRM_ERROR("amdgpu: writing more dwords to the ring than expected!\n");
252
253         occupied = ring->wptr & ring->buf_mask;
254         dst = (void *)&ring->ring[occupied];
255         chunk1 = ring->buf_mask + 1 - occupied;
256         chunk1 = (chunk1 >= count_dw) ? count_dw: chunk1;
257         chunk2 = count_dw - chunk1;
258         chunk1 <<= 2;
259         chunk2 <<= 2;
260
261         if (chunk1)
262                 memcpy(dst, src, chunk1);
263
264         if (chunk2) {
265                 src += chunk1;
266                 dst = (void *)ring->ring;
267                 memcpy(dst, src, chunk2);
268         }
269
270         ring->wptr += count_dw;
271         ring->wptr &= ring->ptr_mask;
272         ring->count_dw -= count_dw;
273 }
274
275 #endif