2 * Copyright 2017, Nicholas Piggin, IBM Corporation
3 * Licensed under GPLv2.
6 #define pr_fmt(fmt) "dt-cpu-ftrs: " fmt
8 #include <linux/export.h>
9 #include <linux/init.h>
10 #include <linux/jump_label.h>
11 #include <linux/libfdt.h>
12 #include <linux/memblock.h>
13 #include <linux/printk.h>
14 #include <linux/sched.h>
15 #include <linux/string.h>
16 #include <linux/threads.h>
18 #include <asm/cputable.h>
19 #include <asm/dt_cpu_ftrs.h>
21 #include <asm/oprofile_impl.h>
23 #include <asm/setup.h>
26 /* Device-tree visible constants follow */
27 #define ISA_V2_07B 2070
28 #define ISA_V3_0B 3000
30 #define USABLE_PR (1U << 0)
31 #define USABLE_OS (1U << 1)
32 #define USABLE_HV (1U << 2)
34 #define HV_SUPPORT_HFSCR (1U << 0)
35 #define OS_SUPPORT_FSCR (1U << 0)
37 /* For parsing, we define all bits set as "NONE" case */
38 #define HV_SUPPORT_NONE 0xffffffffU
39 #define OS_SUPPORT_NONE 0xffffffffU
41 struct dt_cpu_feature {
44 uint32_t usable_privilege;
47 uint32_t hfscr_bit_nr;
49 uint32_t hwcap_bit_nr;
56 #define MMU_FTRS_HASH_BASE (MMU_FTRS_POWER8)
58 #define COMMON_USER_BASE (PPC_FEATURE_32 | PPC_FEATURE_64 | \
59 PPC_FEATURE_ARCH_2_06 |\
60 PPC_FEATURE_ICACHE_SNOOP)
61 #define COMMON_USER2_BASE (PPC_FEATURE2_ARCH_2_07 | \
67 extern long __machine_check_early_realmode_p8(struct pt_regs *regs);
68 extern long __machine_check_early_realmode_p9(struct pt_regs *regs);
79 static void (*init_pmu_registers)(void);
81 static void __restore_cpu_cpufeatures(void)
86 * LPCR is restored by the power on engine already. It can be changed
87 * after early init e.g., by radix enable, and we have no unified API
88 * for saving and restoring such SPRs.
90 * This ->restore hook should really be removed from idle and register
91 * restore moved directly into the idle restore code, because this code
92 * doesn't know how idle is implemented or what it needs restored here.
94 * The best we can do to accommodate secondary boot and idle restore
95 * for now is "or" LPCR with existing.
97 lpcr = mfspr(SPRN_LPCR);
98 lpcr |= system_registers.lpcr;
99 lpcr &= ~system_registers.lpcr_clear;
100 mtspr(SPRN_LPCR, lpcr);
103 mtspr(SPRN_HFSCR, system_registers.hfscr);
106 mtspr(SPRN_FSCR, system_registers.fscr);
108 if (init_pmu_registers)
109 init_pmu_registers();
112 static char dt_cpu_name[64];
114 static struct cpu_spec __initdata base_cpu_spec = {
116 .cpu_features = CPU_FTRS_DT_CPU_BASE,
117 .cpu_user_features = COMMON_USER_BASE,
118 .cpu_user_features2 = COMMON_USER2_BASE,
120 .icache_bsize = 32, /* minimum block size, fixed by */
121 .dcache_bsize = 32, /* cache info init. */
123 .pmc_type = PPC_PMC_DEFAULT,
124 .oprofile_cpu_type = NULL,
125 .oprofile_type = PPC_OPROFILE_INVALID,
127 .cpu_restore = __restore_cpu_cpufeatures,
128 .machine_check_early = NULL,
132 static void __init cpufeatures_setup_cpu(void)
134 set_cur_cpu_spec(&base_cpu_spec);
136 cur_cpu_spec->pvr_mask = -1;
137 cur_cpu_spec->pvr_value = mfspr(SPRN_PVR);
139 /* Initialize the base environment -- clear FSCR/HFSCR. */
140 hv_mode = !!(mfmsr() & MSR_HV);
142 /* CPU_FTR_HVMODE is used early in PACA setup */
143 cur_cpu_spec->cpu_features |= CPU_FTR_HVMODE;
144 mtspr(SPRN_HFSCR, 0);
149 * LPCR does not get cleared, to match behaviour with secondaries
150 * in __restore_cpu_cpufeatures. Once the idle code is fixed, this
151 * could clear LPCR too.
155 static int __init feat_try_enable_unknown(struct dt_cpu_feature *f)
157 if (f->hv_support == HV_SUPPORT_NONE) {
158 } else if (f->hv_support & HV_SUPPORT_HFSCR) {
159 u64 hfscr = mfspr(SPRN_HFSCR);
160 hfscr |= 1UL << f->hfscr_bit_nr;
161 mtspr(SPRN_HFSCR, hfscr);
163 /* Does not have a known recipe */
167 if (f->os_support == OS_SUPPORT_NONE) {
168 } else if (f->os_support & OS_SUPPORT_FSCR) {
169 u64 fscr = mfspr(SPRN_FSCR);
170 fscr |= 1UL << f->fscr_bit_nr;
171 mtspr(SPRN_FSCR, fscr);
173 /* Does not have a known recipe */
177 if ((f->usable_privilege & USABLE_PR) && (f->hwcap_bit_nr != -1)) {
178 uint32_t word = f->hwcap_bit_nr / 32;
179 uint32_t bit = f->hwcap_bit_nr % 32;
182 cur_cpu_spec->cpu_user_features |= 1U << bit;
184 cur_cpu_spec->cpu_user_features2 |= 1U << bit;
186 pr_err("%s could not advertise to user (no hwcap bits)\n", f->name);
192 static int __init feat_enable(struct dt_cpu_feature *f)
194 if (f->hv_support != HV_SUPPORT_NONE) {
195 if (f->hfscr_bit_nr != -1) {
196 u64 hfscr = mfspr(SPRN_HFSCR);
197 hfscr |= 1UL << f->hfscr_bit_nr;
198 mtspr(SPRN_HFSCR, hfscr);
202 if (f->os_support != OS_SUPPORT_NONE) {
203 if (f->fscr_bit_nr != -1) {
204 u64 fscr = mfspr(SPRN_FSCR);
205 fscr |= 1UL << f->fscr_bit_nr;
206 mtspr(SPRN_FSCR, fscr);
210 if ((f->usable_privilege & USABLE_PR) && (f->hwcap_bit_nr != -1)) {
211 uint32_t word = f->hwcap_bit_nr / 32;
212 uint32_t bit = f->hwcap_bit_nr % 32;
215 cur_cpu_spec->cpu_user_features |= 1U << bit;
217 cur_cpu_spec->cpu_user_features2 |= 1U << bit;
219 pr_err("CPU feature: %s could not advertise to user (no hwcap bits)\n", f->name);
225 static int __init feat_disable(struct dt_cpu_feature *f)
230 static int __init feat_enable_hv(struct dt_cpu_feature *f)
235 pr_err("CPU feature hypervisor present in device tree but HV mode not enabled in the CPU. Ignoring.\n");
241 lpcr = mfspr(SPRN_LPCR);
242 lpcr &= ~LPCR_LPES0; /* HV external interrupts */
243 mtspr(SPRN_LPCR, lpcr);
245 cur_cpu_spec->cpu_features |= CPU_FTR_HVMODE;
250 static int __init feat_enable_le(struct dt_cpu_feature *f)
252 cur_cpu_spec->cpu_user_features |= PPC_FEATURE_TRUE_LE;
256 static int __init feat_enable_smt(struct dt_cpu_feature *f)
258 cur_cpu_spec->cpu_features |= CPU_FTR_SMT;
259 cur_cpu_spec->cpu_user_features |= PPC_FEATURE_SMT;
263 static int __init feat_enable_idle_nap(struct dt_cpu_feature *f)
267 /* Set PECE wakeup modes for ISA 207 */
268 lpcr = mfspr(SPRN_LPCR);
272 mtspr(SPRN_LPCR, lpcr);
277 static int __init feat_enable_align_dsisr(struct dt_cpu_feature *f)
279 cur_cpu_spec->cpu_features &= ~CPU_FTR_NODSISRALIGN;
284 static int __init feat_enable_idle_stop(struct dt_cpu_feature *f)
288 /* Set PECE wakeup modes for ISAv3.0B */
289 lpcr = mfspr(SPRN_LPCR);
293 mtspr(SPRN_LPCR, lpcr);
298 static int __init feat_enable_mmu_hash(struct dt_cpu_feature *f)
302 lpcr = mfspr(SPRN_LPCR);
308 lpcr |= 0x10UL << LPCR_VRMASD_SH; /* L=1 LP=00 */
309 mtspr(SPRN_LPCR, lpcr);
311 cur_cpu_spec->mmu_features |= MMU_FTRS_HASH_BASE;
312 cur_cpu_spec->cpu_user_features |= PPC_FEATURE_HAS_MMU;
317 static int __init feat_enable_mmu_hash_v3(struct dt_cpu_feature *f)
321 system_registers.lpcr_clear |= (LPCR_ISL | LPCR_UPRT | LPCR_HR);
322 lpcr = mfspr(SPRN_LPCR);
323 lpcr &= ~(LPCR_ISL | LPCR_UPRT | LPCR_HR);
324 mtspr(SPRN_LPCR, lpcr);
326 cur_cpu_spec->mmu_features |= MMU_FTRS_HASH_BASE;
327 cur_cpu_spec->cpu_user_features |= PPC_FEATURE_HAS_MMU;
333 static int __init feat_enable_mmu_radix(struct dt_cpu_feature *f)
335 #ifdef CONFIG_PPC_RADIX_MMU
336 cur_cpu_spec->mmu_features |= MMU_FTR_TYPE_RADIX;
337 cur_cpu_spec->mmu_features |= MMU_FTRS_HASH_BASE;
338 cur_cpu_spec->cpu_user_features |= PPC_FEATURE_HAS_MMU;
345 static int __init feat_enable_dscr(struct dt_cpu_feature *f)
351 lpcr = mfspr(SPRN_LPCR);
353 lpcr |= (4UL << LPCR_DPFD_SH);
354 mtspr(SPRN_LPCR, lpcr);
359 static void hfscr_pmu_enable(void)
361 u64 hfscr = mfspr(SPRN_HFSCR);
362 hfscr |= PPC_BIT(60);
363 mtspr(SPRN_HFSCR, hfscr);
366 static void init_pmu_power8(void)
369 mtspr(SPRN_MMCRC, 0);
370 mtspr(SPRN_MMCRH, 0);
373 mtspr(SPRN_MMCRA, 0);
374 mtspr(SPRN_MMCR0, 0);
375 mtspr(SPRN_MMCR1, 0);
376 mtspr(SPRN_MMCR2, 0);
377 mtspr(SPRN_MMCRS, 0);
380 static int __init feat_enable_mce_power8(struct dt_cpu_feature *f)
382 cur_cpu_spec->platform = "power8";
383 cur_cpu_spec->machine_check_early = __machine_check_early_realmode_p8;
388 static int __init feat_enable_pmu_power8(struct dt_cpu_feature *f)
393 init_pmu_registers = init_pmu_power8;
395 cur_cpu_spec->cpu_features |= CPU_FTR_MMCRA;
396 cur_cpu_spec->cpu_user_features |= PPC_FEATURE_PSERIES_PERFMON_COMPAT;
397 if (pvr_version_is(PVR_POWER8E))
398 cur_cpu_spec->cpu_features |= CPU_FTR_PMAO_BUG;
400 cur_cpu_spec->num_pmcs = 6;
401 cur_cpu_spec->pmc_type = PPC_PMC_IBM;
402 cur_cpu_spec->oprofile_cpu_type = "ppc64/power8";
407 static void init_pmu_power9(void)
410 mtspr(SPRN_MMCRC, 0);
412 mtspr(SPRN_MMCRA, 0);
413 mtspr(SPRN_MMCR0, 0);
414 mtspr(SPRN_MMCR1, 0);
415 mtspr(SPRN_MMCR2, 0);
418 static int __init feat_enable_mce_power9(struct dt_cpu_feature *f)
420 cur_cpu_spec->platform = "power9";
421 cur_cpu_spec->machine_check_early = __machine_check_early_realmode_p9;
426 static int __init feat_enable_pmu_power9(struct dt_cpu_feature *f)
431 init_pmu_registers = init_pmu_power9;
433 cur_cpu_spec->cpu_features |= CPU_FTR_MMCRA;
434 cur_cpu_spec->cpu_user_features |= PPC_FEATURE_PSERIES_PERFMON_COMPAT;
436 cur_cpu_spec->num_pmcs = 6;
437 cur_cpu_spec->pmc_type = PPC_PMC_IBM;
438 cur_cpu_spec->oprofile_cpu_type = "ppc64/power9";
443 static int __init feat_enable_tm(struct dt_cpu_feature *f)
445 #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
447 cur_cpu_spec->cpu_user_features2 |= PPC_FEATURE2_HTM_NOSC;
453 static int __init feat_enable_fp(struct dt_cpu_feature *f)
456 cur_cpu_spec->cpu_features &= ~CPU_FTR_FPU_UNAVAILABLE;
461 static int __init feat_enable_vector(struct dt_cpu_feature *f)
463 #ifdef CONFIG_ALTIVEC
465 cur_cpu_spec->cpu_features |= CPU_FTR_ALTIVEC;
466 cur_cpu_spec->cpu_features |= CPU_FTR_VMX_COPY;
467 cur_cpu_spec->cpu_user_features |= PPC_FEATURE_HAS_ALTIVEC;
474 static int __init feat_enable_vsx(struct dt_cpu_feature *f)
478 cur_cpu_spec->cpu_features |= CPU_FTR_VSX;
479 cur_cpu_spec->cpu_user_features |= PPC_FEATURE_HAS_VSX;
486 static int __init feat_enable_purr(struct dt_cpu_feature *f)
488 cur_cpu_spec->cpu_features |= CPU_FTR_PURR | CPU_FTR_SPURR;
493 static int __init feat_enable_ebb(struct dt_cpu_feature *f)
496 * PPC_FEATURE2_EBB is enabled in PMU init code because it has
497 * historically been related to the PMU facility. This may have
498 * to be decoupled if EBB becomes more generic. For now, follow
499 * existing convention.
501 f->hwcap_bit_nr = -1;
507 static int __init feat_enable_dbell(struct dt_cpu_feature *f)
511 /* P9 has an HFSCR for privileged state */
514 cur_cpu_spec->cpu_features |= CPU_FTR_DBELL;
516 lpcr = mfspr(SPRN_LPCR);
517 lpcr |= LPCR_PECEDH; /* hyp doorbell wakeup */
518 mtspr(SPRN_LPCR, lpcr);
523 static int __init feat_enable_hvi(struct dt_cpu_feature *f)
528 * POWER9 XIVE interrupts including in OPAL XICS compatibility
529 * are always delivered as hypervisor virtualization interrupts (HVI)
532 * However LPES0 is not set here, in the chance that an EE does get
533 * delivered to the host somehow, the EE handler would not expect it
534 * to be delivered in LPES0 mode (e.g., using SRR[01]). This could
535 * happen if there is a bug in interrupt controller code, or IC is
536 * misconfigured in systemsim.
539 lpcr = mfspr(SPRN_LPCR);
540 lpcr |= LPCR_HVICE; /* enable hvi interrupts */
541 lpcr |= LPCR_HEIC; /* disable ee interrupts when MSR_HV */
542 lpcr |= LPCR_PECE_HVEE; /* hvi can wake from stop */
543 mtspr(SPRN_LPCR, lpcr);
548 static int __init feat_enable_large_ci(struct dt_cpu_feature *f)
550 cur_cpu_spec->mmu_features |= MMU_FTR_CI_LARGE_PAGE;
555 struct dt_cpu_feature_match {
557 int (*enable)(struct dt_cpu_feature *f);
558 u64 cpu_ftr_bit_mask;
561 static struct dt_cpu_feature_match __initdata
562 dt_cpu_feature_match_table[] = {
563 {"hypervisor", feat_enable_hv, 0},
564 {"big-endian", feat_enable, 0},
565 {"little-endian", feat_enable_le, CPU_FTR_REAL_LE},
566 {"smt", feat_enable_smt, 0},
567 {"interrupt-facilities", feat_enable, 0},
568 {"timer-facilities", feat_enable, 0},
569 {"timer-facilities-v3", feat_enable, 0},
570 {"debug-facilities", feat_enable, 0},
571 {"come-from-address-register", feat_enable, CPU_FTR_CFAR},
572 {"branch-tracing", feat_enable, 0},
573 {"floating-point", feat_enable_fp, 0},
574 {"vector", feat_enable_vector, 0},
575 {"vector-scalar", feat_enable_vsx, 0},
576 {"vector-scalar-v3", feat_enable, 0},
577 {"decimal-floating-point", feat_enable, 0},
578 {"decimal-integer", feat_enable, 0},
579 {"quadword-load-store", feat_enable, 0},
580 {"vector-crypto", feat_enable, 0},
581 {"mmu-hash", feat_enable_mmu_hash, 0},
582 {"mmu-radix", feat_enable_mmu_radix, 0},
583 {"mmu-hash-v3", feat_enable_mmu_hash_v3, 0},
584 {"virtual-page-class-key-protection", feat_enable, 0},
585 {"transactional-memory", feat_enable_tm, CPU_FTR_TM},
586 {"transactional-memory-v3", feat_enable_tm, 0},
587 {"tm-suspend-hypervisor-assist", feat_enable, CPU_FTR_P9_TM_HV_ASSIST},
588 {"tm-suspend-xer-so-bug", feat_enable, CPU_FTR_P9_TM_XER_SO_BUG},
589 {"idle-nap", feat_enable_idle_nap, 0},
590 {"alignment-interrupt-dsisr", feat_enable_align_dsisr, 0},
591 {"idle-stop", feat_enable_idle_stop, 0},
592 {"machine-check-power8", feat_enable_mce_power8, 0},
593 {"performance-monitor-power8", feat_enable_pmu_power8, 0},
594 {"data-stream-control-register", feat_enable_dscr, CPU_FTR_DSCR},
595 {"event-based-branch", feat_enable_ebb, 0},
596 {"target-address-register", feat_enable, 0},
597 {"branch-history-rolling-buffer", feat_enable, 0},
598 {"control-register", feat_enable, CPU_FTR_CTRL},
599 {"processor-control-facility", feat_enable_dbell, CPU_FTR_DBELL},
600 {"processor-control-facility-v3", feat_enable_dbell, CPU_FTR_DBELL},
601 {"processor-utilization-of-resources-register", feat_enable_purr, 0},
602 {"no-execute", feat_enable, 0},
603 {"strong-access-ordering", feat_enable, CPU_FTR_SAO},
604 {"cache-inhibited-large-page", feat_enable_large_ci, 0},
605 {"coprocessor-icswx", feat_enable, 0},
606 {"hypervisor-virtualization-interrupt", feat_enable_hvi, 0},
607 {"program-priority-register", feat_enable, CPU_FTR_HAS_PPR},
608 {"wait", feat_enable, 0},
609 {"atomic-memory-operations", feat_enable, 0},
610 {"branch-v3", feat_enable, 0},
611 {"copy-paste", feat_enable, 0},
612 {"decimal-floating-point-v3", feat_enable, 0},
613 {"decimal-integer-v3", feat_enable, 0},
614 {"fixed-point-v3", feat_enable, 0},
615 {"floating-point-v3", feat_enable, 0},
616 {"group-start-register", feat_enable, 0},
617 {"pc-relative-addressing", feat_enable, 0},
618 {"machine-check-power9", feat_enable_mce_power9, 0},
619 {"performance-monitor-power9", feat_enable_pmu_power9, 0},
620 {"event-based-branch-v3", feat_enable, 0},
621 {"random-number-generator", feat_enable, 0},
622 {"system-call-vectored", feat_disable, 0},
623 {"trace-interrupt-v3", feat_enable, 0},
624 {"vector-v3", feat_enable, 0},
625 {"vector-binary128", feat_enable, 0},
626 {"vector-binary16", feat_enable, 0},
627 {"wait-v3", feat_enable, 0},
630 static bool __initdata using_dt_cpu_ftrs;
631 static bool __initdata enable_unknown = true;
633 static int __init dt_cpu_ftrs_parse(char *str)
638 if (!strcmp(str, "off"))
639 using_dt_cpu_ftrs = false;
640 else if (!strcmp(str, "known"))
641 enable_unknown = false;
647 early_param("dt_cpu_ftrs", dt_cpu_ftrs_parse);
649 static void __init cpufeatures_setup_start(u32 isa)
651 pr_info("setup for ISA %d\n", isa);
654 cur_cpu_spec->cpu_features |= CPU_FTR_ARCH_300;
655 cur_cpu_spec->cpu_user_features2 |= PPC_FEATURE2_ARCH_3_00;
659 static bool __init cpufeatures_process_feature(struct dt_cpu_feature *f)
661 const struct dt_cpu_feature_match *m;
665 for (i = 0; i < ARRAY_SIZE(dt_cpu_feature_match_table); i++) {
666 m = &dt_cpu_feature_match_table[i];
667 if (!strcmp(f->name, m->name)) {
672 pr_info("not enabling: %s (disabled or unsupported by kernel)\n",
678 if (!known && enable_unknown) {
679 if (!feat_try_enable_unknown(f)) {
680 pr_info("not enabling: %s (unknown and unsupported by kernel)\n",
686 if (m->cpu_ftr_bit_mask)
687 cur_cpu_spec->cpu_features |= m->cpu_ftr_bit_mask;
690 pr_debug("enabling: %s\n", f->name);
692 pr_debug("enabling: %s (unknown)\n", f->name);
697 static __init void cpufeatures_cpu_quirks(void)
699 int version = mfspr(SPRN_PVR);
702 * Not all quirks can be derived from the cpufeatures device tree.
704 if ((version & 0xffffefff) == 0x004e0200)
705 ; /* DD2.0 has no feature flag */
706 else if ((version & 0xffffefff) == 0x004e0201)
707 cur_cpu_spec->cpu_features |= CPU_FTR_POWER9_DD2_1;
708 else if ((version & 0xffffefff) == 0x004e0202) {
709 cur_cpu_spec->cpu_features |= CPU_FTR_P9_TM_HV_ASSIST;
710 cur_cpu_spec->cpu_features |= CPU_FTR_P9_TM_XER_SO_BUG;
711 cur_cpu_spec->cpu_features |= CPU_FTR_POWER9_DD2_1;
712 } else if ((version & 0xffff0000) == 0x004e0000)
713 /* DD2.1 and up have DD2_1 */
714 cur_cpu_spec->cpu_features |= CPU_FTR_POWER9_DD2_1;
716 if ((version & 0xffff0000) == 0x004e0000) {
717 cur_cpu_spec->cpu_features &= ~(CPU_FTR_DAWR);
718 cur_cpu_spec->cpu_features |= CPU_FTR_P9_TLBIE_BUG;
719 cur_cpu_spec->cpu_features |= CPU_FTR_P9_TIDR;
723 * PKEY was not in the initial base or feature node
724 * specification, but it should become optional in the next
725 * cpu feature version sequence.
727 cur_cpu_spec->cpu_features |= CPU_FTR_PKEY;
730 static void __init cpufeatures_setup_finished(void)
732 cpufeatures_cpu_quirks();
734 if (hv_mode && !(cur_cpu_spec->cpu_features & CPU_FTR_HVMODE)) {
735 pr_err("hypervisor not present in device tree but HV mode is enabled in the CPU. Enabling.\n");
736 cur_cpu_spec->cpu_features |= CPU_FTR_HVMODE;
739 /* Make sure powerpc_base_platform is non-NULL */
740 powerpc_base_platform = cur_cpu_spec->platform;
742 system_registers.lpcr = mfspr(SPRN_LPCR);
743 system_registers.hfscr = mfspr(SPRN_HFSCR);
744 system_registers.fscr = mfspr(SPRN_FSCR);
746 pr_info("final cpu/mmu features = 0x%016lx 0x%08x\n",
747 cur_cpu_spec->cpu_features, cur_cpu_spec->mmu_features);
750 static int __init disabled_on_cmdline(void)
752 unsigned long root, chosen;
755 root = of_get_flat_dt_root();
756 chosen = of_get_flat_dt_subnode_by_name(root, "chosen");
757 if (chosen == -FDT_ERR_NOTFOUND)
760 p = of_get_flat_dt_prop(chosen, "bootargs", NULL);
764 if (strstr(p, "dt_cpu_ftrs=off"))
770 static int __init fdt_find_cpu_features(unsigned long node, const char *uname,
771 int depth, void *data)
773 if (of_flat_dt_is_compatible(node, "ibm,powerpc-cpu-features")
774 && of_get_flat_dt_prop(node, "isa", NULL))
780 bool __init dt_cpu_ftrs_in_use(void)
782 return using_dt_cpu_ftrs;
785 bool __init dt_cpu_ftrs_init(void *fdt)
787 using_dt_cpu_ftrs = false;
789 /* Setup and verify the FDT, if it fails we just bail */
790 if (!early_init_dt_verify(fdt))
793 if (!of_scan_flat_dt(fdt_find_cpu_features, NULL))
796 if (disabled_on_cmdline())
799 cpufeatures_setup_cpu();
801 using_dt_cpu_ftrs = true;
805 static int nr_dt_cpu_features;
806 static struct dt_cpu_feature *dt_cpu_features;
808 static int __init process_cpufeatures_node(unsigned long node,
809 const char *uname, int i)
812 struct dt_cpu_feature *f;
815 f = &dt_cpu_features[i];
816 memset(f, 0, sizeof(struct dt_cpu_feature));
822 prop = of_get_flat_dt_prop(node, "isa", &len);
824 pr_warn("%s: missing isa property\n", uname);
827 f->isa = be32_to_cpup(prop);
829 prop = of_get_flat_dt_prop(node, "usable-privilege", &len);
831 pr_warn("%s: missing usable-privilege property", uname);
834 f->usable_privilege = be32_to_cpup(prop);
836 prop = of_get_flat_dt_prop(node, "hv-support", &len);
838 f->hv_support = be32_to_cpup(prop);
840 f->hv_support = HV_SUPPORT_NONE;
842 prop = of_get_flat_dt_prop(node, "os-support", &len);
844 f->os_support = be32_to_cpup(prop);
846 f->os_support = OS_SUPPORT_NONE;
848 prop = of_get_flat_dt_prop(node, "hfscr-bit-nr", &len);
850 f->hfscr_bit_nr = be32_to_cpup(prop);
852 f->hfscr_bit_nr = -1;
853 prop = of_get_flat_dt_prop(node, "fscr-bit-nr", &len);
855 f->fscr_bit_nr = be32_to_cpup(prop);
858 prop = of_get_flat_dt_prop(node, "hwcap-bit-nr", &len);
860 f->hwcap_bit_nr = be32_to_cpup(prop);
862 f->hwcap_bit_nr = -1;
864 if (f->usable_privilege & USABLE_HV) {
865 if (!(mfmsr() & MSR_HV)) {
866 pr_warn("%s: HV feature passed to guest\n", uname);
870 if (f->hv_support == HV_SUPPORT_NONE && f->hfscr_bit_nr != -1) {
871 pr_warn("%s: unwanted hfscr_bit_nr\n", uname);
875 if (f->hv_support == HV_SUPPORT_HFSCR) {
876 if (f->hfscr_bit_nr == -1) {
877 pr_warn("%s: missing hfscr_bit_nr\n", uname);
882 if (f->hv_support != HV_SUPPORT_NONE || f->hfscr_bit_nr != -1) {
883 pr_warn("%s: unwanted hv_support/hfscr_bit_nr\n", uname);
888 if (f->usable_privilege & USABLE_OS) {
889 if (f->os_support == OS_SUPPORT_NONE && f->fscr_bit_nr != -1) {
890 pr_warn("%s: unwanted fscr_bit_nr\n", uname);
894 if (f->os_support == OS_SUPPORT_FSCR) {
895 if (f->fscr_bit_nr == -1) {
896 pr_warn("%s: missing fscr_bit_nr\n", uname);
901 if (f->os_support != OS_SUPPORT_NONE || f->fscr_bit_nr != -1) {
902 pr_warn("%s: unwanted os_support/fscr_bit_nr\n", uname);
907 if (!(f->usable_privilege & USABLE_PR)) {
908 if (f->hwcap_bit_nr != -1) {
909 pr_warn("%s: unwanted hwcap_bit_nr\n", uname);
914 /* Do all the independent features in the first pass */
915 if (!of_get_flat_dt_prop(node, "dependencies", &len)) {
916 if (cpufeatures_process_feature(f))
925 static void __init cpufeatures_deps_enable(struct dt_cpu_feature *f)
932 if (f->enabled || f->disabled)
935 prop = of_get_flat_dt_prop(f->node, "dependencies", &len);
937 pr_warn("%s: missing dependencies property", f->name);
941 nr_deps = len / sizeof(int);
943 for (i = 0; i < nr_deps; i++) {
944 unsigned long phandle = be32_to_cpu(prop[i]);
947 for (j = 0; j < nr_dt_cpu_features; j++) {
948 struct dt_cpu_feature *d = &dt_cpu_features[j];
950 if (of_get_flat_dt_phandle(d->node) == phandle) {
951 cpufeatures_deps_enable(d);
960 if (cpufeatures_process_feature(f))
966 static int __init scan_cpufeatures_subnodes(unsigned long node,
972 process_cpufeatures_node(node, uname, *count);
979 static int __init count_cpufeatures_subnodes(unsigned long node,
990 static int __init dt_cpu_ftrs_scan_callback(unsigned long node, const char
991 *uname, int depth, void *data)
997 /* We are scanning "ibm,powerpc-cpu-features" nodes only */
998 if (!of_flat_dt_is_compatible(node, "ibm,powerpc-cpu-features"))
1001 prop = of_get_flat_dt_prop(node, "isa", NULL);
1003 /* We checked before, "can't happen" */
1006 isa = be32_to_cpup(prop);
1008 /* Count and allocate space for cpu features */
1009 of_scan_flat_dt_subnodes(node, count_cpufeatures_subnodes,
1010 &nr_dt_cpu_features);
1011 dt_cpu_features = __va(memblock_phys_alloc(sizeof(struct dt_cpu_feature) * nr_dt_cpu_features, PAGE_SIZE));
1013 cpufeatures_setup_start(isa);
1015 /* Scan nodes into dt_cpu_features and enable those without deps */
1017 of_scan_flat_dt_subnodes(node, scan_cpufeatures_subnodes, &count);
1019 /* Recursive enable remaining features with dependencies */
1020 for (i = 0; i < nr_dt_cpu_features; i++) {
1021 struct dt_cpu_feature *f = &dt_cpu_features[i];
1023 cpufeatures_deps_enable(f);
1026 prop = of_get_flat_dt_prop(node, "display-name", NULL);
1027 if (prop && strlen((char *)prop) != 0) {
1028 strlcpy(dt_cpu_name, (char *)prop, sizeof(dt_cpu_name));
1029 cur_cpu_spec->cpu_name = dt_cpu_name;
1032 cpufeatures_setup_finished();
1034 memblock_free(__pa(dt_cpu_features),
1035 sizeof(struct dt_cpu_feature)*nr_dt_cpu_features);
1040 void __init dt_cpu_ftrs_scan(void)
1042 if (!using_dt_cpu_ftrs)
1045 of_scan_flat_dt(dt_cpu_ftrs_scan_callback, NULL);