arm64: uaccess: Fix omissions from usercopy whitelist
[sfrench/cifs-2.6.git] / arch / cris / include / arch-v32 / arch / hwregs / asm / bif_slave_defs_asm.h
1 /* SPDX-License-Identifier: GPL-2.0 */
2 #ifndef __bif_slave_defs_asm_h
3 #define __bif_slave_defs_asm_h
4
5 /*
6  * This file is autogenerated from
7  *   file:           ../../inst/bif/rtl/bif_slave_regs.r
8  *     id:           bif_slave_regs.r,v 1.5 2005/02/04 13:55:28 perz Exp
9  *     last modfied: Mon Apr 11 16:06:34 2005
10  *
11  *   by /n/asic/design/tools/rdesc/src/rdes2c -asm --outfile asm/bif_slave_defs_asm.h ../../inst/bif/rtl/bif_slave_regs.r
12  *      id: $Id: bif_slave_defs_asm.h,v 1.1 2005/04/24 18:31:04 starvik Exp $
13  * Any changes here will be lost.
14  *
15  * -*- buffer-read-only: t -*-
16  */
17
18 #ifndef REG_FIELD
19 #define REG_FIELD( scope, reg, field, value ) \
20   REG_FIELD_X_( value, reg_##scope##_##reg##___##field##___lsb )
21 #define REG_FIELD_X_( value, shift ) ((value) << shift)
22 #endif
23
24 #ifndef REG_STATE
25 #define REG_STATE( scope, reg, field, symbolic_value ) \
26   REG_STATE_X_( regk_##scope##_##symbolic_value, reg_##scope##_##reg##___##field##___lsb )
27 #define REG_STATE_X_( k, shift ) (k << shift)
28 #endif
29
30 #ifndef REG_MASK
31 #define REG_MASK( scope, reg, field ) \
32   REG_MASK_X_( reg_##scope##_##reg##___##field##___width, reg_##scope##_##reg##___##field##___lsb )
33 #define REG_MASK_X_( width, lsb ) (((1 << width)-1) << lsb)
34 #endif
35
36 #ifndef REG_LSB
37 #define REG_LSB( scope, reg, field ) reg_##scope##_##reg##___##field##___lsb
38 #endif
39
40 #ifndef REG_BIT
41 #define REG_BIT( scope, reg, field ) reg_##scope##_##reg##___##field##___bit
42 #endif
43
44 #ifndef REG_ADDR
45 #define REG_ADDR( scope, inst, reg ) REG_ADDR_X_(inst, reg_##scope##_##reg##_offset)
46 #define REG_ADDR_X_( inst, offs ) ((inst) + offs)
47 #endif
48
49 #ifndef REG_ADDR_VECT
50 #define REG_ADDR_VECT( scope, inst, reg, index ) \
51          REG_ADDR_VECT_X_(inst, reg_##scope##_##reg##_offset, index, \
52                          STRIDE_##scope##_##reg )
53 #define REG_ADDR_VECT_X_( inst, offs, index, stride ) \
54                           ((inst) + offs + (index) * stride)
55 #endif
56
57 /* Register rw_slave_cfg, scope bif_slave, type rw */
58 #define reg_bif_slave_rw_slave_cfg___slave_id___lsb 0
59 #define reg_bif_slave_rw_slave_cfg___slave_id___width 3
60 #define reg_bif_slave_rw_slave_cfg___use_slave_id___lsb 3
61 #define reg_bif_slave_rw_slave_cfg___use_slave_id___width 1
62 #define reg_bif_slave_rw_slave_cfg___use_slave_id___bit 3
63 #define reg_bif_slave_rw_slave_cfg___boot_rdy___lsb 4
64 #define reg_bif_slave_rw_slave_cfg___boot_rdy___width 1
65 #define reg_bif_slave_rw_slave_cfg___boot_rdy___bit 4
66 #define reg_bif_slave_rw_slave_cfg___loopback___lsb 5
67 #define reg_bif_slave_rw_slave_cfg___loopback___width 1
68 #define reg_bif_slave_rw_slave_cfg___loopback___bit 5
69 #define reg_bif_slave_rw_slave_cfg___dis___lsb 6
70 #define reg_bif_slave_rw_slave_cfg___dis___width 1
71 #define reg_bif_slave_rw_slave_cfg___dis___bit 6
72 #define reg_bif_slave_rw_slave_cfg_offset 0
73
74 /* Register r_slave_mode, scope bif_slave, type r */
75 #define reg_bif_slave_r_slave_mode___ch0_mode___lsb 0
76 #define reg_bif_slave_r_slave_mode___ch0_mode___width 1
77 #define reg_bif_slave_r_slave_mode___ch0_mode___bit 0
78 #define reg_bif_slave_r_slave_mode___ch1_mode___lsb 1
79 #define reg_bif_slave_r_slave_mode___ch1_mode___width 1
80 #define reg_bif_slave_r_slave_mode___ch1_mode___bit 1
81 #define reg_bif_slave_r_slave_mode___ch2_mode___lsb 2
82 #define reg_bif_slave_r_slave_mode___ch2_mode___width 1
83 #define reg_bif_slave_r_slave_mode___ch2_mode___bit 2
84 #define reg_bif_slave_r_slave_mode___ch3_mode___lsb 3
85 #define reg_bif_slave_r_slave_mode___ch3_mode___width 1
86 #define reg_bif_slave_r_slave_mode___ch3_mode___bit 3
87 #define reg_bif_slave_r_slave_mode_offset 4
88
89 /* Register rw_ch0_cfg, scope bif_slave, type rw */
90 #define reg_bif_slave_rw_ch0_cfg___rd_hold___lsb 0
91 #define reg_bif_slave_rw_ch0_cfg___rd_hold___width 2
92 #define reg_bif_slave_rw_ch0_cfg___access_mode___lsb 2
93 #define reg_bif_slave_rw_ch0_cfg___access_mode___width 1
94 #define reg_bif_slave_rw_ch0_cfg___access_mode___bit 2
95 #define reg_bif_slave_rw_ch0_cfg___access_ctrl___lsb 3
96 #define reg_bif_slave_rw_ch0_cfg___access_ctrl___width 1
97 #define reg_bif_slave_rw_ch0_cfg___access_ctrl___bit 3
98 #define reg_bif_slave_rw_ch0_cfg___data_cs___lsb 4
99 #define reg_bif_slave_rw_ch0_cfg___data_cs___width 2
100 #define reg_bif_slave_rw_ch0_cfg_offset 16
101
102 /* Register rw_ch1_cfg, scope bif_slave, type rw */
103 #define reg_bif_slave_rw_ch1_cfg___rd_hold___lsb 0
104 #define reg_bif_slave_rw_ch1_cfg___rd_hold___width 2
105 #define reg_bif_slave_rw_ch1_cfg___access_mode___lsb 2
106 #define reg_bif_slave_rw_ch1_cfg___access_mode___width 1
107 #define reg_bif_slave_rw_ch1_cfg___access_mode___bit 2
108 #define reg_bif_slave_rw_ch1_cfg___access_ctrl___lsb 3
109 #define reg_bif_slave_rw_ch1_cfg___access_ctrl___width 1
110 #define reg_bif_slave_rw_ch1_cfg___access_ctrl___bit 3
111 #define reg_bif_slave_rw_ch1_cfg___data_cs___lsb 4
112 #define reg_bif_slave_rw_ch1_cfg___data_cs___width 2
113 #define reg_bif_slave_rw_ch1_cfg_offset 20
114
115 /* Register rw_ch2_cfg, scope bif_slave, type rw */
116 #define reg_bif_slave_rw_ch2_cfg___rd_hold___lsb 0
117 #define reg_bif_slave_rw_ch2_cfg___rd_hold___width 2
118 #define reg_bif_slave_rw_ch2_cfg___access_mode___lsb 2
119 #define reg_bif_slave_rw_ch2_cfg___access_mode___width 1
120 #define reg_bif_slave_rw_ch2_cfg___access_mode___bit 2
121 #define reg_bif_slave_rw_ch2_cfg___access_ctrl___lsb 3
122 #define reg_bif_slave_rw_ch2_cfg___access_ctrl___width 1
123 #define reg_bif_slave_rw_ch2_cfg___access_ctrl___bit 3
124 #define reg_bif_slave_rw_ch2_cfg___data_cs___lsb 4
125 #define reg_bif_slave_rw_ch2_cfg___data_cs___width 2
126 #define reg_bif_slave_rw_ch2_cfg_offset 24
127
128 /* Register rw_ch3_cfg, scope bif_slave, type rw */
129 #define reg_bif_slave_rw_ch3_cfg___rd_hold___lsb 0
130 #define reg_bif_slave_rw_ch3_cfg___rd_hold___width 2
131 #define reg_bif_slave_rw_ch3_cfg___access_mode___lsb 2
132 #define reg_bif_slave_rw_ch3_cfg___access_mode___width 1
133 #define reg_bif_slave_rw_ch3_cfg___access_mode___bit 2
134 #define reg_bif_slave_rw_ch3_cfg___access_ctrl___lsb 3
135 #define reg_bif_slave_rw_ch3_cfg___access_ctrl___width 1
136 #define reg_bif_slave_rw_ch3_cfg___access_ctrl___bit 3
137 #define reg_bif_slave_rw_ch3_cfg___data_cs___lsb 4
138 #define reg_bif_slave_rw_ch3_cfg___data_cs___width 2
139 #define reg_bif_slave_rw_ch3_cfg_offset 28
140
141 /* Register rw_arb_cfg, scope bif_slave, type rw */
142 #define reg_bif_slave_rw_arb_cfg___brin_mode___lsb 0
143 #define reg_bif_slave_rw_arb_cfg___brin_mode___width 1
144 #define reg_bif_slave_rw_arb_cfg___brin_mode___bit 0
145 #define reg_bif_slave_rw_arb_cfg___brout_mode___lsb 1
146 #define reg_bif_slave_rw_arb_cfg___brout_mode___width 3
147 #define reg_bif_slave_rw_arb_cfg___bg_mode___lsb 4
148 #define reg_bif_slave_rw_arb_cfg___bg_mode___width 3
149 #define reg_bif_slave_rw_arb_cfg___release___lsb 7
150 #define reg_bif_slave_rw_arb_cfg___release___width 2
151 #define reg_bif_slave_rw_arb_cfg___acquire___lsb 9
152 #define reg_bif_slave_rw_arb_cfg___acquire___width 1
153 #define reg_bif_slave_rw_arb_cfg___acquire___bit 9
154 #define reg_bif_slave_rw_arb_cfg___settle_time___lsb 10
155 #define reg_bif_slave_rw_arb_cfg___settle_time___width 2
156 #define reg_bif_slave_rw_arb_cfg___dram_ctrl___lsb 12
157 #define reg_bif_slave_rw_arb_cfg___dram_ctrl___width 1
158 #define reg_bif_slave_rw_arb_cfg___dram_ctrl___bit 12
159 #define reg_bif_slave_rw_arb_cfg_offset 32
160
161 /* Register r_arb_stat, scope bif_slave, type r */
162 #define reg_bif_slave_r_arb_stat___init_mode___lsb 0
163 #define reg_bif_slave_r_arb_stat___init_mode___width 1
164 #define reg_bif_slave_r_arb_stat___init_mode___bit 0
165 #define reg_bif_slave_r_arb_stat___mode___lsb 1
166 #define reg_bif_slave_r_arb_stat___mode___width 1
167 #define reg_bif_slave_r_arb_stat___mode___bit 1
168 #define reg_bif_slave_r_arb_stat___brin___lsb 2
169 #define reg_bif_slave_r_arb_stat___brin___width 1
170 #define reg_bif_slave_r_arb_stat___brin___bit 2
171 #define reg_bif_slave_r_arb_stat___brout___lsb 3
172 #define reg_bif_slave_r_arb_stat___brout___width 1
173 #define reg_bif_slave_r_arb_stat___brout___bit 3
174 #define reg_bif_slave_r_arb_stat___bg___lsb 4
175 #define reg_bif_slave_r_arb_stat___bg___width 1
176 #define reg_bif_slave_r_arb_stat___bg___bit 4
177 #define reg_bif_slave_r_arb_stat_offset 36
178
179 /* Register rw_intr_mask, scope bif_slave, type rw */
180 #define reg_bif_slave_rw_intr_mask___bus_release___lsb 0
181 #define reg_bif_slave_rw_intr_mask___bus_release___width 1
182 #define reg_bif_slave_rw_intr_mask___bus_release___bit 0
183 #define reg_bif_slave_rw_intr_mask___bus_acquire___lsb 1
184 #define reg_bif_slave_rw_intr_mask___bus_acquire___width 1
185 #define reg_bif_slave_rw_intr_mask___bus_acquire___bit 1
186 #define reg_bif_slave_rw_intr_mask_offset 64
187
188 /* Register rw_ack_intr, scope bif_slave, type rw */
189 #define reg_bif_slave_rw_ack_intr___bus_release___lsb 0
190 #define reg_bif_slave_rw_ack_intr___bus_release___width 1
191 #define reg_bif_slave_rw_ack_intr___bus_release___bit 0
192 #define reg_bif_slave_rw_ack_intr___bus_acquire___lsb 1
193 #define reg_bif_slave_rw_ack_intr___bus_acquire___width 1
194 #define reg_bif_slave_rw_ack_intr___bus_acquire___bit 1
195 #define reg_bif_slave_rw_ack_intr_offset 68
196
197 /* Register r_intr, scope bif_slave, type r */
198 #define reg_bif_slave_r_intr___bus_release___lsb 0
199 #define reg_bif_slave_r_intr___bus_release___width 1
200 #define reg_bif_slave_r_intr___bus_release___bit 0
201 #define reg_bif_slave_r_intr___bus_acquire___lsb 1
202 #define reg_bif_slave_r_intr___bus_acquire___width 1
203 #define reg_bif_slave_r_intr___bus_acquire___bit 1
204 #define reg_bif_slave_r_intr_offset 72
205
206 /* Register r_masked_intr, scope bif_slave, type r */
207 #define reg_bif_slave_r_masked_intr___bus_release___lsb 0
208 #define reg_bif_slave_r_masked_intr___bus_release___width 1
209 #define reg_bif_slave_r_masked_intr___bus_release___bit 0
210 #define reg_bif_slave_r_masked_intr___bus_acquire___lsb 1
211 #define reg_bif_slave_r_masked_intr___bus_acquire___width 1
212 #define reg_bif_slave_r_masked_intr___bus_acquire___bit 1
213 #define reg_bif_slave_r_masked_intr_offset 76
214
215
216 /* Constants */
217 #define regk_bif_slave_active_hi                  0x00000003
218 #define regk_bif_slave_active_lo                  0x00000002
219 #define regk_bif_slave_addr                       0x00000000
220 #define regk_bif_slave_always                     0x00000001
221 #define regk_bif_slave_at_idle                    0x00000002
222 #define regk_bif_slave_burst_end                  0x00000003
223 #define regk_bif_slave_dma                        0x00000001
224 #define regk_bif_slave_hi                         0x00000003
225 #define regk_bif_slave_inv                        0x00000001
226 #define regk_bif_slave_lo                         0x00000002
227 #define regk_bif_slave_local                      0x00000001
228 #define regk_bif_slave_master                     0x00000000
229 #define regk_bif_slave_mode_reg                   0x00000001
230 #define regk_bif_slave_no                         0x00000000
231 #define regk_bif_slave_norm                       0x00000000
232 #define regk_bif_slave_on_access                  0x00000000
233 #define regk_bif_slave_rw_arb_cfg_default         0x00000000
234 #define regk_bif_slave_rw_ch0_cfg_default         0x00000000
235 #define regk_bif_slave_rw_ch1_cfg_default         0x00000000
236 #define regk_bif_slave_rw_ch2_cfg_default         0x00000000
237 #define regk_bif_slave_rw_ch3_cfg_default         0x00000000
238 #define regk_bif_slave_rw_intr_mask_default       0x00000000
239 #define regk_bif_slave_rw_slave_cfg_default       0x00000000
240 #define regk_bif_slave_shared                     0x00000000
241 #define regk_bif_slave_slave                      0x00000001
242 #define regk_bif_slave_t0ns                       0x00000003
243 #define regk_bif_slave_t10ns                      0x00000002
244 #define regk_bif_slave_t20ns                      0x00000003
245 #define regk_bif_slave_t30ns                      0x00000002
246 #define regk_bif_slave_t40ns                      0x00000001
247 #define regk_bif_slave_t50ns                      0x00000000
248 #define regk_bif_slave_yes                        0x00000001
249 #define regk_bif_slave_z                          0x00000004
250 #endif /* __bif_slave_defs_asm_h */