Merge branches 'for-4.16/upstream' and 'for-4.15/upstream-fixes' into for-linus
[sfrench/cifs-2.6.git] / arch / arm64 / boot / dts / marvell / armada-ap810-ap0-octa-core.dtsi
1 /*
2  * Copyright (C) 2017 Marvell Technology Group Ltd.
3  *
4  * This file is dual-licensed: you can use it either under the terms
5  * of the GPLv2 or the X11 license, at your option. Note that this dual
6  * licensing only applies to this file, and not this project as a
7  * whole.
8  *
9  *  a) This library is free software; you can redistribute it and/or
10  *     modify it under the terms of the GNU General Public License as
11  *     published by the Free Software Foundation; either version 2 of the
12  *     License, or (at your option) any later version.
13  *
14  *     This library is distributed in the hope that it will be useful,
15  *     but WITHOUT ANY WARRANTY; without even the implied warranty of
16  *     MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
17  *     GNU General Public License for more details.
18  *
19  * Or, alternatively,
20  *
21  *  b) Permission is hereby granted, free of charge, to any person
22  *     obtaining a copy of this software and associated documentation
23  *     files (the "Software"), to deal in the Software without
24  *     restriction, including without limitation the rights to use,
25  *     copy, modify, merge, publish, distribute, sublicense, and/or
26  *     sell copies of the Software, and to permit persons to whom the
27  *     Software is furnished to do so, subject to the following
28  *     conditions:
29  *
30  *     The above copyright notice and this permission notice shall be
31  *     included in all copies or substantial portions of the Software.
32  *
33  *     THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
34  *     EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
35  *     OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
36  *     NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
37  *     HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
38  *     WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
39  *     FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
40  *     OTHER DEALINGS IN THE SOFTWARE.
41  */
42
43 /*
44  * Device Tree file for Marvell Armada AP810 OCTA cores.
45  */
46
47 #include "armada-ap810-ap0.dtsi"
48
49 / {
50         cpus {
51                 #address-cells = <1>;
52                 #size-cells = <0>;
53                 compatible = "marvell,armada-ap810-octa";
54
55                 cpu@0 {
56                         device_type = "cpu";
57                         compatible = "arm,cortex-a72", "arm,armv8";
58                         reg = <0x000>;
59                         enable-method = "psci";
60                 };
61                 cpu@1 {
62                         device_type = "cpu";
63                         compatible = "arm,cortex-a72", "arm,armv8";
64                         reg = <0x001>;
65                         enable-method = "psci";
66                 };
67                 cpu@100 {
68                         device_type = "cpu";
69                         compatible = "arm,cortex-a72", "arm,armv8";
70                         reg = <0x100>;
71                         enable-method = "psci";
72                 };
73                 cpu@101 {
74                         device_type = "cpu";
75                         compatible = "arm,cortex-a72", "arm,armv8";
76                         reg = <0x101>;
77                         enable-method = "psci";
78                 };
79                 cpu@200 {
80                         device_type = "cpu";
81                         compatible = "arm,cortex-a72", "arm,armv8";
82                         reg = <0x200>;
83                         enable-method = "psci";
84                 };
85                 cpu@201 {
86                         device_type = "cpu";
87                         compatible = "arm,cortex-a72", "arm,armv8";
88                         reg = <0x201>;
89                         enable-method = "psci";
90                 };
91                 cpu@300 {
92                         device_type = "cpu";
93                         compatible = "arm,cortex-a72", "arm,armv8";
94                         reg = <0x300>;
95                         enable-method = "psci";
96                 };
97                 cpu@301 {
98                         device_type = "cpu";
99                         compatible = "arm,cortex-a72", "arm,armv8";
100                         reg = <0x301>;
101                         enable-method = "psci";
102                 };
103         };
104 };