Merge tag 'arm64-upstream' of git://git.kernel.org/pub/scm/linux/kernel/git/arm64...
[sfrench/cifs-2.6.git] / arch / arm / boot / dts / sun8i-h3.dtsi
1 /*
2  * Copyright (C) 2015 Jens Kuske <jenskuske@gmail.com>
3  *
4  * This file is dual-licensed: you can use it either under the terms
5  * of the GPL or the X11 license, at your option. Note that this dual
6  * licensing only applies to this file, and not this project as a
7  * whole.
8  *
9  *  a) This file is free software; you can redistribute it and/or
10  *     modify it under the terms of the GNU General Public License as
11  *     published by the Free Software Foundation; either version 2 of the
12  *     License, or (at your option) any later version.
13  *
14  *     This file is distributed in the hope that it will be useful,
15  *     but WITHOUT ANY WARRANTY; without even the implied warranty of
16  *     MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
17  *     GNU General Public License for more details.
18  *
19  * Or, alternatively,
20  *
21  *  b) Permission is hereby granted, free of charge, to any person
22  *     obtaining a copy of this software and associated documentation
23  *     files (the "Software"), to deal in the Software without
24  *     restriction, including without limitation the rights to use,
25  *     copy, modify, merge, publish, distribute, sublicense, and/or
26  *     sell copies of the Software, and to permit persons to whom the
27  *     Software is furnished to do so, subject to the following
28  *     conditions:
29  *
30  *     The above copyright notice and this permission notice shall be
31  *     included in all copies or substantial portions of the Software.
32  *
33  *     THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
34  *     EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
35  *     OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
36  *     NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
37  *     HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
38  *     WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
39  *     FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
40  *     OTHER DEALINGS IN THE SOFTWARE.
41  */
42
43 #include "sunxi-h3-h5.dtsi"
44
45 / {
46         cpu0_opp_table: opp_table0 {
47                 compatible = "operating-points-v2";
48                 opp-shared;
49
50                 opp-648000000 {
51                         opp-hz = /bits/ 64 <648000000>;
52                         opp-microvolt = <1040000 1040000 1300000>;
53                         clock-latency-ns = <244144>; /* 8 32k periods */
54                 };
55
56                 opp-816000000 {
57                         opp-hz = /bits/ 64 <816000000>;
58                         opp-microvolt = <1100000 1100000 1300000>;
59                         clock-latency-ns = <244144>; /* 8 32k periods */
60                 };
61
62                 opp-1008000000 {
63                         opp-hz = /bits/ 64 <1008000000>;
64                         opp-microvolt = <1200000 1200000 1300000>;
65                         clock-latency-ns = <244144>; /* 8 32k periods */
66                 };
67         };
68
69         cpus {
70                 #address-cells = <1>;
71                 #size-cells = <0>;
72
73                 cpu0: cpu@0 {
74                         compatible = "arm,cortex-a7";
75                         device_type = "cpu";
76                         reg = <0>;
77                         clocks = <&ccu CLK_CPUX>;
78                         clock-names = "cpu";
79                         operating-points-v2 = <&cpu0_opp_table>;
80                         #cooling-cells = <2>;
81                 };
82
83                 cpu@1 {
84                         compatible = "arm,cortex-a7";
85                         device_type = "cpu";
86                         reg = <1>;
87                         clocks = <&ccu CLK_CPUX>;
88                         clock-names = "cpu";
89                         operating-points-v2 = <&cpu0_opp_table>;
90                         #cooling-cells = <2>;
91                 };
92
93                 cpu@2 {
94                         compatible = "arm,cortex-a7";
95                         device_type = "cpu";
96                         reg = <2>;
97                         clocks = <&ccu CLK_CPUX>;
98                         clock-names = "cpu";
99                         operating-points-v2 = <&cpu0_opp_table>;
100                         #cooling-cells = <2>;
101                 };
102
103                 cpu@3 {
104                         compatible = "arm,cortex-a7";
105                         device_type = "cpu";
106                         reg = <3>;
107                         clocks = <&ccu CLK_CPUX>;
108                         clock-names = "cpu";
109                         operating-points-v2 = <&cpu0_opp_table>;
110                         #cooling-cells = <2>;
111                 };
112         };
113
114         timer {
115                 compatible = "arm,armv7-timer";
116                 interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
117                              <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
118                              <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
119                              <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
120         };
121
122         soc {
123                 deinterlace: deinterlace@1400000 {
124                         compatible = "allwinner,sun8i-h3-deinterlace";
125                         reg = <0x01400000 0x20000>;
126                         clocks = <&ccu CLK_BUS_DEINTERLACE>,
127                                  <&ccu CLK_DEINTERLACE>,
128                                  <&ccu CLK_DRAM_DEINTERLACE>;
129                         clock-names = "bus", "mod", "ram";
130                         resets = <&ccu RST_BUS_DEINTERLACE>;
131                         interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
132                         interconnects = <&mbus 9>;
133                         interconnect-names = "dma-mem";
134                 };
135
136                 syscon: system-control@1c00000 {
137                         compatible = "allwinner,sun8i-h3-system-control";
138                         reg = <0x01c00000 0x1000>;
139                         #address-cells = <1>;
140                         #size-cells = <1>;
141                         ranges;
142
143                         sram_c: sram@1d00000 {
144                                 compatible = "mmio-sram";
145                                 reg = <0x01d00000 0x80000>;
146                                 #address-cells = <1>;
147                                 #size-cells = <1>;
148                                 ranges = <0 0x01d00000 0x80000>;
149
150                                 ve_sram: sram-section@0 {
151                                         compatible = "allwinner,sun8i-h3-sram-c1",
152                                                      "allwinner,sun4i-a10-sram-c1";
153                                         reg = <0x000000 0x80000>;
154                                 };
155                         };
156                 };
157
158                 video-codec@1c0e000 {
159                         compatible = "allwinner,sun8i-h3-video-engine";
160                         reg = <0x01c0e000 0x1000>;
161                         clocks = <&ccu CLK_BUS_VE>, <&ccu CLK_VE>,
162                                  <&ccu CLK_DRAM_VE>;
163                         clock-names = "ahb", "mod", "ram";
164                         resets = <&ccu RST_BUS_VE>;
165                         interrupts = <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>;
166                         allwinner,sram = <&ve_sram 1>;
167                 };
168
169                 crypto: crypto@1c15000 {
170                         compatible = "allwinner,sun8i-h3-crypto";
171                         reg = <0x01c15000 0x1000>;
172                         interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
173                         clocks = <&ccu CLK_BUS_CE>, <&ccu CLK_CE>;
174                         clock-names = "bus", "mod";
175                         resets = <&ccu RST_BUS_CE>;
176                 };
177
178                 mali: gpu@1c40000 {
179                         compatible = "allwinner,sun8i-h3-mali", "arm,mali-400";
180                         reg = <0x01c40000 0x10000>;
181                         interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>,
182                                      <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>,
183                                      <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>,
184                                      <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>,
185                                      <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>,
186                                      <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>,
187                                      <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>;
188                         interrupt-names = "gp",
189                                           "gpmmu",
190                                           "pp0",
191                                           "ppmmu0",
192                                           "pp1",
193                                           "ppmmu1",
194                                           "pmu";
195                         clocks = <&ccu CLK_BUS_GPU>, <&ccu CLK_GPU>;
196                         clock-names = "bus", "core";
197                         resets = <&ccu RST_BUS_GPU>;
198
199                         assigned-clocks = <&ccu CLK_GPU>;
200                         assigned-clock-rates = <384000000>;
201                 };
202         };
203 };
204
205 &ccu {
206         compatible = "allwinner,sun8i-h3-ccu";
207 };
208
209 &display_clocks {
210         compatible = "allwinner,sun8i-h3-de2-clk";
211 };
212
213 &mmc0 {
214         compatible = "allwinner,sun7i-a20-mmc";
215         clocks = <&ccu CLK_BUS_MMC0>,
216                  <&ccu CLK_MMC0>,
217                  <&ccu CLK_MMC0_OUTPUT>,
218                  <&ccu CLK_MMC0_SAMPLE>;
219         clock-names = "ahb",
220                       "mmc",
221                       "output",
222                       "sample";
223 };
224
225 &mmc1 {
226         compatible = "allwinner,sun7i-a20-mmc";
227         clocks = <&ccu CLK_BUS_MMC1>,
228                  <&ccu CLK_MMC1>,
229                  <&ccu CLK_MMC1_OUTPUT>,
230                  <&ccu CLK_MMC1_SAMPLE>;
231         clock-names = "ahb",
232                       "mmc",
233                       "output",
234                       "sample";
235 };
236
237 &mmc2 {
238         compatible = "allwinner,sun7i-a20-mmc";
239         clocks = <&ccu CLK_BUS_MMC2>,
240                  <&ccu CLK_MMC2>,
241                  <&ccu CLK_MMC2_OUTPUT>,
242                  <&ccu CLK_MMC2_SAMPLE>;
243         clock-names = "ahb",
244                       "mmc",
245                       "output",
246                       "sample";
247 };
248
249 &pio {
250         compatible = "allwinner,sun8i-h3-pinctrl";
251 };
252
253 &rtc {
254         compatible = "allwinner,sun8i-h3-rtc";
255 };
256
257 &sid {
258         compatible = "allwinner,sun8i-h3-sid";
259 };