Merge tag 'imx-dt-4.7-2' of git://git.kernel.org/pub/scm/linux/kernel/git/shawnguo...
[sfrench/cifs-2.6.git] / arch / arm / boot / dts / r8a7779.dtsi
1 /*
2  * Device Tree Source for Renesas r8a7779
3  *
4  * Copyright (C) 2013 Renesas Solutions Corp.
5  * Copyright (C) 2013 Simon Horman
6  *
7  * This file is licensed under the terms of the GNU General Public License
8  * version 2.  This program is licensed "as is" without any warranty of any
9  * kind, whether express or implied.
10  */
11
12 /include/ "skeleton.dtsi"
13
14 #include <dt-bindings/clock/r8a7779-clock.h>
15 #include <dt-bindings/interrupt-controller/arm-gic.h>
16 #include <dt-bindings/interrupt-controller/irq.h>
17
18 / {
19         compatible = "renesas,r8a7779";
20         interrupt-parent = <&gic>;
21
22         cpus {
23                 #address-cells = <1>;
24                 #size-cells = <0>;
25
26                 cpu@0 {
27                         device_type = "cpu";
28                         compatible = "arm,cortex-a9";
29                         reg = <0>;
30                         clock-frequency = <1000000000>;
31                 };
32                 cpu@1 {
33                         device_type = "cpu";
34                         compatible = "arm,cortex-a9";
35                         reg = <1>;
36                         clock-frequency = <1000000000>;
37                 };
38                 cpu@2 {
39                         device_type = "cpu";
40                         compatible = "arm,cortex-a9";
41                         reg = <2>;
42                         clock-frequency = <1000000000>;
43                 };
44                 cpu@3 {
45                         device_type = "cpu";
46                         compatible = "arm,cortex-a9";
47                         reg = <3>;
48                         clock-frequency = <1000000000>;
49                 };
50         };
51
52         aliases {
53                 spi0 = &hspi0;
54                 spi1 = &hspi1;
55                 spi2 = &hspi2;
56         };
57
58         gic: interrupt-controller@f0001000 {
59                 compatible = "arm,cortex-a9-gic";
60                 #interrupt-cells = <3>;
61                 interrupt-controller;
62                 reg = <0xf0001000 0x1000>,
63                       <0xf0000100 0x100>;
64         };
65
66         timer@f0000600 {
67                 compatible = "arm,cortex-a9-twd-timer";
68                 reg = <0xf0000600 0x20>;
69                 interrupts = <GIC_PPI 13
70                         (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_EDGE_RISING)>;
71                 clocks = <&cpg_clocks R8A7779_CLK_ZS>;
72         };
73
74         gpio0: gpio@ffc40000 {
75                 compatible = "renesas,gpio-r8a7779", "renesas,gpio-rcar";
76                 reg = <0xffc40000 0x2c>;
77                 interrupts = <GIC_SPI 141 IRQ_TYPE_LEVEL_HIGH>;
78                 #gpio-cells = <2>;
79                 gpio-controller;
80                 gpio-ranges = <&pfc 0 0 32>;
81                 #interrupt-cells = <2>;
82                 interrupt-controller;
83         };
84
85         gpio1: gpio@ffc41000 {
86                 compatible = "renesas,gpio-r8a7779", "renesas,gpio-rcar";
87                 reg = <0xffc41000 0x2c>;
88                 interrupts = <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>;
89                 #gpio-cells = <2>;
90                 gpio-controller;
91                 gpio-ranges = <&pfc 0 32 32>;
92                 #interrupt-cells = <2>;
93                 interrupt-controller;
94         };
95
96         gpio2: gpio@ffc42000 {
97                 compatible = "renesas,gpio-r8a7779", "renesas,gpio-rcar";
98                 reg = <0xffc42000 0x2c>;
99                 interrupts = <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>;
100                 #gpio-cells = <2>;
101                 gpio-controller;
102                 gpio-ranges = <&pfc 0 64 32>;
103                 #interrupt-cells = <2>;
104                 interrupt-controller;
105         };
106
107         gpio3: gpio@ffc43000 {
108                 compatible = "renesas,gpio-r8a7779", "renesas,gpio-rcar";
109                 reg = <0xffc43000 0x2c>;
110                 interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>;
111                 #gpio-cells = <2>;
112                 gpio-controller;
113                 gpio-ranges = <&pfc 0 96 32>;
114                 #interrupt-cells = <2>;
115                 interrupt-controller;
116         };
117
118         gpio4: gpio@ffc44000 {
119                 compatible = "renesas,gpio-r8a7779", "renesas,gpio-rcar";
120                 reg = <0xffc44000 0x2c>;
121                 interrupts = <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>;
122                 #gpio-cells = <2>;
123                 gpio-controller;
124                 gpio-ranges = <&pfc 0 128 32>;
125                 #interrupt-cells = <2>;
126                 interrupt-controller;
127         };
128
129         gpio5: gpio@ffc45000 {
130                 compatible = "renesas,gpio-r8a7779", "renesas,gpio-rcar";
131                 reg = <0xffc45000 0x2c>;
132                 interrupts = <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>;
133                 #gpio-cells = <2>;
134                 gpio-controller;
135                 gpio-ranges = <&pfc 0 160 32>;
136                 #interrupt-cells = <2>;
137                 interrupt-controller;
138         };
139
140         gpio6: gpio@ffc46000 {
141                 compatible = "renesas,gpio-r8a7779", "renesas,gpio-rcar";
142                 reg = <0xffc46000 0x2c>;
143                 interrupts = <GIC_SPI 147 IRQ_TYPE_LEVEL_HIGH>;
144                 #gpio-cells = <2>;
145                 gpio-controller;
146                 gpio-ranges = <&pfc 0 192 9>;
147                 #interrupt-cells = <2>;
148                 interrupt-controller;
149         };
150
151         irqpin0: interrupt-controller@fe78001c {
152                 compatible = "renesas,intc-irqpin-r8a7779", "renesas,intc-irqpin";
153                 #interrupt-cells = <2>;
154                 status = "disabled";
155                 interrupt-controller;
156                 reg = <0xfe78001c 4>,
157                         <0xfe780010 4>,
158                         <0xfe780024 4>,
159                         <0xfe780044 4>,
160                         <0xfe780064 4>,
161                         <0xfe780000 4>;
162                 interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH
163                               GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH
164                               GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH
165                               GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
166                 sense-bitfield-width = <2>;
167         };
168
169         i2c0: i2c@ffc70000 {
170                 #address-cells = <1>;
171                 #size-cells = <0>;
172                 compatible = "renesas,i2c-r8a7779";
173                 reg = <0xffc70000 0x1000>;
174                 interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>;
175                 clocks = <&mstp0_clks R8A7779_CLK_I2C0>;
176                 power-domains = <&cpg_clocks>;
177                 status = "disabled";
178         };
179
180         i2c1: i2c@ffc71000 {
181                 #address-cells = <1>;
182                 #size-cells = <0>;
183                 compatible = "renesas,i2c-r8a7779";
184                 reg = <0xffc71000 0x1000>;
185                 interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
186                 clocks = <&mstp0_clks R8A7779_CLK_I2C1>;
187                 power-domains = <&cpg_clocks>;
188                 status = "disabled";
189         };
190
191         i2c2: i2c@ffc72000 {
192                 #address-cells = <1>;
193                 #size-cells = <0>;
194                 compatible = "renesas,i2c-r8a7779";
195                 reg = <0xffc72000 0x1000>;
196                 interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
197                 clocks = <&mstp0_clks R8A7779_CLK_I2C2>;
198                 power-domains = <&cpg_clocks>;
199                 status = "disabled";
200         };
201
202         i2c3: i2c@ffc73000 {
203                 #address-cells = <1>;
204                 #size-cells = <0>;
205                 compatible = "renesas,i2c-r8a7779";
206                 reg = <0xffc73000 0x1000>;
207                 interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>;
208                 clocks = <&mstp0_clks R8A7779_CLK_I2C3>;
209                 power-domains = <&cpg_clocks>;
210                 status = "disabled";
211         };
212
213         scif0: serial@ffe40000 {
214                 compatible = "renesas,scif-r8a7779", "renesas,rcar-gen1-scif",
215                              "renesas,scif";
216                 reg = <0xffe40000 0x100>;
217                 interrupts = <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>;
218                 clocks = <&mstp0_clks R8A7779_CLK_SCIF0>,
219                          <&cpg_clocks R8A7779_CLK_S1>, <&scif_clk>;
220                 clock-names = "fck", "brg_int", "scif_clk";
221                 power-domains = <&cpg_clocks>;
222                 status = "disabled";
223         };
224
225         scif1: serial@ffe41000 {
226                 compatible = "renesas,scif-r8a7779", "renesas,rcar-gen1-scif",
227                              "renesas,scif";
228                 reg = <0xffe41000 0x100>;
229                 interrupts = <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>;
230                 clocks = <&mstp0_clks R8A7779_CLK_SCIF1>,
231                          <&cpg_clocks R8A7779_CLK_S1>, <&scif_clk>;
232                 clock-names = "fck", "brg_int", "scif_clk";
233                 power-domains = <&cpg_clocks>;
234                 status = "disabled";
235         };
236
237         scif2: serial@ffe42000 {
238                 compatible = "renesas,scif-r8a7779", "renesas,rcar-gen1-scif",
239                              "renesas,scif";
240                 reg = <0xffe42000 0x100>;
241                 interrupts = <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>;
242                 clocks = <&mstp0_clks R8A7779_CLK_SCIF2>,
243                          <&cpg_clocks R8A7779_CLK_S1>, <&scif_clk>;
244                 clock-names = "fck", "brg_int", "scif_clk";
245                 power-domains = <&cpg_clocks>;
246                 status = "disabled";
247         };
248
249         scif3: serial@ffe43000 {
250                 compatible = "renesas,scif-r8a7779", "renesas,rcar-gen1-scif",
251                              "renesas,scif";
252                 reg = <0xffe43000 0x100>;
253                 interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
254                 clocks = <&mstp0_clks R8A7779_CLK_SCIF3>,
255                          <&cpg_clocks R8A7779_CLK_S1>, <&scif_clk>;
256                 clock-names = "fck", "brg_int", "scif_clk";
257                 power-domains = <&cpg_clocks>;
258                 status = "disabled";
259         };
260
261         scif4: serial@ffe44000 {
262                 compatible = "renesas,scif-r8a7779", "renesas,rcar-gen1-scif",
263                              "renesas,scif";
264                 reg = <0xffe44000 0x100>;
265                 interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>;
266                 clocks = <&mstp0_clks R8A7779_CLK_SCIF4>,
267                          <&cpg_clocks R8A7779_CLK_S1>, <&scif_clk>;
268                 clock-names = "fck", "brg_int", "scif_clk";
269                 power-domains = <&cpg_clocks>;
270                 status = "disabled";
271         };
272
273         scif5: serial@ffe45000 {
274                 compatible = "renesas,scif-r8a7779", "renesas,rcar-gen1-scif",
275                              "renesas,scif";
276                 reg = <0xffe45000 0x100>;
277                 interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
278                 clocks = <&mstp0_clks R8A7779_CLK_SCIF5>,
279                          <&cpg_clocks R8A7779_CLK_S1>, <&scif_clk>;
280                 clock-names = "fck", "brg_int", "scif_clk";
281                 power-domains = <&cpg_clocks>;
282                 status = "disabled";
283         };
284
285         pfc: pfc@fffc0000 {
286                 compatible = "renesas,pfc-r8a7779";
287                 reg = <0xfffc0000 0x23c>;
288         };
289
290         thermal@ffc48000 {
291                 compatible = "renesas,thermal-r8a7779", "renesas,rcar-thermal";
292                 reg = <0xffc48000 0x38>;
293         };
294
295         tmu0: timer@ffd80000 {
296                 compatible = "renesas,tmu-r8a7779", "renesas,tmu";
297                 reg = <0xffd80000 0x30>;
298                 interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>,
299                              <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>,
300                              <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
301                 clocks = <&mstp0_clks R8A7779_CLK_TMU0>;
302                 clock-names = "fck";
303                 power-domains = <&cpg_clocks>;
304
305                 #renesas,channels = <3>;
306
307                 status = "disabled";
308         };
309
310         tmu1: timer@ffd81000 {
311                 compatible = "renesas,tmu-r8a7779", "renesas,tmu";
312                 reg = <0xffd81000 0x30>;
313                 interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>,
314                              <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>,
315                              <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
316                 clocks = <&mstp0_clks R8A7779_CLK_TMU1>;
317                 clock-names = "fck";
318                 power-domains = <&cpg_clocks>;
319
320                 #renesas,channels = <3>;
321
322                 status = "disabled";
323         };
324
325         tmu2: timer@ffd82000 {
326                 compatible = "renesas,tmu-r8a7779", "renesas,tmu";
327                 reg = <0xffd82000 0x30>;
328                 interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>,
329                              <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>,
330                              <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
331                 clocks = <&mstp0_clks R8A7779_CLK_TMU2>;
332                 clock-names = "fck";
333                 power-domains = <&cpg_clocks>;
334
335                 #renesas,channels = <3>;
336
337                 status = "disabled";
338         };
339
340         sata: sata@fc600000 {
341                 compatible = "renesas,sata-r8a7779", "renesas,rcar-sata";
342                 reg = <0xfc600000 0x2000>;
343                 interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>;
344                 clocks = <&mstp1_clks R8A7779_CLK_SATA>;
345                 power-domains = <&cpg_clocks>;
346         };
347
348         sdhi0: sd@ffe4c000 {
349                 compatible = "renesas,sdhi-r8a7779";
350                 reg = <0xffe4c000 0x100>;
351                 interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>;
352                 clocks = <&mstp3_clks R8A7779_CLK_SDHI0>;
353                 power-domains = <&cpg_clocks>;
354                 status = "disabled";
355         };
356
357         sdhi1: sd@ffe4d000 {
358                 compatible = "renesas,sdhi-r8a7779";
359                 reg = <0xffe4d000 0x100>;
360                 interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>;
361                 clocks = <&mstp3_clks R8A7779_CLK_SDHI1>;
362                 power-domains = <&cpg_clocks>;
363                 status = "disabled";
364         };
365
366         sdhi2: sd@ffe4e000 {
367                 compatible = "renesas,sdhi-r8a7779";
368                 reg = <0xffe4e000 0x100>;
369                 interrupts = <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>;
370                 clocks = <&mstp3_clks R8A7779_CLK_SDHI2>;
371                 power-domains = <&cpg_clocks>;
372                 status = "disabled";
373         };
374
375         sdhi3: sd@ffe4f000 {
376                 compatible = "renesas,sdhi-r8a7779";
377                 reg = <0xffe4f000 0x100>;
378                 interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>;
379                 clocks = <&mstp3_clks R8A7779_CLK_SDHI3>;
380                 power-domains = <&cpg_clocks>;
381                 status = "disabled";
382         };
383
384         hspi0: spi@fffc7000 {
385                 compatible = "renesas,hspi-r8a7779", "renesas,hspi";
386                 reg = <0xfffc7000 0x18>;
387                 interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
388                 #address-cells = <1>;
389                 #size-cells = <0>;
390                 clocks = <&mstp0_clks R8A7779_CLK_HSPI>;
391                 power-domains = <&cpg_clocks>;
392                 status = "disabled";
393         };
394
395         hspi1: spi@fffc8000 {
396                 compatible = "renesas,hspi-r8a7779", "renesas,hspi";
397                 reg = <0xfffc8000 0x18>;
398                 interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
399                 #address-cells = <1>;
400                 #size-cells = <0>;
401                 clocks = <&mstp0_clks R8A7779_CLK_HSPI>;
402                 power-domains = <&cpg_clocks>;
403                 status = "disabled";
404         };
405
406         hspi2: spi@fffc6000 {
407                 compatible = "renesas,hspi-r8a7779", "renesas,hspi";
408                 reg = <0xfffc6000 0x18>;
409                 interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
410                 #address-cells = <1>;
411                 #size-cells = <0>;
412                 clocks = <&mstp0_clks R8A7779_CLK_HSPI>;
413                 power-domains = <&cpg_clocks>;
414                 status = "disabled";
415         };
416
417         du: display@fff80000 {
418                 compatible = "renesas,du-r8a7779";
419                 reg = <0 0xfff80000 0 0x40000>;
420                 interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
421                 clocks = <&mstp1_clks R8A7779_CLK_DU>;
422                 power-domains = <&cpg_clocks>;
423                 status = "disabled";
424
425                 ports {
426                         #address-cells = <1>;
427                         #size-cells = <0>;
428
429                         port@0 {
430                                 reg = <0>;
431                                 du_out_rgb0: endpoint {
432                                 };
433                         };
434                         port@1 {
435                                 reg = <1>;
436                                 du_out_rgb1: endpoint {
437                                 };
438                         };
439                 };
440         };
441
442         clocks {
443                 #address-cells = <1>;
444                 #size-cells = <1>;
445                 ranges;
446
447                 /* External root clock */
448                 extal_clk: extal {
449                         compatible = "fixed-clock";
450                         #clock-cells = <0>;
451                         /* This value must be overriden by the board. */
452                         clock-frequency = <0>;
453                 };
454
455                 /* External SCIF clock */
456                 scif_clk: scif {
457                         compatible = "fixed-clock";
458                         #clock-cells = <0>;
459                         /* This value must be overridden by the board. */
460                         clock-frequency = <0>;
461                 };
462
463                 /* Special CPG clocks */
464                 cpg_clocks: clocks@ffc80000 {
465                         compatible = "renesas,r8a7779-cpg-clocks";
466                         reg = <0xffc80000 0x30>;
467                         clocks = <&extal_clk>;
468                         #clock-cells = <1>;
469                         clock-output-names = "plla", "z", "zs", "s",
470                                              "s1", "p", "b", "out";
471                         #power-domain-cells = <0>;
472                 };
473
474                 /* Fixed factor clocks */
475                 i_clk: i {
476                         compatible = "fixed-factor-clock";
477                         clocks = <&cpg_clocks R8A7779_CLK_PLLA>;
478                         #clock-cells = <0>;
479                         clock-div = <2>;
480                         clock-mult = <1>;
481                 };
482                 s3_clk: s3 {
483                         compatible = "fixed-factor-clock";
484                         clocks = <&cpg_clocks R8A7779_CLK_PLLA>;
485                         #clock-cells = <0>;
486                         clock-div = <8>;
487                         clock-mult = <1>;
488                 };
489                 s4_clk: s4 {
490                         compatible = "fixed-factor-clock";
491                         clocks = <&cpg_clocks R8A7779_CLK_PLLA>;
492                         #clock-cells = <0>;
493                         clock-div = <16>;
494                         clock-mult = <1>;
495                 };
496                 g_clk: g {
497                         compatible = "fixed-factor-clock";
498                         clocks = <&cpg_clocks R8A7779_CLK_PLLA>;
499                         #clock-cells = <0>;
500                         clock-div = <24>;
501                         clock-mult = <1>;
502                 };
503
504                 /* Gate clocks */
505                 mstp0_clks: clocks@ffc80030 {
506                         compatible = "renesas,r8a7779-mstp-clocks",
507                                      "renesas,cpg-mstp-clocks";
508                         reg = <0xffc80030 4>;
509                         clocks = <&cpg_clocks R8A7779_CLK_S>,
510                                  <&cpg_clocks R8A7779_CLK_P>,
511                                  <&cpg_clocks R8A7779_CLK_P>,
512                                  <&cpg_clocks R8A7779_CLK_P>,
513                                  <&cpg_clocks R8A7779_CLK_S>,
514                                  <&cpg_clocks R8A7779_CLK_S>,
515                                  <&cpg_clocks R8A7779_CLK_P>,
516                                  <&cpg_clocks R8A7779_CLK_P>,
517                                  <&cpg_clocks R8A7779_CLK_P>,
518                                  <&cpg_clocks R8A7779_CLK_P>,
519                                  <&cpg_clocks R8A7779_CLK_P>,
520                                  <&cpg_clocks R8A7779_CLK_P>,
521                                  <&cpg_clocks R8A7779_CLK_P>,
522                                  <&cpg_clocks R8A7779_CLK_P>,
523                                  <&cpg_clocks R8A7779_CLK_P>,
524                                  <&cpg_clocks R8A7779_CLK_P>;
525                         #clock-cells = <1>;
526                         clock-indices = <
527                                 R8A7779_CLK_HSPI R8A7779_CLK_TMU2
528                                 R8A7779_CLK_TMU1 R8A7779_CLK_TMU0
529                                 R8A7779_CLK_HSCIF1 R8A7779_CLK_HSCIF0
530                                 R8A7779_CLK_SCIF5 R8A7779_CLK_SCIF4
531                                 R8A7779_CLK_SCIF3 R8A7779_CLK_SCIF2
532                                 R8A7779_CLK_SCIF1 R8A7779_CLK_SCIF0
533                                 R8A7779_CLK_I2C3 R8A7779_CLK_I2C2
534                                 R8A7779_CLK_I2C1 R8A7779_CLK_I2C0
535                         >;
536                         clock-output-names =
537                                 "hspi", "tmu2", "tmu1", "tmu0", "hscif1",
538                                 "hscif0", "scif5", "scif4", "scif3", "scif2",
539                                 "scif1", "scif0", "i2c3", "i2c2", "i2c1",
540                                 "i2c0";
541                 };
542                 mstp1_clks: clocks@ffc80034 {
543                         compatible = "renesas,r8a7779-mstp-clocks",
544                                      "renesas,cpg-mstp-clocks";
545                         reg = <0xffc80034 4>, <0xffc80044 4>;
546                         clocks = <&cpg_clocks R8A7779_CLK_P>,
547                                  <&cpg_clocks R8A7779_CLK_P>,
548                                  <&cpg_clocks R8A7779_CLK_S>,
549                                  <&cpg_clocks R8A7779_CLK_S>,
550                                  <&cpg_clocks R8A7779_CLK_S>,
551                                  <&cpg_clocks R8A7779_CLK_S>,
552                                  <&cpg_clocks R8A7779_CLK_P>,
553                                  <&cpg_clocks R8A7779_CLK_P>,
554                                  <&cpg_clocks R8A7779_CLK_P>,
555                                  <&cpg_clocks R8A7779_CLK_S>;
556                         #clock-cells = <1>;
557                         clock-indices = <
558                                 R8A7779_CLK_USB01 R8A7779_CLK_USB2
559                                 R8A7779_CLK_DU R8A7779_CLK_VIN2
560                                 R8A7779_CLK_VIN1 R8A7779_CLK_VIN0
561                                 R8A7779_CLK_ETHER R8A7779_CLK_SATA
562                                 R8A7779_CLK_PCIE R8A7779_CLK_VIN3
563                         >;
564                         clock-output-names =
565                                 "usb01", "usb2",
566                                 "du", "vin2",
567                                 "vin1", "vin0",
568                                 "ether", "sata",
569                                 "pcie", "vin3";
570                 };
571                 mstp3_clks: clocks@ffc8003c {
572                         compatible = "renesas,r8a7779-mstp-clocks",
573                                      "renesas,cpg-mstp-clocks";
574                         reg = <0xffc8003c 4>;
575                         clocks = <&s4_clk>, <&s4_clk>, <&s4_clk>, <&s4_clk>,
576                                  <&s4_clk>, <&s4_clk>;
577                         #clock-cells = <1>;
578                         clock-indices = <
579                                 R8A7779_CLK_SDHI3 R8A7779_CLK_SDHI2
580                                 R8A7779_CLK_SDHI1 R8A7779_CLK_SDHI0
581                                 R8A7779_CLK_MMC1 R8A7779_CLK_MMC0
582                         >;
583                         clock-output-names =
584                                 "sdhi3", "sdhi2", "sdhi1", "sdhi0",
585                                 "mmc1", "mmc0";
586                 };
587         };
588 };