Merge tag 'for-linus-5.6-1' of https://github.com/cminyard/linux-ipmi
[sfrench/cifs-2.6.git] / arch / arm / boot / dts / qcom-ipq4019.dtsi
1 // SPDX-License-Identifier: GPL-2.0-only
2 /*
3  * Copyright (c) 2015, The Linux Foundation. All rights reserved.
4  */
5
6 /dts-v1/;
7
8 #include <dt-bindings/clock/qcom,gcc-ipq4019.h>
9 #include <dt-bindings/interrupt-controller/arm-gic.h>
10 #include <dt-bindings/interrupt-controller/irq.h>
11
12 / {
13         #address-cells = <1>;
14         #size-cells = <1>;
15
16         model = "Qualcomm Technologies, Inc. IPQ4019";
17         compatible = "qcom,ipq4019";
18         interrupt-parent = <&intc>;
19
20         reserved-memory {
21                 #address-cells = <0x1>;
22                 #size-cells = <0x1>;
23                 ranges;
24
25                 smem_region: smem@87e00000 {
26                         reg = <0x87e00000 0x080000>;
27                         no-map;
28                 };
29
30                 tz@87e80000 {
31                         reg = <0x87e80000 0x180000>;
32                         no-map;
33                 };
34         };
35
36         aliases {
37                 spi0 = &blsp1_spi1;
38                 spi1 = &blsp1_spi2;
39                 i2c0 = &blsp1_i2c3;
40                 i2c1 = &blsp1_i2c4;
41         };
42
43         cpus {
44                 #address-cells = <1>;
45                 #size-cells = <0>;
46                 cpu@0 {
47                         device_type = "cpu";
48                         compatible = "arm,cortex-a7";
49                         enable-method = "qcom,kpss-acc-v2";
50                         next-level-cache = <&L2>;
51                         qcom,acc = <&acc0>;
52                         qcom,saw = <&saw0>;
53                         reg = <0x0>;
54                         clocks = <&gcc GCC_APPS_CLK_SRC>;
55                         clock-frequency = <0>;
56                         clock-latency = <256000>;
57                         operating-points-v2 = <&cpu0_opp_table>;
58                 };
59
60                 cpu@1 {
61                         device_type = "cpu";
62                         compatible = "arm,cortex-a7";
63                         enable-method = "qcom,kpss-acc-v2";
64                         next-level-cache = <&L2>;
65                         qcom,acc = <&acc1>;
66                         qcom,saw = <&saw1>;
67                         reg = <0x1>;
68                         clocks = <&gcc GCC_APPS_CLK_SRC>;
69                         clock-frequency = <0>;
70                         clock-latency = <256000>;
71                         operating-points-v2 = <&cpu0_opp_table>;
72                 };
73
74                 cpu@2 {
75                         device_type = "cpu";
76                         compatible = "arm,cortex-a7";
77                         enable-method = "qcom,kpss-acc-v2";
78                         next-level-cache = <&L2>;
79                         qcom,acc = <&acc2>;
80                         qcom,saw = <&saw2>;
81                         reg = <0x2>;
82                         clocks = <&gcc GCC_APPS_CLK_SRC>;
83                         clock-frequency = <0>;
84                         clock-latency = <256000>;
85                         operating-points-v2 = <&cpu0_opp_table>;
86                 };
87
88                 cpu@3 {
89                         device_type = "cpu";
90                         compatible = "arm,cortex-a7";
91                         enable-method = "qcom,kpss-acc-v2";
92                         next-level-cache = <&L2>;
93                         qcom,acc = <&acc3>;
94                         qcom,saw = <&saw3>;
95                         reg = <0x3>;
96                         clocks = <&gcc GCC_APPS_CLK_SRC>;
97                         clock-frequency = <0>;
98                         clock-latency = <256000>;
99                         operating-points-v2 = <&cpu0_opp_table>;
100                 };
101
102                 L2: l2-cache {
103                         compatible = "cache";
104                         cache-level = <2>;
105                         qcom,saw = <&saw_l2>;
106                 };
107         };
108
109         cpu0_opp_table: opp_table0 {
110                 compatible = "operating-points-v2";
111                 opp-shared;
112
113                 opp-48000000 {
114                         opp-hz = /bits/ 64 <48000000>;
115                         clock-latency-ns = <256000>;
116                 };
117                 opp-200000000 {
118                         opp-hz = /bits/ 64 <200000000>;
119                         clock-latency-ns = <256000>;
120                 };
121                 opp-500000000 {
122                         opp-hz = /bits/ 64 <500000000>;
123                         clock-latency-ns = <256000>;
124                 };
125                 opp-716000000 {
126                         opp-hz = /bits/ 64 <716000000>;
127                         clock-latency-ns = <256000>;
128                 };
129         };
130
131         memory {
132                 device_type = "memory";
133                 reg = <0x0 0x0>;
134         };
135
136         pmu {
137                 compatible = "arm,cortex-a7-pmu";
138                 interrupts = <GIC_PPI 7 (GIC_CPU_MASK_SIMPLE(4) |
139                                          IRQ_TYPE_LEVEL_HIGH)>;
140         };
141
142         clocks {
143                 sleep_clk: sleep_clk {
144                         compatible = "fixed-clock";
145                         clock-frequency = <32768>;
146                         #clock-cells = <0>;
147                 };
148
149                 xo: xo {
150                         compatible = "fixed-clock";
151                         clock-frequency = <48000000>;
152                         #clock-cells = <0>;
153                 };
154         };
155
156         firmware {
157                 scm {
158                         compatible = "qcom,scm-ipq4019";
159                 };
160         };
161
162         timer {
163                 compatible = "arm,armv7-timer";
164                 interrupts = <1 2 0xf08>,
165                              <1 3 0xf08>,
166                              <1 4 0xf08>,
167                              <1 1 0xf08>;
168                 clock-frequency = <48000000>;
169         };
170
171         soc {
172                 #address-cells = <1>;
173                 #size-cells = <1>;
174                 ranges;
175                 compatible = "simple-bus";
176
177                 intc: interrupt-controller@b000000 {
178                         compatible = "qcom,msm-qgic2";
179                         interrupt-controller;
180                         #interrupt-cells = <3>;
181                         reg = <0x0b000000 0x1000>,
182                         <0x0b002000 0x1000>;
183                 };
184
185                 gcc: clock-controller@1800000 {
186                         compatible = "qcom,gcc-ipq4019";
187                         #clock-cells = <1>;
188                         #reset-cells = <1>;
189                         reg = <0x1800000 0x60000>;
190                 };
191
192                 rng@22000 {
193                         compatible = "qcom,prng";
194                         reg = <0x22000 0x140>;
195                         clocks = <&gcc GCC_PRNG_AHB_CLK>;
196                         clock-names = "core";
197                         status = "disabled";
198                 };
199
200                 tlmm: pinctrl@1000000 {
201                         compatible = "qcom,ipq4019-pinctrl";
202                         reg = <0x01000000 0x300000>;
203                         gpio-controller;
204                         #gpio-cells = <2>;
205                         interrupt-controller;
206                         #interrupt-cells = <2>;
207                         interrupts = <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>;
208                 };
209
210                 sdhci: sdhci@7824900 {
211                         compatible = "qcom,sdhci-msm-v4";
212                         reg = <0x7824900 0x11c>, <0x7824000 0x800>;
213                         interrupts = <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 138 IRQ_TYPE_LEVEL_HIGH>;
214                         interrupt-names = "hc_irq", "pwr_irq";
215                         bus-width = <8>;
216                         clocks = <&gcc GCC_SDCC1_APPS_CLK>, <&gcc GCC_SDCC1_AHB_CLK>,
217                                  <&gcc GCC_DCD_XO_CLK>;
218                         clock-names = "core", "iface", "xo";
219                         status = "disabled";
220                 };
221
222                 blsp_dma: dma@7884000 {
223                         compatible = "qcom,bam-v1.7.0";
224                         reg = <0x07884000 0x23000>;
225                         interrupts = <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>;
226                         clocks = <&gcc GCC_BLSP1_AHB_CLK>;
227                         clock-names = "bam_clk";
228                         #dma-cells = <1>;
229                         qcom,ee = <0>;
230                         status = "disabled";
231                 };
232
233                 blsp1_spi1: spi@78b5000 { /* BLSP1 QUP1 */
234                         compatible = "qcom,spi-qup-v2.2.1";
235                         reg = <0x78b5000 0x600>;
236                         interrupts = <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>;
237                         clocks = <&gcc GCC_BLSP1_QUP1_SPI_APPS_CLK>,
238                                  <&gcc GCC_BLSP1_AHB_CLK>;
239                         clock-names = "core", "iface";
240                         #address-cells = <1>;
241                         #size-cells = <0>;
242                         dmas = <&blsp_dma 5>, <&blsp_dma 4>;
243                         dma-names = "rx", "tx";
244                         status = "disabled";
245                 };
246
247                 blsp1_spi2: spi@78b6000 { /* BLSP1 QUP2 */
248                         compatible = "qcom,spi-qup-v2.2.1";
249                         reg = <0x78b6000 0x600>;
250                         interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
251                         clocks = <&gcc GCC_BLSP1_QUP2_SPI_APPS_CLK>,
252                                 <&gcc GCC_BLSP1_AHB_CLK>;
253                         clock-names = "core", "iface";
254                         #address-cells = <1>;
255                         #size-cells = <0>;
256                         dmas = <&blsp_dma 7>, <&blsp_dma 6>;
257                         dma-names = "rx", "tx";
258                         status = "disabled";
259                 };
260
261                 blsp1_i2c3: i2c@78b7000 { /* BLSP1 QUP3 */
262                         compatible = "qcom,i2c-qup-v2.2.1";
263                         reg = <0x78b7000 0x600>;
264                         interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>;
265                         clocks = <&gcc GCC_BLSP1_AHB_CLK>,
266                                  <&gcc GCC_BLSP1_QUP1_I2C_APPS_CLK>;
267                         clock-names = "iface", "core";
268                         #address-cells = <1>;
269                         #size-cells = <0>;
270                         dmas = <&blsp_dma 9>, <&blsp_dma 8>;
271                         dma-names = "rx", "tx";
272                         status = "disabled";
273                 };
274
275                 blsp1_i2c4: i2c@78b8000 { /* BLSP1 QUP4 */
276                         compatible = "qcom,i2c-qup-v2.2.1";
277                         reg = <0x78b8000 0x600>;
278                         interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>;
279                         clocks = <&gcc GCC_BLSP1_AHB_CLK>,
280                                  <&gcc GCC_BLSP1_QUP2_I2C_APPS_CLK>;
281                         clock-names = "iface", "core";
282                         #address-cells = <1>;
283                         #size-cells = <0>;
284                         dmas = <&blsp_dma 11>, <&blsp_dma 10>;
285                         dma-names = "rx", "tx";
286                         status = "disabled";
287                 };
288
289                 cryptobam: dma@8e04000 {
290                         compatible = "qcom,bam-v1.7.0";
291                         reg = <0x08e04000 0x20000>;
292                         interrupts = <GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH>;
293                         clocks = <&gcc GCC_CRYPTO_AHB_CLK>;
294                         clock-names = "bam_clk";
295                         #dma-cells = <1>;
296                         qcom,ee = <1>;
297                         qcom,controlled-remotely;
298                         status = "disabled";
299                 };
300
301                 crypto@8e3a000 {
302                         compatible = "qcom,crypto-v5.1";
303                         reg = <0x08e3a000 0x6000>;
304                         clocks = <&gcc GCC_CRYPTO_AHB_CLK>,
305                                  <&gcc GCC_CRYPTO_AXI_CLK>,
306                                  <&gcc GCC_CRYPTO_CLK>;
307                         clock-names = "iface", "bus", "core";
308                         dmas = <&cryptobam 2>, <&cryptobam 3>;
309                         dma-names = "rx", "tx";
310                         status = "disabled";
311                 };
312
313                 acc0: clock-controller@b088000 {
314                         compatible = "qcom,kpss-acc-v2";
315                         reg = <0x0b088000 0x1000>, <0xb008000 0x1000>;
316                 };
317
318                 acc1: clock-controller@b098000 {
319                         compatible = "qcom,kpss-acc-v2";
320                         reg = <0x0b098000 0x1000>, <0xb008000 0x1000>;
321                 };
322
323                 acc2: clock-controller@b0a8000 {
324                         compatible = "qcom,kpss-acc-v2";
325                         reg = <0x0b0a8000 0x1000>, <0xb008000 0x1000>;
326                 };
327
328                 acc3: clock-controller@b0b8000 {
329                         compatible = "qcom,kpss-acc-v2";
330                         reg = <0x0b0b8000 0x1000>, <0xb008000 0x1000>;
331                 };
332
333                 saw0: regulator@b089000 {
334                         compatible = "qcom,saw2";
335                         reg = <0x0b089000 0x1000>, <0x0b009000 0x1000>;
336                         regulator;
337                 };
338
339                 saw1: regulator@b099000 {
340                         compatible = "qcom,saw2";
341                         reg = <0x0b099000 0x1000>, <0x0b009000 0x1000>;
342                         regulator;
343                 };
344
345                 saw2: regulator@b0a9000 {
346                         compatible = "qcom,saw2";
347                         reg = <0x0b0a9000 0x1000>, <0x0b009000 0x1000>;
348                         regulator;
349                 };
350
351                 saw3: regulator@b0b9000 {
352                         compatible = "qcom,saw2";
353                         reg = <0x0b0b9000 0x1000>, <0x0b009000 0x1000>;
354                         regulator;
355                 };
356
357                 saw_l2: regulator@b012000 {
358                         compatible = "qcom,saw2";
359                         reg = <0xb012000 0x1000>;
360                         regulator;
361                 };
362
363                 blsp1_uart1: serial@78af000 {
364                         compatible = "qcom,msm-uartdm-v1.4", "qcom,msm-uartdm";
365                         reg = <0x78af000 0x200>;
366                         interrupts = <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>;
367                         status = "disabled";
368                         clocks = <&gcc GCC_BLSP1_UART1_APPS_CLK>,
369                                 <&gcc GCC_BLSP1_AHB_CLK>;
370                         clock-names = "core", "iface";
371                         dmas = <&blsp_dma 1>, <&blsp_dma 0>;
372                         dma-names = "rx", "tx";
373                 };
374
375                 blsp1_uart2: serial@78b0000 {
376                         compatible = "qcom,msm-uartdm-v1.4", "qcom,msm-uartdm";
377                         reg = <0x78b0000 0x200>;
378                         interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>;
379                         status = "disabled";
380                         clocks = <&gcc GCC_BLSP1_UART2_APPS_CLK>,
381                                 <&gcc GCC_BLSP1_AHB_CLK>;
382                         clock-names = "core", "iface";
383                         dmas = <&blsp_dma 3>, <&blsp_dma 2>;
384                         dma-names = "rx", "tx";
385                 };
386
387                 watchdog@b017000 {
388                         compatible = "qcom,kpss-wdt", "qcom,kpss-wdt-ipq4019";
389                         reg = <0xb017000 0x40>;
390                         clocks = <&sleep_clk>;
391                         timeout-sec = <10>;
392                         status = "disabled";
393                 };
394
395                 restart@4ab000 {
396                         compatible = "qcom,pshold";
397                         reg = <0x4ab000 0x4>;
398                 };
399
400                 pcie0: pci@40000000 {
401                         compatible = "qcom,pcie-ipq4019", "snps,dw-pcie";
402                         reg =  <0x40000000 0xf1d
403                                 0x40000f20 0xa8
404                                 0x80000 0x2000
405                                 0x40100000 0x1000>;
406                         reg-names = "dbi", "elbi", "parf", "config";
407                         device_type = "pci";
408                         linux,pci-domain = <0>;
409                         bus-range = <0x00 0xff>;
410                         num-lanes = <1>;
411                         #address-cells = <3>;
412                         #size-cells = <2>;
413
414                         ranges = <0x81000000 0 0x40200000 0x40200000 0 0x00100000>,
415                                  <0x82000000 0 0x40300000 0x40300000 0 0x00d00000>;
416
417                         interrupts = <GIC_SPI 141 IRQ_TYPE_LEVEL_HIGH>;
418                         interrupt-names = "msi";
419                         #interrupt-cells = <1>;
420                         interrupt-map-mask = <0 0 0 0x7>;
421                         interrupt-map = <0 0 0 1 &intc 0 142 IRQ_TYPE_LEVEL_HIGH>, /* int_a */
422                                         <0 0 0 2 &intc 0 143 IRQ_TYPE_LEVEL_HIGH>, /* int_b */
423                                         <0 0 0 3 &intc 0 144 IRQ_TYPE_LEVEL_HIGH>, /* int_c */
424                                         <0 0 0 4 &intc 0 145 IRQ_TYPE_LEVEL_HIGH>; /* int_d */
425                         clocks = <&gcc GCC_PCIE_AHB_CLK>,
426                                  <&gcc GCC_PCIE_AXI_M_CLK>,
427                                  <&gcc GCC_PCIE_AXI_S_CLK>;
428                         clock-names = "aux",
429                                       "master_bus",
430                                       "slave_bus";
431
432                         resets = <&gcc PCIE_AXI_M_ARES>,
433                                  <&gcc PCIE_AXI_S_ARES>,
434                                  <&gcc PCIE_PIPE_ARES>,
435                                  <&gcc PCIE_AXI_M_VMIDMT_ARES>,
436                                  <&gcc PCIE_AXI_S_XPU_ARES>,
437                                  <&gcc PCIE_PARF_XPU_ARES>,
438                                  <&gcc PCIE_PHY_ARES>,
439                                  <&gcc PCIE_AXI_M_STICKY_ARES>,
440                                  <&gcc PCIE_PIPE_STICKY_ARES>,
441                                  <&gcc PCIE_PWR_ARES>,
442                                  <&gcc PCIE_AHB_ARES>,
443                                  <&gcc PCIE_PHY_AHB_ARES>;
444                         reset-names = "axi_m",
445                                       "axi_s",
446                                       "pipe",
447                                       "axi_m_vmid",
448                                       "axi_s_xpu",
449                                       "parf",
450                                       "phy",
451                                       "axi_m_sticky",
452                                       "pipe_sticky",
453                                       "pwr",
454                                       "ahb",
455                                       "phy_ahb";
456
457                         status = "disabled";
458                 };
459
460                 qpic_bam: dma@7984000 {
461                         compatible = "qcom,bam-v1.7.0";
462                         reg = <0x7984000 0x1a000>;
463                         interrupts = <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>;
464                         clocks = <&gcc GCC_QPIC_CLK>;
465                         clock-names = "bam_clk";
466                         #dma-cells = <1>;
467                         qcom,ee = <0>;
468                         status = "disabled";
469                 };
470
471                 nand: qpic-nand@79b0000 {
472                         compatible = "qcom,ipq4019-nand";
473                         reg = <0x79b0000 0x1000>;
474                         #address-cells = <1>;
475                         #size-cells = <0>;
476                         clocks = <&gcc GCC_QPIC_CLK>,
477                                  <&gcc GCC_QPIC_AHB_CLK>;
478                         clock-names = "core", "aon";
479
480                         dmas = <&qpic_bam 0>,
481                                <&qpic_bam 1>,
482                                <&qpic_bam 2>;
483                         dma-names = "tx", "rx", "cmd";
484                         status = "disabled";
485
486                         nand@0 {
487                                 reg = <0>;
488
489                                 nand-ecc-strength = <4>;
490                                 nand-ecc-step-size = <512>;
491                                 nand-bus-width = <8>;
492                         };
493                 };
494
495                 wifi0: wifi@a000000 {
496                         compatible = "qcom,ipq4019-wifi";
497                         reg = <0xa000000 0x200000>;
498                         resets = <&gcc WIFI0_CPU_INIT_RESET>,
499                                  <&gcc WIFI0_RADIO_SRIF_RESET>,
500                                  <&gcc WIFI0_RADIO_WARM_RESET>,
501                                  <&gcc WIFI0_RADIO_COLD_RESET>,
502                                  <&gcc WIFI0_CORE_WARM_RESET>,
503                                  <&gcc WIFI0_CORE_COLD_RESET>;
504                         reset-names = "wifi_cpu_init", "wifi_radio_srif",
505                                       "wifi_radio_warm", "wifi_radio_cold",
506                                       "wifi_core_warm", "wifi_core_cold";
507                         clocks = <&gcc GCC_WCSS2G_CLK>,
508                                  <&gcc GCC_WCSS2G_REF_CLK>,
509                                  <&gcc GCC_WCSS2G_RTC_CLK>;
510                         clock-names = "wifi_wcss_cmd", "wifi_wcss_ref",
511                                       "wifi_wcss_rtc";
512                         interrupts = <GIC_SPI 32 IRQ_TYPE_EDGE_RISING>,
513                                      <GIC_SPI 33 IRQ_TYPE_EDGE_RISING>,
514                                      <GIC_SPI 34 IRQ_TYPE_EDGE_RISING>,
515                                      <GIC_SPI 35 IRQ_TYPE_EDGE_RISING>,
516                                      <GIC_SPI 36 IRQ_TYPE_EDGE_RISING>,
517                                      <GIC_SPI 37 IRQ_TYPE_EDGE_RISING>,
518                                      <GIC_SPI 38 IRQ_TYPE_EDGE_RISING>,
519                                      <GIC_SPI 39 IRQ_TYPE_EDGE_RISING>,
520                                      <GIC_SPI 40 IRQ_TYPE_EDGE_RISING>,
521                                      <GIC_SPI 41 IRQ_TYPE_EDGE_RISING>,
522                                      <GIC_SPI 42 IRQ_TYPE_EDGE_RISING>,
523                                      <GIC_SPI 43 IRQ_TYPE_EDGE_RISING>,
524                                      <GIC_SPI 44 IRQ_TYPE_EDGE_RISING>,
525                                      <GIC_SPI 45 IRQ_TYPE_EDGE_RISING>,
526                                      <GIC_SPI 46 IRQ_TYPE_EDGE_RISING>,
527                                      <GIC_SPI 47 IRQ_TYPE_EDGE_RISING>,
528                                      <GIC_SPI 168 IRQ_TYPE_LEVEL_HIGH>;
529                         interrupt-names =  "msi0",  "msi1",  "msi2",  "msi3",
530                                            "msi4",  "msi5",  "msi6",  "msi7",
531                                            "msi8",  "msi9", "msi10", "msi11",
532                                           "msi12", "msi13", "msi14", "msi15",
533                                           "legacy";
534                         status = "disabled";
535                 };
536
537                 wifi1: wifi@a800000 {
538                         compatible = "qcom,ipq4019-wifi";
539                         reg = <0xa800000 0x200000>;
540                         resets = <&gcc WIFI1_CPU_INIT_RESET>,
541                                  <&gcc WIFI1_RADIO_SRIF_RESET>,
542                                  <&gcc WIFI1_RADIO_WARM_RESET>,
543                                  <&gcc WIFI1_RADIO_COLD_RESET>,
544                                  <&gcc WIFI1_CORE_WARM_RESET>,
545                                  <&gcc WIFI1_CORE_COLD_RESET>;
546                         reset-names = "wifi_cpu_init", "wifi_radio_srif",
547                                       "wifi_radio_warm", "wifi_radio_cold",
548                                       "wifi_core_warm", "wifi_core_cold";
549                         clocks = <&gcc GCC_WCSS5G_CLK>,
550                                  <&gcc GCC_WCSS5G_REF_CLK>,
551                                  <&gcc GCC_WCSS5G_RTC_CLK>;
552                         clock-names = "wifi_wcss_cmd", "wifi_wcss_ref",
553                                       "wifi_wcss_rtc";
554                         interrupts = <GIC_SPI 48 IRQ_TYPE_EDGE_RISING>,
555                                      <GIC_SPI 49 IRQ_TYPE_EDGE_RISING>,
556                                      <GIC_SPI 50 IRQ_TYPE_EDGE_RISING>,
557                                      <GIC_SPI 51 IRQ_TYPE_EDGE_RISING>,
558                                      <GIC_SPI 52 IRQ_TYPE_EDGE_RISING>,
559                                      <GIC_SPI 53 IRQ_TYPE_EDGE_RISING>,
560                                      <GIC_SPI 54 IRQ_TYPE_EDGE_RISING>,
561                                      <GIC_SPI 55 IRQ_TYPE_EDGE_RISING>,
562                                      <GIC_SPI 56 IRQ_TYPE_EDGE_RISING>,
563                                      <GIC_SPI 57 IRQ_TYPE_EDGE_RISING>,
564                                      <GIC_SPI 58 IRQ_TYPE_EDGE_RISING>,
565                                      <GIC_SPI 59 IRQ_TYPE_EDGE_RISING>,
566                                      <GIC_SPI 60 IRQ_TYPE_EDGE_RISING>,
567                                      <GIC_SPI 61 IRQ_TYPE_EDGE_RISING>,
568                                      <GIC_SPI 62 IRQ_TYPE_EDGE_RISING>,
569                                      <GIC_SPI 63 IRQ_TYPE_EDGE_RISING>,
570                                      <GIC_SPI 169 IRQ_TYPE_LEVEL_HIGH>;
571                         interrupt-names =  "msi0",  "msi1",  "msi2",  "msi3",
572                                            "msi4",  "msi5",  "msi6",  "msi7",
573                                            "msi8",  "msi9", "msi10", "msi11",
574                                           "msi12", "msi13", "msi14", "msi15",
575                                           "legacy";
576                         status = "disabled";
577                 };
578         };
579 };