Merge tag 'sunxi-dt-for-3.11-2' of git://github.com/mripard/linux into next/dt
[sfrench/cifs-2.6.git] / arch / arm / boot / dts / imx6qdl.dtsi
1 /*
2  * Copyright 2011 Freescale Semiconductor, Inc.
3  * Copyright 2011 Linaro Ltd.
4  *
5  * The code contained herein is licensed under the GNU General Public
6  * License. You may obtain a copy of the GNU General Public License
7  * Version 2 or later at the following locations:
8  *
9  * http://www.opensource.org/licenses/gpl-license.html
10  * http://www.gnu.org/copyleft/gpl.html
11  */
12
13 #include "skeleton.dtsi"
14
15 / {
16         aliases {
17                 serial0 = &uart1;
18                 serial1 = &uart2;
19                 serial2 = &uart3;
20                 serial3 = &uart4;
21                 serial4 = &uart5;
22                 gpio0 = &gpio1;
23                 gpio1 = &gpio2;
24                 gpio2 = &gpio3;
25                 gpio3 = &gpio4;
26                 gpio4 = &gpio5;
27                 gpio5 = &gpio6;
28                 gpio6 = &gpio7;
29         };
30
31         intc: interrupt-controller@00a01000 {
32                 compatible = "arm,cortex-a9-gic";
33                 #interrupt-cells = <3>;
34                 #address-cells = <1>;
35                 #size-cells = <1>;
36                 interrupt-controller;
37                 reg = <0x00a01000 0x1000>,
38                       <0x00a00100 0x100>;
39         };
40
41         clocks {
42                 #address-cells = <1>;
43                 #size-cells = <0>;
44
45                 ckil {
46                         compatible = "fsl,imx-ckil", "fixed-clock";
47                         clock-frequency = <32768>;
48                 };
49
50                 ckih1 {
51                         compatible = "fsl,imx-ckih1", "fixed-clock";
52                         clock-frequency = <0>;
53                 };
54
55                 osc {
56                         compatible = "fsl,imx-osc", "fixed-clock";
57                         clock-frequency = <24000000>;
58                 };
59         };
60
61         soc {
62                 #address-cells = <1>;
63                 #size-cells = <1>;
64                 compatible = "simple-bus";
65                 interrupt-parent = <&intc>;
66                 ranges;
67
68                 dma_apbh: dma-apbh@00110000 {
69                         compatible = "fsl,imx6q-dma-apbh", "fsl,imx28-dma-apbh";
70                         reg = <0x00110000 0x2000>;
71                         interrupts = <0 13 0x04>, <0 13 0x04>, <0 13 0x04>, <0 13 0x04>;
72                         interrupt-names = "gpmi0", "gpmi1", "gpmi2", "gpmi3";
73                         #dma-cells = <1>;
74                         dma-channels = <4>;
75                         clocks = <&clks 106>;
76                 };
77
78                 gpmi: gpmi-nand@00112000 {
79                         compatible = "fsl,imx6q-gpmi-nand";
80                         #address-cells = <1>;
81                         #size-cells = <1>;
82                         reg = <0x00112000 0x2000>, <0x00114000 0x2000>;
83                         reg-names = "gpmi-nand", "bch";
84                         interrupts = <0 13 0x04>, <0 15 0x04>;
85                         interrupt-names = "gpmi-dma", "bch";
86                         clocks = <&clks 152>, <&clks 153>, <&clks 151>,
87                                  <&clks 150>, <&clks 149>;
88                         clock-names = "gpmi_io", "gpmi_apb", "gpmi_bch",
89                                       "gpmi_bch_apb", "per1_bch";
90                         dmas = <&dma_apbh 0>;
91                         dma-names = "rx-tx";
92                         fsl,gpmi-dma-channel = <0>;
93                         status = "disabled";
94                 };
95
96                 timer@00a00600 {
97                         compatible = "arm,cortex-a9-twd-timer";
98                         reg = <0x00a00600 0x20>;
99                         interrupts = <1 13 0xf01>;
100                         clocks = <&clks 15>;
101                 };
102
103                 L2: l2-cache@00a02000 {
104                         compatible = "arm,pl310-cache";
105                         reg = <0x00a02000 0x1000>;
106                         interrupts = <0 92 0x04>;
107                         cache-unified;
108                         cache-level = <2>;
109                         arm,tag-latency = <4 2 3>;
110                         arm,data-latency = <4 2 3>;
111                 };
112
113                 pmu {
114                         compatible = "arm,cortex-a9-pmu";
115                         interrupts = <0 94 0x04>;
116                 };
117
118                 aips-bus@02000000 { /* AIPS1 */
119                         compatible = "fsl,aips-bus", "simple-bus";
120                         #address-cells = <1>;
121                         #size-cells = <1>;
122                         reg = <0x02000000 0x100000>;
123                         ranges;
124
125                         spba-bus@02000000 {
126                                 compatible = "fsl,spba-bus", "simple-bus";
127                                 #address-cells = <1>;
128                                 #size-cells = <1>;
129                                 reg = <0x02000000 0x40000>;
130                                 ranges;
131
132                                 spdif: spdif@02004000 {
133                                         reg = <0x02004000 0x4000>;
134                                         interrupts = <0 52 0x04>;
135                                 };
136
137                                 ecspi1: ecspi@02008000 {
138                                         #address-cells = <1>;
139                                         #size-cells = <0>;
140                                         compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
141                                         reg = <0x02008000 0x4000>;
142                                         interrupts = <0 31 0x04>;
143                                         clocks = <&clks 112>, <&clks 112>;
144                                         clock-names = "ipg", "per";
145                                         status = "disabled";
146                                 };
147
148                                 ecspi2: ecspi@0200c000 {
149                                         #address-cells = <1>;
150                                         #size-cells = <0>;
151                                         compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
152                                         reg = <0x0200c000 0x4000>;
153                                         interrupts = <0 32 0x04>;
154                                         clocks = <&clks 113>, <&clks 113>;
155                                         clock-names = "ipg", "per";
156                                         status = "disabled";
157                                 };
158
159                                 ecspi3: ecspi@02010000 {
160                                         #address-cells = <1>;
161                                         #size-cells = <0>;
162                                         compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
163                                         reg = <0x02010000 0x4000>;
164                                         interrupts = <0 33 0x04>;
165                                         clocks = <&clks 114>, <&clks 114>;
166                                         clock-names = "ipg", "per";
167                                         status = "disabled";
168                                 };
169
170                                 ecspi4: ecspi@02014000 {
171                                         #address-cells = <1>;
172                                         #size-cells = <0>;
173                                         compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
174                                         reg = <0x02014000 0x4000>;
175                                         interrupts = <0 34 0x04>;
176                                         clocks = <&clks 115>, <&clks 115>;
177                                         clock-names = "ipg", "per";
178                                         status = "disabled";
179                                 };
180
181                                 uart1: serial@02020000 {
182                                         compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
183                                         reg = <0x02020000 0x4000>;
184                                         interrupts = <0 26 0x04>;
185                                         clocks = <&clks 160>, <&clks 161>;
186                                         clock-names = "ipg", "per";
187                                         status = "disabled";
188                                 };
189
190                                 esai: esai@02024000 {
191                                         reg = <0x02024000 0x4000>;
192                                         interrupts = <0 51 0x04>;
193                                 };
194
195                                 ssi1: ssi@02028000 {
196                                         compatible = "fsl,imx6q-ssi","fsl,imx21-ssi";
197                                         reg = <0x02028000 0x4000>;
198                                         interrupts = <0 46 0x04>;
199                                         clocks = <&clks 178>;
200                                         fsl,fifo-depth = <15>;
201                                         fsl,ssi-dma-events = <38 37>;
202                                         status = "disabled";
203                                 };
204
205                                 ssi2: ssi@0202c000 {
206                                         compatible = "fsl,imx6q-ssi","fsl,imx21-ssi";
207                                         reg = <0x0202c000 0x4000>;
208                                         interrupts = <0 47 0x04>;
209                                         clocks = <&clks 179>;
210                                         fsl,fifo-depth = <15>;
211                                         fsl,ssi-dma-events = <42 41>;
212                                         status = "disabled";
213                                 };
214
215                                 ssi3: ssi@02030000 {
216                                         compatible = "fsl,imx6q-ssi","fsl,imx21-ssi";
217                                         reg = <0x02030000 0x4000>;
218                                         interrupts = <0 48 0x04>;
219                                         clocks = <&clks 180>;
220                                         fsl,fifo-depth = <15>;
221                                         fsl,ssi-dma-events = <46 45>;
222                                         status = "disabled";
223                                 };
224
225                                 asrc: asrc@02034000 {
226                                         reg = <0x02034000 0x4000>;
227                                         interrupts = <0 50 0x04>;
228                                 };
229
230                                 spba@0203c000 {
231                                         reg = <0x0203c000 0x4000>;
232                                 };
233                         };
234
235                         vpu: vpu@02040000 {
236                                 reg = <0x02040000 0x3c000>;
237                                 interrupts = <0 3 0x04 0 12 0x04>;
238                         };
239
240                         aipstz@0207c000 { /* AIPSTZ1 */
241                                 reg = <0x0207c000 0x4000>;
242                         };
243
244                         pwm1: pwm@02080000 {
245                                 #pwm-cells = <2>;
246                                 compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
247                                 reg = <0x02080000 0x4000>;
248                                 interrupts = <0 83 0x04>;
249                                 clocks = <&clks 62>, <&clks 145>;
250                                 clock-names = "ipg", "per";
251                         };
252
253                         pwm2: pwm@02084000 {
254                                 #pwm-cells = <2>;
255                                 compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
256                                 reg = <0x02084000 0x4000>;
257                                 interrupts = <0 84 0x04>;
258                                 clocks = <&clks 62>, <&clks 146>;
259                                 clock-names = "ipg", "per";
260                         };
261
262                         pwm3: pwm@02088000 {
263                                 #pwm-cells = <2>;
264                                 compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
265                                 reg = <0x02088000 0x4000>;
266                                 interrupts = <0 85 0x04>;
267                                 clocks = <&clks 62>, <&clks 147>;
268                                 clock-names = "ipg", "per";
269                         };
270
271                         pwm4: pwm@0208c000 {
272                                 #pwm-cells = <2>;
273                                 compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
274                                 reg = <0x0208c000 0x4000>;
275                                 interrupts = <0 86 0x04>;
276                                 clocks = <&clks 62>, <&clks 148>;
277                                 clock-names = "ipg", "per";
278                         };
279
280                         can1: flexcan@02090000 {
281                                 reg = <0x02090000 0x4000>;
282                                 interrupts = <0 110 0x04>;
283                         };
284
285                         can2: flexcan@02094000 {
286                                 reg = <0x02094000 0x4000>;
287                                 interrupts = <0 111 0x04>;
288                         };
289
290                         gpt: gpt@02098000 {
291                                 compatible = "fsl,imx6q-gpt";
292                                 reg = <0x02098000 0x4000>;
293                                 interrupts = <0 55 0x04>;
294                                 clocks = <&clks 119>, <&clks 120>;
295                                 clock-names = "ipg", "per";
296                         };
297
298                         gpio1: gpio@0209c000 {
299                                 compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
300                                 reg = <0x0209c000 0x4000>;
301                                 interrupts = <0 66 0x04 0 67 0x04>;
302                                 gpio-controller;
303                                 #gpio-cells = <2>;
304                                 interrupt-controller;
305                                 #interrupt-cells = <2>;
306                         };
307
308                         gpio2: gpio@020a0000 {
309                                 compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
310                                 reg = <0x020a0000 0x4000>;
311                                 interrupts = <0 68 0x04 0 69 0x04>;
312                                 gpio-controller;
313                                 #gpio-cells = <2>;
314                                 interrupt-controller;
315                                 #interrupt-cells = <2>;
316                         };
317
318                         gpio3: gpio@020a4000 {
319                                 compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
320                                 reg = <0x020a4000 0x4000>;
321                                 interrupts = <0 70 0x04 0 71 0x04>;
322                                 gpio-controller;
323                                 #gpio-cells = <2>;
324                                 interrupt-controller;
325                                 #interrupt-cells = <2>;
326                         };
327
328                         gpio4: gpio@020a8000 {
329                                 compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
330                                 reg = <0x020a8000 0x4000>;
331                                 interrupts = <0 72 0x04 0 73 0x04>;
332                                 gpio-controller;
333                                 #gpio-cells = <2>;
334                                 interrupt-controller;
335                                 #interrupt-cells = <2>;
336                         };
337
338                         gpio5: gpio@020ac000 {
339                                 compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
340                                 reg = <0x020ac000 0x4000>;
341                                 interrupts = <0 74 0x04 0 75 0x04>;
342                                 gpio-controller;
343                                 #gpio-cells = <2>;
344                                 interrupt-controller;
345                                 #interrupt-cells = <2>;
346                         };
347
348                         gpio6: gpio@020b0000 {
349                                 compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
350                                 reg = <0x020b0000 0x4000>;
351                                 interrupts = <0 76 0x04 0 77 0x04>;
352                                 gpio-controller;
353                                 #gpio-cells = <2>;
354                                 interrupt-controller;
355                                 #interrupt-cells = <2>;
356                         };
357
358                         gpio7: gpio@020b4000 {
359                                 compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
360                                 reg = <0x020b4000 0x4000>;
361                                 interrupts = <0 78 0x04 0 79 0x04>;
362                                 gpio-controller;
363                                 #gpio-cells = <2>;
364                                 interrupt-controller;
365                                 #interrupt-cells = <2>;
366                         };
367
368                         kpp: kpp@020b8000 {
369                                 reg = <0x020b8000 0x4000>;
370                                 interrupts = <0 82 0x04>;
371                         };
372
373                         wdog1: wdog@020bc000 {
374                                 compatible = "fsl,imx6q-wdt", "fsl,imx21-wdt";
375                                 reg = <0x020bc000 0x4000>;
376                                 interrupts = <0 80 0x04>;
377                                 clocks = <&clks 0>;
378                         };
379
380                         wdog2: wdog@020c0000 {
381                                 compatible = "fsl,imx6q-wdt", "fsl,imx21-wdt";
382                                 reg = <0x020c0000 0x4000>;
383                                 interrupts = <0 81 0x04>;
384                                 clocks = <&clks 0>;
385                                 status = "disabled";
386                         };
387
388                         clks: ccm@020c4000 {
389                                 compatible = "fsl,imx6q-ccm";
390                                 reg = <0x020c4000 0x4000>;
391                                 interrupts = <0 87 0x04 0 88 0x04>;
392                                 #clock-cells = <1>;
393                         };
394
395                         anatop: anatop@020c8000 {
396                                 compatible = "fsl,imx6q-anatop", "syscon", "simple-bus";
397                                 reg = <0x020c8000 0x1000>;
398                                 interrupts = <0 49 0x04 0 54 0x04 0 127 0x04>;
399
400                                 regulator-1p1@110 {
401                                         compatible = "fsl,anatop-regulator";
402                                         regulator-name = "vdd1p1";
403                                         regulator-min-microvolt = <800000>;
404                                         regulator-max-microvolt = <1375000>;
405                                         regulator-always-on;
406                                         anatop-reg-offset = <0x110>;
407                                         anatop-vol-bit-shift = <8>;
408                                         anatop-vol-bit-width = <5>;
409                                         anatop-min-bit-val = <4>;
410                                         anatop-min-voltage = <800000>;
411                                         anatop-max-voltage = <1375000>;
412                                 };
413
414                                 regulator-3p0@120 {
415                                         compatible = "fsl,anatop-regulator";
416                                         regulator-name = "vdd3p0";
417                                         regulator-min-microvolt = <2800000>;
418                                         regulator-max-microvolt = <3150000>;
419                                         regulator-always-on;
420                                         anatop-reg-offset = <0x120>;
421                                         anatop-vol-bit-shift = <8>;
422                                         anatop-vol-bit-width = <5>;
423                                         anatop-min-bit-val = <0>;
424                                         anatop-min-voltage = <2625000>;
425                                         anatop-max-voltage = <3400000>;
426                                 };
427
428                                 regulator-2p5@130 {
429                                         compatible = "fsl,anatop-regulator";
430                                         regulator-name = "vdd2p5";
431                                         regulator-min-microvolt = <2000000>;
432                                         regulator-max-microvolt = <2750000>;
433                                         regulator-always-on;
434                                         anatop-reg-offset = <0x130>;
435                                         anatop-vol-bit-shift = <8>;
436                                         anatop-vol-bit-width = <5>;
437                                         anatop-min-bit-val = <0>;
438                                         anatop-min-voltage = <2000000>;
439                                         anatop-max-voltage = <2750000>;
440                                 };
441
442                                 reg_arm: regulator-vddcore@140 {
443                                         compatible = "fsl,anatop-regulator";
444                                         regulator-name = "cpu";
445                                         regulator-min-microvolt = <725000>;
446                                         regulator-max-microvolt = <1450000>;
447                                         regulator-always-on;
448                                         anatop-reg-offset = <0x140>;
449                                         anatop-vol-bit-shift = <0>;
450                                         anatop-vol-bit-width = <5>;
451                                         anatop-delay-reg-offset = <0x170>;
452                                         anatop-delay-bit-shift = <24>;
453                                         anatop-delay-bit-width = <2>;
454                                         anatop-min-bit-val = <1>;
455                                         anatop-min-voltage = <725000>;
456                                         anatop-max-voltage = <1450000>;
457                                 };
458
459                                 reg_pu: regulator-vddpu@140 {
460                                         compatible = "fsl,anatop-regulator";
461                                         regulator-name = "vddpu";
462                                         regulator-min-microvolt = <725000>;
463                                         regulator-max-microvolt = <1450000>;
464                                         regulator-always-on;
465                                         anatop-reg-offset = <0x140>;
466                                         anatop-vol-bit-shift = <9>;
467                                         anatop-vol-bit-width = <5>;
468                                         anatop-delay-reg-offset = <0x170>;
469                                         anatop-delay-bit-shift = <26>;
470                                         anatop-delay-bit-width = <2>;
471                                         anatop-min-bit-val = <1>;
472                                         anatop-min-voltage = <725000>;
473                                         anatop-max-voltage = <1450000>;
474                                 };
475
476                                 reg_soc: regulator-vddsoc@140 {
477                                         compatible = "fsl,anatop-regulator";
478                                         regulator-name = "vddsoc";
479                                         regulator-min-microvolt = <725000>;
480                                         regulator-max-microvolt = <1450000>;
481                                         regulator-always-on;
482                                         anatop-reg-offset = <0x140>;
483                                         anatop-vol-bit-shift = <18>;
484                                         anatop-vol-bit-width = <5>;
485                                         anatop-delay-reg-offset = <0x170>;
486                                         anatop-delay-bit-shift = <28>;
487                                         anatop-delay-bit-width = <2>;
488                                         anatop-min-bit-val = <1>;
489                                         anatop-min-voltage = <725000>;
490                                         anatop-max-voltage = <1450000>;
491                                 };
492                         };
493
494                         usbphy1: usbphy@020c9000 {
495                                 compatible = "fsl,imx6q-usbphy", "fsl,imx23-usbphy";
496                                 reg = <0x020c9000 0x1000>;
497                                 interrupts = <0 44 0x04>;
498                                 clocks = <&clks 182>;
499                         };
500
501                         usbphy2: usbphy@020ca000 {
502                                 compatible = "fsl,imx6q-usbphy", "fsl,imx23-usbphy";
503                                 reg = <0x020ca000 0x1000>;
504                                 interrupts = <0 45 0x04>;
505                                 clocks = <&clks 183>;
506                         };
507
508                         snvs@020cc000 {
509                                 compatible = "fsl,sec-v4.0-mon", "simple-bus";
510                                 #address-cells = <1>;
511                                 #size-cells = <1>;
512                                 ranges = <0 0x020cc000 0x4000>;
513
514                                 snvs-rtc-lp@34 {
515                                         compatible = "fsl,sec-v4.0-mon-rtc-lp";
516                                         reg = <0x34 0x58>;
517                                         interrupts = <0 19 0x04 0 20 0x04>;
518                                 };
519                         };
520
521                         epit1: epit@020d0000 { /* EPIT1 */
522                                 reg = <0x020d0000 0x4000>;
523                                 interrupts = <0 56 0x04>;
524                         };
525
526                         epit2: epit@020d4000 { /* EPIT2 */
527                                 reg = <0x020d4000 0x4000>;
528                                 interrupts = <0 57 0x04>;
529                         };
530
531                         src: src@020d8000 {
532                                 compatible = "fsl,imx6q-src", "fsl,imx51-src";
533                                 reg = <0x020d8000 0x4000>;
534                                 interrupts = <0 91 0x04 0 96 0x04>;
535                                 #reset-cells = <1>;
536                         };
537
538                         gpc: gpc@020dc000 {
539                                 compatible = "fsl,imx6q-gpc";
540                                 reg = <0x020dc000 0x4000>;
541                                 interrupts = <0 89 0x04 0 90 0x04>;
542                         };
543
544                         gpr: iomuxc-gpr@020e0000 {
545                                 compatible = "fsl,imx6q-iomuxc-gpr", "syscon";
546                                 reg = <0x020e0000 0x38>;
547                         };
548
549                         ldb: ldb@020e0008 {
550                                 #address-cells = <1>;
551                                 #size-cells = <0>;
552                                 compatible = "fsl,imx6q-ldb", "fsl,imx53-ldb";
553                                 gpr = <&gpr>;
554                                 status = "disabled";
555
556                                 lvds-channel@0 {
557                                         reg = <0>;
558                                         crtcs = <&ipu1 0>;
559                                         status = "disabled";
560                                 };
561
562                                 lvds-channel@1 {
563                                         reg = <1>;
564                                         crtcs = <&ipu1 1>;
565                                         status = "disabled";
566                                 };
567                         };
568
569                         dcic1: dcic@020e4000 {
570                                 reg = <0x020e4000 0x4000>;
571                                 interrupts = <0 124 0x04>;
572                         };
573
574                         dcic2: dcic@020e8000 {
575                                 reg = <0x020e8000 0x4000>;
576                                 interrupts = <0 125 0x04>;
577                         };
578
579                         sdma: sdma@020ec000 {
580                                 compatible = "fsl,imx6q-sdma", "fsl,imx35-sdma";
581                                 reg = <0x020ec000 0x4000>;
582                                 interrupts = <0 2 0x04>;
583                                 clocks = <&clks 155>, <&clks 155>;
584                                 clock-names = "ipg", "ahb";
585                                 fsl,sdma-ram-script-name = "imx/sdma/sdma-imx6q.bin";
586                         };
587                 };
588
589                 aips-bus@02100000 { /* AIPS2 */
590                         compatible = "fsl,aips-bus", "simple-bus";
591                         #address-cells = <1>;
592                         #size-cells = <1>;
593                         reg = <0x02100000 0x100000>;
594                         ranges;
595
596                         caam@02100000 {
597                                 reg = <0x02100000 0x40000>;
598                                 interrupts = <0 105 0x04 0 106 0x04>;
599                         };
600
601                         aipstz@0217c000 { /* AIPSTZ2 */
602                                 reg = <0x0217c000 0x4000>;
603                         };
604
605                         usbotg: usb@02184000 {
606                                 compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
607                                 reg = <0x02184000 0x200>;
608                                 interrupts = <0 43 0x04>;
609                                 clocks = <&clks 162>;
610                                 fsl,usbphy = <&usbphy1>;
611                                 fsl,usbmisc = <&usbmisc 0>;
612                                 status = "disabled";
613                         };
614
615                         usbh1: usb@02184200 {
616                                 compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
617                                 reg = <0x02184200 0x200>;
618                                 interrupts = <0 40 0x04>;
619                                 clocks = <&clks 162>;
620                                 fsl,usbphy = <&usbphy2>;
621                                 fsl,usbmisc = <&usbmisc 1>;
622                                 status = "disabled";
623                         };
624
625                         usbh2: usb@02184400 {
626                                 compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
627                                 reg = <0x02184400 0x200>;
628                                 interrupts = <0 41 0x04>;
629                                 clocks = <&clks 162>;
630                                 fsl,usbmisc = <&usbmisc 2>;
631                                 status = "disabled";
632                         };
633
634                         usbh3: usb@02184600 {
635                                 compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
636                                 reg = <0x02184600 0x200>;
637                                 interrupts = <0 42 0x04>;
638                                 clocks = <&clks 162>;
639                                 fsl,usbmisc = <&usbmisc 3>;
640                                 status = "disabled";
641                         };
642
643                         usbmisc: usbmisc@02184800 {
644                                 #index-cells = <1>;
645                                 compatible = "fsl,imx6q-usbmisc";
646                                 reg = <0x02184800 0x200>;
647                                 clocks = <&clks 162>;
648                         };
649
650                         fec: ethernet@02188000 {
651                                 compatible = "fsl,imx6q-fec";
652                                 reg = <0x02188000 0x4000>;
653                                 interrupts = <0 118 0x04 0 119 0x04>;
654                                 clocks = <&clks 117>, <&clks 117>, <&clks 190>;
655                                 clock-names = "ipg", "ahb", "ptp";
656                                 status = "disabled";
657                         };
658
659                         mlb@0218c000 {
660                                 reg = <0x0218c000 0x4000>;
661                                 interrupts = <0 53 0x04 0 117 0x04 0 126 0x04>;
662                         };
663
664                         usdhc1: usdhc@02190000 {
665                                 compatible = "fsl,imx6q-usdhc";
666                                 reg = <0x02190000 0x4000>;
667                                 interrupts = <0 22 0x04>;
668                                 clocks = <&clks 163>, <&clks 163>, <&clks 163>;
669                                 clock-names = "ipg", "ahb", "per";
670                                 bus-width = <4>;
671                                 status = "disabled";
672                         };
673
674                         usdhc2: usdhc@02194000 {
675                                 compatible = "fsl,imx6q-usdhc";
676                                 reg = <0x02194000 0x4000>;
677                                 interrupts = <0 23 0x04>;
678                                 clocks = <&clks 164>, <&clks 164>, <&clks 164>;
679                                 clock-names = "ipg", "ahb", "per";
680                                 bus-width = <4>;
681                                 status = "disabled";
682                         };
683
684                         usdhc3: usdhc@02198000 {
685                                 compatible = "fsl,imx6q-usdhc";
686                                 reg = <0x02198000 0x4000>;
687                                 interrupts = <0 24 0x04>;
688                                 clocks = <&clks 165>, <&clks 165>, <&clks 165>;
689                                 clock-names = "ipg", "ahb", "per";
690                                 bus-width = <4>;
691                                 status = "disabled";
692                         };
693
694                         usdhc4: usdhc@0219c000 {
695                                 compatible = "fsl,imx6q-usdhc";
696                                 reg = <0x0219c000 0x4000>;
697                                 interrupts = <0 25 0x04>;
698                                 clocks = <&clks 166>, <&clks 166>, <&clks 166>;
699                                 clock-names = "ipg", "ahb", "per";
700                                 bus-width = <4>;
701                                 status = "disabled";
702                         };
703
704                         i2c1: i2c@021a0000 {
705                                 #address-cells = <1>;
706                                 #size-cells = <0>;
707                                 compatible = "fsl,imx6q-i2c", "fsl,imx21-i2c";
708                                 reg = <0x021a0000 0x4000>;
709                                 interrupts = <0 36 0x04>;
710                                 clocks = <&clks 125>;
711                                 status = "disabled";
712                         };
713
714                         i2c2: i2c@021a4000 {
715                                 #address-cells = <1>;
716                                 #size-cells = <0>;
717                                 compatible = "fsl,imx6q-i2c", "fsl,imx21-i2c";
718                                 reg = <0x021a4000 0x4000>;
719                                 interrupts = <0 37 0x04>;
720                                 clocks = <&clks 126>;
721                                 status = "disabled";
722                         };
723
724                         i2c3: i2c@021a8000 {
725                                 #address-cells = <1>;
726                                 #size-cells = <0>;
727                                 compatible = "fsl,imx6q-i2c", "fsl,imx21-i2c";
728                                 reg = <0x021a8000 0x4000>;
729                                 interrupts = <0 38 0x04>;
730                                 clocks = <&clks 127>;
731                                 status = "disabled";
732                         };
733
734                         romcp@021ac000 {
735                                 reg = <0x021ac000 0x4000>;
736                         };
737
738                         mmdc0: mmdc@021b0000 { /* MMDC0 */
739                                 compatible = "fsl,imx6q-mmdc";
740                                 reg = <0x021b0000 0x4000>;
741                         };
742
743                         mmdc1: mmdc@021b4000 { /* MMDC1 */
744                                 reg = <0x021b4000 0x4000>;
745                         };
746
747                         weim: weim@021b8000 {
748                                 compatible = "fsl,imx6q-weim";
749                                 reg = <0x021b8000 0x4000>;
750                                 interrupts = <0 14 0x04>;
751                                 clocks = <&clks 196>;
752                         };
753
754                         ocotp@021bc000 {
755                                 compatible = "fsl,imx6q-ocotp";
756                                 reg = <0x021bc000 0x4000>;
757                         };
758
759                         tzasc@021d0000 { /* TZASC1 */
760                                 reg = <0x021d0000 0x4000>;
761                                 interrupts = <0 108 0x04>;
762                         };
763
764                         tzasc@021d4000 { /* TZASC2 */
765                                 reg = <0x021d4000 0x4000>;
766                                 interrupts = <0 109 0x04>;
767                         };
768
769                         audmux: audmux@021d8000 {
770                                 compatible = "fsl,imx6q-audmux", "fsl,imx31-audmux";
771                                 reg = <0x021d8000 0x4000>;
772                                 status = "disabled";
773                         };
774
775                         mipi@021dc000 { /* MIPI-CSI */
776                                 reg = <0x021dc000 0x4000>;
777                         };
778
779                         mipi@021e0000 { /* MIPI-DSI */
780                                 reg = <0x021e0000 0x4000>;
781                         };
782
783                         vdoa@021e4000 {
784                                 reg = <0x021e4000 0x4000>;
785                                 interrupts = <0 18 0x04>;
786                         };
787
788                         uart2: serial@021e8000 {
789                                 compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
790                                 reg = <0x021e8000 0x4000>;
791                                 interrupts = <0 27 0x04>;
792                                 clocks = <&clks 160>, <&clks 161>;
793                                 clock-names = "ipg", "per";
794                                 status = "disabled";
795                         };
796
797                         uart3: serial@021ec000 {
798                                 compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
799                                 reg = <0x021ec000 0x4000>;
800                                 interrupts = <0 28 0x04>;
801                                 clocks = <&clks 160>, <&clks 161>;
802                                 clock-names = "ipg", "per";
803                                 status = "disabled";
804                         };
805
806                         uart4: serial@021f0000 {
807                                 compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
808                                 reg = <0x021f0000 0x4000>;
809                                 interrupts = <0 29 0x04>;
810                                 clocks = <&clks 160>, <&clks 161>;
811                                 clock-names = "ipg", "per";
812                                 status = "disabled";
813                         };
814
815                         uart5: serial@021f4000 {
816                                 compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
817                                 reg = <0x021f4000 0x4000>;
818                                 interrupts = <0 30 0x04>;
819                                 clocks = <&clks 160>, <&clks 161>;
820                                 clock-names = "ipg", "per";
821                                 status = "disabled";
822                         };
823                 };
824
825                 ipu1: ipu@02400000 {
826                         #crtc-cells = <1>;
827                         compatible = "fsl,imx6q-ipu";
828                         reg = <0x02400000 0x400000>;
829                         interrupts = <0 6 0x4 0 5 0x4>;
830                         clocks = <&clks 130>, <&clks 131>, <&clks 132>;
831                         clock-names = "bus", "di0", "di1";
832                         resets = <&src 2>;
833                 };
834         };
835 };