Merge tag 'tags/bcm2835-defconfig-next-2018-11-27' into defconfig/next
[sfrench/cifs-2.6.git] / arch / arm / boot / dts / imx6q-arm2.dts
1 /*
2  * Copyright 2011 Freescale Semiconductor, Inc.
3  * Copyright 2011 Linaro Ltd.
4  *
5  * The code contained herein is licensed under the GNU General Public
6  * License. You may obtain a copy of the GNU General Public License
7  * Version 2 or later at the following locations:
8  *
9  * http://www.opensource.org/licenses/gpl-license.html
10  * http://www.gnu.org/copyleft/gpl.html
11  */
12
13 /dts-v1/;
14 #include <dt-bindings/gpio/gpio.h>
15 #include "imx6q.dtsi"
16
17 / {
18         model = "Freescale i.MX6 Quad Armadillo2 Board";
19         compatible = "fsl,imx6q-arm2", "fsl,imx6q";
20
21         memory@10000000 {
22                 device_type = "memory";
23                 reg = <0x10000000 0x80000000>;
24         };
25
26         regulators {
27                 compatible = "simple-bus";
28                 #address-cells = <1>;
29                 #size-cells = <0>;
30
31                 reg_3p3v: regulator@0 {
32                         compatible = "regulator-fixed";
33                         reg = <0>;
34                         regulator-name = "3P3V";
35                         regulator-min-microvolt = <3300000>;
36                         regulator-max-microvolt = <3300000>;
37                         regulator-always-on;
38                 };
39
40                 reg_usb_otg_vbus: regulator@1 {
41                         compatible = "regulator-fixed";
42                         reg = <1>;
43                         regulator-name = "usb_otg_vbus";
44                         regulator-min-microvolt = <5000000>;
45                         regulator-max-microvolt = <5000000>;
46                         gpio = <&gpio3 22 0>;
47                         enable-active-high;
48                 };
49         };
50
51         leds {
52                 compatible = "gpio-leds";
53
54                 debug-led {
55                         label = "Heartbeat";
56                         gpios = <&gpio3 25 0>;
57                         linux,default-trigger = "heartbeat";
58                 };
59         };
60 };
61
62 &gpmi {
63         pinctrl-names = "default";
64         pinctrl-0 = <&pinctrl_gpmi_nand>;
65         status = "disabled"; /* gpmi nand conflicts with SD */
66 };
67
68 &iomuxc {
69         pinctrl-names = "default";
70         pinctrl-0 = <&pinctrl_hog>;
71
72         imx6q-arm2 {
73                 pinctrl_hog: hoggrp {
74                         fsl,pins = <
75                                 MX6QDL_PAD_EIM_D25__GPIO3_IO25 0x80000000
76                         >;
77                 };
78
79                 pinctrl_enet: enetgrp {
80                         fsl,pins = <
81                                 MX6QDL_PAD_KEY_COL1__ENET_MDIO          0x1b0b0
82                                 MX6QDL_PAD_KEY_COL2__ENET_MDC           0x1b0b0
83                                 MX6QDL_PAD_RGMII_TXC__RGMII_TXC         0x1b030
84                                 MX6QDL_PAD_RGMII_TD0__RGMII_TD0         0x1b030
85                                 MX6QDL_PAD_RGMII_TD1__RGMII_TD1         0x1b030
86                                 MX6QDL_PAD_RGMII_TD2__RGMII_TD2         0x1b030
87                                 MX6QDL_PAD_RGMII_TD3__RGMII_TD3         0x1b030
88                                 MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL   0x1b030
89                                 MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK    0x1b0b0
90                                 MX6QDL_PAD_RGMII_RXC__RGMII_RXC         0x1b030
91                                 MX6QDL_PAD_RGMII_RD0__RGMII_RD0         0x1b030
92                                 MX6QDL_PAD_RGMII_RD1__RGMII_RD1         0x1b030
93                                 MX6QDL_PAD_RGMII_RD2__RGMII_RD2         0x1b030
94                                 MX6QDL_PAD_RGMII_RD3__RGMII_RD3         0x1b030
95                                 MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL   0x1b030
96                                 MX6QDL_PAD_GPIO_6__ENET_IRQ             0x000b1
97                         >;
98                 };
99
100                 pinctrl_gpmi_nand: gpminandgrp {
101                         fsl,pins = <
102                                 MX6QDL_PAD_NANDF_CLE__NAND_CLE          0xb0b1
103                                 MX6QDL_PAD_NANDF_ALE__NAND_ALE          0xb0b1
104                                 MX6QDL_PAD_NANDF_WP_B__NAND_WP_B        0xb0b1
105                                 MX6QDL_PAD_NANDF_RB0__NAND_READY_B      0xb000
106                                 MX6QDL_PAD_NANDF_CS0__NAND_CE0_B        0xb0b1
107                                 MX6QDL_PAD_NANDF_CS1__NAND_CE1_B        0xb0b1
108                                 MX6QDL_PAD_SD4_CMD__NAND_RE_B           0xb0b1
109                                 MX6QDL_PAD_SD4_CLK__NAND_WE_B           0xb0b1
110                                 MX6QDL_PAD_NANDF_D0__NAND_DATA00        0xb0b1
111                                 MX6QDL_PAD_NANDF_D1__NAND_DATA01        0xb0b1
112                                 MX6QDL_PAD_NANDF_D2__NAND_DATA02        0xb0b1
113                                 MX6QDL_PAD_NANDF_D3__NAND_DATA03        0xb0b1
114                                 MX6QDL_PAD_NANDF_D4__NAND_DATA04        0xb0b1
115                                 MX6QDL_PAD_NANDF_D5__NAND_DATA05        0xb0b1
116                                 MX6QDL_PAD_NANDF_D6__NAND_DATA06        0xb0b1
117                                 MX6QDL_PAD_NANDF_D7__NAND_DATA07        0xb0b1
118                                 MX6QDL_PAD_SD4_DAT0__NAND_DQS           0x00b1
119                         >;
120                 };
121
122                 pinctrl_uart2: uart2grp {
123                         fsl,pins = <
124                                 MX6QDL_PAD_EIM_D26__UART2_RX_DATA       0x1b0b1
125                                 MX6QDL_PAD_EIM_D27__UART2_TX_DATA       0x1b0b1
126                                 MX6QDL_PAD_EIM_D28__UART2_DTE_CTS_B     0x1b0b1
127                                 MX6QDL_PAD_EIM_D29__UART2_DTE_RTS_B     0x1b0b1
128                         >;
129                 };
130
131                 pinctrl_uart4: uart4grp {
132                         fsl,pins = <
133                                 MX6QDL_PAD_KEY_COL0__UART4_TX_DATA      0x1b0b1
134                                 MX6QDL_PAD_KEY_ROW0__UART4_RX_DATA      0x1b0b1
135                         >;
136                 };
137
138                 pinctrl_usbotg: usbotggrp {
139                         fsl,pins = <
140                                 MX6QDL_PAD_GPIO_1__USB_OTG_ID           0x17059
141                         >;
142                 };
143
144                 pinctrl_usdhc3: usdhc3grp {
145                         fsl,pins = <
146                                 MX6QDL_PAD_SD3_CMD__SD3_CMD             0x17059
147                                 MX6QDL_PAD_SD3_CLK__SD3_CLK             0x10059
148                                 MX6QDL_PAD_SD3_DAT0__SD3_DATA0          0x17059
149                                 MX6QDL_PAD_SD3_DAT1__SD3_DATA1          0x17059
150                                 MX6QDL_PAD_SD3_DAT2__SD3_DATA2          0x17059
151                                 MX6QDL_PAD_SD3_DAT3__SD3_DATA3          0x17059
152                                 MX6QDL_PAD_SD3_DAT4__SD3_DATA4          0x17059
153                                 MX6QDL_PAD_SD3_DAT5__SD3_DATA5          0x17059
154                                 MX6QDL_PAD_SD3_DAT6__SD3_DATA6          0x17059
155                                 MX6QDL_PAD_SD3_DAT7__SD3_DATA7          0x17059
156                         >;
157                 };
158
159                 pinctrl_usdhc3_cdwp: usdhc3cdwp {
160                         fsl,pins = <
161                                 MX6QDL_PAD_NANDF_CS0__GPIO6_IO11 0x80000000
162                                 MX6QDL_PAD_NANDF_CS1__GPIO6_IO14 0x80000000
163                         >;
164                 };
165
166                 pinctrl_usdhc4: usdhc4grp {
167                         fsl,pins = <
168                                 MX6QDL_PAD_SD4_CMD__SD4_CMD             0x17059
169                                 MX6QDL_PAD_SD4_CLK__SD4_CLK             0x10059
170                                 MX6QDL_PAD_SD4_DAT0__SD4_DATA0          0x17059
171                                 MX6QDL_PAD_SD4_DAT1__SD4_DATA1          0x17059
172                                 MX6QDL_PAD_SD4_DAT2__SD4_DATA2          0x17059
173                                 MX6QDL_PAD_SD4_DAT3__SD4_DATA3          0x17059
174                                 MX6QDL_PAD_SD4_DAT4__SD4_DATA4          0x17059
175                                 MX6QDL_PAD_SD4_DAT5__SD4_DATA5          0x17059
176                                 MX6QDL_PAD_SD4_DAT6__SD4_DATA6          0x17059
177                                 MX6QDL_PAD_SD4_DAT7__SD4_DATA7          0x17059
178                         >;
179                 };
180         };
181 };
182
183 &fec {
184         pinctrl-names = "default";
185         pinctrl-0 = <&pinctrl_enet>;
186         phy-mode = "rgmii";
187         interrupts-extended = <&gpio1 6 IRQ_TYPE_LEVEL_HIGH>,
188                               <&intc 0 119 IRQ_TYPE_LEVEL_HIGH>;
189         fsl,err006687-workaround-present;
190         status = "okay";
191 };
192
193 &usbotg {
194         vbus-supply = <&reg_usb_otg_vbus>;
195         pinctrl-names = "default";
196         pinctrl-0 = <&pinctrl_usbotg>;
197         disable-over-current;
198         status = "okay";
199 };
200
201 &usdhc3 {
202         cd-gpios = <&gpio6 11 GPIO_ACTIVE_LOW>;
203         wp-gpios = <&gpio6 14 GPIO_ACTIVE_HIGH>;
204         vmmc-supply = <&reg_3p3v>;
205         pinctrl-names = "default";
206         pinctrl-0 = <&pinctrl_usdhc3
207                      &pinctrl_usdhc3_cdwp>;
208         status = "okay";
209 };
210
211 &usdhc4 {
212         non-removable;
213         vmmc-supply = <&reg_3p3v>;
214         pinctrl-names = "default";
215         pinctrl-0 = <&pinctrl_usdhc4>;
216         status = "okay";
217 };
218
219 &uart2 {
220         pinctrl-names = "default";
221         pinctrl-0 = <&pinctrl_uart2>;
222         fsl,dte-mode;
223         uart-has-rtscts;
224         status = "okay";
225 };
226
227 &uart4 {
228         pinctrl-names = "default";
229         pinctrl-0 = <&pinctrl_uart4>;
230         status = "okay";
231 };