Merge branch 'for-linus' of git://git.kernel.org/pub/scm/linux/kernel/git/livepatchin...
[sfrench/cifs-2.6.git] / arch / arm / boot / dts / aspeed-g4.dtsi
1 // SPDX-License-Identifier: GPL-2.0+
2 #include <dt-bindings/clock/aspeed-clock.h>
3
4 / {
5         model = "Aspeed BMC";
6         compatible = "aspeed,ast2400";
7         #address-cells = <1>;
8         #size-cells = <1>;
9         interrupt-parent = <&vic>;
10
11         aliases {
12                 i2c0 = &i2c0;
13                 i2c1 = &i2c1;
14                 i2c2 = &i2c2;
15                 i2c3 = &i2c3;
16                 i2c4 = &i2c4;
17                 i2c5 = &i2c5;
18                 i2c6 = &i2c6;
19                 i2c7 = &i2c7;
20                 i2c8 = &i2c8;
21                 i2c9 = &i2c9;
22                 i2c10 = &i2c10;
23                 i2c11 = &i2c11;
24                 i2c12 = &i2c12;
25                 i2c13 = &i2c13;
26                 serial0 = &uart1;
27                 serial1 = &uart2;
28                 serial2 = &uart3;
29                 serial3 = &uart4;
30                 serial4 = &uart5;
31                 serial5 = &vuart;
32         };
33
34         cpus {
35                 #address-cells = <1>;
36                 #size-cells = <0>;
37
38                 cpu@0 {
39                         compatible = "arm,arm926ej-s";
40                         device_type = "cpu";
41                         reg = <0>;
42                 };
43         };
44
45         memory@40000000 {
46                 device_type = "memory";
47                 reg = <0x40000000 0>;
48         };
49
50         ahb {
51                 compatible = "simple-bus";
52                 #address-cells = <1>;
53                 #size-cells = <1>;
54                 ranges;
55
56                 fmc: flash-controller@1e620000 {
57                         reg = < 0x1e620000 0x94
58                                 0x20000000 0x10000000 >;
59                         #address-cells = <1>;
60                         #size-cells = <0>;
61                         compatible = "aspeed,ast2400-fmc";
62                         clocks = <&syscon ASPEED_CLK_AHB>;
63                         status = "disabled";
64                         interrupts = <19>;
65                         flash@0 {
66                                 reg = < 0 >;
67                                 compatible = "jedec,spi-nor";
68                                 status = "disabled";
69                         };
70                 };
71
72                 spi: flash-controller@1e630000 {
73                         reg = < 0x1e630000 0x18
74                                 0x30000000 0x10000000 >;
75                         #address-cells = <1>;
76                         #size-cells = <0>;
77                         compatible = "aspeed,ast2400-spi";
78                         clocks = <&syscon ASPEED_CLK_AHB>;
79                         status = "disabled";
80                         flash@0 {
81                                 reg = < 0 >;
82                                 compatible = "jedec,spi-nor";
83                                 status = "disabled";
84                         };
85                 };
86
87                 vic: interrupt-controller@1e6c0080 {
88                         compatible = "aspeed,ast2400-vic";
89                         interrupt-controller;
90                         #interrupt-cells = <1>;
91                         valid-sources = <0xffffffff 0x0007ffff>;
92                         reg = <0x1e6c0080 0x80>;
93                 };
94
95                 cvic: copro-interrupt-controller@1e6c2000 {
96                         compatible = "aspeed,ast2400-cvic", "aspeed-cvic";
97                         valid-sources = <0x7fffffff>;
98                         reg = <0x1e6c2000 0x80>;
99                 };
100
101                 mac0: ethernet@1e660000 {
102                         compatible = "aspeed,ast2400-mac", "faraday,ftgmac100";
103                         reg = <0x1e660000 0x180>;
104                         interrupts = <2>;
105                         clocks = <&syscon ASPEED_CLK_GATE_MAC1CLK>;
106                         status = "disabled";
107                 };
108
109                 mac1: ethernet@1e680000 {
110                         compatible = "aspeed,ast2400-mac", "faraday,ftgmac100";
111                         reg = <0x1e680000 0x180>;
112                         interrupts = <3>;
113                         clocks = <&syscon ASPEED_CLK_GATE_MAC2CLK>;
114                         status = "disabled";
115                 };
116
117                 ehci0: usb@1e6a1000 {
118                         compatible = "aspeed,ast2400-ehci", "generic-ehci";
119                         reg = <0x1e6a1000 0x100>;
120                         interrupts = <5>;
121                         clocks = <&syscon ASPEED_CLK_GATE_USBPORT1CLK>;
122                         pinctrl-names = "default";
123                         pinctrl-0 = <&pinctrl_usb2h_default>;
124                         status = "disabled";
125                 };
126
127                 uhci: usb@1e6b0000 {
128                         compatible = "aspeed,ast2400-uhci", "generic-uhci";
129                         reg = <0x1e6b0000 0x100>;
130                         interrupts = <14>;
131                         #ports = <3>;
132                         clocks = <&syscon ASPEED_CLK_GATE_USBUHCICLK>;
133                         status = "disabled";
134                         /*
135                          * No default pinmux, it will follow EHCI, use an explicit pinmux
136                          * override if you don't enable EHCI
137                          */
138                 };
139
140                 vhub: usb-vhub@1e6a0000 {
141                         compatible = "aspeed,ast2400-usb-vhub";
142                         reg = <0x1e6a0000 0x300>;
143                         interrupts = <5>;
144                         clocks = <&syscon ASPEED_CLK_GATE_USBPORT1CLK>;
145                         pinctrl-names = "default";
146                         pinctrl-0 = <&pinctrl_usb2d_default>;
147                         status = "disabled";
148                 };
149
150                 apb {
151                         compatible = "simple-bus";
152                         #address-cells = <1>;
153                         #size-cells = <1>;
154                         ranges;
155
156                         syscon: syscon@1e6e2000 {
157                                 compatible = "aspeed,ast2400-scu", "syscon", "simple-mfd";
158                                 reg = <0x1e6e2000 0x1a8>;
159                                 #address-cells = <1>;
160                                 #size-cells = <0>;
161                                 #clock-cells = <1>;
162                                 #reset-cells = <1>;
163
164                                 pinctrl: pinctrl {
165                                         compatible = "aspeed,g4-pinctrl";
166                                 };
167
168                         };
169
170                         rng: hwrng@1e6e2078 {
171                                 compatible = "timeriomem_rng";
172                                 reg = <0x1e6e2078 0x4>;
173                                 period = <1>;
174                                 quality = <100>;
175                         };
176
177                         adc: adc@1e6e9000 {
178                                 compatible = "aspeed,ast2400-adc";
179                                 reg = <0x1e6e9000 0xb0>;
180                                 clocks = <&syscon ASPEED_CLK_APB>;
181                                 resets = <&syscon ASPEED_RESET_ADC>;
182                                 #io-channel-cells = <1>;
183                                 status = "disabled";
184                         };
185
186                         sram: sram@1e720000 {
187                                 compatible = "mmio-sram";
188                                 reg = <0x1e720000 0x8000>;      // 32K
189                         };
190
191                         gpio: gpio@1e780000 {
192                                 #gpio-cells = <2>;
193                                 gpio-controller;
194                                 compatible = "aspeed,ast2400-gpio";
195                                 reg = <0x1e780000 0x1000>;
196                                 interrupts = <20>;
197                                 gpio-ranges = <&pinctrl 0 0 220>;
198                                 clocks = <&syscon ASPEED_CLK_APB>;
199                                 interrupt-controller;
200                                 #interrupt-cells = <2>;
201                         };
202
203                         timer: timer@1e782000 {
204                                 /* This timer is a Faraday FTTMR010 derivative */
205                                 compatible = "aspeed,ast2400-timer";
206                                 reg = <0x1e782000 0x90>;
207                                 interrupts = <16 17 18 35 36 37 38 39>;
208                                 clocks = <&syscon ASPEED_CLK_APB>;
209                                 clock-names = "PCLK";
210                         };
211
212                         uart1: serial@1e783000 {
213                                 compatible = "ns16550a";
214                                 reg = <0x1e783000 0x20>;
215                                 reg-shift = <2>;
216                                 interrupts = <9>;
217                                 clocks = <&syscon ASPEED_CLK_GATE_UART1CLK>;
218                                 resets = <&lpc_reset 4>;
219                                 no-loopback-test;
220                                 status = "disabled";
221                         };
222
223                         uart5: serial@1e784000 {
224                                 compatible = "ns16550a";
225                                 reg = <0x1e784000 0x20>;
226                                 reg-shift = <2>;
227                                 interrupts = <10>;
228                                 clocks = <&syscon ASPEED_CLK_GATE_UART5CLK>;
229                                 no-loopback-test;
230                                 status = "disabled";
231                         };
232
233                         wdt1: watchdog@1e785000 {
234                                 compatible = "aspeed,ast2400-wdt";
235                                 reg = <0x1e785000 0x1c>;
236                                 clocks = <&syscon ASPEED_CLK_APB>;
237                         };
238
239                         wdt2: watchdog@1e785020 {
240                                 compatible = "aspeed,ast2400-wdt";
241                                 reg = <0x1e785020 0x1c>;
242                                 clocks = <&syscon ASPEED_CLK_APB>;
243                         };
244
245                         pwm_tacho: pwm-tacho-controller@1e786000 {
246                                 compatible = "aspeed,ast2400-pwm-tacho";
247                                 #address-cells = <1>;
248                                 #size-cells = <0>;
249                                 reg = <0x1e786000 0x1000>;
250                                 clocks = <&syscon ASPEED_CLK_24M>;
251                                 resets = <&syscon ASPEED_RESET_PWM>;
252                                 status = "disabled";
253                         };
254
255                         vuart: serial@1e787000 {
256                                 compatible = "aspeed,ast2400-vuart";
257                                 reg = <0x1e787000 0x40>;
258                                 reg-shift = <2>;
259                                 interrupts = <8>;
260                                 clocks = <&syscon ASPEED_CLK_APB>;
261                                 no-loopback-test;
262                                 status = "disabled";
263                         };
264
265                         lpc: lpc@1e789000 {
266                                 compatible = "aspeed,ast2400-lpc", "simple-mfd";
267                                 reg = <0x1e789000 0x1000>;
268
269                                 #address-cells = <1>;
270                                 #size-cells = <1>;
271                                 ranges = <0x0 0x1e789000 0x1000>;
272
273                                 lpc_bmc: lpc-bmc@0 {
274                                         compatible = "aspeed,ast2400-lpc-bmc";
275                                         reg = <0x0 0x80>;
276                                 };
277
278                                 lpc_host: lpc-host@80 {
279                                         compatible = "aspeed,ast2400-lpc-host", "simple-mfd", "syscon";
280                                         reg = <0x80 0x1e0>;
281                                         reg-io-width = <4>;
282
283                                         #address-cells = <1>;
284                                         #size-cells = <1>;
285                                         ranges = <0x0 0x80 0x1e0>;
286
287                                         lpc_ctrl: lpc-ctrl@0 {
288                                                 compatible = "aspeed,ast2400-lpc-ctrl";
289                                                 reg = <0x0 0x80>;
290                                                 clocks = <&syscon ASPEED_CLK_GATE_LCLK>;
291                                                 status = "disabled";
292                                         };
293
294                                         lpc_snoop: lpc-snoop@0 {
295                                                 compatible = "aspeed,ast2400-lpc-snoop";
296                                                 reg = <0x0 0x80>;
297                                                 interrupts = <8>;
298                                                 status = "disabled";
299                                         };
300
301                                         lhc: lhc@20 {
302                                                 compatible = "aspeed,ast2400-lhc";
303                                                 reg = <0x20 0x24 0x48 0x8>;
304                                         };
305
306                                         lpc_reset: reset-controller@18 {
307                                                 compatible = "aspeed,ast2400-lpc-reset";
308                                                 reg = <0x18 0x4>;
309                                                 #reset-cells = <1>;
310                                         };
311
312                                         ibt: ibt@c0  {
313                                                 compatible = "aspeed,ast2400-ibt-bmc";
314                                                 reg = <0xc0 0x18>;
315                                                 interrupts = <8>;
316                                                 status = "disabled";
317                                         };
318                                 };
319                         };
320
321                         uart2: serial@1e78d000 {
322                                 compatible = "ns16550a";
323                                 reg = <0x1e78d000 0x20>;
324                                 reg-shift = <2>;
325                                 interrupts = <32>;
326                                 clocks = <&syscon ASPEED_CLK_GATE_UART2CLK>;
327                                 resets = <&lpc_reset 5>;
328                                 no-loopback-test;
329                                 status = "disabled";
330                         };
331
332                         uart3: serial@1e78e000 {
333                                 compatible = "ns16550a";
334                                 reg = <0x1e78e000 0x20>;
335                                 reg-shift = <2>;
336                                 interrupts = <33>;
337                                 clocks = <&syscon ASPEED_CLK_GATE_UART3CLK>;
338                                 resets = <&lpc_reset 6>;
339                                 no-loopback-test;
340                                 status = "disabled";
341                         };
342
343                         uart4: serial@1e78f000 {
344                                 compatible = "ns16550a";
345                                 reg = <0x1e78f000 0x20>;
346                                 reg-shift = <2>;
347                                 interrupts = <34>;
348                                 clocks = <&syscon ASPEED_CLK_GATE_UART4CLK>;
349                                 resets = <&lpc_reset 7>;
350                                 no-loopback-test;
351                                 status = "disabled";
352                         };
353
354                         i2c: bus@1e78a000 {
355                                 compatible = "simple-bus";
356                                 #address-cells = <1>;
357                                 #size-cells = <1>;
358                                 ranges = <0 0x1e78a000 0x1000>;
359                         };
360                 };
361         };
362 };
363
364 &i2c {
365         i2c_ic: interrupt-controller@0 {
366                 #interrupt-cells = <1>;
367                 compatible = "aspeed,ast2400-i2c-ic";
368                 reg = <0x0 0x40>;
369                 interrupts = <12>;
370                 interrupt-controller;
371         };
372
373         i2c0: i2c-bus@40 {
374                 #address-cells = <1>;
375                 #size-cells = <0>;
376                 #interrupt-cells = <1>;
377
378                 reg = <0x40 0x40>;
379                 compatible = "aspeed,ast2400-i2c-bus";
380                 clocks = <&syscon ASPEED_CLK_APB>;
381                 resets = <&syscon ASPEED_RESET_I2C>;
382                 bus-frequency = <100000>;
383                 interrupts = <0>;
384                 interrupt-parent = <&i2c_ic>;
385                 status = "disabled";
386                 /* Does not need pinctrl properties */
387         };
388
389         i2c1: i2c-bus@80 {
390                 #address-cells = <1>;
391                 #size-cells = <0>;
392                 #interrupt-cells = <1>;
393
394                 reg = <0x80 0x40>;
395                 compatible = "aspeed,ast2400-i2c-bus";
396                 clocks = <&syscon ASPEED_CLK_APB>;
397                 resets = <&syscon ASPEED_RESET_I2C>;
398                 bus-frequency = <100000>;
399                 interrupts = <1>;
400                 interrupt-parent = <&i2c_ic>;
401                 status = "disabled";
402                 /* Does not need pinctrl properties */
403         };
404
405         i2c2: i2c-bus@c0 {
406                 #address-cells = <1>;
407                 #size-cells = <0>;
408                 #interrupt-cells = <1>;
409
410                 reg = <0xc0 0x40>;
411                 compatible = "aspeed,ast2400-i2c-bus";
412                 clocks = <&syscon ASPEED_CLK_APB>;
413                 resets = <&syscon ASPEED_RESET_I2C>;
414                 bus-frequency = <100000>;
415                 interrupts = <2>;
416                 interrupt-parent = <&i2c_ic>;
417                 pinctrl-names = "default";
418                 pinctrl-0 = <&pinctrl_i2c3_default>;
419                 status = "disabled";
420         };
421
422         i2c3: i2c-bus@100 {
423                 #address-cells = <1>;
424                 #size-cells = <0>;
425                 #interrupt-cells = <1>;
426
427                 reg = <0x100 0x40>;
428                 compatible = "aspeed,ast2400-i2c-bus";
429                 clocks = <&syscon ASPEED_CLK_APB>;
430                 resets = <&syscon ASPEED_RESET_I2C>;
431                 bus-frequency = <100000>;
432                 interrupts = <3>;
433                 interrupt-parent = <&i2c_ic>;
434                 pinctrl-names = "default";
435                 pinctrl-0 = <&pinctrl_i2c4_default>;
436                 status = "disabled";
437         };
438
439         i2c4: i2c-bus@140 {
440                 #address-cells = <1>;
441                 #size-cells = <0>;
442                 #interrupt-cells = <1>;
443
444                 reg = <0x140 0x40>;
445                 compatible = "aspeed,ast2400-i2c-bus";
446                 clocks = <&syscon ASPEED_CLK_APB>;
447                 resets = <&syscon ASPEED_RESET_I2C>;
448                 bus-frequency = <100000>;
449                 interrupts = <4>;
450                 interrupt-parent = <&i2c_ic>;
451                 pinctrl-names = "default";
452                 pinctrl-0 = <&pinctrl_i2c5_default>;
453                 status = "disabled";
454         };
455
456         i2c5: i2c-bus@180 {
457                 #address-cells = <1>;
458                 #size-cells = <0>;
459                 #interrupt-cells = <1>;
460
461                 reg = <0x180 0x40>;
462                 compatible = "aspeed,ast2400-i2c-bus";
463                 clocks = <&syscon ASPEED_CLK_APB>;
464                 resets = <&syscon ASPEED_RESET_I2C>;
465                 bus-frequency = <100000>;
466                 interrupts = <5>;
467                 interrupt-parent = <&i2c_ic>;
468                 pinctrl-names = "default";
469                 pinctrl-0 = <&pinctrl_i2c6_default>;
470                 status = "disabled";
471         };
472
473         i2c6: i2c-bus@1c0 {
474                 #address-cells = <1>;
475                 #size-cells = <0>;
476                 #interrupt-cells = <1>;
477
478                 reg = <0x1c0 0x40>;
479                 compatible = "aspeed,ast2400-i2c-bus";
480                 clocks = <&syscon ASPEED_CLK_APB>;
481                 resets = <&syscon ASPEED_RESET_I2C>;
482                 bus-frequency = <100000>;
483                 interrupts = <6>;
484                 interrupt-parent = <&i2c_ic>;
485                 pinctrl-names = "default";
486                 pinctrl-0 = <&pinctrl_i2c7_default>;
487                 status = "disabled";
488         };
489
490         i2c7: i2c-bus@300 {
491                 #address-cells = <1>;
492                 #size-cells = <0>;
493                 #interrupt-cells = <1>;
494
495                 reg = <0x300 0x40>;
496                 compatible = "aspeed,ast2400-i2c-bus";
497                 clocks = <&syscon ASPEED_CLK_APB>;
498                 resets = <&syscon ASPEED_RESET_I2C>;
499                 bus-frequency = <100000>;
500                 interrupts = <7>;
501                 interrupt-parent = <&i2c_ic>;
502                 pinctrl-names = "default";
503                 pinctrl-0 = <&pinctrl_i2c8_default>;
504                 status = "disabled";
505         };
506
507         i2c8: i2c-bus@340 {
508                 #address-cells = <1>;
509                 #size-cells = <0>;
510                 #interrupt-cells = <1>;
511
512                 reg = <0x340 0x40>;
513                 compatible = "aspeed,ast2400-i2c-bus";
514                 clocks = <&syscon ASPEED_CLK_APB>;
515                 resets = <&syscon ASPEED_RESET_I2C>;
516                 bus-frequency = <100000>;
517                 interrupts = <8>;
518                 interrupt-parent = <&i2c_ic>;
519                 pinctrl-names = "default";
520                 pinctrl-0 = <&pinctrl_i2c9_default>;
521                 status = "disabled";
522         };
523
524         i2c9: i2c-bus@380 {
525                 #address-cells = <1>;
526                 #size-cells = <0>;
527                 #interrupt-cells = <1>;
528
529                 reg = <0x380 0x40>;
530                 compatible = "aspeed,ast2400-i2c-bus";
531                 clocks = <&syscon ASPEED_CLK_APB>;
532                 resets = <&syscon ASPEED_RESET_I2C>;
533                 bus-frequency = <100000>;
534                 interrupts = <9>;
535                 interrupt-parent = <&i2c_ic>;
536                 pinctrl-names = "default";
537                 pinctrl-0 = <&pinctrl_i2c10_default>;
538                 status = "disabled";
539         };
540
541         i2c10: i2c-bus@3c0 {
542                 #address-cells = <1>;
543                 #size-cells = <0>;
544                 #interrupt-cells = <1>;
545
546                 reg = <0x3c0 0x40>;
547                 compatible = "aspeed,ast2400-i2c-bus";
548                 clocks = <&syscon ASPEED_CLK_APB>;
549                 resets = <&syscon ASPEED_RESET_I2C>;
550                 bus-frequency = <100000>;
551                 interrupts = <10>;
552                 interrupt-parent = <&i2c_ic>;
553                 pinctrl-names = "default";
554                 pinctrl-0 = <&pinctrl_i2c11_default>;
555                 status = "disabled";
556         };
557
558         i2c11: i2c-bus@400 {
559                 #address-cells = <1>;
560                 #size-cells = <0>;
561                 #interrupt-cells = <1>;
562
563                 reg = <0x400 0x40>;
564                 compatible = "aspeed,ast2400-i2c-bus";
565                 clocks = <&syscon ASPEED_CLK_APB>;
566                 resets = <&syscon ASPEED_RESET_I2C>;
567                 bus-frequency = <100000>;
568                 interrupts = <11>;
569                 interrupt-parent = <&i2c_ic>;
570                 pinctrl-names = "default";
571                 pinctrl-0 = <&pinctrl_i2c12_default>;
572                 status = "disabled";
573         };
574
575         i2c12: i2c-bus@440 {
576                 #address-cells = <1>;
577                 #size-cells = <0>;
578                 #interrupt-cells = <1>;
579
580                 reg = <0x440 0x40>;
581                 compatible = "aspeed,ast2400-i2c-bus";
582                 clocks = <&syscon ASPEED_CLK_APB>;
583                 resets = <&syscon ASPEED_RESET_I2C>;
584                 bus-frequency = <100000>;
585                 interrupts = <12>;
586                 interrupt-parent = <&i2c_ic>;
587                 pinctrl-names = "default";
588                 pinctrl-0 = <&pinctrl_i2c13_default>;
589                 status = "disabled";
590         };
591
592         i2c13: i2c-bus@480 {
593                 #address-cells = <1>;
594                 #size-cells = <0>;
595                 #interrupt-cells = <1>;
596
597                 reg = <0x480 0x40>;
598                 compatible = "aspeed,ast2400-i2c-bus";
599                 clocks = <&syscon ASPEED_CLK_APB>;
600                 resets = <&syscon ASPEED_RESET_I2C>;
601                 bus-frequency = <100000>;
602                 interrupts = <13>;
603                 interrupt-parent = <&i2c_ic>;
604                 pinctrl-names = "default";
605                 pinctrl-0 = <&pinctrl_i2c14_default>;
606                 status = "disabled";
607         };
608 };
609
610 &pinctrl {
611         pinctrl_acpi_default: acpi_default {
612                 function = "ACPI";
613                 groups = "ACPI";
614         };
615
616         pinctrl_adc0_default: adc0_default {
617                 function = "ADC0";
618                 groups = "ADC0";
619         };
620
621         pinctrl_adc1_default: adc1_default {
622                 function = "ADC1";
623                 groups = "ADC1";
624         };
625
626         pinctrl_adc10_default: adc10_default {
627                 function = "ADC10";
628                 groups = "ADC10";
629         };
630
631         pinctrl_adc11_default: adc11_default {
632                 function = "ADC11";
633                 groups = "ADC11";
634         };
635
636         pinctrl_adc12_default: adc12_default {
637                 function = "ADC12";
638                 groups = "ADC12";
639         };
640
641         pinctrl_adc13_default: adc13_default {
642                 function = "ADC13";
643                 groups = "ADC13";
644         };
645
646         pinctrl_adc14_default: adc14_default {
647                 function = "ADC14";
648                 groups = "ADC14";
649         };
650
651         pinctrl_adc15_default: adc15_default {
652                 function = "ADC15";
653                 groups = "ADC15";
654         };
655
656         pinctrl_adc2_default: adc2_default {
657                 function = "ADC2";
658                 groups = "ADC2";
659         };
660
661         pinctrl_adc3_default: adc3_default {
662                 function = "ADC3";
663                 groups = "ADC3";
664         };
665
666         pinctrl_adc4_default: adc4_default {
667                 function = "ADC4";
668                 groups = "ADC4";
669         };
670
671         pinctrl_adc5_default: adc5_default {
672                 function = "ADC5";
673                 groups = "ADC5";
674         };
675
676         pinctrl_adc6_default: adc6_default {
677                 function = "ADC6";
678                 groups = "ADC6";
679         };
680
681         pinctrl_adc7_default: adc7_default {
682                 function = "ADC7";
683                 groups = "ADC7";
684         };
685
686         pinctrl_adc8_default: adc8_default {
687                 function = "ADC8";
688                 groups = "ADC8";
689         };
690
691         pinctrl_adc9_default: adc9_default {
692                 function = "ADC9";
693                 groups = "ADC9";
694         };
695
696         pinctrl_bmcint_default: bmcint_default {
697                 function = "BMCINT";
698                 groups = "BMCINT";
699         };
700
701         pinctrl_ddcclk_default: ddcclk_default {
702                 function = "DDCCLK";
703                 groups = "DDCCLK";
704         };
705
706         pinctrl_ddcdat_default: ddcdat_default {
707                 function = "DDCDAT";
708                 groups = "DDCDAT";
709         };
710
711         pinctrl_extrst_default: extrst_default {
712                 function = "EXTRST";
713                 groups = "EXTRST";
714         };
715
716         pinctrl_flack_default: flack_default {
717                 function = "FLACK";
718                 groups = "FLACK";
719         };
720
721         pinctrl_flbusy_default: flbusy_default {
722                 function = "FLBUSY";
723                 groups = "FLBUSY";
724         };
725
726         pinctrl_flwp_default: flwp_default {
727                 function = "FLWP";
728                 groups = "FLWP";
729         };
730
731         pinctrl_gpid_default: gpid_default {
732                 function = "GPID";
733                 groups = "GPID";
734         };
735
736         pinctrl_gpid0_default: gpid0_default {
737                 function = "GPID0";
738                 groups = "GPID0";
739         };
740
741         pinctrl_gpid2_default: gpid2_default {
742                 function = "GPID2";
743                 groups = "GPID2";
744         };
745
746         pinctrl_gpid4_default: gpid4_default {
747                 function = "GPID4";
748                 groups = "GPID4";
749         };
750
751         pinctrl_gpid6_default: gpid6_default {
752                 function = "GPID6";
753                 groups = "GPID6";
754         };
755
756         pinctrl_gpie0_default: gpie0_default {
757                 function = "GPIE0";
758                 groups = "GPIE0";
759         };
760
761         pinctrl_gpie2_default: gpie2_default {
762                 function = "GPIE2";
763                 groups = "GPIE2";
764         };
765
766         pinctrl_gpie4_default: gpie4_default {
767                 function = "GPIE4";
768                 groups = "GPIE4";
769         };
770
771         pinctrl_gpie6_default: gpie6_default {
772                 function = "GPIE6";
773                 groups = "GPIE6";
774         };
775
776         pinctrl_i2c10_default: i2c10_default {
777                 function = "I2C10";
778                 groups = "I2C10";
779         };
780
781         pinctrl_i2c11_default: i2c11_default {
782                 function = "I2C11";
783                 groups = "I2C11";
784         };
785
786         pinctrl_i2c12_default: i2c12_default {
787                 function = "I2C12";
788                 groups = "I2C12";
789         };
790
791         pinctrl_i2c13_default: i2c13_default {
792                 function = "I2C13";
793                 groups = "I2C13";
794         };
795
796         pinctrl_i2c14_default: i2c14_default {
797                 function = "I2C14";
798                 groups = "I2C14";
799         };
800
801         pinctrl_i2c3_default: i2c3_default {
802                 function = "I2C3";
803                 groups = "I2C3";
804         };
805
806         pinctrl_i2c4_default: i2c4_default {
807                 function = "I2C4";
808                 groups = "I2C4";
809         };
810
811         pinctrl_i2c5_default: i2c5_default {
812                 function = "I2C5";
813                 groups = "I2C5";
814         };
815
816         pinctrl_i2c6_default: i2c6_default {
817                 function = "I2C6";
818                 groups = "I2C6";
819         };
820
821         pinctrl_i2c7_default: i2c7_default {
822                 function = "I2C7";
823                 groups = "I2C7";
824         };
825
826         pinctrl_i2c8_default: i2c8_default {
827                 function = "I2C8";
828                 groups = "I2C8";
829         };
830
831         pinctrl_i2c9_default: i2c9_default {
832                 function = "I2C9";
833                 groups = "I2C9";
834         };
835
836         pinctrl_lpcpd_default: lpcpd_default {
837                 function = "LPCPD";
838                 groups = "LPCPD";
839         };
840
841         pinctrl_lpcpme_default: lpcpme_default {
842                 function = "LPCPME";
843                 groups = "LPCPME";
844         };
845
846         pinctrl_lpcrst_default: lpcrst_default {
847                 function = "LPCRST";
848                 groups = "LPCRST";
849         };
850
851         pinctrl_lpcsmi_default: lpcsmi_default {
852                 function = "LPCSMI";
853                 groups = "LPCSMI";
854         };
855
856         pinctrl_mac1link_default: mac1link_default {
857                 function = "MAC1LINK";
858                 groups = "MAC1LINK";
859         };
860
861         pinctrl_mac2link_default: mac2link_default {
862                 function = "MAC2LINK";
863                 groups = "MAC2LINK";
864         };
865
866         pinctrl_mdio1_default: mdio1_default {
867                 function = "MDIO1";
868                 groups = "MDIO1";
869         };
870
871         pinctrl_mdio2_default: mdio2_default {
872                 function = "MDIO2";
873                 groups = "MDIO2";
874         };
875
876         pinctrl_ncts1_default: ncts1_default {
877                 function = "NCTS1";
878                 groups = "NCTS1";
879         };
880
881         pinctrl_ncts2_default: ncts2_default {
882                 function = "NCTS2";
883                 groups = "NCTS2";
884         };
885
886         pinctrl_ncts3_default: ncts3_default {
887                 function = "NCTS3";
888                 groups = "NCTS3";
889         };
890
891         pinctrl_ncts4_default: ncts4_default {
892                 function = "NCTS4";
893                 groups = "NCTS4";
894         };
895
896         pinctrl_ndcd1_default: ndcd1_default {
897                 function = "NDCD1";
898                 groups = "NDCD1";
899         };
900
901         pinctrl_ndcd2_default: ndcd2_default {
902                 function = "NDCD2";
903                 groups = "NDCD2";
904         };
905
906         pinctrl_ndcd3_default: ndcd3_default {
907                 function = "NDCD3";
908                 groups = "NDCD3";
909         };
910
911         pinctrl_ndcd4_default: ndcd4_default {
912                 function = "NDCD4";
913                 groups = "NDCD4";
914         };
915
916         pinctrl_ndsr1_default: ndsr1_default {
917                 function = "NDSR1";
918                 groups = "NDSR1";
919         };
920
921         pinctrl_ndsr2_default: ndsr2_default {
922                 function = "NDSR2";
923                 groups = "NDSR2";
924         };
925
926         pinctrl_ndsr3_default: ndsr3_default {
927                 function = "NDSR3";
928                 groups = "NDSR3";
929         };
930
931         pinctrl_ndsr4_default: ndsr4_default {
932                 function = "NDSR4";
933                 groups = "NDSR4";
934         };
935
936         pinctrl_ndtr1_default: ndtr1_default {
937                 function = "NDTR1";
938                 groups = "NDTR1";
939         };
940
941         pinctrl_ndtr2_default: ndtr2_default {
942                 function = "NDTR2";
943                 groups = "NDTR2";
944         };
945
946         pinctrl_ndtr3_default: ndtr3_default {
947                 function = "NDTR3";
948                 groups = "NDTR3";
949         };
950
951         pinctrl_ndtr4_default: ndtr4_default {
952                 function = "NDTR4";
953                 groups = "NDTR4";
954         };
955
956         pinctrl_ndts4_default: ndts4_default {
957                 function = "NDTS4";
958                 groups = "NDTS4";
959         };
960
961         pinctrl_nri1_default: nri1_default {
962                 function = "NRI1";
963                 groups = "NRI1";
964         };
965
966         pinctrl_nri2_default: nri2_default {
967                 function = "NRI2";
968                 groups = "NRI2";
969         };
970
971         pinctrl_nri3_default: nri3_default {
972                 function = "NRI3";
973                 groups = "NRI3";
974         };
975
976         pinctrl_nri4_default: nri4_default {
977                 function = "NRI4";
978                 groups = "NRI4";
979         };
980
981         pinctrl_nrts1_default: nrts1_default {
982                 function = "NRTS1";
983                 groups = "NRTS1";
984         };
985
986         pinctrl_nrts2_default: nrts2_default {
987                 function = "NRTS2";
988                 groups = "NRTS2";
989         };
990
991         pinctrl_nrts3_default: nrts3_default {
992                 function = "NRTS3";
993                 groups = "NRTS3";
994         };
995
996         pinctrl_oscclk_default: oscclk_default {
997                 function = "OSCCLK";
998                 groups = "OSCCLK";
999         };
1000
1001         pinctrl_pwm0_default: pwm0_default {
1002                 function = "PWM0";
1003                 groups = "PWM0";
1004         };
1005
1006         pinctrl_pwm1_default: pwm1_default {
1007                 function = "PWM1";
1008                 groups = "PWM1";
1009         };
1010
1011         pinctrl_pwm2_default: pwm2_default {
1012                 function = "PWM2";
1013                 groups = "PWM2";
1014         };
1015
1016         pinctrl_pwm3_default: pwm3_default {
1017                 function = "PWM3";
1018                 groups = "PWM3";
1019         };
1020
1021         pinctrl_pwm4_default: pwm4_default {
1022                 function = "PWM4";
1023                 groups = "PWM4";
1024         };
1025
1026         pinctrl_pwm5_default: pwm5_default {
1027                 function = "PWM5";
1028                 groups = "PWM5";
1029         };
1030
1031         pinctrl_pwm6_default: pwm6_default {
1032                 function = "PWM6";
1033                 groups = "PWM6";
1034         };
1035
1036         pinctrl_pwm7_default: pwm7_default {
1037                 function = "PWM7";
1038                 groups = "PWM7";
1039         };
1040
1041         pinctrl_rgmii1_default: rgmii1_default {
1042                 function = "RGMII1";
1043                 groups = "RGMII1";
1044         };
1045
1046         pinctrl_rgmii2_default: rgmii2_default {
1047                 function = "RGMII2";
1048                 groups = "RGMII2";
1049         };
1050
1051         pinctrl_rmii1_default: rmii1_default {
1052                 function = "RMII1";
1053                 groups = "RMII1";
1054         };
1055
1056         pinctrl_rmii2_default: rmii2_default {
1057                 function = "RMII2";
1058                 groups = "RMII2";
1059         };
1060
1061         pinctrl_rom16_default: rom16_default {
1062                 function = "ROM16";
1063                 groups = "ROM16";
1064         };
1065
1066         pinctrl_rom8_default: rom8_default {
1067                 function = "ROM8";
1068                 groups = "ROM8";
1069         };
1070
1071         pinctrl_romcs1_default: romcs1_default {
1072                 function = "ROMCS1";
1073                 groups = "ROMCS1";
1074         };
1075
1076         pinctrl_romcs2_default: romcs2_default {
1077                 function = "ROMCS2";
1078                 groups = "ROMCS2";
1079         };
1080
1081         pinctrl_romcs3_default: romcs3_default {
1082                 function = "ROMCS3";
1083                 groups = "ROMCS3";
1084         };
1085
1086         pinctrl_romcs4_default: romcs4_default {
1087                 function = "ROMCS4";
1088                 groups = "ROMCS4";
1089         };
1090
1091         pinctrl_rxd1_default: rxd1_default {
1092                 function = "RXD1";
1093                 groups = "RXD1";
1094         };
1095
1096         pinctrl_rxd2_default: rxd2_default {
1097                 function = "RXD2";
1098                 groups = "RXD2";
1099         };
1100
1101         pinctrl_rxd3_default: rxd3_default {
1102                 function = "RXD3";
1103                 groups = "RXD3";
1104         };
1105
1106         pinctrl_rxd4_default: rxd4_default {
1107                 function = "RXD4";
1108                 groups = "RXD4";
1109         };
1110
1111         pinctrl_salt1_default: salt1_default {
1112                 function = "SALT1";
1113                 groups = "SALT1";
1114         };
1115
1116         pinctrl_salt2_default: salt2_default {
1117                 function = "SALT2";
1118                 groups = "SALT2";
1119         };
1120
1121         pinctrl_salt3_default: salt3_default {
1122                 function = "SALT3";
1123                 groups = "SALT3";
1124         };
1125
1126         pinctrl_salt4_default: salt4_default {
1127                 function = "SALT4";
1128                 groups = "SALT4";
1129         };
1130
1131         pinctrl_sd1_default: sd1_default {
1132                 function = "SD1";
1133                 groups = "SD1";
1134         };
1135
1136         pinctrl_sd2_default: sd2_default {
1137                 function = "SD2";
1138                 groups = "SD2";
1139         };
1140
1141         pinctrl_sgpmck_default: sgpmck_default {
1142                 function = "SGPMCK";
1143                 groups = "SGPMCK";
1144         };
1145
1146         pinctrl_sgpmi_default: sgpmi_default {
1147                 function = "SGPMI";
1148                 groups = "SGPMI";
1149         };
1150
1151         pinctrl_sgpmld_default: sgpmld_default {
1152                 function = "SGPMLD";
1153                 groups = "SGPMLD";
1154         };
1155
1156         pinctrl_sgpmo_default: sgpmo_default {
1157                 function = "SGPMO";
1158                 groups = "SGPMO";
1159         };
1160
1161         pinctrl_sgpsck_default: sgpsck_default {
1162                 function = "SGPSCK";
1163                 groups = "SGPSCK";
1164         };
1165
1166         pinctrl_sgpsi0_default: sgpsi0_default {
1167                 function = "SGPSI0";
1168                 groups = "SGPSI0";
1169         };
1170
1171         pinctrl_sgpsi1_default: sgpsi1_default {
1172                 function = "SGPSI1";
1173                 groups = "SGPSI1";
1174         };
1175
1176         pinctrl_sgpsld_default: sgpsld_default {
1177                 function = "SGPSLD";
1178                 groups = "SGPSLD";
1179         };
1180
1181         pinctrl_sioonctrl_default: sioonctrl_default {
1182                 function = "SIOONCTRL";
1183                 groups = "SIOONCTRL";
1184         };
1185
1186         pinctrl_siopbi_default: siopbi_default {
1187                 function = "SIOPBI";
1188                 groups = "SIOPBI";
1189         };
1190
1191         pinctrl_siopbo_default: siopbo_default {
1192                 function = "SIOPBO";
1193                 groups = "SIOPBO";
1194         };
1195
1196         pinctrl_siopwreq_default: siopwreq_default {
1197                 function = "SIOPWREQ";
1198                 groups = "SIOPWREQ";
1199         };
1200
1201         pinctrl_siopwrgd_default: siopwrgd_default {
1202                 function = "SIOPWRGD";
1203                 groups = "SIOPWRGD";
1204         };
1205
1206         pinctrl_sios3_default: sios3_default {
1207                 function = "SIOS3";
1208                 groups = "SIOS3";
1209         };
1210
1211         pinctrl_sios5_default: sios5_default {
1212                 function = "SIOS5";
1213                 groups = "SIOS5";
1214         };
1215
1216         pinctrl_siosci_default: siosci_default {
1217                 function = "SIOSCI";
1218                 groups = "SIOSCI";
1219         };
1220
1221         pinctrl_spi1_default: spi1_default {
1222                 function = "SPI1";
1223                 groups = "SPI1";
1224         };
1225
1226         pinctrl_spi1debug_default: spi1debug_default {
1227                 function = "SPI1DEBUG";
1228                 groups = "SPI1DEBUG";
1229         };
1230
1231         pinctrl_spi1passthru_default: spi1passthru_default {
1232                 function = "SPI1PASSTHRU";
1233                 groups = "SPI1PASSTHRU";
1234         };
1235
1236         pinctrl_spics1_default: spics1_default {
1237                 function = "SPICS1";
1238                 groups = "SPICS1";
1239         };
1240
1241         pinctrl_timer3_default: timer3_default {
1242                 function = "TIMER3";
1243                 groups = "TIMER3";
1244         };
1245
1246         pinctrl_timer4_default: timer4_default {
1247                 function = "TIMER4";
1248                 groups = "TIMER4";
1249         };
1250
1251         pinctrl_timer5_default: timer5_default {
1252                 function = "TIMER5";
1253                 groups = "TIMER5";
1254         };
1255
1256         pinctrl_timer6_default: timer6_default {
1257                 function = "TIMER6";
1258                 groups = "TIMER6";
1259         };
1260
1261         pinctrl_timer7_default: timer7_default {
1262                 function = "TIMER7";
1263                 groups = "TIMER7";
1264         };
1265
1266         pinctrl_timer8_default: timer8_default {
1267                 function = "TIMER8";
1268                 groups = "TIMER8";
1269         };
1270
1271         pinctrl_txd1_default: txd1_default {
1272                 function = "TXD1";
1273                 groups = "TXD1";
1274         };
1275
1276         pinctrl_txd2_default: txd2_default {
1277                 function = "TXD2";
1278                 groups = "TXD2";
1279         };
1280
1281         pinctrl_txd3_default: txd3_default {
1282                 function = "TXD3";
1283                 groups = "TXD3";
1284         };
1285
1286         pinctrl_txd4_default: txd4_default {
1287                 function = "TXD4";
1288                 groups = "TXD4";
1289         };
1290
1291         pinctrl_uart6_default: uart6_default {
1292                 function = "UART6";
1293                 groups = "UART6";
1294         };
1295
1296         pinctrl_usbcki_default: usbcki_default {
1297                 function = "USBCKI";
1298                 groups = "USBCKI";
1299         };
1300
1301         pinctrl_usb2h_default: usb2h_default {
1302                 function = "USB2H1";
1303                 groups = "USB2H1";
1304         };
1305
1306         pinctrl_usb2d_default: usb2d_default {
1307                 function = "USB2D1";
1308                 groups = "USB2D1";
1309         };
1310
1311         pinctrl_vgabios_rom_default: vgabios_rom_default {
1312                 function = "VGABIOS_ROM";
1313                 groups = "VGABIOS_ROM";
1314         };
1315
1316         pinctrl_vgahs_default: vgahs_default {
1317                 function = "VGAHS";
1318                 groups = "VGAHS";
1319         };
1320
1321         pinctrl_vgavs_default: vgavs_default {
1322                 function = "VGAVS";
1323                 groups = "VGAVS";
1324         };
1325
1326         pinctrl_vpi18_default: vpi18_default {
1327                 function = "VPI18";
1328                 groups = "VPI18";
1329         };
1330
1331         pinctrl_vpi24_default: vpi24_default {
1332                 function = "VPI24";
1333                 groups = "VPI24";
1334         };
1335
1336         pinctrl_vpi30_default: vpi30_default {
1337                 function = "VPI30";
1338                 groups = "VPI30";
1339         };
1340
1341         pinctrl_vpo12_default: vpo12_default {
1342                 function = "VPO12";
1343                 groups = "VPO12";
1344         };
1345
1346         pinctrl_vpo24_default: vpo24_default {
1347                 function = "VPO24";
1348                 groups = "VPO24";
1349         };
1350
1351         pinctrl_wdtrst1_default: wdtrst1_default {
1352                 function = "WDTRST1";
1353                 groups = "WDTRST1";
1354         };
1355
1356         pinctrl_wdtrst2_default: wdtrst2_default {
1357                 function = "WDTRST2";
1358                 groups = "WDTRST2";
1359         };
1360 };