Merge tag 'trace-v4.16-rc1' of git://git.kernel.org/pub/scm/linux/kernel/git/rostedt...
[sfrench/cifs-2.6.git] / arch / arm / boot / dts / aspeed-g4.dtsi
1 // SPDX-License-Identifier: GPL-2.0+
2 #include <dt-bindings/clock/aspeed-clock.h>
3
4 / {
5         model = "Aspeed BMC";
6         compatible = "aspeed,ast2400";
7         #address-cells = <1>;
8         #size-cells = <1>;
9         interrupt-parent = <&vic>;
10
11         aliases {
12                 i2c0 = &i2c0;
13                 i2c1 = &i2c1;
14                 i2c2 = &i2c2;
15                 i2c3 = &i2c3;
16                 i2c4 = &i2c4;
17                 i2c5 = &i2c5;
18                 i2c6 = &i2c6;
19                 i2c7 = &i2c7;
20                 i2c8 = &i2c8;
21                 i2c9 = &i2c9;
22                 i2c10 = &i2c10;
23                 i2c11 = &i2c11;
24                 i2c12 = &i2c12;
25                 i2c13 = &i2c13;
26                 serial0 = &uart1;
27                 serial1 = &uart2;
28                 serial2 = &uart3;
29                 serial3 = &uart4;
30                 serial4 = &uart5;
31                 serial5 = &vuart;
32         };
33
34         cpus {
35                 #address-cells = <1>;
36                 #size-cells = <0>;
37
38                 cpu@0 {
39                         compatible = "arm,arm926ej-s";
40                         device_type = "cpu";
41                         reg = <0>;
42                 };
43         };
44
45         ahb {
46                 compatible = "simple-bus";
47                 #address-cells = <1>;
48                 #size-cells = <1>;
49                 ranges;
50
51                 fmc: flash-controller@1e620000 {
52                         reg = < 0x1e620000 0x94
53                                 0x20000000 0x10000000 >;
54                         #address-cells = <1>;
55                         #size-cells = <0>;
56                         compatible = "aspeed,ast2400-fmc";
57                         clocks = <&syscon ASPEED_CLK_AHB>;
58                         status = "disabled";
59                         interrupts = <19>;
60                         flash@0 {
61                                 reg = < 0 >;
62                                 compatible = "jedec,spi-nor";
63                                 status = "disabled";
64                         };
65                 };
66
67                 spi: flash-controller@1e630000 {
68                         reg = < 0x1e630000 0x18
69                                 0x30000000 0x10000000 >;
70                         #address-cells = <1>;
71                         #size-cells = <0>;
72                         compatible = "aspeed,ast2400-spi";
73                         clocks = <&syscon ASPEED_CLK_AHB>;
74                         status = "disabled";
75                         flash@0 {
76                                 reg = < 0 >;
77                                 compatible = "jedec,spi-nor";
78                                 status = "disabled";
79                         };
80                 };
81
82                 vic: interrupt-controller@1e6c0080 {
83                         compatible = "aspeed,ast2400-vic";
84                         interrupt-controller;
85                         #interrupt-cells = <1>;
86                         valid-sources = <0xffffffff 0x0007ffff>;
87                         reg = <0x1e6c0080 0x80>;
88                 };
89
90                 mac0: ethernet@1e660000 {
91                         compatible = "aspeed,ast2400-mac", "faraday,ftgmac100";
92                         reg = <0x1e660000 0x180>;
93                         interrupts = <2>;
94                         clocks = <&syscon ASPEED_CLK_GATE_MAC1CLK>;
95                         status = "disabled";
96                 };
97
98                 mac1: ethernet@1e680000 {
99                         compatible = "aspeed,ast2400-mac", "faraday,ftgmac100";
100                         reg = <0x1e680000 0x180>;
101                         interrupts = <3>;
102                         clocks = <&syscon ASPEED_CLK_GATE_MAC2CLK>;
103                         status = "disabled";
104                 };
105
106                 apb {
107                         compatible = "simple-bus";
108                         #address-cells = <1>;
109                         #size-cells = <1>;
110                         ranges;
111
112                         syscon: syscon@1e6e2000 {
113                                 compatible = "aspeed,ast2400-scu", "syscon", "simple-mfd";
114                                 reg = <0x1e6e2000 0x1a8>;
115                                 #address-cells = <1>;
116                                 #size-cells = <0>;
117                                 #clock-cells = <1>;
118                                 #reset-cells = <1>;
119
120                                 pinctrl: pinctrl {
121                                         compatible = "aspeed,g4-pinctrl";
122                                 };
123                         };
124
125                         adc: adc@1e6e9000 {
126                                 compatible = "aspeed,ast2400-adc";
127                                 reg = <0x1e6e9000 0xb0>;
128                                 clocks = <&syscon ASPEED_CLK_APB>;
129                                 resets = <&syscon ASPEED_RESET_ADC>;
130                                 #io-channel-cells = <1>;
131                                 status = "disabled";
132                         };
133
134                         sram@1e720000 {
135                                 compatible = "mmio-sram";
136                                 reg = <0x1e720000 0x8000>;      // 32K
137                         };
138
139                         gpio: gpio@1e780000 {
140                                 #gpio-cells = <2>;
141                                 gpio-controller;
142                                 compatible = "aspeed,ast2400-gpio";
143                                 reg = <0x1e780000 0x1000>;
144                                 interrupts = <20>;
145                                 gpio-ranges = <&pinctrl 0 0 220>;
146                                 clocks = <&syscon ASPEED_CLK_APB>;
147                                 interrupt-controller;
148                         };
149
150                         timer: timer@1e782000 {
151                                 /* This timer is a Faraday FTTMR010 derivative */
152                                 compatible = "aspeed,ast2400-timer";
153                                 reg = <0x1e782000 0x90>;
154                                 interrupts = <16 17 18 35 36 37 38 39>;
155                                 clocks = <&syscon ASPEED_CLK_APB>;
156                                 clock-names = "PCLK";
157                         };
158
159                         uart1: serial@1e783000 {
160                                 compatible = "ns16550a";
161                                 reg = <0x1e783000 0x20>;
162                                 reg-shift = <2>;
163                                 interrupts = <9>;
164                                 clocks = <&syscon ASPEED_CLK_GATE_UART1CLK>;
165                                 no-loopback-test;
166                                 status = "disabled";
167                         };
168
169                         uart5: serial@1e784000 {
170                                 compatible = "ns16550a";
171                                 reg = <0x1e784000 0x20>;
172                                 reg-shift = <2>;
173                                 interrupts = <10>;
174                                 clocks = <&syscon ASPEED_CLK_GATE_UART5CLK>;
175                                 no-loopback-test;
176                                 status = "disabled";
177                         };
178
179                         wdt1: watchdog@1e785000 {
180                                 compatible = "aspeed,ast2400-wdt";
181                                 reg = <0x1e785000 0x1c>;
182                                 clocks = <&syscon ASPEED_CLK_APB>;
183                         };
184
185                         wdt2: watchdog@1e785020 {
186                                 compatible = "aspeed,ast2400-wdt";
187                                 reg = <0x1e785020 0x1c>;
188                                 clocks = <&syscon ASPEED_CLK_APB>;
189                         };
190
191                         pwm_tacho: pwm-tacho-controller@1e786000 {
192                                 compatible = "aspeed,ast2400-pwm-tacho";
193                                 #address-cells = <1>;
194                                 #size-cells = <0>;
195                                 reg = <0x1e786000 0x1000>;
196                                 clocks = <&syscon ASPEED_CLK_APB>;
197                                 resets = <&syscon ASPEED_RESET_PWM>;
198                                 status = "disabled";
199                         };
200
201                         vuart: serial@1e787000 {
202                                 compatible = "aspeed,ast2400-vuart";
203                                 reg = <0x1e787000 0x40>;
204                                 reg-shift = <2>;
205                                 interrupts = <8>;
206                                 clocks = <&syscon ASPEED_CLK_APB>;
207                                 no-loopback-test;
208                                 status = "disabled";
209                         };
210
211                         lpc: lpc@1e789000 {
212                                 compatible = "aspeed,ast2400-lpc", "simple-mfd";
213                                 reg = <0x1e789000 0x1000>;
214
215                                 #address-cells = <1>;
216                                 #size-cells = <1>;
217                                 ranges = <0x0 0x1e789000 0x1000>;
218
219                                 lpc_bmc: lpc-bmc@0 {
220                                         compatible = "aspeed,ast2400-lpc-bmc";
221                                         reg = <0x0 0x80>;
222                                 };
223
224                                 lpc_host: lpc-host@80 {
225                                         compatible = "aspeed,ast2400-lpc-host", "simple-mfd", "syscon";
226                                         reg = <0x80 0x1e0>;
227                                         reg-io-width = <4>;
228
229                                         #address-cells = <1>;
230                                         #size-cells = <1>;
231                                         ranges = <0x0 0x80 0x1e0>;
232
233                                         lpc_ctrl: lpc-ctrl@0 {
234                                                 compatible = "aspeed,ast2400-lpc-ctrl";
235                                                 reg = <0x0 0x80>;
236                                                 status = "disabled";
237                                         };
238
239                                         lpc_snoop: lpc-snoop@0 {
240                                                 compatible = "aspeed,ast2400-lpc-snoop";
241                                                 reg = <0x0 0x80>;
242                                                 interrupts = <8>;
243                                                 status = "disabled";
244                                         };
245
246                                         lhc: lhc@20 {
247                                                 compatible = "aspeed,ast2400-lhc";
248                                                 reg = <0x20 0x24 0x48 0x8>;
249                                         };
250                                 };
251                         };
252
253                         uart2: serial@1e78d000 {
254                                 compatible = "ns16550a";
255                                 reg = <0x1e78d000 0x20>;
256                                 reg-shift = <2>;
257                                 interrupts = <32>;
258                                 clocks = <&syscon ASPEED_CLK_GATE_UART2CLK>;
259                                 no-loopback-test;
260                                 status = "disabled";
261                         };
262
263                         uart3: serial@1e78e000 {
264                                 compatible = "ns16550a";
265                                 reg = <0x1e78e000 0x20>;
266                                 reg-shift = <2>;
267                                 interrupts = <33>;
268                                 clocks = <&syscon ASPEED_CLK_GATE_UART3CLK>;
269                                 no-loopback-test;
270                                 status = "disabled";
271                         };
272
273                         uart4: serial@1e78f000 {
274                                 compatible = "ns16550a";
275                                 reg = <0x1e78f000 0x20>;
276                                 reg-shift = <2>;
277                                 interrupts = <34>;
278                                 clocks = <&syscon ASPEED_CLK_GATE_UART4CLK>;
279                                 no-loopback-test;
280                                 status = "disabled";
281                         };
282
283                         i2c: i2c@1e78a000 {
284                                 compatible = "simple-bus";
285                                 #address-cells = <1>;
286                                 #size-cells = <1>;
287                                 ranges = <0 0x1e78a000 0x1000>;
288                         };
289                 };
290         };
291 };
292
293 &i2c {
294         i2c_ic: interrupt-controller@0 {
295                 #interrupt-cells = <1>;
296                 compatible = "aspeed,ast2400-i2c-ic";
297                 reg = <0x0 0x40>;
298                 interrupts = <12>;
299                 interrupt-controller;
300         };
301
302         i2c0: i2c-bus@40 {
303                 #address-cells = <1>;
304                 #size-cells = <0>;
305                 #interrupt-cells = <1>;
306
307                 reg = <0x40 0x40>;
308                 compatible = "aspeed,ast2400-i2c-bus";
309                 clocks = <&syscon ASPEED_CLK_APB>;
310                 resets = <&syscon ASPEED_RESET_I2C>;
311                 bus-frequency = <100000>;
312                 interrupts = <0>;
313                 interrupt-parent = <&i2c_ic>;
314                 status = "disabled";
315                 /* Does not need pinctrl properties */
316         };
317
318         i2c1: i2c-bus@80 {
319                 #address-cells = <1>;
320                 #size-cells = <0>;
321                 #interrupt-cells = <1>;
322
323                 reg = <0x80 0x40>;
324                 compatible = "aspeed,ast2400-i2c-bus";
325                 clocks = <&syscon ASPEED_CLK_APB>;
326                 resets = <&syscon ASPEED_RESET_I2C>;
327                 bus-frequency = <100000>;
328                 interrupts = <1>;
329                 interrupt-parent = <&i2c_ic>;
330                 status = "disabled";
331                 /* Does not need pinctrl properties */
332         };
333
334         i2c2: i2c-bus@c0 {
335                 #address-cells = <1>;
336                 #size-cells = <0>;
337                 #interrupt-cells = <1>;
338
339                 reg = <0xc0 0x40>;
340                 compatible = "aspeed,ast2400-i2c-bus";
341                 clocks = <&syscon ASPEED_CLK_APB>;
342                 resets = <&syscon ASPEED_RESET_I2C>;
343                 bus-frequency = <100000>;
344                 interrupts = <2>;
345                 interrupt-parent = <&i2c_ic>;
346                 pinctrl-names = "default";
347                 pinctrl-0 = <&pinctrl_i2c3_default>;
348                 status = "disabled";
349         };
350
351         i2c3: i2c-bus@100 {
352                 #address-cells = <1>;
353                 #size-cells = <0>;
354                 #interrupt-cells = <1>;
355
356                 reg = <0x100 0x40>;
357                 compatible = "aspeed,ast2400-i2c-bus";
358                 clocks = <&syscon ASPEED_CLK_APB>;
359                 resets = <&syscon ASPEED_RESET_I2C>;
360                 bus-frequency = <100000>;
361                 interrupts = <3>;
362                 interrupt-parent = <&i2c_ic>;
363                 pinctrl-names = "default";
364                 pinctrl-0 = <&pinctrl_i2c4_default>;
365                 status = "disabled";
366         };
367
368         i2c4: i2c-bus@140 {
369                 #address-cells = <1>;
370                 #size-cells = <0>;
371                 #interrupt-cells = <1>;
372
373                 reg = <0x140 0x40>;
374                 compatible = "aspeed,ast2400-i2c-bus";
375                 clocks = <&syscon ASPEED_CLK_APB>;
376                 resets = <&syscon ASPEED_RESET_I2C>;
377                 bus-frequency = <100000>;
378                 interrupts = <4>;
379                 interrupt-parent = <&i2c_ic>;
380                 pinctrl-names = "default";
381                 pinctrl-0 = <&pinctrl_i2c5_default>;
382                 status = "disabled";
383         };
384
385         i2c5: i2c-bus@180 {
386                 #address-cells = <1>;
387                 #size-cells = <0>;
388                 #interrupt-cells = <1>;
389
390                 reg = <0x180 0x40>;
391                 compatible = "aspeed,ast2400-i2c-bus";
392                 clocks = <&syscon ASPEED_CLK_APB>;
393                 resets = <&syscon ASPEED_RESET_I2C>;
394                 bus-frequency = <100000>;
395                 interrupts = <5>;
396                 interrupt-parent = <&i2c_ic>;
397                 pinctrl-names = "default";
398                 pinctrl-0 = <&pinctrl_i2c6_default>;
399                 status = "disabled";
400         };
401
402         i2c6: i2c-bus@1c0 {
403                 #address-cells = <1>;
404                 #size-cells = <0>;
405                 #interrupt-cells = <1>;
406
407                 reg = <0x1c0 0x40>;
408                 compatible = "aspeed,ast2400-i2c-bus";
409                 clocks = <&syscon ASPEED_CLK_APB>;
410                 resets = <&syscon ASPEED_RESET_I2C>;
411                 bus-frequency = <100000>;
412                 interrupts = <6>;
413                 interrupt-parent = <&i2c_ic>;
414                 pinctrl-names = "default";
415                 pinctrl-0 = <&pinctrl_i2c7_default>;
416                 status = "disabled";
417         };
418
419         i2c7: i2c-bus@300 {
420                 #address-cells = <1>;
421                 #size-cells = <0>;
422                 #interrupt-cells = <1>;
423
424                 reg = <0x300 0x40>;
425                 compatible = "aspeed,ast2400-i2c-bus";
426                 clocks = <&syscon ASPEED_CLK_APB>;
427                 resets = <&syscon ASPEED_RESET_I2C>;
428                 bus-frequency = <100000>;
429                 interrupts = <7>;
430                 interrupt-parent = <&i2c_ic>;
431                 pinctrl-names = "default";
432                 pinctrl-0 = <&pinctrl_i2c8_default>;
433                 status = "disabled";
434         };
435
436         i2c8: i2c-bus@340 {
437                 #address-cells = <1>;
438                 #size-cells = <0>;
439                 #interrupt-cells = <1>;
440
441                 reg = <0x340 0x40>;
442                 compatible = "aspeed,ast2400-i2c-bus";
443                 clocks = <&syscon ASPEED_CLK_APB>;
444                 resets = <&syscon ASPEED_RESET_I2C>;
445                 bus-frequency = <100000>;
446                 interrupts = <8>;
447                 interrupt-parent = <&i2c_ic>;
448                 pinctrl-names = "default";
449                 pinctrl-0 = <&pinctrl_i2c9_default>;
450                 status = "disabled";
451         };
452
453         i2c9: i2c-bus@380 {
454                 #address-cells = <1>;
455                 #size-cells = <0>;
456                 #interrupt-cells = <1>;
457
458                 reg = <0x380 0x40>;
459                 compatible = "aspeed,ast2400-i2c-bus";
460                 clocks = <&syscon ASPEED_CLK_APB>;
461                 resets = <&syscon ASPEED_RESET_I2C>;
462                 bus-frequency = <100000>;
463                 interrupts = <9>;
464                 interrupt-parent = <&i2c_ic>;
465                 pinctrl-names = "default";
466                 pinctrl-0 = <&pinctrl_i2c10_default>;
467                 status = "disabled";
468         };
469
470         i2c10: i2c-bus@3c0 {
471                 #address-cells = <1>;
472                 #size-cells = <0>;
473                 #interrupt-cells = <1>;
474
475                 reg = <0x3c0 0x40>;
476                 compatible = "aspeed,ast2400-i2c-bus";
477                 clocks = <&syscon ASPEED_CLK_APB>;
478                 resets = <&syscon ASPEED_RESET_I2C>;
479                 bus-frequency = <100000>;
480                 interrupts = <10>;
481                 interrupt-parent = <&i2c_ic>;
482                 pinctrl-names = "default";
483                 pinctrl-0 = <&pinctrl_i2c11_default>;
484                 status = "disabled";
485         };
486
487         i2c11: i2c-bus@400 {
488                 #address-cells = <1>;
489                 #size-cells = <0>;
490                 #interrupt-cells = <1>;
491
492                 reg = <0x400 0x40>;
493                 compatible = "aspeed,ast2400-i2c-bus";
494                 clocks = <&syscon ASPEED_CLK_APB>;
495                 resets = <&syscon ASPEED_RESET_I2C>;
496                 bus-frequency = <100000>;
497                 interrupts = <11>;
498                 interrupt-parent = <&i2c_ic>;
499                 pinctrl-names = "default";
500                 pinctrl-0 = <&pinctrl_i2c12_default>;
501                 status = "disabled";
502         };
503
504         i2c12: i2c-bus@440 {
505                 #address-cells = <1>;
506                 #size-cells = <0>;
507                 #interrupt-cells = <1>;
508
509                 reg = <0x440 0x40>;
510                 compatible = "aspeed,ast2400-i2c-bus";
511                 clocks = <&syscon ASPEED_CLK_APB>;
512                 resets = <&syscon ASPEED_RESET_I2C>;
513                 bus-frequency = <100000>;
514                 interrupts = <12>;
515                 interrupt-parent = <&i2c_ic>;
516                 pinctrl-names = "default";
517                 pinctrl-0 = <&pinctrl_i2c13_default>;
518                 status = "disabled";
519         };
520
521         i2c13: i2c-bus@480 {
522                 #address-cells = <1>;
523                 #size-cells = <0>;
524                 #interrupt-cells = <1>;
525
526                 reg = <0x480 0x40>;
527                 compatible = "aspeed,ast2400-i2c-bus";
528                 clocks = <&syscon ASPEED_CLK_APB>;
529                 resets = <&syscon ASPEED_RESET_I2C>;
530                 bus-frequency = <100000>;
531                 interrupts = <13>;
532                 interrupt-parent = <&i2c_ic>;
533                 pinctrl-names = "default";
534                 pinctrl-0 = <&pinctrl_i2c14_default>;
535                 status = "disabled";
536         };
537 };
538
539 &pinctrl {
540         pinctrl_acpi_default: acpi_default {
541                 function = "ACPI";
542                 groups = "ACPI";
543         };
544
545         pinctrl_adc0_default: adc0_default {
546                 function = "ADC0";
547                 groups = "ADC0";
548         };
549
550         pinctrl_adc1_default: adc1_default {
551                 function = "ADC1";
552                 groups = "ADC1";
553         };
554
555         pinctrl_adc10_default: adc10_default {
556                 function = "ADC10";
557                 groups = "ADC10";
558         };
559
560         pinctrl_adc11_default: adc11_default {
561                 function = "ADC11";
562                 groups = "ADC11";
563         };
564
565         pinctrl_adc12_default: adc12_default {
566                 function = "ADC12";
567                 groups = "ADC12";
568         };
569
570         pinctrl_adc13_default: adc13_default {
571                 function = "ADC13";
572                 groups = "ADC13";
573         };
574
575         pinctrl_adc14_default: adc14_default {
576                 function = "ADC14";
577                 groups = "ADC14";
578         };
579
580         pinctrl_adc15_default: adc15_default {
581                 function = "ADC15";
582                 groups = "ADC15";
583         };
584
585         pinctrl_adc2_default: adc2_default {
586                 function = "ADC2";
587                 groups = "ADC2";
588         };
589
590         pinctrl_adc3_default: adc3_default {
591                 function = "ADC3";
592                 groups = "ADC3";
593         };
594
595         pinctrl_adc4_default: adc4_default {
596                 function = "ADC4";
597                 groups = "ADC4";
598         };
599
600         pinctrl_adc5_default: adc5_default {
601                 function = "ADC5";
602                 groups = "ADC5";
603         };
604
605         pinctrl_adc6_default: adc6_default {
606                 function = "ADC6";
607                 groups = "ADC6";
608         };
609
610         pinctrl_adc7_default: adc7_default {
611                 function = "ADC7";
612                 groups = "ADC7";
613         };
614
615         pinctrl_adc8_default: adc8_default {
616                 function = "ADC8";
617                 groups = "ADC8";
618         };
619
620         pinctrl_adc9_default: adc9_default {
621                 function = "ADC9";
622                 groups = "ADC9";
623         };
624
625         pinctrl_bmcint_default: bmcint_default {
626                 function = "BMCINT";
627                 groups = "BMCINT";
628         };
629
630         pinctrl_ddcclk_default: ddcclk_default {
631                 function = "DDCCLK";
632                 groups = "DDCCLK";
633         };
634
635         pinctrl_ddcdat_default: ddcdat_default {
636                 function = "DDCDAT";
637                 groups = "DDCDAT";
638         };
639
640         pinctrl_extrst_default: extrst_default {
641                 function = "EXTRST";
642                 groups = "EXTRST";
643         };
644
645         pinctrl_flack_default: flack_default {
646                 function = "FLACK";
647                 groups = "FLACK";
648         };
649
650         pinctrl_flbusy_default: flbusy_default {
651                 function = "FLBUSY";
652                 groups = "FLBUSY";
653         };
654
655         pinctrl_flwp_default: flwp_default {
656                 function = "FLWP";
657                 groups = "FLWP";
658         };
659
660         pinctrl_gpid_default: gpid_default {
661                 function = "GPID";
662                 groups = "GPID";
663         };
664
665         pinctrl_gpid0_default: gpid0_default {
666                 function = "GPID0";
667                 groups = "GPID0";
668         };
669
670         pinctrl_gpid2_default: gpid2_default {
671                 function = "GPID2";
672                 groups = "GPID2";
673         };
674
675         pinctrl_gpid4_default: gpid4_default {
676                 function = "GPID4";
677                 groups = "GPID4";
678         };
679
680         pinctrl_gpid6_default: gpid6_default {
681                 function = "GPID6";
682                 groups = "GPID6";
683         };
684
685         pinctrl_gpie0_default: gpie0_default {
686                 function = "GPIE0";
687                 groups = "GPIE0";
688         };
689
690         pinctrl_gpie2_default: gpie2_default {
691                 function = "GPIE2";
692                 groups = "GPIE2";
693         };
694
695         pinctrl_gpie4_default: gpie4_default {
696                 function = "GPIE4";
697                 groups = "GPIE4";
698         };
699
700         pinctrl_gpie6_default: gpie6_default {
701                 function = "GPIE6";
702                 groups = "GPIE6";
703         };
704
705         pinctrl_i2c10_default: i2c10_default {
706                 function = "I2C10";
707                 groups = "I2C10";
708         };
709
710         pinctrl_i2c11_default: i2c11_default {
711                 function = "I2C11";
712                 groups = "I2C11";
713         };
714
715         pinctrl_i2c12_default: i2c12_default {
716                 function = "I2C12";
717                 groups = "I2C12";
718         };
719
720         pinctrl_i2c13_default: i2c13_default {
721                 function = "I2C13";
722                 groups = "I2C13";
723         };
724
725         pinctrl_i2c14_default: i2c14_default {
726                 function = "I2C14";
727                 groups = "I2C14";
728         };
729
730         pinctrl_i2c3_default: i2c3_default {
731                 function = "I2C3";
732                 groups = "I2C3";
733         };
734
735         pinctrl_i2c4_default: i2c4_default {
736                 function = "I2C4";
737                 groups = "I2C4";
738         };
739
740         pinctrl_i2c5_default: i2c5_default {
741                 function = "I2C5";
742                 groups = "I2C5";
743         };
744
745         pinctrl_i2c6_default: i2c6_default {
746                 function = "I2C6";
747                 groups = "I2C6";
748         };
749
750         pinctrl_i2c7_default: i2c7_default {
751                 function = "I2C7";
752                 groups = "I2C7";
753         };
754
755         pinctrl_i2c8_default: i2c8_default {
756                 function = "I2C8";
757                 groups = "I2C8";
758         };
759
760         pinctrl_i2c9_default: i2c9_default {
761                 function = "I2C9";
762                 groups = "I2C9";
763         };
764
765         pinctrl_lpcpd_default: lpcpd_default {
766                 function = "LPCPD";
767                 groups = "LPCPD";
768         };
769
770         pinctrl_lpcpme_default: lpcpme_default {
771                 function = "LPCPME";
772                 groups = "LPCPME";
773         };
774
775         pinctrl_lpcrst_default: lpcrst_default {
776                 function = "LPCRST";
777                 groups = "LPCRST";
778         };
779
780         pinctrl_lpcsmi_default: lpcsmi_default {
781                 function = "LPCSMI";
782                 groups = "LPCSMI";
783         };
784
785         pinctrl_mac1link_default: mac1link_default {
786                 function = "MAC1LINK";
787                 groups = "MAC1LINK";
788         };
789
790         pinctrl_mac2link_default: mac2link_default {
791                 function = "MAC2LINK";
792                 groups = "MAC2LINK";
793         };
794
795         pinctrl_mdio1_default: mdio1_default {
796                 function = "MDIO1";
797                 groups = "MDIO1";
798         };
799
800         pinctrl_mdio2_default: mdio2_default {
801                 function = "MDIO2";
802                 groups = "MDIO2";
803         };
804
805         pinctrl_ncts1_default: ncts1_default {
806                 function = "NCTS1";
807                 groups = "NCTS1";
808         };
809
810         pinctrl_ncts2_default: ncts2_default {
811                 function = "NCTS2";
812                 groups = "NCTS2";
813         };
814
815         pinctrl_ncts3_default: ncts3_default {
816                 function = "NCTS3";
817                 groups = "NCTS3";
818         };
819
820         pinctrl_ncts4_default: ncts4_default {
821                 function = "NCTS4";
822                 groups = "NCTS4";
823         };
824
825         pinctrl_ndcd1_default: ndcd1_default {
826                 function = "NDCD1";
827                 groups = "NDCD1";
828         };
829
830         pinctrl_ndcd2_default: ndcd2_default {
831                 function = "NDCD2";
832                 groups = "NDCD2";
833         };
834
835         pinctrl_ndcd3_default: ndcd3_default {
836                 function = "NDCD3";
837                 groups = "NDCD3";
838         };
839
840         pinctrl_ndcd4_default: ndcd4_default {
841                 function = "NDCD4";
842                 groups = "NDCD4";
843         };
844
845         pinctrl_ndsr1_default: ndsr1_default {
846                 function = "NDSR1";
847                 groups = "NDSR1";
848         };
849
850         pinctrl_ndsr2_default: ndsr2_default {
851                 function = "NDSR2";
852                 groups = "NDSR2";
853         };
854
855         pinctrl_ndsr3_default: ndsr3_default {
856                 function = "NDSR3";
857                 groups = "NDSR3";
858         };
859
860         pinctrl_ndsr4_default: ndsr4_default {
861                 function = "NDSR4";
862                 groups = "NDSR4";
863         };
864
865         pinctrl_ndtr1_default: ndtr1_default {
866                 function = "NDTR1";
867                 groups = "NDTR1";
868         };
869
870         pinctrl_ndtr2_default: ndtr2_default {
871                 function = "NDTR2";
872                 groups = "NDTR2";
873         };
874
875         pinctrl_ndtr3_default: ndtr3_default {
876                 function = "NDTR3";
877                 groups = "NDTR3";
878         };
879
880         pinctrl_ndtr4_default: ndtr4_default {
881                 function = "NDTR4";
882                 groups = "NDTR4";
883         };
884
885         pinctrl_ndts4_default: ndts4_default {
886                 function = "NDTS4";
887                 groups = "NDTS4";
888         };
889
890         pinctrl_nri1_default: nri1_default {
891                 function = "NRI1";
892                 groups = "NRI1";
893         };
894
895         pinctrl_nri2_default: nri2_default {
896                 function = "NRI2";
897                 groups = "NRI2";
898         };
899
900         pinctrl_nri3_default: nri3_default {
901                 function = "NRI3";
902                 groups = "NRI3";
903         };
904
905         pinctrl_nri4_default: nri4_default {
906                 function = "NRI4";
907                 groups = "NRI4";
908         };
909
910         pinctrl_nrts1_default: nrts1_default {
911                 function = "NRTS1";
912                 groups = "NRTS1";
913         };
914
915         pinctrl_nrts2_default: nrts2_default {
916                 function = "NRTS2";
917                 groups = "NRTS2";
918         };
919
920         pinctrl_nrts3_default: nrts3_default {
921                 function = "NRTS3";
922                 groups = "NRTS3";
923         };
924
925         pinctrl_oscclk_default: oscclk_default {
926                 function = "OSCCLK";
927                 groups = "OSCCLK";
928         };
929
930         pinctrl_pwm0_default: pwm0_default {
931                 function = "PWM0";
932                 groups = "PWM0";
933         };
934
935         pinctrl_pwm1_default: pwm1_default {
936                 function = "PWM1";
937                 groups = "PWM1";
938         };
939
940         pinctrl_pwm2_default: pwm2_default {
941                 function = "PWM2";
942                 groups = "PWM2";
943         };
944
945         pinctrl_pwm3_default: pwm3_default {
946                 function = "PWM3";
947                 groups = "PWM3";
948         };
949
950         pinctrl_pwm4_default: pwm4_default {
951                 function = "PWM4";
952                 groups = "PWM4";
953         };
954
955         pinctrl_pwm5_default: pwm5_default {
956                 function = "PWM5";
957                 groups = "PWM5";
958         };
959
960         pinctrl_pwm6_default: pwm6_default {
961                 function = "PWM6";
962                 groups = "PWM6";
963         };
964
965         pinctrl_pwm7_default: pwm7_default {
966                 function = "PWM7";
967                 groups = "PWM7";
968         };
969
970         pinctrl_rgmii1_default: rgmii1_default {
971                 function = "RGMII1";
972                 groups = "RGMII1";
973         };
974
975         pinctrl_rgmii2_default: rgmii2_default {
976                 function = "RGMII2";
977                 groups = "RGMII2";
978         };
979
980         pinctrl_rmii1_default: rmii1_default {
981                 function = "RMII1";
982                 groups = "RMII1";
983         };
984
985         pinctrl_rmii2_default: rmii2_default {
986                 function = "RMII2";
987                 groups = "RMII2";
988         };
989
990         pinctrl_rom16_default: rom16_default {
991                 function = "ROM16";
992                 groups = "ROM16";
993         };
994
995         pinctrl_rom8_default: rom8_default {
996                 function = "ROM8";
997                 groups = "ROM8";
998         };
999
1000         pinctrl_romcs1_default: romcs1_default {
1001                 function = "ROMCS1";
1002                 groups = "ROMCS1";
1003         };
1004
1005         pinctrl_romcs2_default: romcs2_default {
1006                 function = "ROMCS2";
1007                 groups = "ROMCS2";
1008         };
1009
1010         pinctrl_romcs3_default: romcs3_default {
1011                 function = "ROMCS3";
1012                 groups = "ROMCS3";
1013         };
1014
1015         pinctrl_romcs4_default: romcs4_default {
1016                 function = "ROMCS4";
1017                 groups = "ROMCS4";
1018         };
1019
1020         pinctrl_rxd1_default: rxd1_default {
1021                 function = "RXD1";
1022                 groups = "RXD1";
1023         };
1024
1025         pinctrl_rxd2_default: rxd2_default {
1026                 function = "RXD2";
1027                 groups = "RXD2";
1028         };
1029
1030         pinctrl_rxd3_default: rxd3_default {
1031                 function = "RXD3";
1032                 groups = "RXD3";
1033         };
1034
1035         pinctrl_rxd4_default: rxd4_default {
1036                 function = "RXD4";
1037                 groups = "RXD4";
1038         };
1039
1040         pinctrl_salt1_default: salt1_default {
1041                 function = "SALT1";
1042                 groups = "SALT1";
1043         };
1044
1045         pinctrl_salt2_default: salt2_default {
1046                 function = "SALT2";
1047                 groups = "SALT2";
1048         };
1049
1050         pinctrl_salt3_default: salt3_default {
1051                 function = "SALT3";
1052                 groups = "SALT3";
1053         };
1054
1055         pinctrl_salt4_default: salt4_default {
1056                 function = "SALT4";
1057                 groups = "SALT4";
1058         };
1059
1060         pinctrl_sd1_default: sd1_default {
1061                 function = "SD1";
1062                 groups = "SD1";
1063         };
1064
1065         pinctrl_sd2_default: sd2_default {
1066                 function = "SD2";
1067                 groups = "SD2";
1068         };
1069
1070         pinctrl_sgpmck_default: sgpmck_default {
1071                 function = "SGPMCK";
1072                 groups = "SGPMCK";
1073         };
1074
1075         pinctrl_sgpmi_default: sgpmi_default {
1076                 function = "SGPMI";
1077                 groups = "SGPMI";
1078         };
1079
1080         pinctrl_sgpmld_default: sgpmld_default {
1081                 function = "SGPMLD";
1082                 groups = "SGPMLD";
1083         };
1084
1085         pinctrl_sgpmo_default: sgpmo_default {
1086                 function = "SGPMO";
1087                 groups = "SGPMO";
1088         };
1089
1090         pinctrl_sgpsck_default: sgpsck_default {
1091                 function = "SGPSCK";
1092                 groups = "SGPSCK";
1093         };
1094
1095         pinctrl_sgpsi0_default: sgpsi0_default {
1096                 function = "SGPSI0";
1097                 groups = "SGPSI0";
1098         };
1099
1100         pinctrl_sgpsi1_default: sgpsi1_default {
1101                 function = "SGPSI1";
1102                 groups = "SGPSI1";
1103         };
1104
1105         pinctrl_sgpsld_default: sgpsld_default {
1106                 function = "SGPSLD";
1107                 groups = "SGPSLD";
1108         };
1109
1110         pinctrl_sioonctrl_default: sioonctrl_default {
1111                 function = "SIOONCTRL";
1112                 groups = "SIOONCTRL";
1113         };
1114
1115         pinctrl_siopbi_default: siopbi_default {
1116                 function = "SIOPBI";
1117                 groups = "SIOPBI";
1118         };
1119
1120         pinctrl_siopbo_default: siopbo_default {
1121                 function = "SIOPBO";
1122                 groups = "SIOPBO";
1123         };
1124
1125         pinctrl_siopwreq_default: siopwreq_default {
1126                 function = "SIOPWREQ";
1127                 groups = "SIOPWREQ";
1128         };
1129
1130         pinctrl_siopwrgd_default: siopwrgd_default {
1131                 function = "SIOPWRGD";
1132                 groups = "SIOPWRGD";
1133         };
1134
1135         pinctrl_sios3_default: sios3_default {
1136                 function = "SIOS3";
1137                 groups = "SIOS3";
1138         };
1139
1140         pinctrl_sios5_default: sios5_default {
1141                 function = "SIOS5";
1142                 groups = "SIOS5";
1143         };
1144
1145         pinctrl_siosci_default: siosci_default {
1146                 function = "SIOSCI";
1147                 groups = "SIOSCI";
1148         };
1149
1150         pinctrl_spi1_default: spi1_default {
1151                 function = "SPI1";
1152                 groups = "SPI1";
1153         };
1154
1155         pinctrl_spi1debug_default: spi1debug_default {
1156                 function = "SPI1DEBUG";
1157                 groups = "SPI1DEBUG";
1158         };
1159
1160         pinctrl_spi1passthru_default: spi1passthru_default {
1161                 function = "SPI1PASSTHRU";
1162                 groups = "SPI1PASSTHRU";
1163         };
1164
1165         pinctrl_spics1_default: spics1_default {
1166                 function = "SPICS1";
1167                 groups = "SPICS1";
1168         };
1169
1170         pinctrl_timer3_default: timer3_default {
1171                 function = "TIMER3";
1172                 groups = "TIMER3";
1173         };
1174
1175         pinctrl_timer4_default: timer4_default {
1176                 function = "TIMER4";
1177                 groups = "TIMER4";
1178         };
1179
1180         pinctrl_timer5_default: timer5_default {
1181                 function = "TIMER5";
1182                 groups = "TIMER5";
1183         };
1184
1185         pinctrl_timer6_default: timer6_default {
1186                 function = "TIMER6";
1187                 groups = "TIMER6";
1188         };
1189
1190         pinctrl_timer7_default: timer7_default {
1191                 function = "TIMER7";
1192                 groups = "TIMER7";
1193         };
1194
1195         pinctrl_timer8_default: timer8_default {
1196                 function = "TIMER8";
1197                 groups = "TIMER8";
1198         };
1199
1200         pinctrl_txd1_default: txd1_default {
1201                 function = "TXD1";
1202                 groups = "TXD1";
1203         };
1204
1205         pinctrl_txd2_default: txd2_default {
1206                 function = "TXD2";
1207                 groups = "TXD2";
1208         };
1209
1210         pinctrl_txd3_default: txd3_default {
1211                 function = "TXD3";
1212                 groups = "TXD3";
1213         };
1214
1215         pinctrl_txd4_default: txd4_default {
1216                 function = "TXD4";
1217                 groups = "TXD4";
1218         };
1219
1220         pinctrl_uart6_default: uart6_default {
1221                 function = "UART6";
1222                 groups = "UART6";
1223         };
1224
1225         pinctrl_usbcki_default: usbcki_default {
1226                 function = "USBCKI";
1227                 groups = "USBCKI";
1228         };
1229
1230         pinctrl_vgabios_rom_default: vgabios_rom_default {
1231                 function = "VGABIOS_ROM";
1232                 groups = "VGABIOS_ROM";
1233         };
1234
1235         pinctrl_vgahs_default: vgahs_default {
1236                 function = "VGAHS";
1237                 groups = "VGAHS";
1238         };
1239
1240         pinctrl_vgavs_default: vgavs_default {
1241                 function = "VGAVS";
1242                 groups = "VGAVS";
1243         };
1244
1245         pinctrl_vpi18_default: vpi18_default {
1246                 function = "VPI18";
1247                 groups = "VPI18";
1248         };
1249
1250         pinctrl_vpi24_default: vpi24_default {
1251                 function = "VPI24";
1252                 groups = "VPI24";
1253         };
1254
1255         pinctrl_vpi30_default: vpi30_default {
1256                 function = "VPI30";
1257                 groups = "VPI30";
1258         };
1259
1260         pinctrl_vpo12_default: vpo12_default {
1261                 function = "VPO12";
1262                 groups = "VPO12";
1263         };
1264
1265         pinctrl_vpo24_default: vpo24_default {
1266                 function = "VPO24";
1267                 groups = "VPO24";
1268         };
1269
1270         pinctrl_wdtrst1_default: wdtrst1_default {
1271                 function = "WDTRST1";
1272                 groups = "WDTRST1";
1273         };
1274
1275         pinctrl_wdtrst2_default: wdtrst2_default {
1276                 function = "WDTRST2";
1277                 groups = "WDTRST2";
1278         };
1279 };