Merge branch 'linux-4.18' of git://github.com/skeggsb/linux into drm-fixes
[sfrench/cifs-2.6.git] / Documentation / devicetree / bindings / dma / renesas,rcar-dmac.txt
1 * Renesas R-Car (RZ/G) DMA Controller Device Tree bindings
2
3 Renesas R-Car Generation 2 SoCs have multiple multi-channel DMA
4 controller instances named DMAC capable of serving multiple clients. Channels
5 can be dedicated to specific clients or shared between a large number of
6 clients.
7
8 Each DMA client is connected to one dedicated port of the DMAC, identified by
9 an 8-bit port number called the MID/RID. A DMA controller can thus serve up to
10 256 clients in total. When the number of hardware channels is lower than the
11 number of clients to be served, channels must be shared between multiple DMA
12 clients. The association of DMA clients to DMAC channels is fully dynamic and
13 not described in these device tree bindings.
14
15 Required Properties:
16
17 - compatible: "renesas,dmac-<soctype>", "renesas,rcar-dmac" as fallback.
18               Examples with soctypes are:
19                 - "renesas,dmac-r8a7743" (RZ/G1M)
20                 - "renesas,dmac-r8a7745" (RZ/G1E)
21                 - "renesas,dmac-r8a77470" (RZ/G1C)
22                 - "renesas,dmac-r8a7790" (R-Car H2)
23                 - "renesas,dmac-r8a7791" (R-Car M2-W)
24                 - "renesas,dmac-r8a7792" (R-Car V2H)
25                 - "renesas,dmac-r8a7793" (R-Car M2-N)
26                 - "renesas,dmac-r8a7794" (R-Car E2)
27                 - "renesas,dmac-r8a7795" (R-Car H3)
28                 - "renesas,dmac-r8a7796" (R-Car M3-W)
29                 - "renesas,dmac-r8a77965" (R-Car M3-N)
30                 - "renesas,dmac-r8a77970" (R-Car V3M)
31                 - "renesas,dmac-r8a77980" (R-Car V3H)
32                 - "renesas,dmac-r8a77995" (R-Car D3)
33
34 - reg: base address and length of the registers block for the DMAC
35
36 - interrupts: interrupt specifiers for the DMAC, one for each entry in
37   interrupt-names.
38 - interrupt-names: one entry for the error interrupt, named "error", plus one
39   entry per channel, named "ch%u", where %u is the channel number ranging from
40   zero to the number of channels minus one.
41
42 - clock-names: "fck" for the functional clock
43 - clocks: a list of phandle + clock-specifier pairs, one for each entry
44   in clock-names.
45 - clock-names: must contain "fck" for the functional clock.
46
47 - #dma-cells: must be <1>, the cell specifies the MID/RID of the DMAC port
48   connected to the DMA client
49 - dma-channels: number of DMA channels
50
51 Example: R8A7790 (R-Car H2) SYS-DMACs
52
53         dmac0: dma-controller@e6700000 {
54                 compatible = "renesas,dmac-r8a7790", "renesas,rcar-dmac";
55                 reg = <0 0xe6700000 0 0x20000>;
56                 interrupts = <0 197 IRQ_TYPE_LEVEL_HIGH
57                               0 200 IRQ_TYPE_LEVEL_HIGH
58                               0 201 IRQ_TYPE_LEVEL_HIGH
59                               0 202 IRQ_TYPE_LEVEL_HIGH
60                               0 203 IRQ_TYPE_LEVEL_HIGH
61                               0 204 IRQ_TYPE_LEVEL_HIGH
62                               0 205 IRQ_TYPE_LEVEL_HIGH
63                               0 206 IRQ_TYPE_LEVEL_HIGH
64                               0 207 IRQ_TYPE_LEVEL_HIGH
65                               0 208 IRQ_TYPE_LEVEL_HIGH
66                               0 209 IRQ_TYPE_LEVEL_HIGH
67                               0 210 IRQ_TYPE_LEVEL_HIGH
68                               0 211 IRQ_TYPE_LEVEL_HIGH
69                               0 212 IRQ_TYPE_LEVEL_HIGH
70                               0 213 IRQ_TYPE_LEVEL_HIGH
71                               0 214 IRQ_TYPE_LEVEL_HIGH>;
72                 interrupt-names = "error",
73                                 "ch0", "ch1", "ch2", "ch3",
74                                 "ch4", "ch5", "ch6", "ch7",
75                                 "ch8", "ch9", "ch10", "ch11",
76                                 "ch12", "ch13", "ch14";
77                 clocks = <&mstp2_clks R8A7790_CLK_SYS_DMAC0>;
78                 clock-names = "fck";
79                 #dma-cells = <1>;
80                 dma-channels = <15>;
81         };
82
83         dmac1: dma-controller@e6720000 {
84                 compatible = "renesas,dmac-r8a7790", "renesas,rcar-dmac";
85                 reg = <0 0xe6720000 0 0x20000>;
86                 interrupts = <0 220 IRQ_TYPE_LEVEL_HIGH
87                               0 216 IRQ_TYPE_LEVEL_HIGH
88                               0 217 IRQ_TYPE_LEVEL_HIGH
89                               0 218 IRQ_TYPE_LEVEL_HIGH
90                               0 219 IRQ_TYPE_LEVEL_HIGH
91                               0 308 IRQ_TYPE_LEVEL_HIGH
92                               0 309 IRQ_TYPE_LEVEL_HIGH
93                               0 310 IRQ_TYPE_LEVEL_HIGH
94                               0 311 IRQ_TYPE_LEVEL_HIGH
95                               0 312 IRQ_TYPE_LEVEL_HIGH
96                               0 313 IRQ_TYPE_LEVEL_HIGH
97                               0 314 IRQ_TYPE_LEVEL_HIGH
98                               0 315 IRQ_TYPE_LEVEL_HIGH
99                               0 316 IRQ_TYPE_LEVEL_HIGH
100                               0 317 IRQ_TYPE_LEVEL_HIGH
101                               0 318 IRQ_TYPE_LEVEL_HIGH>;
102                 interrupt-names = "error",
103                                 "ch0", "ch1", "ch2", "ch3",
104                                 "ch4", "ch5", "ch6", "ch7",
105                                 "ch8", "ch9", "ch10", "ch11",
106                                 "ch12", "ch13", "ch14";
107                 clocks = <&mstp2_clks R8A7790_CLK_SYS_DMAC1>;
108                 clock-names = "fck";
109                 #dma-cells = <1>;
110                 dma-channels = <15>;
111         };