net: phy: Add mdio-aspeed
authorAndrew Jeffery <andrew@aj.id.au>
Wed, 31 Jul 2019 05:39:57 +0000 (15:09 +0930)
committerDavid S. Miller <davem@davemloft.net>
Sat, 3 Aug 2019 00:56:28 +0000 (17:56 -0700)
The AST2600 design separates the MDIO controllers from the MAC, which is
where they were placed in the AST2400 and AST2500. Further, the register
interface is reworked again, so now we have three possible different
interface implementations, however this driver only supports the
interface provided by the AST2600. The AST2400 and AST2500 will continue
to be supported by the MDIO support embedded in the FTGMAC100 driver.

The hardware supports both C22 and C45 mode, but for the moment only C22
support is implemented.

Signed-off-by: Andrew Jeffery <andrew@aj.id.au>
Reviewed-by: Andrew Lunn <andrew@lunn.ch>
Signed-off-by: David S. Miller <davem@davemloft.net>
drivers/net/phy/Kconfig
drivers/net/phy/Makefile
drivers/net/phy/mdio-aspeed.c [new file with mode: 0644]

index 20f14c5fbb7ec34498ee9fb2decafe0adeaf88f4..206d8650ee7f148b99e1f0d379f1cc58889bb16b 100644 (file)
@@ -21,6 +21,19 @@ config MDIO_BUS
 
 if MDIO_BUS
 
+config MDIO_ASPEED
+       tristate "ASPEED MDIO bus controller"
+       depends on ARCH_ASPEED || COMPILE_TEST
+       depends on OF_MDIO && HAS_IOMEM
+       help
+         This module provides a driver for the independent MDIO bus
+         controllers found in the ASPEED AST2600 SoC. This is a driver for the
+         third revision of the ASPEED MDIO register interface - the first two
+         revisions are the "old" and "new" interfaces found in the AST2400 and
+         AST2500, embedded in the MAC. For legacy reasons, FTGMAC100 driver
+         continues to drive the embedded MDIO controller for the AST2400 and
+         AST2500 SoCs, so say N if AST2600 support is not required.
+
 config MDIO_BCM_IPROC
        tristate "Broadcom iProc MDIO bus controller"
        depends on ARCH_BCM_IPROC || COMPILE_TEST
index 839acb292c385853acd13abec12f0c49e6be7658..ba07c27e420842c854b3c5b1418330f4f853fbfd 100644 (file)
@@ -22,6 +22,7 @@ libphy-$(CONFIG_LED_TRIGGER_PHY)      += phy_led_triggers.o
 obj-$(CONFIG_PHYLINK)          += phylink.o
 obj-$(CONFIG_PHYLIB)           += libphy.o
 
+obj-$(CONFIG_MDIO_ASPEED)      += mdio-aspeed.o
 obj-$(CONFIG_MDIO_BCM_IPROC)   += mdio-bcm-iproc.o
 obj-$(CONFIG_MDIO_BCM_UNIMAC)  += mdio-bcm-unimac.o
 obj-$(CONFIG_MDIO_BITBANG)     += mdio-bitbang.o
diff --git a/drivers/net/phy/mdio-aspeed.c b/drivers/net/phy/mdio-aspeed.c
new file mode 100644 (file)
index 0000000..cad8205
--- /dev/null
@@ -0,0 +1,157 @@
+// SPDX-License-Identifier: GPL-2.0-or-later
+/* Copyright (C) 2019 IBM Corp. */
+
+#include <linux/bitfield.h>
+#include <linux/delay.h>
+#include <linux/iopoll.h>
+#include <linux/mdio.h>
+#include <linux/module.h>
+#include <linux/of.h>
+#include <linux/of_mdio.h>
+#include <linux/phy.h>
+#include <linux/platform_device.h>
+
+#define DRV_NAME "mdio-aspeed"
+
+#define ASPEED_MDIO_CTRL               0x0
+#define   ASPEED_MDIO_CTRL_FIRE                BIT(31)
+#define   ASPEED_MDIO_CTRL_ST          BIT(28)
+#define     ASPEED_MDIO_CTRL_ST_C45    0
+#define     ASPEED_MDIO_CTRL_ST_C22    1
+#define   ASPEED_MDIO_CTRL_OP          GENMASK(27, 26)
+#define     MDIO_C22_OP_WRITE          0b01
+#define     MDIO_C22_OP_READ           0b10
+#define   ASPEED_MDIO_CTRL_PHYAD       GENMASK(25, 21)
+#define   ASPEED_MDIO_CTRL_REGAD       GENMASK(20, 16)
+#define   ASPEED_MDIO_CTRL_MIIWDATA    GENMASK(15, 0)
+
+#define ASPEED_MDIO_DATA               0x4
+#define   ASPEED_MDIO_DATA_MDC_THRES   GENMASK(31, 24)
+#define   ASPEED_MDIO_DATA_MDIO_EDGE   BIT(23)
+#define   ASPEED_MDIO_DATA_MDIO_LATCH  GENMASK(22, 20)
+#define   ASPEED_MDIO_DATA_IDLE                BIT(16)
+#define   ASPEED_MDIO_DATA_MIIRDATA    GENMASK(15, 0)
+
+#define ASPEED_MDIO_INTERVAL_US                100
+#define ASPEED_MDIO_TIMEOUT_US         (ASPEED_MDIO_INTERVAL_US * 10)
+
+struct aspeed_mdio {
+       void __iomem *base;
+};
+
+static int aspeed_mdio_read(struct mii_bus *bus, int addr, int regnum)
+{
+       struct aspeed_mdio *ctx = bus->priv;
+       u32 ctrl;
+       u32 data;
+       int rc;
+
+       dev_dbg(&bus->dev, "%s: addr: %d, regnum: %d\n", __func__, addr,
+               regnum);
+
+       /* Just clause 22 for the moment */
+       if (regnum & MII_ADDR_C45)
+               return -EOPNOTSUPP;
+
+       ctrl = ASPEED_MDIO_CTRL_FIRE
+               | FIELD_PREP(ASPEED_MDIO_CTRL_ST, ASPEED_MDIO_CTRL_ST_C22)
+               | FIELD_PREP(ASPEED_MDIO_CTRL_OP, MDIO_C22_OP_READ)
+               | FIELD_PREP(ASPEED_MDIO_CTRL_PHYAD, addr)
+               | FIELD_PREP(ASPEED_MDIO_CTRL_REGAD, regnum);
+
+       iowrite32(ctrl, ctx->base + ASPEED_MDIO_CTRL);
+
+       rc = readl_poll_timeout(ctx->base + ASPEED_MDIO_DATA, data,
+                               data & ASPEED_MDIO_DATA_IDLE,
+                               ASPEED_MDIO_INTERVAL_US,
+                               ASPEED_MDIO_TIMEOUT_US);
+       if (rc < 0)
+               return rc;
+
+       return FIELD_GET(ASPEED_MDIO_DATA_MIIRDATA, data);
+}
+
+static int aspeed_mdio_write(struct mii_bus *bus, int addr, int regnum, u16 val)
+{
+       struct aspeed_mdio *ctx = bus->priv;
+       u32 ctrl;
+
+       dev_dbg(&bus->dev, "%s: addr: %d, regnum: %d, val: 0x%x\n",
+               __func__, addr, regnum, val);
+
+       /* Just clause 22 for the moment */
+       if (regnum & MII_ADDR_C45)
+               return -EOPNOTSUPP;
+
+       ctrl = ASPEED_MDIO_CTRL_FIRE
+               | FIELD_PREP(ASPEED_MDIO_CTRL_ST, ASPEED_MDIO_CTRL_ST_C22)
+               | FIELD_PREP(ASPEED_MDIO_CTRL_OP, MDIO_C22_OP_WRITE)
+               | FIELD_PREP(ASPEED_MDIO_CTRL_PHYAD, addr)
+               | FIELD_PREP(ASPEED_MDIO_CTRL_REGAD, regnum)
+               | FIELD_PREP(ASPEED_MDIO_CTRL_MIIWDATA, val);
+
+       iowrite32(ctrl, ctx->base + ASPEED_MDIO_CTRL);
+
+       return readl_poll_timeout(ctx->base + ASPEED_MDIO_CTRL, ctrl,
+                                 !(ctrl & ASPEED_MDIO_CTRL_FIRE),
+                                 ASPEED_MDIO_INTERVAL_US,
+                                 ASPEED_MDIO_TIMEOUT_US);
+}
+
+static int aspeed_mdio_probe(struct platform_device *pdev)
+{
+       struct aspeed_mdio *ctx;
+       struct mii_bus *bus;
+       int rc;
+
+       bus = devm_mdiobus_alloc_size(&pdev->dev, sizeof(*ctx));
+       if (!bus)
+               return -ENOMEM;
+
+       ctx = bus->priv;
+       ctx->base = devm_platform_ioremap_resource(pdev, 0);
+       if (IS_ERR(ctx->base))
+               return PTR_ERR(ctx->base);
+
+       bus->name = DRV_NAME;
+       snprintf(bus->id, MII_BUS_ID_SIZE, "%s%d", pdev->name, pdev->id);
+       bus->parent = &pdev->dev;
+       bus->read = aspeed_mdio_read;
+       bus->write = aspeed_mdio_write;
+
+       rc = of_mdiobus_register(bus, pdev->dev.of_node);
+       if (rc) {
+               dev_err(&pdev->dev, "Cannot register MDIO bus!\n");
+               return rc;
+       }
+
+       platform_set_drvdata(pdev, bus);
+
+       return 0;
+}
+
+static int aspeed_mdio_remove(struct platform_device *pdev)
+{
+       mdiobus_unregister(platform_get_drvdata(pdev));
+
+       return 0;
+}
+
+static const struct of_device_id aspeed_mdio_of_match[] = {
+       { .compatible = "aspeed,ast2600-mdio", },
+       { },
+};
+
+static struct platform_driver aspeed_mdio_driver = {
+       .driver = {
+               .name = DRV_NAME,
+               .of_match_table = aspeed_mdio_of_match,
+       },
+       .probe = aspeed_mdio_probe,
+       .remove = aspeed_mdio_remove,
+};
+
+module_platform_driver(aspeed_mdio_driver);
+
+MODULE_AUTHOR("Andrew Jeffery <andrew@aj.id.au>");
+MODULE_LICENSE("GPL");