drm: mali-dp: Add support for writeback on DP550/DP650
authorLiviu Dudau <Liviu.Dudau@arm.com>
Wed, 29 Mar 2017 16:42:34 +0000 (17:42 +0100)
committerLiviu Dudau <Liviu.Dudau@arm.com>
Thu, 5 Jul 2018 14:19:00 +0000 (15:19 +0100)
Mali-DP display processors are able to write the composition result to a
memory buffer via the SE.

Add entry points in the HAL for enabling/disabling this feature, and
implement support for it on DP650 and DP550. DP500 acts differently and
so is omitted from this change.

Changes since v3:
 - Fix missing vsync interrupt for DP550

Signed-off-by: Liviu Dudau <Liviu.Dudau@arm.com>
Signed-off-by: Brian Starkey <brian.starkey@arm.com>
[rebased and fixed conflicts]
Signed-off-by: Mihail Atanassov <mihail.atanassov@arm.com>
drivers/gpu/drm/arm/malidp_hw.c
drivers/gpu/drm/arm/malidp_hw.h
drivers/gpu/drm/arm/malidp_regs.h

index 069783e715f1777829b3d992b2add45b8fb693da..461e62653a36d59c201fc1c96d17e35f19fe1fce 100644 (file)
@@ -588,6 +588,49 @@ static long malidp550_se_calc_mclk(struct malidp_hw_device *hwdev,
        return ret;
 }
 
+static int malidp550_enable_memwrite(struct malidp_hw_device *hwdev,
+                                    dma_addr_t *addrs, s32 *pitches,
+                                    int num_planes, u16 w, u16 h, u32 fmt_id)
+{
+       u32 base = MALIDP550_SE_MEMWRITE_BASE;
+       u32 de_base = malidp_get_block_base(hwdev, MALIDP_DE_BLOCK);
+
+       /* enable the scaling engine block */
+       malidp_hw_setbits(hwdev, MALIDP_SCALE_ENGINE_EN, de_base + MALIDP_DE_DISPLAY_FUNC);
+
+       malidp_hw_write(hwdev, fmt_id, base + MALIDP_MW_FORMAT);
+       switch (num_planes) {
+       case 2:
+               malidp_hw_write(hwdev, lower_32_bits(addrs[1]), base + MALIDP_MW_P2_PTR_LOW);
+               malidp_hw_write(hwdev, upper_32_bits(addrs[1]), base + MALIDP_MW_P2_PTR_HIGH);
+               malidp_hw_write(hwdev, pitches[1], base + MALIDP_MW_P2_STRIDE);
+               /* fall through */
+       case 1:
+               malidp_hw_write(hwdev, lower_32_bits(addrs[0]), base + MALIDP_MW_P1_PTR_LOW);
+               malidp_hw_write(hwdev, upper_32_bits(addrs[0]), base + MALIDP_MW_P1_PTR_HIGH);
+               malidp_hw_write(hwdev, pitches[0], base + MALIDP_MW_P1_STRIDE);
+               break;
+       default:
+               WARN(1, "Invalid number of planes");
+       }
+
+       malidp_hw_write(hwdev, MALIDP_DE_H_ACTIVE(w) | MALIDP_DE_V_ACTIVE(h),
+                       MALIDP550_SE_MEMWRITE_OUT_SIZE);
+       malidp_hw_setbits(hwdev, MALIDP550_SE_MEMWRITE_ONESHOT | MALIDP_SE_MEMWRITE_EN,
+                         MALIDP550_SE_CONTROL);
+
+       return 0;
+}
+
+static void malidp550_disable_memwrite(struct malidp_hw_device *hwdev)
+{
+       u32 base = malidp_get_block_base(hwdev, MALIDP_DE_BLOCK);
+
+       malidp_hw_clearbits(hwdev, MALIDP550_SE_MEMWRITE_ONESHOT | MALIDP_SE_MEMWRITE_EN,
+                           MALIDP550_SE_CONTROL);
+       malidp_hw_clearbits(hwdev, MALIDP_SCALE_ENGINE_EN, base + MALIDP_DE_DISPLAY_FUNC);
+}
+
 static int malidp650_query_hw(struct malidp_hw_device *hwdev)
 {
        u32 conf = malidp_hw_read(hwdev, MALIDP550_CONFIG_ID);
@@ -674,9 +717,11 @@ const struct malidp_hw malidp_device[MALIDP_MAX_DEVICES] = {
                        .se_irq_map = {
                                .irq_mask = MALIDP550_SE_IRQ_EOW |
                                            MALIDP550_SE_IRQ_AXI_ERR,
+                               .vsync_irq = MALIDP550_SE_IRQ_EOW,
                        },
                        .dc_irq_map = {
-                               .irq_mask = MALIDP550_DC_IRQ_CONF_VALID,
+                               .irq_mask = MALIDP550_DC_IRQ_CONF_VALID |
+                                           MALIDP550_DC_IRQ_SE,
                                .vsync_irq = MALIDP550_DC_IRQ_CONF_VALID,
                        },
                        .pixel_formats = malidp550_de_formats,
@@ -692,6 +737,8 @@ const struct malidp_hw malidp_device[MALIDP_MAX_DEVICES] = {
                .rotmem_required = malidp550_rotmem_required,
                .se_set_scaling_coeffs = malidp550_se_set_scaling_coeffs,
                .se_calc_mclk = malidp550_se_calc_mclk,
+               .enable_memwrite = malidp550_enable_memwrite,
+               .disable_memwrite = malidp550_disable_memwrite,
                .features = 0,
        },
        [MALIDP_650] = {
@@ -712,9 +759,11 @@ const struct malidp_hw malidp_device[MALIDP_MAX_DEVICES] = {
                        .se_irq_map = {
                                .irq_mask = MALIDP550_SE_IRQ_EOW |
                                            MALIDP550_SE_IRQ_AXI_ERR,
+                               .vsync_irq = MALIDP550_SE_IRQ_EOW,
                        },
                        .dc_irq_map = {
-                               .irq_mask = MALIDP550_DC_IRQ_CONF_VALID,
+                               .irq_mask = MALIDP550_DC_IRQ_CONF_VALID |
+                                           MALIDP550_DC_IRQ_SE,
                                .vsync_irq = MALIDP550_DC_IRQ_CONF_VALID,
                        },
                        .pixel_formats = malidp550_de_formats,
@@ -730,6 +779,8 @@ const struct malidp_hw malidp_device[MALIDP_MAX_DEVICES] = {
                .rotmem_required = malidp550_rotmem_required,
                .se_set_scaling_coeffs = malidp550_se_set_scaling_coeffs,
                .se_calc_mclk = malidp550_se_calc_mclk,
+               .enable_memwrite = malidp550_enable_memwrite,
+               .disable_memwrite = malidp550_disable_memwrite,
                .features = 0,
        },
 };
index b5dd6c73ec9f233362983c718240c3d2ac85baa9..72cc22f828360974fc488013d8d846ecc1b36851 100644 (file)
@@ -177,6 +177,23 @@ struct malidp_hw {
        long (*se_calc_mclk)(struct malidp_hw_device *hwdev,
                             struct malidp_se_config *se_config,
                             struct videomode *vm);
+       /**
+        * Enable writing to memory the content of the next frame
+        * @param hwdev - malidp_hw_device structure containing the HW description
+        * @param addrs - array of addresses for each plane
+        * @param pitches - array of pitches for each plane
+        * @param num_planes - number of planes to be written
+        * @param w - width of the output frame
+        * @param h - height of the output frame
+        * @param fmt_id - internal format ID of output buffer
+        */
+       int (*enable_memwrite)(struct malidp_hw_device *hwdev, dma_addr_t *addrs,
+                              s32 *pitches, int num_planes, u16 w, u16 h, u32 fmt_id);
+
+       /*
+        * Disable the writing to memory of the next frame's content.
+        */
+       void (*disable_memwrite)(struct malidp_hw_device *hwdev);
 
        u8 features;
 };
index 149024fb44327c3f16351cc0c2a2f7a359668a21..e2b2c496225e3667fc9c2a168a43fbc86252c2f4 100644 (file)
@@ -66,6 +66,8 @@
 #define   MALIDP_DISP_FUNC_GAMMA       (1 << 0)
 #define   MALIDP_DISP_FUNC_CADJ                (1 << 4)
 #define   MALIDP_DISP_FUNC_ILACED      (1 << 8)
+#define   MALIDP_SCALE_ENGINE_EN       (1 << 16)
+#define   MALIDP_SE_MEMWRITE_EN                (2 << 5)
 
 /* register offsets for IRQ management */
 #define MALIDP_REG_STATUS              0x00000
                (((x) & MALIDP_SE_ENH_LIMIT_MASK) << 16)
 #define   MALIDP_SE_ENH_COEFF0                 0x04
 
+
+/* register offsets relative to MALIDP5x0_SE_MEMWRITE_BASE */
+#define MALIDP_MW_FORMAT               0x00000
+#define MALIDP_MW_P1_STRIDE            0x00004
+#define MALIDP_MW_P2_STRIDE            0x00008
+#define MALIDP_MW_P1_PTR_LOW           0x0000c
+#define MALIDP_MW_P1_PTR_HIGH          0x00010
+#define MALIDP_MW_P2_PTR_LOW           0x0002c
+#define MALIDP_MW_P2_PTR_HIGH          0x00030
+
 /* register offsets and bits specific to DP500 */
 #define MALIDP500_ADDR_SPACE_SIZE      0x01000
 #define MALIDP500_DC_BASE              0x00000
 #define MALIDP550_DE_PERF_BASE         0x00500
 #define MALIDP550_SE_BASE              0x08000
 #define MALIDP550_SE_CONTROL           0x08010
+#define   MALIDP550_SE_MEMWRITE_ONESHOT        (1 << 7)
+#define MALIDP550_SE_MEMWRITE_OUT_SIZE 0x08030
+#define MALIDP550_SE_MEMWRITE_BASE     0x08100
 #define MALIDP550_DC_BASE              0x0c000
 #define MALIDP550_DC_CONTROL           0x0c010
 #define   MALIDP550_DC_CONFIG_REQ      (1 << 16)