drm/amd/display: dcn add check surface in_use
authorCharlene Liu <charlene.liu@amd.com>
Mon, 4 Feb 2019 19:36:13 +0000 (14:36 -0500)
committerAlex Deucher <alexander.deucher@amd.com>
Tue, 5 Mar 2019 20:09:32 +0000 (15:09 -0500)
Driver need to  poll the SURFACE_INUSE register to determine when to
start the new task and write data to the checked surface.

Implement the wait functions, and add the necessary hubbub registers.

Signed-off-by: Charlene Liu <charlene.liu@amd.com>
Reviewed-by: Dmytro Laktyushkin <Dmytro.Laktyushkin@amd.com>
Acked-by: Leo Li <sunpeng.li@amd.com>
Signed-off-by: Alex Deucher <alexander.deucher@amd.com>
drivers/gpu/drm/amd/display/dc/core/dc.c
drivers/gpu/drm/amd/display/dc/dcn10/dcn10_hubbub.c
drivers/gpu/drm/amd/display/dc/dcn10/dcn10_hubbub.h
drivers/gpu/drm/amd/display/dc/dcn10/dcn10_hw_sequencer.c
drivers/gpu/drm/amd/display/dc/inc/hw/dchubbub.h
drivers/gpu/drm/amd/display/dc/inc/hw_sequencer.h

index c68fbd55db3ca6f01c49b86e60a584dfe8d90ff4..1bfd9ba18b6dcb10eb9673acadeb79ce09c8b17a 100644 (file)
@@ -1726,6 +1726,9 @@ static void commit_planes_for_stream(struct dc *dc,
 
                        if (!pipe_ctx->plane_state)
                                continue;
+                       /*make sure hw finished surface update*/
+                       if (dc->hwss.wait_surface_safe_to_update)
+                               dc->hwss.wait_surface_safe_to_update(dc, pipe_ctx);
 
                        /* Full fe update*/
                        if (update_type == UPDATE_TYPE_FAST)
index e161ad8368126ccca28f8a2f5681d3796b8fead6..9c6217b99692a913c0d4bf3e463795d93563cb79 100644 (file)
@@ -642,6 +642,50 @@ void hubbub1_soft_reset(struct hubbub *hubbub, bool reset)
                        DCHUBBUB_GLOBAL_SOFT_RESET, reset_en);
 }
 
+static bool hubbub1_is_surf_still_in_update(struct hubbub *hubbub, uint32_t hbup_inst)
+{
+       struct dcn10_hubbub *hubbub1 = TO_DCN10_HUBBUB(hubbub);
+       uint32_t still_used_by_dcn = 0;
+
+       switch (hbup_inst) {
+       case 0:
+               REG_GET(SURFACE_CHECK0_ADDRESS_MSB,
+                       CHECKER0_SURFACE_INUSE,
+                       &still_used_by_dcn);
+               break;
+       case 1:
+               REG_GET(SURFACE_CHECK1_ADDRESS_MSB,
+                       CHECKER1_SURFACE_INUSE,
+                       &still_used_by_dcn);
+               break;
+       case 2:
+               REG_GET(SURFACE_CHECK2_ADDRESS_MSB,
+                       CHECKER2_SURFACE_INUSE,
+                       &still_used_by_dcn);
+               break;
+       case 3:
+               REG_GET(SURFACE_CHECK3_ADDRESS_MSB,
+                       CHECKER3_SURFACE_INUSE,
+                       &still_used_by_dcn);
+               break;
+       default:
+               break;
+       }
+       return (still_used_by_dcn == 1);
+}
+
+void hubbub1_wait_for_safe_surf_update(struct hubbub *hubbub, uint32_t hbup_inst)
+{
+       uint32_t still_used_by_dcn = 0, count = 0;
+
+       do {
+               still_used_by_dcn = hubbub1_is_surf_still_in_update(hubbub, hbup_inst);
+               udelay(1);
+               count++;
+       } while (still_used_by_dcn == 1 && count < 100);
+       ASSERT(count < 100);
+}
+
 static bool hubbub1_dcc_support_swizzle(
                enum swizzle_mode_values swizzle,
                unsigned int bytes_per_element,
@@ -860,12 +904,14 @@ static bool hubbub1_get_dcc_compression_cap(struct hubbub *hubbub,
        return true;
 }
 
+
 static const struct hubbub_funcs hubbub1_funcs = {
        .update_dchub = hubbub1_update_dchub,
        .dcc_support_swizzle = hubbub1_dcc_support_swizzle,
        .dcc_support_pixel_format = hubbub1_dcc_support_pixel_format,
        .get_dcc_compression_cap = hubbub1_get_dcc_compression_cap,
        .wm_read_state = hubbub1_wm_read_state,
+       .wait_for_surf_safe_update = hubbub1_wait_for_safe_surf_update,
 };
 
 void hubbub1_construct(struct hubbub *hubbub,
index 9cd4a5194154359ddef2b9095950051f33c96cc9..f352e7ab0da613533cc8a7b4c7762e8c5730bda9 100644 (file)
        SR(DCHUBBUB_GLOBAL_TIMER_CNTL), \
        SR(DCHUBBUB_TEST_DEBUG_INDEX), \
        SR(DCHUBBUB_TEST_DEBUG_DATA),\
-       SR(DCHUBBUB_SOFT_RESET)
+       SR(DCHUBBUB_SOFT_RESET),\
+       SR(SURFACE_CHECK0_ADDRESS_MSB),\
+       SR(SURFACE_CHECK1_ADDRESS_MSB),\
+       SR(SURFACE_CHECK2_ADDRESS_MSB),\
+       SR(SURFACE_CHECK3_ADDRESS_MSB)
 
 #define HUBBUB_SR_WATERMARK_REG_LIST()\
        SR(DCHUBBUB_ARB_ALLOW_SR_ENTER_WATERMARK_A),\
@@ -116,6 +120,10 @@ struct dcn_hubbub_registers {
        uint32_t DCN_VM_AGP_BOT;
        uint32_t DCN_VM_AGP_TOP;
        uint32_t DCN_VM_AGP_BASE;
+       uint32_t SURFACE_CHECK0_ADDRESS_MSB;
+       uint32_t SURFACE_CHECK1_ADDRESS_MSB;
+       uint32_t SURFACE_CHECK2_ADDRESS_MSB;
+       uint32_t SURFACE_CHECK3_ADDRESS_MSB;
 };
 
 /* set field name */
@@ -133,7 +141,11 @@ struct dcn_hubbub_registers {
                HUBBUB_SF(DCHUBBUB_ARB_DRAM_STATE_CNTL, DCHUBBUB_ARB_ALLOW_PSTATE_CHANGE_FORCE_VALUE, mask_sh), \
                HUBBUB_SF(DCHUBBUB_ARB_DRAM_STATE_CNTL, DCHUBBUB_ARB_ALLOW_PSTATE_CHANGE_FORCE_ENABLE, mask_sh), \
                HUBBUB_SF(DCHUBBUB_ARB_SAT_LEVEL, DCHUBBUB_ARB_SAT_LEVEL, mask_sh), \
-               HUBBUB_SF(DCHUBBUB_ARB_DF_REQ_OUTSTAND, DCHUBBUB_ARB_MIN_REQ_OUTSTAND, mask_sh)
+               HUBBUB_SF(DCHUBBUB_ARB_DF_REQ_OUTSTAND, DCHUBBUB_ARB_MIN_REQ_OUTSTAND, mask_sh),\
+               HUBBUB_SF(SURFACE_CHECK0_ADDRESS_MSB, CHECKER0_SURFACE_INUSE, mask_sh),\
+               HUBBUB_SF(SURFACE_CHECK1_ADDRESS_MSB, CHECKER1_SURFACE_INUSE, mask_sh),\
+               HUBBUB_SF(SURFACE_CHECK2_ADDRESS_MSB, CHECKER2_SURFACE_INUSE, mask_sh),\
+               HUBBUB_SF(SURFACE_CHECK3_ADDRESS_MSB, CHECKER3_SURFACE_INUSE, mask_sh)
 
 #define HUBBUB_MASK_SH_LIST_DCN10(mask_sh)\
                HUBBUB_MASK_SH_LIST_DCN(mask_sh), \
@@ -167,7 +179,12 @@ struct dcn_hubbub_registers {
                type FB_OFFSET;\
                type AGP_BOT;\
                type AGP_TOP;\
-               type AGP_BASE
+               type AGP_BASE;\
+               type CHECKER0_SURFACE_INUSE;\
+               type CHECKER1_SURFACE_INUSE;\
+               type CHECKER2_SURFACE_INUSE;\
+               type CHECKER3_SURFACE_INUSE
+
 
 
 struct dcn_hubbub_shift {
@@ -215,6 +232,8 @@ void hubbub1_wm_read_state(struct hubbub *hubbub,
                struct dcn_hubbub_wm *wm);
 
 void hubbub1_soft_reset(struct hubbub *hubbub, bool reset);
+
+void hubbub1_wait_for_safe_surf_update(struct hubbub *hubbub, uint32_t hbup_inst);
 void hubbub1_construct(struct hubbub *hubbub,
        struct dc_context *ctx,
        const struct dcn_hubbub_registers *hubbub_regs,
index 62a059d99d33c77a2fcf20d21dd62edfcb78e85b..5326bb8d5b025c41a62507e13f366474a477dfd9 100644 (file)
@@ -88,6 +88,24 @@ static void log_mpc_crc(struct dc *dc,
                REG_READ(DPP_TOP0_DPP_CRC_VAL_B_A), REG_READ(DPP_TOP0_DPP_CRC_VAL_R_G));
 }
 
+void dcn10_wait_for_surface_safe_to_use(struct dc *dc,
+       struct pipe_ctx *pipe_ctx)
+{
+       struct hubbub *hubbub = dc->res_pool->hubbub;
+
+       if (!pipe_ctx->plane_state)
+               return;
+       if (!pipe_ctx->stream)
+               return;
+
+       if (!pipe_ctx->plane_state->visible)
+               return;
+       if (hubbub->funcs->wait_for_surf_safe_update) {
+               hubbub->funcs->wait_for_surf_safe_update(dc->res_pool->hubbub,
+                       pipe_ctx->plane_res.hubp->inst);
+       }
+}
+
 void dcn10_log_hubbub_state(struct dc *dc, struct dc_log_buffer_ctx *log_ctx)
 {
        struct dc_context *dc_ctx = dc->ctx;
@@ -2946,7 +2964,9 @@ static const struct hw_sequencer_funcs dcn10_funcs = {
        .disable_stream_gating = NULL,
        .enable_stream_gating = NULL,
        .setup_periodic_interrupt = dcn10_setup_periodic_interrupt,
-       .setup_vupdate_interrupt = dcn10_setup_vupdate_interrupt
+       .setup_vupdate_interrupt = dcn10_setup_vupdate_interrupt,
+       .wait_surface_safe_to_update = dcn10_wait_for_surface_safe_to_use,
+
 };
 
 
index 9d2d8e51306c7fccb24ea29cd3e4783c20ba705b..ac97d18d55687e6f9f63546c27e10493ea6bc6b6 100644 (file)
@@ -73,6 +73,9 @@ struct hubbub_funcs {
 
        void (*wm_read_state)(struct hubbub *hubbub,
                        struct dcn_hubbub_wm *wm);
+
+       void (*wait_for_surf_safe_update)(struct hubbub *hubbub,
+                       uint32_t hbup_inst);
 };
 
 struct hubbub {
index 7676f25216b191c22b1616e1622e8582e899a4dd..0ede4b604b77e6bb1000058580c8ab8fa44e0495 100644 (file)
@@ -232,6 +232,8 @@ struct hw_sequencer_funcs {
        void (*setup_periodic_interrupt)(struct pipe_ctx *pipe_ctx, enum vline_select vline);
        void (*setup_vupdate_interrupt)(struct pipe_ctx *pipe_ctx);
 
+       void (*wait_surface_safe_to_update)(struct dc *dc,
+                       struct pipe_ctx *pipe_ctx);
 };
 
 void color_space_to_black_color(