clk: imx7d: correct enet clock CCGR registers
authorAnson Huang <Anson.Huang@nxp.com>
Fri, 18 May 2018 01:01:05 +0000 (09:01 +0800)
committerStephen Boyd <sboyd@kernel.org>
Fri, 1 Jun 2018 19:15:21 +0000 (12:15 -0700)
commit9c7150daffeca95c575be807db8bc8d25d8e5a5f
tree8ee732ee1fc8b441ba6ef3665b840860ddaaa614
parentf93f2ed94a9073b224ca817178562a6281d2eda5
clk: imx7d: correct enet clock CCGR registers

Correct enet clock gates as below:

CCGR6: IMX7D_ENET_AXI_ROOT_CLK (enet1 and enet2 bus clocks)
CCGR112: IMX7D_ENET1_TIME_ROOT_CLK, IMX7D_ENET1_IPG_ROOT_CLK
CCGR113: IMX7D_ENET2_TIME_ROOT_CLK, IMX7D_ENET2_IPG_ROOT_CLK

Just rename unused IMX7D_ENETx_REF_ROOT_CLK for
IMX7D_ENETx_IPG_ROOT_CLK instead of adding new clocks.

Based on Andy Duan's patch from the NXP kernel tree.

Signed-off-by: Anson Huang <Anson.Huang@nxp.com>
Acked-by: Rob Herring <robh@kernel.org>
Reviewed-by: Stefan Agner <stefan@agner.ch>
Signed-off-by: Stephen Boyd <sboyd@kernel.org>
drivers/clk/imx/clk-imx7d.c
include/dt-bindings/clock/imx7d-clock.h