2 * Texas Instruments Ethernet Switch Driver
4 * Copyright (C) 2012 Texas Instruments
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License as
8 * published by the Free Software Foundation version 2.
10 * This program is distributed "as is" WITHOUT ANY WARRANTY of any
11 * kind, whether express or implied; without even the implied warranty
12 * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
16 #include <linux/kernel.h>
18 #include <linux/clk.h>
19 #include <linux/timer.h>
20 #include <linux/module.h>
21 #include <linux/platform_device.h>
22 #include <linux/irqreturn.h>
23 #include <linux/interrupt.h>
24 #include <linux/if_ether.h>
25 #include <linux/etherdevice.h>
26 #include <linux/netdevice.h>
27 #include <linux/net_tstamp.h>
28 #include <linux/phy.h>
29 #include <linux/workqueue.h>
30 #include <linux/delay.h>
31 #include <linux/pm_runtime.h>
32 #include <linux/gpio.h>
34 #include <linux/of_mdio.h>
35 #include <linux/of_net.h>
36 #include <linux/of_device.h>
37 #include <linux/if_vlan.h>
39 #include <linux/pinctrl/consumer.h>
44 #include "davinci_cpdma.h"
46 #define CPSW_DEBUG (NETIF_MSG_HW | NETIF_MSG_WOL | \
47 NETIF_MSG_DRV | NETIF_MSG_LINK | \
48 NETIF_MSG_IFUP | NETIF_MSG_INTR | \
49 NETIF_MSG_PROBE | NETIF_MSG_TIMER | \
50 NETIF_MSG_IFDOWN | NETIF_MSG_RX_ERR | \
51 NETIF_MSG_TX_ERR | NETIF_MSG_TX_DONE | \
52 NETIF_MSG_PKTDATA | NETIF_MSG_TX_QUEUED | \
55 #define cpsw_info(priv, type, format, ...) \
57 if (netif_msg_##type(priv) && net_ratelimit()) \
58 dev_info(priv->dev, format, ## __VA_ARGS__); \
61 #define cpsw_err(priv, type, format, ...) \
63 if (netif_msg_##type(priv) && net_ratelimit()) \
64 dev_err(priv->dev, format, ## __VA_ARGS__); \
67 #define cpsw_dbg(priv, type, format, ...) \
69 if (netif_msg_##type(priv) && net_ratelimit()) \
70 dev_dbg(priv->dev, format, ## __VA_ARGS__); \
73 #define cpsw_notice(priv, type, format, ...) \
75 if (netif_msg_##type(priv) && net_ratelimit()) \
76 dev_notice(priv->dev, format, ## __VA_ARGS__); \
79 #define ALE_ALL_PORTS 0x7
81 #define CPSW_MAJOR_VERSION(reg) (reg >> 8 & 0x7)
82 #define CPSW_MINOR_VERSION(reg) (reg & 0xff)
83 #define CPSW_RTL_VERSION(reg) ((reg >> 11) & 0x1f)
85 #define CPSW_VERSION_1 0x19010a
86 #define CPSW_VERSION_2 0x19010c
87 #define CPSW_VERSION_3 0x19010f
88 #define CPSW_VERSION_4 0x190112
90 #define HOST_PORT_NUM 0
91 #define SLIVER_SIZE 0x40
93 #define CPSW1_HOST_PORT_OFFSET 0x028
94 #define CPSW1_SLAVE_OFFSET 0x050
95 #define CPSW1_SLAVE_SIZE 0x040
96 #define CPSW1_CPDMA_OFFSET 0x100
97 #define CPSW1_STATERAM_OFFSET 0x200
98 #define CPSW1_HW_STATS 0x400
99 #define CPSW1_CPTS_OFFSET 0x500
100 #define CPSW1_ALE_OFFSET 0x600
101 #define CPSW1_SLIVER_OFFSET 0x700
103 #define CPSW2_HOST_PORT_OFFSET 0x108
104 #define CPSW2_SLAVE_OFFSET 0x200
105 #define CPSW2_SLAVE_SIZE 0x100
106 #define CPSW2_CPDMA_OFFSET 0x800
107 #define CPSW2_HW_STATS 0x900
108 #define CPSW2_STATERAM_OFFSET 0xa00
109 #define CPSW2_CPTS_OFFSET 0xc00
110 #define CPSW2_ALE_OFFSET 0xd00
111 #define CPSW2_SLIVER_OFFSET 0xd80
112 #define CPSW2_BD_OFFSET 0x2000
114 #define CPDMA_RXTHRESH 0x0c0
115 #define CPDMA_RXFREE 0x0e0
116 #define CPDMA_TXHDP 0x00
117 #define CPDMA_RXHDP 0x20
118 #define CPDMA_TXCP 0x40
119 #define CPDMA_RXCP 0x60
121 #define CPSW_POLL_WEIGHT 64
122 #define CPSW_MIN_PACKET_SIZE 60
123 #define CPSW_MAX_PACKET_SIZE (1500 + 14 + 4 + 4)
125 #define RX_PRIORITY_MAPPING 0x76543210
126 #define TX_PRIORITY_MAPPING 0x33221100
127 #define CPDMA_TX_PRIORITY_MAP 0x01234567
129 #define CPSW_VLAN_AWARE BIT(1)
130 #define CPSW_ALE_VLAN_AWARE 1
132 #define CPSW_FIFO_NORMAL_MODE (0 << 16)
133 #define CPSW_FIFO_DUAL_MAC_MODE (1 << 16)
134 #define CPSW_FIFO_RATE_LIMIT_MODE (2 << 16)
136 #define CPSW_INTPACEEN (0x3f << 16)
137 #define CPSW_INTPRESCALE_MASK (0x7FF << 0)
138 #define CPSW_CMINTMAX_CNT 63
139 #define CPSW_CMINTMIN_CNT 2
140 #define CPSW_CMINTMAX_INTVL (1000 / CPSW_CMINTMIN_CNT)
141 #define CPSW_CMINTMIN_INTVL ((1000 / CPSW_CMINTMAX_CNT) + 1)
143 #define cpsw_slave_index(cpsw, priv) \
144 ((cpsw->data.dual_emac) ? priv->emac_port : \
145 cpsw->data.active_slave)
147 #define CPSW_MAX_QUEUES 8
148 #define CPSW_CPDMA_DESCS_POOL_SIZE_DEFAULT 256
150 static int debug_level;
151 module_param(debug_level, int, 0);
152 MODULE_PARM_DESC(debug_level, "cpsw debug level (NETIF_MSG bits)");
154 static int ale_ageout = 10;
155 module_param(ale_ageout, int, 0);
156 MODULE_PARM_DESC(ale_ageout, "cpsw ale ageout interval (seconds)");
158 static int rx_packet_max = CPSW_MAX_PACKET_SIZE;
159 module_param(rx_packet_max, int, 0);
160 MODULE_PARM_DESC(rx_packet_max, "maximum receive packet size (bytes)");
162 static int descs_pool_size = CPSW_CPDMA_DESCS_POOL_SIZE_DEFAULT;
163 module_param(descs_pool_size, int, 0444);
164 MODULE_PARM_DESC(descs_pool_size, "Number of CPDMA CPPI descriptors in pool");
166 struct cpsw_wr_regs {
186 struct cpsw_ss_regs {
203 #define CPSW1_MAX_BLKS 0x00 /* Maximum FIFO Blocks */
204 #define CPSW1_BLK_CNT 0x04 /* FIFO Block Usage Count (Read Only) */
205 #define CPSW1_TX_IN_CTL 0x08 /* Transmit FIFO Control */
206 #define CPSW1_PORT_VLAN 0x0c /* VLAN Register */
207 #define CPSW1_TX_PRI_MAP 0x10 /* Tx Header Priority to Switch Pri Mapping */
208 #define CPSW1_TS_CTL 0x14 /* Time Sync Control */
209 #define CPSW1_TS_SEQ_LTYPE 0x18 /* Time Sync Sequence ID Offset and Msg Type */
210 #define CPSW1_TS_VLAN 0x1c /* Time Sync VLAN1 and VLAN2 */
213 #define CPSW2_CONTROL 0x00 /* Control Register */
214 #define CPSW2_MAX_BLKS 0x08 /* Maximum FIFO Blocks */
215 #define CPSW2_BLK_CNT 0x0c /* FIFO Block Usage Count (Read Only) */
216 #define CPSW2_TX_IN_CTL 0x10 /* Transmit FIFO Control */
217 #define CPSW2_PORT_VLAN 0x14 /* VLAN Register */
218 #define CPSW2_TX_PRI_MAP 0x18 /* Tx Header Priority to Switch Pri Mapping */
219 #define CPSW2_TS_SEQ_MTYPE 0x1c /* Time Sync Sequence ID Offset and Msg Type */
221 /* CPSW_PORT_V1 and V2 */
222 #define SA_LO 0x20 /* CPGMAC_SL Source Address Low */
223 #define SA_HI 0x24 /* CPGMAC_SL Source Address High */
224 #define SEND_PERCENT 0x28 /* Transmit Queue Send Percentages */
226 /* CPSW_PORT_V2 only */
227 #define RX_DSCP_PRI_MAP0 0x30 /* Rx DSCP Priority to Rx Packet Mapping */
228 #define RX_DSCP_PRI_MAP1 0x34 /* Rx DSCP Priority to Rx Packet Mapping */
229 #define RX_DSCP_PRI_MAP2 0x38 /* Rx DSCP Priority to Rx Packet Mapping */
230 #define RX_DSCP_PRI_MAP3 0x3c /* Rx DSCP Priority to Rx Packet Mapping */
231 #define RX_DSCP_PRI_MAP4 0x40 /* Rx DSCP Priority to Rx Packet Mapping */
232 #define RX_DSCP_PRI_MAP5 0x44 /* Rx DSCP Priority to Rx Packet Mapping */
233 #define RX_DSCP_PRI_MAP6 0x48 /* Rx DSCP Priority to Rx Packet Mapping */
234 #define RX_DSCP_PRI_MAP7 0x4c /* Rx DSCP Priority to Rx Packet Mapping */
236 /* Bit definitions for the CPSW2_CONTROL register */
237 #define PASS_PRI_TAGGED (1<<24) /* Pass Priority Tagged */
238 #define VLAN_LTYPE2_EN (1<<21) /* VLAN LTYPE 2 enable */
239 #define VLAN_LTYPE1_EN (1<<20) /* VLAN LTYPE 1 enable */
240 #define DSCP_PRI_EN (1<<16) /* DSCP Priority Enable */
241 #define TS_320 (1<<14) /* Time Sync Dest Port 320 enable */
242 #define TS_319 (1<<13) /* Time Sync Dest Port 319 enable */
243 #define TS_132 (1<<12) /* Time Sync Dest IP Addr 132 enable */
244 #define TS_131 (1<<11) /* Time Sync Dest IP Addr 131 enable */
245 #define TS_130 (1<<10) /* Time Sync Dest IP Addr 130 enable */
246 #define TS_129 (1<<9) /* Time Sync Dest IP Addr 129 enable */
247 #define TS_TTL_NONZERO (1<<8) /* Time Sync Time To Live Non-zero enable */
248 #define TS_ANNEX_F_EN (1<<6) /* Time Sync Annex F enable */
249 #define TS_ANNEX_D_EN (1<<4) /* Time Sync Annex D enable */
250 #define TS_LTYPE2_EN (1<<3) /* Time Sync LTYPE 2 enable */
251 #define TS_LTYPE1_EN (1<<2) /* Time Sync LTYPE 1 enable */
252 #define TS_TX_EN (1<<1) /* Time Sync Transmit Enable */
253 #define TS_RX_EN (1<<0) /* Time Sync Receive Enable */
255 #define CTRL_V2_TS_BITS \
256 (TS_320 | TS_319 | TS_132 | TS_131 | TS_130 | TS_129 |\
257 TS_TTL_NONZERO | TS_ANNEX_D_EN | TS_LTYPE1_EN)
259 #define CTRL_V2_ALL_TS_MASK (CTRL_V2_TS_BITS | TS_TX_EN | TS_RX_EN)
260 #define CTRL_V2_TX_TS_BITS (CTRL_V2_TS_BITS | TS_TX_EN)
261 #define CTRL_V2_RX_TS_BITS (CTRL_V2_TS_BITS | TS_RX_EN)
264 #define CTRL_V3_TS_BITS \
265 (TS_320 | TS_319 | TS_132 | TS_131 | TS_130 | TS_129 |\
266 TS_TTL_NONZERO | TS_ANNEX_F_EN | TS_ANNEX_D_EN |\
269 #define CTRL_V3_ALL_TS_MASK (CTRL_V3_TS_BITS | TS_TX_EN | TS_RX_EN)
270 #define CTRL_V3_TX_TS_BITS (CTRL_V3_TS_BITS | TS_TX_EN)
271 #define CTRL_V3_RX_TS_BITS (CTRL_V3_TS_BITS | TS_RX_EN)
273 /* Bit definitions for the CPSW2_TS_SEQ_MTYPE register */
274 #define TS_SEQ_ID_OFFSET_SHIFT (16) /* Time Sync Sequence ID Offset */
275 #define TS_SEQ_ID_OFFSET_MASK (0x3f)
276 #define TS_MSG_TYPE_EN_SHIFT (0) /* Time Sync Message Type Enable */
277 #define TS_MSG_TYPE_EN_MASK (0xffff)
279 /* The PTP event messages - Sync, Delay_Req, Pdelay_Req, and Pdelay_Resp. */
280 #define EVENT_MSG_BITS ((1<<0) | (1<<1) | (1<<2) | (1<<3))
282 /* Bit definitions for the CPSW1_TS_CTL register */
283 #define CPSW_V1_TS_RX_EN BIT(0)
284 #define CPSW_V1_TS_TX_EN BIT(4)
285 #define CPSW_V1_MSG_TYPE_OFS 16
287 /* Bit definitions for the CPSW1_TS_SEQ_LTYPE register */
288 #define CPSW_V1_SEQ_ID_OFS_SHIFT 16
290 struct cpsw_host_regs {
296 u32 cpdma_tx_pri_map;
297 u32 cpdma_rx_chan_map;
300 struct cpsw_sliver_regs {
313 struct cpsw_hw_stats {
315 u32 rxbroadcastframes;
316 u32 rxmulticastframes;
319 u32 rxaligncodeerrors;
320 u32 rxoversizedframes;
322 u32 rxundersizedframes;
327 u32 txbroadcastframes;
328 u32 txmulticastframes;
330 u32 txdeferredframes;
331 u32 txcollisionframes;
332 u32 txsinglecollframes;
333 u32 txmultcollframes;
334 u32 txexcessivecollisions;
335 u32 txlatecollisions;
337 u32 txcarriersenseerrors;
340 u32 octetframes65t127;
341 u32 octetframes128t255;
342 u32 octetframes256t511;
343 u32 octetframes512t1023;
344 u32 octetframes1024tup;
353 struct cpsw_sliver_regs __iomem *sliver;
356 struct cpsw_slave_data *data;
357 struct phy_device *phy;
358 struct net_device *ndev;
362 static inline u32 slave_read(struct cpsw_slave *slave, u32 offset)
364 return __raw_readl(slave->regs + offset);
367 static inline void slave_write(struct cpsw_slave *slave, u32 val, u32 offset)
369 __raw_writel(val, slave->regs + offset);
373 struct cpdma_chan *ch;
379 struct cpsw_platform_data data;
380 struct napi_struct napi_rx;
381 struct napi_struct napi_tx;
382 struct cpsw_ss_regs __iomem *regs;
383 struct cpsw_wr_regs __iomem *wr_regs;
384 u8 __iomem *hw_stats;
385 struct cpsw_host_regs __iomem *host_port_regs;
390 struct cpsw_slave *slaves;
391 struct cpdma_ctlr *dma;
392 struct cpsw_vector txv[CPSW_MAX_QUEUES];
393 struct cpsw_vector rxv[CPSW_MAX_QUEUES];
394 struct cpsw_ale *ale;
396 bool rx_irq_disabled;
397 bool tx_irq_disabled;
398 u32 irqs_table[IRQ_NUM];
400 int rx_ch_num, tx_ch_num;
406 struct net_device *ndev;
409 u8 mac_addr[ETH_ALEN];
413 struct cpsw_common *cpsw;
417 char stat_string[ETH_GSTRING_LEN];
429 #define CPSW_STAT(m) CPSW_STATS, \
430 sizeof(((struct cpsw_hw_stats *)0)->m), \
431 offsetof(struct cpsw_hw_stats, m)
432 #define CPDMA_RX_STAT(m) CPDMA_RX_STATS, \
433 sizeof(((struct cpdma_chan_stats *)0)->m), \
434 offsetof(struct cpdma_chan_stats, m)
435 #define CPDMA_TX_STAT(m) CPDMA_TX_STATS, \
436 sizeof(((struct cpdma_chan_stats *)0)->m), \
437 offsetof(struct cpdma_chan_stats, m)
439 static const struct cpsw_stats cpsw_gstrings_stats[] = {
440 { "Good Rx Frames", CPSW_STAT(rxgoodframes) },
441 { "Broadcast Rx Frames", CPSW_STAT(rxbroadcastframes) },
442 { "Multicast Rx Frames", CPSW_STAT(rxmulticastframes) },
443 { "Pause Rx Frames", CPSW_STAT(rxpauseframes) },
444 { "Rx CRC Errors", CPSW_STAT(rxcrcerrors) },
445 { "Rx Align/Code Errors", CPSW_STAT(rxaligncodeerrors) },
446 { "Oversize Rx Frames", CPSW_STAT(rxoversizedframes) },
447 { "Rx Jabbers", CPSW_STAT(rxjabberframes) },
448 { "Undersize (Short) Rx Frames", CPSW_STAT(rxundersizedframes) },
449 { "Rx Fragments", CPSW_STAT(rxfragments) },
450 { "Rx Octets", CPSW_STAT(rxoctets) },
451 { "Good Tx Frames", CPSW_STAT(txgoodframes) },
452 { "Broadcast Tx Frames", CPSW_STAT(txbroadcastframes) },
453 { "Multicast Tx Frames", CPSW_STAT(txmulticastframes) },
454 { "Pause Tx Frames", CPSW_STAT(txpauseframes) },
455 { "Deferred Tx Frames", CPSW_STAT(txdeferredframes) },
456 { "Collisions", CPSW_STAT(txcollisionframes) },
457 { "Single Collision Tx Frames", CPSW_STAT(txsinglecollframes) },
458 { "Multiple Collision Tx Frames", CPSW_STAT(txmultcollframes) },
459 { "Excessive Collisions", CPSW_STAT(txexcessivecollisions) },
460 { "Late Collisions", CPSW_STAT(txlatecollisions) },
461 { "Tx Underrun", CPSW_STAT(txunderrun) },
462 { "Carrier Sense Errors", CPSW_STAT(txcarriersenseerrors) },
463 { "Tx Octets", CPSW_STAT(txoctets) },
464 { "Rx + Tx 64 Octet Frames", CPSW_STAT(octetframes64) },
465 { "Rx + Tx 65-127 Octet Frames", CPSW_STAT(octetframes65t127) },
466 { "Rx + Tx 128-255 Octet Frames", CPSW_STAT(octetframes128t255) },
467 { "Rx + Tx 256-511 Octet Frames", CPSW_STAT(octetframes256t511) },
468 { "Rx + Tx 512-1023 Octet Frames", CPSW_STAT(octetframes512t1023) },
469 { "Rx + Tx 1024-Up Octet Frames", CPSW_STAT(octetframes1024tup) },
470 { "Net Octets", CPSW_STAT(netoctets) },
471 { "Rx Start of Frame Overruns", CPSW_STAT(rxsofoverruns) },
472 { "Rx Middle of Frame Overruns", CPSW_STAT(rxmofoverruns) },
473 { "Rx DMA Overruns", CPSW_STAT(rxdmaoverruns) },
476 static const struct cpsw_stats cpsw_gstrings_ch_stats[] = {
477 { "head_enqueue", CPDMA_RX_STAT(head_enqueue) },
478 { "tail_enqueue", CPDMA_RX_STAT(tail_enqueue) },
479 { "pad_enqueue", CPDMA_RX_STAT(pad_enqueue) },
480 { "misqueued", CPDMA_RX_STAT(misqueued) },
481 { "desc_alloc_fail", CPDMA_RX_STAT(desc_alloc_fail) },
482 { "pad_alloc_fail", CPDMA_RX_STAT(pad_alloc_fail) },
483 { "runt_receive_buf", CPDMA_RX_STAT(runt_receive_buff) },
484 { "runt_transmit_buf", CPDMA_RX_STAT(runt_transmit_buff) },
485 { "empty_dequeue", CPDMA_RX_STAT(empty_dequeue) },
486 { "busy_dequeue", CPDMA_RX_STAT(busy_dequeue) },
487 { "good_dequeue", CPDMA_RX_STAT(good_dequeue) },
488 { "requeue", CPDMA_RX_STAT(requeue) },
489 { "teardown_dequeue", CPDMA_RX_STAT(teardown_dequeue) },
492 #define CPSW_STATS_COMMON_LEN ARRAY_SIZE(cpsw_gstrings_stats)
493 #define CPSW_STATS_CH_LEN ARRAY_SIZE(cpsw_gstrings_ch_stats)
495 #define ndev_to_cpsw(ndev) (((struct cpsw_priv *)netdev_priv(ndev))->cpsw)
496 #define napi_to_cpsw(napi) container_of(napi, struct cpsw_common, napi)
497 #define for_each_slave(priv, func, arg...) \
499 struct cpsw_slave *slave; \
500 struct cpsw_common *cpsw = (priv)->cpsw; \
502 if (cpsw->data.dual_emac) \
503 (func)((cpsw)->slaves + priv->emac_port, ##arg);\
505 for (n = cpsw->data.slaves, \
506 slave = cpsw->slaves; \
508 (func)(slave++, ##arg); \
511 #define cpsw_dual_emac_src_port_detect(cpsw, status, ndev, skb) \
513 if (!cpsw->data.dual_emac) \
515 if (CPDMA_RX_SOURCE_PORT(status) == 1) { \
516 ndev = cpsw->slaves[0].ndev; \
518 } else if (CPDMA_RX_SOURCE_PORT(status) == 2) { \
519 ndev = cpsw->slaves[1].ndev; \
523 #define cpsw_add_mcast(cpsw, priv, addr) \
525 if (cpsw->data.dual_emac) { \
526 struct cpsw_slave *slave = cpsw->slaves + \
528 int slave_port = cpsw_get_slave_port( \
530 cpsw_ale_add_mcast(cpsw->ale, addr, \
531 1 << slave_port | ALE_PORT_HOST, \
532 ALE_VLAN, slave->port_vlan, 0); \
534 cpsw_ale_add_mcast(cpsw->ale, addr, \
540 static inline int cpsw_get_slave_port(u32 slave_num)
542 return slave_num + 1;
545 static void cpsw_set_promiscious(struct net_device *ndev, bool enable)
547 struct cpsw_common *cpsw = ndev_to_cpsw(ndev);
548 struct cpsw_ale *ale = cpsw->ale;
551 if (cpsw->data.dual_emac) {
554 /* Enabling promiscuous mode for one interface will be
555 * common for both the interface as the interface shares
556 * the same hardware resource.
558 for (i = 0; i < cpsw->data.slaves; i++)
559 if (cpsw->slaves[i].ndev->flags & IFF_PROMISC)
562 if (!enable && flag) {
564 dev_err(&ndev->dev, "promiscuity not disabled as the other interface is still in promiscuity mode\n");
569 cpsw_ale_control_set(ale, 0, ALE_BYPASS, 1);
571 dev_dbg(&ndev->dev, "promiscuity enabled\n");
574 cpsw_ale_control_set(ale, 0, ALE_BYPASS, 0);
575 dev_dbg(&ndev->dev, "promiscuity disabled\n");
579 unsigned long timeout = jiffies + HZ;
581 /* Disable Learn for all ports (host is port 0 and slaves are port 1 and up */
582 for (i = 0; i <= cpsw->data.slaves; i++) {
583 cpsw_ale_control_set(ale, i,
584 ALE_PORT_NOLEARN, 1);
585 cpsw_ale_control_set(ale, i,
586 ALE_PORT_NO_SA_UPDATE, 1);
589 /* Clear All Untouched entries */
590 cpsw_ale_control_set(ale, 0, ALE_AGEOUT, 1);
593 if (cpsw_ale_control_get(ale, 0, ALE_AGEOUT))
595 } while (time_after(timeout, jiffies));
596 cpsw_ale_control_set(ale, 0, ALE_AGEOUT, 1);
598 /* Clear all mcast from ALE */
599 cpsw_ale_flush_multicast(ale, ALE_ALL_PORTS, -1);
601 /* Flood All Unicast Packets to Host port */
602 cpsw_ale_control_set(ale, 0, ALE_P0_UNI_FLOOD, 1);
603 dev_dbg(&ndev->dev, "promiscuity enabled\n");
605 /* Don't Flood All Unicast Packets to Host port */
606 cpsw_ale_control_set(ale, 0, ALE_P0_UNI_FLOOD, 0);
608 /* Enable Learn for all ports (host is port 0 and slaves are port 1 and up */
609 for (i = 0; i <= cpsw->data.slaves; i++) {
610 cpsw_ale_control_set(ale, i,
611 ALE_PORT_NOLEARN, 0);
612 cpsw_ale_control_set(ale, i,
613 ALE_PORT_NO_SA_UPDATE, 0);
615 dev_dbg(&ndev->dev, "promiscuity disabled\n");
620 static void cpsw_ndo_set_rx_mode(struct net_device *ndev)
622 struct cpsw_priv *priv = netdev_priv(ndev);
623 struct cpsw_common *cpsw = priv->cpsw;
626 if (cpsw->data.dual_emac)
627 vid = cpsw->slaves[priv->emac_port].port_vlan;
629 vid = cpsw->data.default_vlan;
631 if (ndev->flags & IFF_PROMISC) {
632 /* Enable promiscuous mode */
633 cpsw_set_promiscious(ndev, true);
634 cpsw_ale_set_allmulti(cpsw->ale, IFF_ALLMULTI);
637 /* Disable promiscuous mode */
638 cpsw_set_promiscious(ndev, false);
641 /* Restore allmulti on vlans if necessary */
642 cpsw_ale_set_allmulti(cpsw->ale, priv->ndev->flags & IFF_ALLMULTI);
644 /* Clear all mcast from ALE */
645 cpsw_ale_flush_multicast(cpsw->ale, ALE_ALL_PORTS, vid);
647 if (!netdev_mc_empty(ndev)) {
648 struct netdev_hw_addr *ha;
650 /* program multicast address list into ALE register */
651 netdev_for_each_mc_addr(ha, ndev) {
652 cpsw_add_mcast(cpsw, priv, (u8 *)ha->addr);
657 static void cpsw_intr_enable(struct cpsw_common *cpsw)
659 __raw_writel(0xFF, &cpsw->wr_regs->tx_en);
660 __raw_writel(0xFF, &cpsw->wr_regs->rx_en);
662 cpdma_ctlr_int_ctrl(cpsw->dma, true);
666 static void cpsw_intr_disable(struct cpsw_common *cpsw)
668 __raw_writel(0, &cpsw->wr_regs->tx_en);
669 __raw_writel(0, &cpsw->wr_regs->rx_en);
671 cpdma_ctlr_int_ctrl(cpsw->dma, false);
675 static void cpsw_tx_handler(void *token, int len, int status)
677 struct netdev_queue *txq;
678 struct sk_buff *skb = token;
679 struct net_device *ndev = skb->dev;
680 struct cpsw_common *cpsw = ndev_to_cpsw(ndev);
682 /* Check whether the queue is stopped due to stalled tx dma, if the
683 * queue is stopped then start the queue as we have free desc for tx
685 txq = netdev_get_tx_queue(ndev, skb_get_queue_mapping(skb));
686 if (unlikely(netif_tx_queue_stopped(txq)))
687 netif_tx_wake_queue(txq);
689 cpts_tx_timestamp(cpsw->cpts, skb);
690 ndev->stats.tx_packets++;
691 ndev->stats.tx_bytes += len;
692 dev_kfree_skb_any(skb);
695 static void cpsw_rx_handler(void *token, int len, int status)
697 struct cpdma_chan *ch;
698 struct sk_buff *skb = token;
699 struct sk_buff *new_skb;
700 struct net_device *ndev = skb->dev;
702 struct cpsw_common *cpsw = ndev_to_cpsw(ndev);
704 cpsw_dual_emac_src_port_detect(cpsw, status, ndev, skb);
706 if (unlikely(status < 0) || unlikely(!netif_running(ndev))) {
707 /* In dual emac mode check for all interfaces */
708 if (cpsw->data.dual_emac && cpsw->usage_count &&
710 /* The packet received is for the interface which
711 * is already down and the other interface is up
712 * and running, instead of freeing which results
713 * in reducing of the number of rx descriptor in
714 * DMA engine, requeue skb back to cpdma.
720 /* the interface is going down, skbs are purged */
721 dev_kfree_skb_any(skb);
725 new_skb = netdev_alloc_skb_ip_align(ndev, cpsw->rx_packet_max);
727 skb_copy_queue_mapping(new_skb, skb);
729 cpts_rx_timestamp(cpsw->cpts, skb);
730 skb->protocol = eth_type_trans(skb, ndev);
731 netif_receive_skb(skb);
732 ndev->stats.rx_bytes += len;
733 ndev->stats.rx_packets++;
734 kmemleak_not_leak(new_skb);
736 ndev->stats.rx_dropped++;
741 if (netif_dormant(ndev)) {
742 dev_kfree_skb_any(new_skb);
746 ch = cpsw->rxv[skb_get_queue_mapping(new_skb)].ch;
747 ret = cpdma_chan_submit(ch, new_skb, new_skb->data,
748 skb_tailroom(new_skb), 0);
749 if (WARN_ON(ret < 0))
750 dev_kfree_skb_any(new_skb);
753 static void cpsw_split_res(struct net_device *ndev)
755 struct cpsw_priv *priv = netdev_priv(ndev);
756 u32 consumed_rate = 0, bigest_rate = 0;
757 struct cpsw_common *cpsw = priv->cpsw;
758 struct cpsw_vector *txv = cpsw->txv;
759 int i, ch_weight, rlim_ch_num = 0;
760 int budget, bigest_rate_ch = 0;
761 u32 ch_rate, max_rate;
764 for (i = 0; i < cpsw->tx_ch_num; i++) {
765 ch_rate = cpdma_chan_get_rate(txv[i].ch);
770 consumed_rate += ch_rate;
773 if (cpsw->tx_ch_num == rlim_ch_num) {
774 max_rate = consumed_rate;
775 } else if (!rlim_ch_num) {
776 ch_budget = CPSW_POLL_WEIGHT / cpsw->tx_ch_num;
778 max_rate = consumed_rate;
780 max_rate = cpsw->speed * 1000;
782 /* if max_rate is less then expected due to reduced link speed,
783 * split proportionally according next potential max speed
785 if (max_rate < consumed_rate)
788 if (max_rate < consumed_rate)
791 ch_budget = (consumed_rate * CPSW_POLL_WEIGHT) / max_rate;
792 ch_budget = (CPSW_POLL_WEIGHT - ch_budget) /
793 (cpsw->tx_ch_num - rlim_ch_num);
794 bigest_rate = (max_rate - consumed_rate) /
795 (cpsw->tx_ch_num - rlim_ch_num);
798 /* split tx weight/budget */
799 budget = CPSW_POLL_WEIGHT;
800 for (i = 0; i < cpsw->tx_ch_num; i++) {
801 ch_rate = cpdma_chan_get_rate(txv[i].ch);
803 txv[i].budget = (ch_rate * CPSW_POLL_WEIGHT) / max_rate;
806 if (ch_rate > bigest_rate) {
808 bigest_rate = ch_rate;
811 ch_weight = (ch_rate * 100) / max_rate;
814 cpdma_chan_set_weight(cpsw->txv[i].ch, ch_weight);
816 txv[i].budget = ch_budget;
819 cpdma_chan_set_weight(cpsw->txv[i].ch, 0);
822 budget -= txv[i].budget;
826 txv[bigest_rate_ch].budget += budget;
828 /* split rx budget */
829 budget = CPSW_POLL_WEIGHT;
830 ch_budget = budget / cpsw->rx_ch_num;
831 for (i = 0; i < cpsw->rx_ch_num; i++) {
832 cpsw->rxv[i].budget = ch_budget;
837 cpsw->rxv[0].budget += budget;
840 static irqreturn_t cpsw_tx_interrupt(int irq, void *dev_id)
842 struct cpsw_common *cpsw = dev_id;
844 writel(0, &cpsw->wr_regs->tx_en);
845 cpdma_ctlr_eoi(cpsw->dma, CPDMA_EOI_TX);
847 if (cpsw->quirk_irq) {
848 disable_irq_nosync(cpsw->irqs_table[1]);
849 cpsw->tx_irq_disabled = true;
852 napi_schedule(&cpsw->napi_tx);
856 static irqreturn_t cpsw_rx_interrupt(int irq, void *dev_id)
858 struct cpsw_common *cpsw = dev_id;
860 cpdma_ctlr_eoi(cpsw->dma, CPDMA_EOI_RX);
861 writel(0, &cpsw->wr_regs->rx_en);
863 if (cpsw->quirk_irq) {
864 disable_irq_nosync(cpsw->irqs_table[0]);
865 cpsw->rx_irq_disabled = true;
868 napi_schedule(&cpsw->napi_rx);
872 static int cpsw_tx_poll(struct napi_struct *napi_tx, int budget)
875 int num_tx, cur_budget, ch;
876 struct cpsw_common *cpsw = napi_to_cpsw(napi_tx);
877 struct cpsw_vector *txv;
879 /* process every unprocessed channel */
880 ch_map = cpdma_ctrl_txchs_state(cpsw->dma);
881 for (ch = 0, num_tx = 0; ch_map; ch_map >>= 1, ch++) {
882 if (!(ch_map & 0x01))
885 txv = &cpsw->txv[ch];
886 if (unlikely(txv->budget > budget - num_tx))
887 cur_budget = budget - num_tx;
889 cur_budget = txv->budget;
891 num_tx += cpdma_chan_process(txv->ch, cur_budget);
892 if (num_tx >= budget)
896 if (num_tx < budget) {
897 napi_complete(napi_tx);
898 writel(0xff, &cpsw->wr_regs->tx_en);
899 if (cpsw->quirk_irq && cpsw->tx_irq_disabled) {
900 cpsw->tx_irq_disabled = false;
901 enable_irq(cpsw->irqs_table[1]);
908 static int cpsw_rx_poll(struct napi_struct *napi_rx, int budget)
911 int num_rx, cur_budget, ch;
912 struct cpsw_common *cpsw = napi_to_cpsw(napi_rx);
913 struct cpsw_vector *rxv;
915 /* process every unprocessed channel */
916 ch_map = cpdma_ctrl_rxchs_state(cpsw->dma);
917 for (ch = 0, num_rx = 0; ch_map; ch_map >>= 1, ch++) {
918 if (!(ch_map & 0x01))
921 rxv = &cpsw->rxv[ch];
922 if (unlikely(rxv->budget > budget - num_rx))
923 cur_budget = budget - num_rx;
925 cur_budget = rxv->budget;
927 num_rx += cpdma_chan_process(rxv->ch, cur_budget);
928 if (num_rx >= budget)
932 if (num_rx < budget) {
933 napi_complete_done(napi_rx, num_rx);
934 writel(0xff, &cpsw->wr_regs->rx_en);
935 if (cpsw->quirk_irq && cpsw->rx_irq_disabled) {
936 cpsw->rx_irq_disabled = false;
937 enable_irq(cpsw->irqs_table[0]);
944 static inline void soft_reset(const char *module, void __iomem *reg)
946 unsigned long timeout = jiffies + HZ;
948 __raw_writel(1, reg);
951 } while ((__raw_readl(reg) & 1) && time_after(timeout, jiffies));
953 WARN(__raw_readl(reg) & 1, "failed to soft-reset %s\n", module);
956 #define mac_hi(mac) (((mac)[0] << 0) | ((mac)[1] << 8) | \
957 ((mac)[2] << 16) | ((mac)[3] << 24))
958 #define mac_lo(mac) (((mac)[4] << 0) | ((mac)[5] << 8))
960 static void cpsw_set_slave_mac(struct cpsw_slave *slave,
961 struct cpsw_priv *priv)
963 slave_write(slave, mac_hi(priv->mac_addr), SA_HI);
964 slave_write(slave, mac_lo(priv->mac_addr), SA_LO);
967 static void _cpsw_adjust_link(struct cpsw_slave *slave,
968 struct cpsw_priv *priv, bool *link)
970 struct phy_device *phy = slave->phy;
973 struct cpsw_common *cpsw = priv->cpsw;
978 slave_port = cpsw_get_slave_port(slave->slave_num);
981 mac_control = cpsw->data.mac_control;
983 /* enable forwarding */
984 cpsw_ale_control_set(cpsw->ale, slave_port,
985 ALE_PORT_STATE, ALE_PORT_STATE_FORWARD);
987 if (phy->speed == 1000)
988 mac_control |= BIT(7); /* GIGABITEN */
990 mac_control |= BIT(0); /* FULLDUPLEXEN */
992 /* set speed_in input in case RMII mode is used in 100Mbps */
993 if (phy->speed == 100)
994 mac_control |= BIT(15);
995 else if (phy->speed == 10)
996 mac_control |= BIT(18); /* In Band mode */
999 mac_control |= BIT(3);
1002 mac_control |= BIT(4);
1007 /* disable forwarding */
1008 cpsw_ale_control_set(cpsw->ale, slave_port,
1009 ALE_PORT_STATE, ALE_PORT_STATE_DISABLE);
1012 if (mac_control != slave->mac_control) {
1013 phy_print_status(phy);
1014 __raw_writel(mac_control, &slave->sliver->mac_control);
1017 slave->mac_control = mac_control;
1020 static int cpsw_get_common_speed(struct cpsw_common *cpsw)
1024 for (i = 0, speed = 0; i < cpsw->data.slaves; i++)
1025 if (cpsw->slaves[i].phy && cpsw->slaves[i].phy->link)
1026 speed += cpsw->slaves[i].phy->speed;
1031 static int cpsw_need_resplit(struct cpsw_common *cpsw)
1036 /* re-split resources only in case speed was changed */
1037 speed = cpsw_get_common_speed(cpsw);
1038 if (speed == cpsw->speed || !speed)
1041 cpsw->speed = speed;
1043 for (i = 0, rlim_ch_num = 0; i < cpsw->tx_ch_num; i++) {
1044 ch_rate = cpdma_chan_get_rate(cpsw->txv[i].ch);
1051 /* cases not dependent on speed */
1052 if (!rlim_ch_num || rlim_ch_num == cpsw->tx_ch_num)
1058 static void cpsw_adjust_link(struct net_device *ndev)
1060 struct cpsw_priv *priv = netdev_priv(ndev);
1061 struct cpsw_common *cpsw = priv->cpsw;
1064 for_each_slave(priv, _cpsw_adjust_link, priv, &link);
1067 if (cpsw_need_resplit(cpsw))
1068 cpsw_split_res(ndev);
1070 netif_carrier_on(ndev);
1071 if (netif_running(ndev))
1072 netif_tx_wake_all_queues(ndev);
1074 netif_carrier_off(ndev);
1075 netif_tx_stop_all_queues(ndev);
1079 static int cpsw_get_coalesce(struct net_device *ndev,
1080 struct ethtool_coalesce *coal)
1082 struct cpsw_common *cpsw = ndev_to_cpsw(ndev);
1084 coal->rx_coalesce_usecs = cpsw->coal_intvl;
1088 static int cpsw_set_coalesce(struct net_device *ndev,
1089 struct ethtool_coalesce *coal)
1091 struct cpsw_priv *priv = netdev_priv(ndev);
1093 u32 num_interrupts = 0;
1097 struct cpsw_common *cpsw = priv->cpsw;
1099 coal_intvl = coal->rx_coalesce_usecs;
1101 int_ctrl = readl(&cpsw->wr_regs->int_control);
1102 prescale = cpsw->bus_freq_mhz * 4;
1104 if (!coal->rx_coalesce_usecs) {
1105 int_ctrl &= ~(CPSW_INTPRESCALE_MASK | CPSW_INTPACEEN);
1109 if (coal_intvl < CPSW_CMINTMIN_INTVL)
1110 coal_intvl = CPSW_CMINTMIN_INTVL;
1112 if (coal_intvl > CPSW_CMINTMAX_INTVL) {
1113 /* Interrupt pacer works with 4us Pulse, we can
1114 * throttle further by dilating the 4us pulse.
1116 addnl_dvdr = CPSW_INTPRESCALE_MASK / prescale;
1118 if (addnl_dvdr > 1) {
1119 prescale *= addnl_dvdr;
1120 if (coal_intvl > (CPSW_CMINTMAX_INTVL * addnl_dvdr))
1121 coal_intvl = (CPSW_CMINTMAX_INTVL
1125 coal_intvl = CPSW_CMINTMAX_INTVL;
1129 num_interrupts = (1000 * addnl_dvdr) / coal_intvl;
1130 writel(num_interrupts, &cpsw->wr_regs->rx_imax);
1131 writel(num_interrupts, &cpsw->wr_regs->tx_imax);
1133 int_ctrl |= CPSW_INTPACEEN;
1134 int_ctrl &= (~CPSW_INTPRESCALE_MASK);
1135 int_ctrl |= (prescale & CPSW_INTPRESCALE_MASK);
1138 writel(int_ctrl, &cpsw->wr_regs->int_control);
1140 cpsw_notice(priv, timer, "Set coalesce to %d usecs.\n", coal_intvl);
1141 cpsw->coal_intvl = coal_intvl;
1146 static int cpsw_get_sset_count(struct net_device *ndev, int sset)
1148 struct cpsw_common *cpsw = ndev_to_cpsw(ndev);
1152 return (CPSW_STATS_COMMON_LEN +
1153 (cpsw->rx_ch_num + cpsw->tx_ch_num) *
1160 static void cpsw_add_ch_strings(u8 **p, int ch_num, int rx_dir)
1166 ch_stats_len = CPSW_STATS_CH_LEN * ch_num;
1167 for (i = 0; i < ch_stats_len; i++) {
1168 line = i % CPSW_STATS_CH_LEN;
1169 snprintf(*p, ETH_GSTRING_LEN,
1170 "%s DMA chan %d: %s", rx_dir ? "Rx" : "Tx",
1171 i / CPSW_STATS_CH_LEN,
1172 cpsw_gstrings_ch_stats[line].stat_string);
1173 *p += ETH_GSTRING_LEN;
1177 static void cpsw_get_strings(struct net_device *ndev, u32 stringset, u8 *data)
1179 struct cpsw_common *cpsw = ndev_to_cpsw(ndev);
1183 switch (stringset) {
1185 for (i = 0; i < CPSW_STATS_COMMON_LEN; i++) {
1186 memcpy(p, cpsw_gstrings_stats[i].stat_string,
1188 p += ETH_GSTRING_LEN;
1191 cpsw_add_ch_strings(&p, cpsw->rx_ch_num, 1);
1192 cpsw_add_ch_strings(&p, cpsw->tx_ch_num, 0);
1197 static void cpsw_get_ethtool_stats(struct net_device *ndev,
1198 struct ethtool_stats *stats, u64 *data)
1201 struct cpsw_common *cpsw = ndev_to_cpsw(ndev);
1202 struct cpdma_chan_stats ch_stats;
1205 /* Collect Davinci CPDMA stats for Rx and Tx Channel */
1206 for (l = 0; l < CPSW_STATS_COMMON_LEN; l++)
1207 data[l] = readl(cpsw->hw_stats +
1208 cpsw_gstrings_stats[l].stat_offset);
1210 for (ch = 0; ch < cpsw->rx_ch_num; ch++) {
1211 cpdma_chan_get_stats(cpsw->rxv[ch].ch, &ch_stats);
1212 for (i = 0; i < CPSW_STATS_CH_LEN; i++, l++) {
1213 p = (u8 *)&ch_stats +
1214 cpsw_gstrings_ch_stats[i].stat_offset;
1215 data[l] = *(u32 *)p;
1219 for (ch = 0; ch < cpsw->tx_ch_num; ch++) {
1220 cpdma_chan_get_stats(cpsw->txv[ch].ch, &ch_stats);
1221 for (i = 0; i < CPSW_STATS_CH_LEN; i++, l++) {
1222 p = (u8 *)&ch_stats +
1223 cpsw_gstrings_ch_stats[i].stat_offset;
1224 data[l] = *(u32 *)p;
1229 static inline int cpsw_tx_packet_submit(struct cpsw_priv *priv,
1230 struct sk_buff *skb,
1231 struct cpdma_chan *txch)
1233 struct cpsw_common *cpsw = priv->cpsw;
1235 return cpdma_chan_submit(txch, skb, skb->data, skb->len,
1236 priv->emac_port + cpsw->data.dual_emac);
1239 static inline void cpsw_add_dual_emac_def_ale_entries(
1240 struct cpsw_priv *priv, struct cpsw_slave *slave,
1243 struct cpsw_common *cpsw = priv->cpsw;
1244 u32 port_mask = 1 << slave_port | ALE_PORT_HOST;
1246 if (cpsw->version == CPSW_VERSION_1)
1247 slave_write(slave, slave->port_vlan, CPSW1_PORT_VLAN);
1249 slave_write(slave, slave->port_vlan, CPSW2_PORT_VLAN);
1250 cpsw_ale_add_vlan(cpsw->ale, slave->port_vlan, port_mask,
1251 port_mask, port_mask, 0);
1252 cpsw_ale_add_mcast(cpsw->ale, priv->ndev->broadcast,
1253 port_mask, ALE_VLAN, slave->port_vlan, 0);
1254 cpsw_ale_add_ucast(cpsw->ale, priv->mac_addr,
1255 HOST_PORT_NUM, ALE_VLAN |
1256 ALE_SECURE, slave->port_vlan);
1259 static void soft_reset_slave(struct cpsw_slave *slave)
1263 snprintf(name, sizeof(name), "slave-%d", slave->slave_num);
1264 soft_reset(name, &slave->sliver->soft_reset);
1267 static void cpsw_slave_open(struct cpsw_slave *slave, struct cpsw_priv *priv)
1270 struct cpsw_common *cpsw = priv->cpsw;
1272 soft_reset_slave(slave);
1274 /* setup priority mapping */
1275 __raw_writel(RX_PRIORITY_MAPPING, &slave->sliver->rx_pri_map);
1277 switch (cpsw->version) {
1278 case CPSW_VERSION_1:
1279 slave_write(slave, TX_PRIORITY_MAPPING, CPSW1_TX_PRI_MAP);
1281 case CPSW_VERSION_2:
1282 case CPSW_VERSION_3:
1283 case CPSW_VERSION_4:
1284 slave_write(slave, TX_PRIORITY_MAPPING, CPSW2_TX_PRI_MAP);
1288 /* setup max packet size, and mac address */
1289 __raw_writel(cpsw->rx_packet_max, &slave->sliver->rx_maxlen);
1290 cpsw_set_slave_mac(slave, priv);
1292 slave->mac_control = 0; /* no link yet */
1294 slave_port = cpsw_get_slave_port(slave->slave_num);
1296 if (cpsw->data.dual_emac)
1297 cpsw_add_dual_emac_def_ale_entries(priv, slave, slave_port);
1299 cpsw_ale_add_mcast(cpsw->ale, priv->ndev->broadcast,
1300 1 << slave_port, 0, 0, ALE_MCAST_FWD_2);
1302 if (slave->data->phy_node) {
1303 slave->phy = of_phy_connect(priv->ndev, slave->data->phy_node,
1304 &cpsw_adjust_link, 0, slave->data->phy_if);
1306 dev_err(priv->dev, "phy \"%s\" not found on slave %d\n",
1307 slave->data->phy_node->full_name,
1312 slave->phy = phy_connect(priv->ndev, slave->data->phy_id,
1313 &cpsw_adjust_link, slave->data->phy_if);
1314 if (IS_ERR(slave->phy)) {
1316 "phy \"%s\" not found on slave %d, err %ld\n",
1317 slave->data->phy_id, slave->slave_num,
1318 PTR_ERR(slave->phy));
1324 phy_attached_info(slave->phy);
1326 phy_start(slave->phy);
1328 /* Configure GMII_SEL register */
1329 cpsw_phy_sel(cpsw->dev, slave->phy->interface, slave->slave_num);
1332 static inline void cpsw_add_default_vlan(struct cpsw_priv *priv)
1334 struct cpsw_common *cpsw = priv->cpsw;
1335 const int vlan = cpsw->data.default_vlan;
1338 int unreg_mcast_mask;
1340 reg = (cpsw->version == CPSW_VERSION_1) ? CPSW1_PORT_VLAN :
1343 writel(vlan, &cpsw->host_port_regs->port_vlan);
1345 for (i = 0; i < cpsw->data.slaves; i++)
1346 slave_write(cpsw->slaves + i, vlan, reg);
1348 if (priv->ndev->flags & IFF_ALLMULTI)
1349 unreg_mcast_mask = ALE_ALL_PORTS;
1351 unreg_mcast_mask = ALE_PORT_1 | ALE_PORT_2;
1353 cpsw_ale_add_vlan(cpsw->ale, vlan, ALE_ALL_PORTS,
1354 ALE_ALL_PORTS, ALE_ALL_PORTS,
1358 static void cpsw_init_host_port(struct cpsw_priv *priv)
1362 struct cpsw_common *cpsw = priv->cpsw;
1364 /* soft reset the controller and initialize ale */
1365 soft_reset("cpsw", &cpsw->regs->soft_reset);
1366 cpsw_ale_start(cpsw->ale);
1368 /* switch to vlan unaware mode */
1369 cpsw_ale_control_set(cpsw->ale, HOST_PORT_NUM, ALE_VLAN_AWARE,
1370 CPSW_ALE_VLAN_AWARE);
1371 control_reg = readl(&cpsw->regs->control);
1372 control_reg |= CPSW_VLAN_AWARE;
1373 writel(control_reg, &cpsw->regs->control);
1374 fifo_mode = (cpsw->data.dual_emac) ? CPSW_FIFO_DUAL_MAC_MODE :
1375 CPSW_FIFO_NORMAL_MODE;
1376 writel(fifo_mode, &cpsw->host_port_regs->tx_in_ctl);
1378 /* setup host port priority mapping */
1379 __raw_writel(CPDMA_TX_PRIORITY_MAP,
1380 &cpsw->host_port_regs->cpdma_tx_pri_map);
1381 __raw_writel(0, &cpsw->host_port_regs->cpdma_rx_chan_map);
1383 cpsw_ale_control_set(cpsw->ale, HOST_PORT_NUM,
1384 ALE_PORT_STATE, ALE_PORT_STATE_FORWARD);
1386 if (!cpsw->data.dual_emac) {
1387 cpsw_ale_add_ucast(cpsw->ale, priv->mac_addr, HOST_PORT_NUM,
1389 cpsw_ale_add_mcast(cpsw->ale, priv->ndev->broadcast,
1390 ALE_PORT_HOST, 0, 0, ALE_MCAST_FWD_2);
1394 static int cpsw_fill_rx_channels(struct cpsw_priv *priv)
1396 struct cpsw_common *cpsw = priv->cpsw;
1397 struct sk_buff *skb;
1401 for (ch = 0; ch < cpsw->rx_ch_num; ch++) {
1402 ch_buf_num = cpdma_chan_get_rx_buf_num(cpsw->rxv[ch].ch);
1403 for (i = 0; i < ch_buf_num; i++) {
1404 skb = __netdev_alloc_skb_ip_align(priv->ndev,
1405 cpsw->rx_packet_max,
1408 cpsw_err(priv, ifup, "cannot allocate skb\n");
1412 skb_set_queue_mapping(skb, ch);
1413 ret = cpdma_chan_submit(cpsw->rxv[ch].ch, skb,
1414 skb->data, skb_tailroom(skb),
1417 cpsw_err(priv, ifup,
1418 "cannot submit skb to channel %d rx, error %d\n",
1423 kmemleak_not_leak(skb);
1426 cpsw_info(priv, ifup, "ch %d rx, submitted %d descriptors\n",
1433 static void cpsw_slave_stop(struct cpsw_slave *slave, struct cpsw_common *cpsw)
1437 slave_port = cpsw_get_slave_port(slave->slave_num);
1441 phy_stop(slave->phy);
1442 phy_disconnect(slave->phy);
1444 cpsw_ale_control_set(cpsw->ale, slave_port,
1445 ALE_PORT_STATE, ALE_PORT_STATE_DISABLE);
1446 soft_reset_slave(slave);
1449 static int cpsw_ndo_open(struct net_device *ndev)
1451 struct cpsw_priv *priv = netdev_priv(ndev);
1452 struct cpsw_common *cpsw = priv->cpsw;
1456 ret = pm_runtime_get_sync(cpsw->dev);
1458 pm_runtime_put_noidle(cpsw->dev);
1462 netif_carrier_off(ndev);
1464 /* Notify the stack of the actual queue counts. */
1465 ret = netif_set_real_num_tx_queues(ndev, cpsw->tx_ch_num);
1467 dev_err(priv->dev, "cannot set real number of tx queues\n");
1471 ret = netif_set_real_num_rx_queues(ndev, cpsw->rx_ch_num);
1473 dev_err(priv->dev, "cannot set real number of rx queues\n");
1477 reg = cpsw->version;
1479 dev_info(priv->dev, "initializing cpsw version %d.%d (%d)\n",
1480 CPSW_MAJOR_VERSION(reg), CPSW_MINOR_VERSION(reg),
1481 CPSW_RTL_VERSION(reg));
1483 /* Initialize host and slave ports */
1484 if (!cpsw->usage_count)
1485 cpsw_init_host_port(priv);
1486 for_each_slave(priv, cpsw_slave_open, priv);
1488 /* Add default VLAN */
1489 if (!cpsw->data.dual_emac)
1490 cpsw_add_default_vlan(priv);
1492 cpsw_ale_add_vlan(cpsw->ale, cpsw->data.default_vlan,
1493 ALE_ALL_PORTS, ALE_ALL_PORTS, 0, 0);
1495 /* initialize shared resources for every ndev */
1496 if (!cpsw->usage_count) {
1497 /* disable priority elevation */
1498 __raw_writel(0, &cpsw->regs->ptype);
1500 /* enable statistics collection only on all ports */
1501 __raw_writel(0x7, &cpsw->regs->stat_port_en);
1503 /* Enable internal fifo flow control */
1504 writel(0x7, &cpsw->regs->flow_control);
1506 napi_enable(&cpsw->napi_rx);
1507 napi_enable(&cpsw->napi_tx);
1509 if (cpsw->tx_irq_disabled) {
1510 cpsw->tx_irq_disabled = false;
1511 enable_irq(cpsw->irqs_table[1]);
1514 if (cpsw->rx_irq_disabled) {
1515 cpsw->rx_irq_disabled = false;
1516 enable_irq(cpsw->irqs_table[0]);
1519 ret = cpsw_fill_rx_channels(priv);
1523 if (cpts_register(cpsw->cpts))
1524 dev_err(priv->dev, "error registering cpts device\n");
1528 /* Enable Interrupt pacing if configured */
1529 if (cpsw->coal_intvl != 0) {
1530 struct ethtool_coalesce coal;
1532 coal.rx_coalesce_usecs = cpsw->coal_intvl;
1533 cpsw_set_coalesce(ndev, &coal);
1536 cpdma_ctlr_start(cpsw->dma);
1537 cpsw_intr_enable(cpsw);
1538 cpsw->usage_count++;
1543 cpdma_ctlr_stop(cpsw->dma);
1544 for_each_slave(priv, cpsw_slave_stop, cpsw);
1545 pm_runtime_put_sync(cpsw->dev);
1546 netif_carrier_off(priv->ndev);
1550 static int cpsw_ndo_stop(struct net_device *ndev)
1552 struct cpsw_priv *priv = netdev_priv(ndev);
1553 struct cpsw_common *cpsw = priv->cpsw;
1555 cpsw_info(priv, ifdown, "shutting down cpsw device\n");
1556 netif_tx_stop_all_queues(priv->ndev);
1557 netif_carrier_off(priv->ndev);
1559 if (cpsw->usage_count <= 1) {
1560 napi_disable(&cpsw->napi_rx);
1561 napi_disable(&cpsw->napi_tx);
1562 cpts_unregister(cpsw->cpts);
1563 cpsw_intr_disable(cpsw);
1564 cpdma_ctlr_stop(cpsw->dma);
1565 cpsw_ale_stop(cpsw->ale);
1567 for_each_slave(priv, cpsw_slave_stop, cpsw);
1569 if (cpsw_need_resplit(cpsw))
1570 cpsw_split_res(ndev);
1572 cpsw->usage_count--;
1573 pm_runtime_put_sync(cpsw->dev);
1577 static netdev_tx_t cpsw_ndo_start_xmit(struct sk_buff *skb,
1578 struct net_device *ndev)
1580 struct cpsw_priv *priv = netdev_priv(ndev);
1581 struct cpsw_common *cpsw = priv->cpsw;
1582 struct netdev_queue *txq;
1583 struct cpdma_chan *txch;
1586 if (skb_padto(skb, CPSW_MIN_PACKET_SIZE)) {
1587 cpsw_err(priv, tx_err, "packet pad failed\n");
1588 ndev->stats.tx_dropped++;
1589 return NET_XMIT_DROP;
1592 if (skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP &&
1593 cpts_is_tx_enabled(cpsw->cpts))
1594 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
1596 skb_tx_timestamp(skb);
1598 q_idx = skb_get_queue_mapping(skb);
1599 if (q_idx >= cpsw->tx_ch_num)
1600 q_idx = q_idx % cpsw->tx_ch_num;
1602 txch = cpsw->txv[q_idx].ch;
1603 ret = cpsw_tx_packet_submit(priv, skb, txch);
1604 if (unlikely(ret != 0)) {
1605 cpsw_err(priv, tx_err, "desc submit failed\n");
1609 /* If there is no more tx desc left free then we need to
1610 * tell the kernel to stop sending us tx frames.
1612 if (unlikely(!cpdma_check_free_tx_desc(txch))) {
1613 txq = netdev_get_tx_queue(ndev, q_idx);
1614 netif_tx_stop_queue(txq);
1617 return NETDEV_TX_OK;
1619 ndev->stats.tx_dropped++;
1620 txq = netdev_get_tx_queue(ndev, skb_get_queue_mapping(skb));
1621 netif_tx_stop_queue(txq);
1622 return NETDEV_TX_BUSY;
1625 #if IS_ENABLED(CONFIG_TI_CPTS)
1627 static void cpsw_hwtstamp_v1(struct cpsw_common *cpsw)
1629 struct cpsw_slave *slave = &cpsw->slaves[cpsw->data.active_slave];
1632 if (!cpts_is_tx_enabled(cpsw->cpts) &&
1633 !cpts_is_rx_enabled(cpsw->cpts)) {
1634 slave_write(slave, 0, CPSW1_TS_CTL);
1638 seq_id = (30 << CPSW_V1_SEQ_ID_OFS_SHIFT) | ETH_P_1588;
1639 ts_en = EVENT_MSG_BITS << CPSW_V1_MSG_TYPE_OFS;
1641 if (cpts_is_tx_enabled(cpsw->cpts))
1642 ts_en |= CPSW_V1_TS_TX_EN;
1644 if (cpts_is_rx_enabled(cpsw->cpts))
1645 ts_en |= CPSW_V1_TS_RX_EN;
1647 slave_write(slave, ts_en, CPSW1_TS_CTL);
1648 slave_write(slave, seq_id, CPSW1_TS_SEQ_LTYPE);
1651 static void cpsw_hwtstamp_v2(struct cpsw_priv *priv)
1653 struct cpsw_slave *slave;
1654 struct cpsw_common *cpsw = priv->cpsw;
1657 slave = &cpsw->slaves[cpsw_slave_index(cpsw, priv)];
1659 ctrl = slave_read(slave, CPSW2_CONTROL);
1660 switch (cpsw->version) {
1661 case CPSW_VERSION_2:
1662 ctrl &= ~CTRL_V2_ALL_TS_MASK;
1664 if (cpts_is_tx_enabled(cpsw->cpts))
1665 ctrl |= CTRL_V2_TX_TS_BITS;
1667 if (cpts_is_rx_enabled(cpsw->cpts))
1668 ctrl |= CTRL_V2_RX_TS_BITS;
1670 case CPSW_VERSION_3:
1672 ctrl &= ~CTRL_V3_ALL_TS_MASK;
1674 if (cpts_is_tx_enabled(cpsw->cpts))
1675 ctrl |= CTRL_V3_TX_TS_BITS;
1677 if (cpts_is_rx_enabled(cpsw->cpts))
1678 ctrl |= CTRL_V3_RX_TS_BITS;
1682 mtype = (30 << TS_SEQ_ID_OFFSET_SHIFT) | EVENT_MSG_BITS;
1684 slave_write(slave, mtype, CPSW2_TS_SEQ_MTYPE);
1685 slave_write(slave, ctrl, CPSW2_CONTROL);
1686 __raw_writel(ETH_P_1588, &cpsw->regs->ts_ltype);
1689 static int cpsw_hwtstamp_set(struct net_device *dev, struct ifreq *ifr)
1691 struct cpsw_priv *priv = netdev_priv(dev);
1692 struct hwtstamp_config cfg;
1693 struct cpsw_common *cpsw = priv->cpsw;
1694 struct cpts *cpts = cpsw->cpts;
1696 if (cpsw->version != CPSW_VERSION_1 &&
1697 cpsw->version != CPSW_VERSION_2 &&
1698 cpsw->version != CPSW_VERSION_3)
1701 if (copy_from_user(&cfg, ifr->ifr_data, sizeof(cfg)))
1704 /* reserved for future extensions */
1708 if (cfg.tx_type != HWTSTAMP_TX_OFF && cfg.tx_type != HWTSTAMP_TX_ON)
1711 switch (cfg.rx_filter) {
1712 case HWTSTAMP_FILTER_NONE:
1713 cpts_rx_enable(cpts, 0);
1715 case HWTSTAMP_FILTER_ALL:
1716 case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
1717 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
1718 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
1720 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
1721 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
1722 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
1723 case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
1724 case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
1725 case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
1726 case HWTSTAMP_FILTER_PTP_V2_EVENT:
1727 case HWTSTAMP_FILTER_PTP_V2_SYNC:
1728 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
1729 cpts_rx_enable(cpts, 1);
1730 cfg.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
1736 cpts_tx_enable(cpts, cfg.tx_type == HWTSTAMP_TX_ON);
1738 switch (cpsw->version) {
1739 case CPSW_VERSION_1:
1740 cpsw_hwtstamp_v1(cpsw);
1742 case CPSW_VERSION_2:
1743 case CPSW_VERSION_3:
1744 cpsw_hwtstamp_v2(priv);
1750 return copy_to_user(ifr->ifr_data, &cfg, sizeof(cfg)) ? -EFAULT : 0;
1753 static int cpsw_hwtstamp_get(struct net_device *dev, struct ifreq *ifr)
1755 struct cpsw_common *cpsw = ndev_to_cpsw(dev);
1756 struct cpts *cpts = cpsw->cpts;
1757 struct hwtstamp_config cfg;
1759 if (cpsw->version != CPSW_VERSION_1 &&
1760 cpsw->version != CPSW_VERSION_2 &&
1761 cpsw->version != CPSW_VERSION_3)
1765 cfg.tx_type = cpts_is_tx_enabled(cpts) ?
1766 HWTSTAMP_TX_ON : HWTSTAMP_TX_OFF;
1767 cfg.rx_filter = (cpts_is_rx_enabled(cpts) ?
1768 HWTSTAMP_FILTER_PTP_V2_EVENT : HWTSTAMP_FILTER_NONE);
1770 return copy_to_user(ifr->ifr_data, &cfg, sizeof(cfg)) ? -EFAULT : 0;
1773 static int cpsw_hwtstamp_get(struct net_device *dev, struct ifreq *ifr)
1778 static int cpsw_hwtstamp_set(struct net_device *dev, struct ifreq *ifr)
1782 #endif /*CONFIG_TI_CPTS*/
1784 static int cpsw_ndo_ioctl(struct net_device *dev, struct ifreq *req, int cmd)
1786 struct cpsw_priv *priv = netdev_priv(dev);
1787 struct cpsw_common *cpsw = priv->cpsw;
1788 int slave_no = cpsw_slave_index(cpsw, priv);
1790 if (!netif_running(dev))
1795 return cpsw_hwtstamp_set(dev, req);
1797 return cpsw_hwtstamp_get(dev, req);
1800 if (!cpsw->slaves[slave_no].phy)
1802 return phy_mii_ioctl(cpsw->slaves[slave_no].phy, req, cmd);
1805 static void cpsw_ndo_tx_timeout(struct net_device *ndev)
1807 struct cpsw_priv *priv = netdev_priv(ndev);
1808 struct cpsw_common *cpsw = priv->cpsw;
1811 cpsw_err(priv, tx_err, "transmit timeout, restarting dma\n");
1812 ndev->stats.tx_errors++;
1813 cpsw_intr_disable(cpsw);
1814 for (ch = 0; ch < cpsw->tx_ch_num; ch++) {
1815 cpdma_chan_stop(cpsw->txv[ch].ch);
1816 cpdma_chan_start(cpsw->txv[ch].ch);
1819 cpsw_intr_enable(cpsw);
1822 static int cpsw_ndo_set_mac_address(struct net_device *ndev, void *p)
1824 struct cpsw_priv *priv = netdev_priv(ndev);
1825 struct sockaddr *addr = (struct sockaddr *)p;
1826 struct cpsw_common *cpsw = priv->cpsw;
1831 if (!is_valid_ether_addr(addr->sa_data))
1832 return -EADDRNOTAVAIL;
1834 ret = pm_runtime_get_sync(cpsw->dev);
1836 pm_runtime_put_noidle(cpsw->dev);
1840 if (cpsw->data.dual_emac) {
1841 vid = cpsw->slaves[priv->emac_port].port_vlan;
1845 cpsw_ale_del_ucast(cpsw->ale, priv->mac_addr, HOST_PORT_NUM,
1847 cpsw_ale_add_ucast(cpsw->ale, addr->sa_data, HOST_PORT_NUM,
1850 memcpy(priv->mac_addr, addr->sa_data, ETH_ALEN);
1851 memcpy(ndev->dev_addr, priv->mac_addr, ETH_ALEN);
1852 for_each_slave(priv, cpsw_set_slave_mac, priv);
1854 pm_runtime_put(cpsw->dev);
1859 #ifdef CONFIG_NET_POLL_CONTROLLER
1860 static void cpsw_ndo_poll_controller(struct net_device *ndev)
1862 struct cpsw_common *cpsw = ndev_to_cpsw(ndev);
1864 cpsw_intr_disable(cpsw);
1865 cpsw_rx_interrupt(cpsw->irqs_table[0], cpsw);
1866 cpsw_tx_interrupt(cpsw->irqs_table[1], cpsw);
1867 cpsw_intr_enable(cpsw);
1871 static inline int cpsw_add_vlan_ale_entry(struct cpsw_priv *priv,
1875 int unreg_mcast_mask = 0;
1877 struct cpsw_common *cpsw = priv->cpsw;
1879 if (cpsw->data.dual_emac) {
1880 port_mask = (1 << (priv->emac_port + 1)) | ALE_PORT_HOST;
1882 if (priv->ndev->flags & IFF_ALLMULTI)
1883 unreg_mcast_mask = port_mask;
1885 port_mask = ALE_ALL_PORTS;
1887 if (priv->ndev->flags & IFF_ALLMULTI)
1888 unreg_mcast_mask = ALE_ALL_PORTS;
1890 unreg_mcast_mask = ALE_PORT_1 | ALE_PORT_2;
1893 ret = cpsw_ale_add_vlan(cpsw->ale, vid, port_mask, 0, port_mask,
1898 ret = cpsw_ale_add_ucast(cpsw->ale, priv->mac_addr,
1899 HOST_PORT_NUM, ALE_VLAN, vid);
1903 ret = cpsw_ale_add_mcast(cpsw->ale, priv->ndev->broadcast,
1904 port_mask, ALE_VLAN, vid, 0);
1906 goto clean_vlan_ucast;
1910 cpsw_ale_del_ucast(cpsw->ale, priv->mac_addr,
1911 HOST_PORT_NUM, ALE_VLAN, vid);
1913 cpsw_ale_del_vlan(cpsw->ale, vid, 0);
1917 static int cpsw_ndo_vlan_rx_add_vid(struct net_device *ndev,
1918 __be16 proto, u16 vid)
1920 struct cpsw_priv *priv = netdev_priv(ndev);
1921 struct cpsw_common *cpsw = priv->cpsw;
1924 if (vid == cpsw->data.default_vlan)
1927 ret = pm_runtime_get_sync(cpsw->dev);
1929 pm_runtime_put_noidle(cpsw->dev);
1933 if (cpsw->data.dual_emac) {
1934 /* In dual EMAC, reserved VLAN id should not be used for
1935 * creating VLAN interfaces as this can break the dual
1936 * EMAC port separation
1940 for (i = 0; i < cpsw->data.slaves; i++) {
1941 if (vid == cpsw->slaves[i].port_vlan)
1946 dev_info(priv->dev, "Adding vlanid %d to vlan filter\n", vid);
1947 ret = cpsw_add_vlan_ale_entry(priv, vid);
1949 pm_runtime_put(cpsw->dev);
1953 static int cpsw_ndo_vlan_rx_kill_vid(struct net_device *ndev,
1954 __be16 proto, u16 vid)
1956 struct cpsw_priv *priv = netdev_priv(ndev);
1957 struct cpsw_common *cpsw = priv->cpsw;
1960 if (vid == cpsw->data.default_vlan)
1963 ret = pm_runtime_get_sync(cpsw->dev);
1965 pm_runtime_put_noidle(cpsw->dev);
1969 if (cpsw->data.dual_emac) {
1972 for (i = 0; i < cpsw->data.slaves; i++) {
1973 if (vid == cpsw->slaves[i].port_vlan)
1978 dev_info(priv->dev, "removing vlanid %d from vlan filter\n", vid);
1979 ret = cpsw_ale_del_vlan(cpsw->ale, vid, 0);
1983 ret = cpsw_ale_del_ucast(cpsw->ale, priv->mac_addr,
1984 HOST_PORT_NUM, ALE_VLAN, vid);
1988 ret = cpsw_ale_del_mcast(cpsw->ale, priv->ndev->broadcast,
1990 pm_runtime_put(cpsw->dev);
1994 static int cpsw_ndo_set_tx_maxrate(struct net_device *ndev, int queue, u32 rate)
1996 struct cpsw_priv *priv = netdev_priv(ndev);
1997 struct cpsw_common *cpsw = priv->cpsw;
1998 struct cpsw_slave *slave;
2003 ch_rate = netdev_get_tx_queue(ndev, queue)->tx_maxrate;
2004 if (ch_rate == rate)
2007 ch_rate = rate * 1000;
2008 min_rate = cpdma_chan_get_min_rate(cpsw->dma);
2009 if ((ch_rate < min_rate && ch_rate)) {
2010 dev_err(priv->dev, "The channel rate cannot be less than %dMbps",
2015 if (rate > cpsw->speed) {
2016 dev_err(priv->dev, "The channel rate cannot be more than 2Gbps");
2020 ret = pm_runtime_get_sync(cpsw->dev);
2022 pm_runtime_put_noidle(cpsw->dev);
2026 ret = cpdma_chan_set_rate(cpsw->txv[queue].ch, ch_rate);
2027 pm_runtime_put(cpsw->dev);
2032 /* update rates for slaves tx queues */
2033 for (i = 0; i < cpsw->data.slaves; i++) {
2034 slave = &cpsw->slaves[i];
2038 netdev_get_tx_queue(slave->ndev, queue)->tx_maxrate = rate;
2041 cpsw_split_res(ndev);
2045 static const struct net_device_ops cpsw_netdev_ops = {
2046 .ndo_open = cpsw_ndo_open,
2047 .ndo_stop = cpsw_ndo_stop,
2048 .ndo_start_xmit = cpsw_ndo_start_xmit,
2049 .ndo_set_mac_address = cpsw_ndo_set_mac_address,
2050 .ndo_do_ioctl = cpsw_ndo_ioctl,
2051 .ndo_validate_addr = eth_validate_addr,
2052 .ndo_tx_timeout = cpsw_ndo_tx_timeout,
2053 .ndo_set_rx_mode = cpsw_ndo_set_rx_mode,
2054 .ndo_set_tx_maxrate = cpsw_ndo_set_tx_maxrate,
2055 #ifdef CONFIG_NET_POLL_CONTROLLER
2056 .ndo_poll_controller = cpsw_ndo_poll_controller,
2058 .ndo_vlan_rx_add_vid = cpsw_ndo_vlan_rx_add_vid,
2059 .ndo_vlan_rx_kill_vid = cpsw_ndo_vlan_rx_kill_vid,
2062 static int cpsw_get_regs_len(struct net_device *ndev)
2064 struct cpsw_common *cpsw = ndev_to_cpsw(ndev);
2066 return cpsw->data.ale_entries * ALE_ENTRY_WORDS * sizeof(u32);
2069 static void cpsw_get_regs(struct net_device *ndev,
2070 struct ethtool_regs *regs, void *p)
2073 struct cpsw_common *cpsw = ndev_to_cpsw(ndev);
2075 /* update CPSW IP version */
2076 regs->version = cpsw->version;
2078 cpsw_ale_dump(cpsw->ale, reg);
2081 static void cpsw_get_drvinfo(struct net_device *ndev,
2082 struct ethtool_drvinfo *info)
2084 struct cpsw_common *cpsw = ndev_to_cpsw(ndev);
2085 struct platform_device *pdev = to_platform_device(cpsw->dev);
2087 strlcpy(info->driver, "cpsw", sizeof(info->driver));
2088 strlcpy(info->version, "1.0", sizeof(info->version));
2089 strlcpy(info->bus_info, pdev->name, sizeof(info->bus_info));
2092 static u32 cpsw_get_msglevel(struct net_device *ndev)
2094 struct cpsw_priv *priv = netdev_priv(ndev);
2095 return priv->msg_enable;
2098 static void cpsw_set_msglevel(struct net_device *ndev, u32 value)
2100 struct cpsw_priv *priv = netdev_priv(ndev);
2101 priv->msg_enable = value;
2104 #if IS_ENABLED(CONFIG_TI_CPTS)
2105 static int cpsw_get_ts_info(struct net_device *ndev,
2106 struct ethtool_ts_info *info)
2108 struct cpsw_common *cpsw = ndev_to_cpsw(ndev);
2110 info->so_timestamping =
2111 SOF_TIMESTAMPING_TX_HARDWARE |
2112 SOF_TIMESTAMPING_TX_SOFTWARE |
2113 SOF_TIMESTAMPING_RX_HARDWARE |
2114 SOF_TIMESTAMPING_RX_SOFTWARE |
2115 SOF_TIMESTAMPING_SOFTWARE |
2116 SOF_TIMESTAMPING_RAW_HARDWARE;
2117 info->phc_index = cpsw->cpts->phc_index;
2119 (1 << HWTSTAMP_TX_OFF) |
2120 (1 << HWTSTAMP_TX_ON);
2122 (1 << HWTSTAMP_FILTER_NONE) |
2123 (1 << HWTSTAMP_FILTER_PTP_V2_EVENT);
2127 static int cpsw_get_ts_info(struct net_device *ndev,
2128 struct ethtool_ts_info *info)
2130 info->so_timestamping =
2131 SOF_TIMESTAMPING_TX_SOFTWARE |
2132 SOF_TIMESTAMPING_RX_SOFTWARE |
2133 SOF_TIMESTAMPING_SOFTWARE;
2134 info->phc_index = -1;
2136 info->rx_filters = 0;
2141 static int cpsw_get_link_ksettings(struct net_device *ndev,
2142 struct ethtool_link_ksettings *ecmd)
2144 struct cpsw_priv *priv = netdev_priv(ndev);
2145 struct cpsw_common *cpsw = priv->cpsw;
2146 int slave_no = cpsw_slave_index(cpsw, priv);
2148 if (cpsw->slaves[slave_no].phy)
2149 return phy_ethtool_ksettings_get(cpsw->slaves[slave_no].phy,
2155 static int cpsw_set_link_ksettings(struct net_device *ndev,
2156 const struct ethtool_link_ksettings *ecmd)
2158 struct cpsw_priv *priv = netdev_priv(ndev);
2159 struct cpsw_common *cpsw = priv->cpsw;
2160 int slave_no = cpsw_slave_index(cpsw, priv);
2162 if (cpsw->slaves[slave_no].phy)
2163 return phy_ethtool_ksettings_set(cpsw->slaves[slave_no].phy,
2169 static void cpsw_get_wol(struct net_device *ndev, struct ethtool_wolinfo *wol)
2171 struct cpsw_priv *priv = netdev_priv(ndev);
2172 struct cpsw_common *cpsw = priv->cpsw;
2173 int slave_no = cpsw_slave_index(cpsw, priv);
2178 if (cpsw->slaves[slave_no].phy)
2179 phy_ethtool_get_wol(cpsw->slaves[slave_no].phy, wol);
2182 static int cpsw_set_wol(struct net_device *ndev, struct ethtool_wolinfo *wol)
2184 struct cpsw_priv *priv = netdev_priv(ndev);
2185 struct cpsw_common *cpsw = priv->cpsw;
2186 int slave_no = cpsw_slave_index(cpsw, priv);
2188 if (cpsw->slaves[slave_no].phy)
2189 return phy_ethtool_set_wol(cpsw->slaves[slave_no].phy, wol);
2194 static void cpsw_get_pauseparam(struct net_device *ndev,
2195 struct ethtool_pauseparam *pause)
2197 struct cpsw_priv *priv = netdev_priv(ndev);
2199 pause->autoneg = AUTONEG_DISABLE;
2200 pause->rx_pause = priv->rx_pause ? true : false;
2201 pause->tx_pause = priv->tx_pause ? true : false;
2204 static int cpsw_set_pauseparam(struct net_device *ndev,
2205 struct ethtool_pauseparam *pause)
2207 struct cpsw_priv *priv = netdev_priv(ndev);
2210 priv->rx_pause = pause->rx_pause ? true : false;
2211 priv->tx_pause = pause->tx_pause ? true : false;
2213 for_each_slave(priv, _cpsw_adjust_link, priv, &link);
2217 static int cpsw_ethtool_op_begin(struct net_device *ndev)
2219 struct cpsw_priv *priv = netdev_priv(ndev);
2220 struct cpsw_common *cpsw = priv->cpsw;
2223 ret = pm_runtime_get_sync(cpsw->dev);
2225 cpsw_err(priv, drv, "ethtool begin failed %d\n", ret);
2226 pm_runtime_put_noidle(cpsw->dev);
2232 static void cpsw_ethtool_op_complete(struct net_device *ndev)
2234 struct cpsw_priv *priv = netdev_priv(ndev);
2237 ret = pm_runtime_put(priv->cpsw->dev);
2239 cpsw_err(priv, drv, "ethtool complete failed %d\n", ret);
2242 static void cpsw_get_channels(struct net_device *ndev,
2243 struct ethtool_channels *ch)
2245 struct cpsw_common *cpsw = ndev_to_cpsw(ndev);
2247 ch->max_combined = 0;
2248 ch->max_rx = CPSW_MAX_QUEUES;
2249 ch->max_tx = CPSW_MAX_QUEUES;
2251 ch->other_count = 0;
2252 ch->rx_count = cpsw->rx_ch_num;
2253 ch->tx_count = cpsw->tx_ch_num;
2254 ch->combined_count = 0;
2257 static int cpsw_check_ch_settings(struct cpsw_common *cpsw,
2258 struct ethtool_channels *ch)
2260 if (ch->combined_count)
2263 /* verify we have at least one channel in each direction */
2264 if (!ch->rx_count || !ch->tx_count)
2267 if (ch->rx_count > cpsw->data.channels ||
2268 ch->tx_count > cpsw->data.channels)
2274 static int cpsw_update_channels_res(struct cpsw_priv *priv, int ch_num, int rx)
2276 int (*poll)(struct napi_struct *, int);
2277 struct cpsw_common *cpsw = priv->cpsw;
2278 void (*handler)(void *, int, int);
2279 struct netdev_queue *queue;
2280 struct cpsw_vector *vec;
2284 ch = &cpsw->rx_ch_num;
2286 handler = cpsw_rx_handler;
2287 poll = cpsw_rx_poll;
2289 ch = &cpsw->tx_ch_num;
2291 handler = cpsw_tx_handler;
2292 poll = cpsw_tx_poll;
2295 while (*ch < ch_num) {
2296 vec[*ch].ch = cpdma_chan_create(cpsw->dma, *ch, handler, rx);
2297 queue = netdev_get_tx_queue(priv->ndev, *ch);
2298 queue->tx_maxrate = 0;
2300 if (IS_ERR(vec[*ch].ch))
2301 return PTR_ERR(vec[*ch].ch);
2306 cpsw_info(priv, ifup, "created new %d %s channel\n", *ch,
2307 (rx ? "rx" : "tx"));
2311 while (*ch > ch_num) {
2314 ret = cpdma_chan_destroy(vec[*ch].ch);
2318 cpsw_info(priv, ifup, "destroyed %d %s channel\n", *ch,
2319 (rx ? "rx" : "tx"));
2325 static int cpsw_update_channels(struct cpsw_priv *priv,
2326 struct ethtool_channels *ch)
2330 ret = cpsw_update_channels_res(priv, ch->rx_count, 1);
2334 ret = cpsw_update_channels_res(priv, ch->tx_count, 0);
2341 static void cpsw_suspend_data_pass(struct net_device *ndev)
2343 struct cpsw_common *cpsw = ndev_to_cpsw(ndev);
2344 struct cpsw_slave *slave;
2347 /* Disable NAPI scheduling */
2348 cpsw_intr_disable(cpsw);
2350 /* Stop all transmit queues for every network device.
2351 * Disable re-using rx descriptors with dormant_on.
2353 for (i = cpsw->data.slaves, slave = cpsw->slaves; i; i--, slave++) {
2354 if (!(slave->ndev && netif_running(slave->ndev)))
2357 netif_tx_stop_all_queues(slave->ndev);
2358 netif_dormant_on(slave->ndev);
2361 /* Handle rest of tx packets and stop cpdma channels */
2362 cpdma_ctlr_stop(cpsw->dma);
2365 static int cpsw_resume_data_pass(struct net_device *ndev)
2367 struct cpsw_priv *priv = netdev_priv(ndev);
2368 struct cpsw_common *cpsw = priv->cpsw;
2369 struct cpsw_slave *slave;
2372 /* Allow rx packets handling */
2373 for (i = cpsw->data.slaves, slave = cpsw->slaves; i; i--, slave++)
2374 if (slave->ndev && netif_running(slave->ndev))
2375 netif_dormant_off(slave->ndev);
2377 /* After this receive is started */
2378 if (cpsw->usage_count) {
2379 ret = cpsw_fill_rx_channels(priv);
2383 cpdma_ctlr_start(cpsw->dma);
2384 cpsw_intr_enable(cpsw);
2387 /* Resume transmit for every affected interface */
2388 for (i = cpsw->data.slaves, slave = cpsw->slaves; i; i--, slave++)
2389 if (slave->ndev && netif_running(slave->ndev))
2390 netif_tx_start_all_queues(slave->ndev);
2395 static int cpsw_set_channels(struct net_device *ndev,
2396 struct ethtool_channels *chs)
2398 struct cpsw_priv *priv = netdev_priv(ndev);
2399 struct cpsw_common *cpsw = priv->cpsw;
2400 struct cpsw_slave *slave;
2403 ret = cpsw_check_ch_settings(cpsw, chs);
2407 cpsw_suspend_data_pass(ndev);
2408 ret = cpsw_update_channels(priv, chs);
2412 for (i = cpsw->data.slaves, slave = cpsw->slaves; i; i--, slave++) {
2413 if (!(slave->ndev && netif_running(slave->ndev)))
2416 /* Inform stack about new count of queues */
2417 ret = netif_set_real_num_tx_queues(slave->ndev,
2420 dev_err(priv->dev, "cannot set real number of tx queues\n");
2424 ret = netif_set_real_num_rx_queues(slave->ndev,
2427 dev_err(priv->dev, "cannot set real number of rx queues\n");
2432 if (cpsw->usage_count)
2433 cpsw_split_res(ndev);
2435 ret = cpsw_resume_data_pass(ndev);
2439 dev_err(priv->dev, "cannot update channels number, closing device\n");
2444 static int cpsw_get_eee(struct net_device *ndev, struct ethtool_eee *edata)
2446 struct cpsw_priv *priv = netdev_priv(ndev);
2447 struct cpsw_common *cpsw = priv->cpsw;
2448 int slave_no = cpsw_slave_index(cpsw, priv);
2450 if (cpsw->slaves[slave_no].phy)
2451 return phy_ethtool_get_eee(cpsw->slaves[slave_no].phy, edata);
2456 static int cpsw_set_eee(struct net_device *ndev, struct ethtool_eee *edata)
2458 struct cpsw_priv *priv = netdev_priv(ndev);
2459 struct cpsw_common *cpsw = priv->cpsw;
2460 int slave_no = cpsw_slave_index(cpsw, priv);
2462 if (cpsw->slaves[slave_no].phy)
2463 return phy_ethtool_set_eee(cpsw->slaves[slave_no].phy, edata);
2468 static int cpsw_nway_reset(struct net_device *ndev)
2470 struct cpsw_priv *priv = netdev_priv(ndev);
2471 struct cpsw_common *cpsw = priv->cpsw;
2472 int slave_no = cpsw_slave_index(cpsw, priv);
2474 if (cpsw->slaves[slave_no].phy)
2475 return genphy_restart_aneg(cpsw->slaves[slave_no].phy);
2480 static void cpsw_get_ringparam(struct net_device *ndev,
2481 struct ethtool_ringparam *ering)
2483 struct cpsw_priv *priv = netdev_priv(ndev);
2484 struct cpsw_common *cpsw = priv->cpsw;
2487 ering->tx_max_pending = 0;
2488 ering->tx_pending = cpdma_get_num_tx_descs(cpsw->dma);
2489 ering->rx_max_pending = descs_pool_size - CPSW_MAX_QUEUES;
2490 ering->rx_pending = cpdma_get_num_rx_descs(cpsw->dma);
2493 static int cpsw_set_ringparam(struct net_device *ndev,
2494 struct ethtool_ringparam *ering)
2496 struct cpsw_priv *priv = netdev_priv(ndev);
2497 struct cpsw_common *cpsw = priv->cpsw;
2500 /* ignore ering->tx_pending - only rx_pending adjustment is supported */
2502 if (ering->rx_mini_pending || ering->rx_jumbo_pending ||
2503 ering->rx_pending < CPSW_MAX_QUEUES ||
2504 ering->rx_pending > (descs_pool_size - CPSW_MAX_QUEUES))
2507 if (ering->rx_pending == cpdma_get_num_rx_descs(cpsw->dma))
2510 cpsw_suspend_data_pass(ndev);
2512 cpdma_set_num_rx_descs(cpsw->dma, ering->rx_pending);
2514 if (cpsw->usage_count)
2515 cpdma_chan_split_pool(cpsw->dma);
2517 ret = cpsw_resume_data_pass(ndev);
2521 dev_err(&ndev->dev, "cannot set ring params, closing device\n");
2526 static const struct ethtool_ops cpsw_ethtool_ops = {
2527 .get_drvinfo = cpsw_get_drvinfo,
2528 .get_msglevel = cpsw_get_msglevel,
2529 .set_msglevel = cpsw_set_msglevel,
2530 .get_link = ethtool_op_get_link,
2531 .get_ts_info = cpsw_get_ts_info,
2532 .get_coalesce = cpsw_get_coalesce,
2533 .set_coalesce = cpsw_set_coalesce,
2534 .get_sset_count = cpsw_get_sset_count,
2535 .get_strings = cpsw_get_strings,
2536 .get_ethtool_stats = cpsw_get_ethtool_stats,
2537 .get_pauseparam = cpsw_get_pauseparam,
2538 .set_pauseparam = cpsw_set_pauseparam,
2539 .get_wol = cpsw_get_wol,
2540 .set_wol = cpsw_set_wol,
2541 .get_regs_len = cpsw_get_regs_len,
2542 .get_regs = cpsw_get_regs,
2543 .begin = cpsw_ethtool_op_begin,
2544 .complete = cpsw_ethtool_op_complete,
2545 .get_channels = cpsw_get_channels,
2546 .set_channels = cpsw_set_channels,
2547 .get_link_ksettings = cpsw_get_link_ksettings,
2548 .set_link_ksettings = cpsw_set_link_ksettings,
2549 .get_eee = cpsw_get_eee,
2550 .set_eee = cpsw_set_eee,
2551 .nway_reset = cpsw_nway_reset,
2552 .get_ringparam = cpsw_get_ringparam,
2553 .set_ringparam = cpsw_set_ringparam,
2556 static void cpsw_slave_init(struct cpsw_slave *slave, struct cpsw_common *cpsw,
2557 u32 slave_reg_ofs, u32 sliver_reg_ofs)
2559 void __iomem *regs = cpsw->regs;
2560 int slave_num = slave->slave_num;
2561 struct cpsw_slave_data *data = cpsw->data.slave_data + slave_num;
2564 slave->regs = regs + slave_reg_ofs;
2565 slave->sliver = regs + sliver_reg_ofs;
2566 slave->port_vlan = data->dual_emac_res_vlan;
2569 static int cpsw_probe_dt(struct cpsw_platform_data *data,
2570 struct platform_device *pdev)
2572 struct device_node *node = pdev->dev.of_node;
2573 struct device_node *slave_node;
2580 if (of_property_read_u32(node, "slaves", &prop)) {
2581 dev_err(&pdev->dev, "Missing slaves property in the DT.\n");
2584 data->slaves = prop;
2586 if (of_property_read_u32(node, "active_slave", &prop)) {
2587 dev_err(&pdev->dev, "Missing active_slave property in the DT.\n");
2590 data->active_slave = prop;
2592 data->slave_data = devm_kzalloc(&pdev->dev, data->slaves
2593 * sizeof(struct cpsw_slave_data),
2595 if (!data->slave_data)
2598 if (of_property_read_u32(node, "cpdma_channels", &prop)) {
2599 dev_err(&pdev->dev, "Missing cpdma_channels property in the DT.\n");
2602 data->channels = prop;
2604 if (of_property_read_u32(node, "ale_entries", &prop)) {
2605 dev_err(&pdev->dev, "Missing ale_entries property in the DT.\n");
2608 data->ale_entries = prop;
2610 if (of_property_read_u32(node, "bd_ram_size", &prop)) {
2611 dev_err(&pdev->dev, "Missing bd_ram_size property in the DT.\n");
2614 data->bd_ram_size = prop;
2616 if (of_property_read_u32(node, "mac_control", &prop)) {
2617 dev_err(&pdev->dev, "Missing mac_control property in the DT.\n");
2620 data->mac_control = prop;
2622 if (of_property_read_bool(node, "dual_emac"))
2623 data->dual_emac = 1;
2626 * Populate all the child nodes here...
2628 ret = of_platform_populate(node, NULL, NULL, &pdev->dev);
2629 /* We do not want to force this, as in some cases may not have child */
2631 dev_warn(&pdev->dev, "Doesn't have any child node\n");
2633 for_each_available_child_of_node(node, slave_node) {
2634 struct cpsw_slave_data *slave_data = data->slave_data + i;
2635 const void *mac_addr = NULL;
2639 /* This is no slave child node, continue */
2640 if (strcmp(slave_node->name, "slave"))
2643 slave_data->phy_node = of_parse_phandle(slave_node,
2645 parp = of_get_property(slave_node, "phy_id", &lenp);
2646 if (slave_data->phy_node) {
2648 "slave[%d] using phy-handle=\"%s\"\n",
2649 i, slave_data->phy_node->full_name);
2650 } else if (of_phy_is_fixed_link(slave_node)) {
2651 /* In the case of a fixed PHY, the DT node associated
2652 * to the PHY is the Ethernet MAC DT node.
2654 ret = of_phy_register_fixed_link(slave_node);
2656 if (ret != -EPROBE_DEFER)
2657 dev_err(&pdev->dev, "failed to register fixed-link phy: %d\n", ret);
2660 slave_data->phy_node = of_node_get(slave_node);
2663 struct device_node *mdio_node;
2664 struct platform_device *mdio;
2666 if (lenp != (sizeof(__be32) * 2)) {
2667 dev_err(&pdev->dev, "Invalid slave[%d] phy_id property\n", i);
2670 mdio_node = of_find_node_by_phandle(be32_to_cpup(parp));
2671 phyid = be32_to_cpup(parp+1);
2672 mdio = of_find_device_by_node(mdio_node);
2673 of_node_put(mdio_node);
2675 dev_err(&pdev->dev, "Missing mdio platform device\n");
2678 snprintf(slave_data->phy_id, sizeof(slave_data->phy_id),
2679 PHY_ID_FMT, mdio->name, phyid);
2680 put_device(&mdio->dev);
2683 "No slave[%d] phy_id, phy-handle, or fixed-link property\n",
2687 slave_data->phy_if = of_get_phy_mode(slave_node);
2688 if (slave_data->phy_if < 0) {
2689 dev_err(&pdev->dev, "Missing or malformed slave[%d] phy-mode property\n",
2691 return slave_data->phy_if;
2695 mac_addr = of_get_mac_address(slave_node);
2697 memcpy(slave_data->mac_addr, mac_addr, ETH_ALEN);
2699 ret = ti_cm_get_macid(&pdev->dev, i,
2700 slave_data->mac_addr);
2704 if (data->dual_emac) {
2705 if (of_property_read_u32(slave_node, "dual_emac_res_vlan",
2707 dev_err(&pdev->dev, "Missing dual_emac_res_vlan in DT.\n");
2708 slave_data->dual_emac_res_vlan = i+1;
2709 dev_err(&pdev->dev, "Using %d as Reserved VLAN for %d slave\n",
2710 slave_data->dual_emac_res_vlan, i);
2712 slave_data->dual_emac_res_vlan = prop;
2717 if (i == data->slaves)
2724 static void cpsw_remove_dt(struct platform_device *pdev)
2726 struct net_device *ndev = platform_get_drvdata(pdev);
2727 struct cpsw_common *cpsw = ndev_to_cpsw(ndev);
2728 struct cpsw_platform_data *data = &cpsw->data;
2729 struct device_node *node = pdev->dev.of_node;
2730 struct device_node *slave_node;
2733 for_each_available_child_of_node(node, slave_node) {
2734 struct cpsw_slave_data *slave_data = &data->slave_data[i];
2736 if (strcmp(slave_node->name, "slave"))
2739 if (of_phy_is_fixed_link(slave_node))
2740 of_phy_deregister_fixed_link(slave_node);
2742 of_node_put(slave_data->phy_node);
2745 if (i == data->slaves)
2749 of_platform_depopulate(&pdev->dev);
2752 static int cpsw_probe_dual_emac(struct cpsw_priv *priv)
2754 struct cpsw_common *cpsw = priv->cpsw;
2755 struct cpsw_platform_data *data = &cpsw->data;
2756 struct net_device *ndev;
2757 struct cpsw_priv *priv_sl2;
2760 ndev = alloc_etherdev_mq(sizeof(struct cpsw_priv), CPSW_MAX_QUEUES);
2762 dev_err(cpsw->dev, "cpsw: error allocating net_device\n");
2766 priv_sl2 = netdev_priv(ndev);
2767 priv_sl2->cpsw = cpsw;
2768 priv_sl2->ndev = ndev;
2769 priv_sl2->dev = &ndev->dev;
2770 priv_sl2->msg_enable = netif_msg_init(debug_level, CPSW_DEBUG);
2772 if (is_valid_ether_addr(data->slave_data[1].mac_addr)) {
2773 memcpy(priv_sl2->mac_addr, data->slave_data[1].mac_addr,
2775 dev_info(cpsw->dev, "cpsw: Detected MACID = %pM\n",
2776 priv_sl2->mac_addr);
2778 random_ether_addr(priv_sl2->mac_addr);
2779 dev_info(cpsw->dev, "cpsw: Random MACID = %pM\n",
2780 priv_sl2->mac_addr);
2782 memcpy(ndev->dev_addr, priv_sl2->mac_addr, ETH_ALEN);
2784 priv_sl2->emac_port = 1;
2785 cpsw->slaves[1].ndev = ndev;
2786 ndev->features |= NETIF_F_HW_VLAN_CTAG_FILTER;
2788 ndev->netdev_ops = &cpsw_netdev_ops;
2789 ndev->ethtool_ops = &cpsw_ethtool_ops;
2791 /* register the network device */
2792 SET_NETDEV_DEV(ndev, cpsw->dev);
2793 ret = register_netdev(ndev);
2795 dev_err(cpsw->dev, "cpsw: error registering net device\n");
2803 #define CPSW_QUIRK_IRQ BIT(0)
2805 static struct platform_device_id cpsw_devtype[] = {
2807 /* keep it for existing comaptibles */
2809 .driver_data = CPSW_QUIRK_IRQ,
2811 .name = "am335x-cpsw",
2812 .driver_data = CPSW_QUIRK_IRQ,
2814 .name = "am4372-cpsw",
2817 .name = "dra7-cpsw",
2823 MODULE_DEVICE_TABLE(platform, cpsw_devtype);
2832 static const struct of_device_id cpsw_of_mtable[] = {
2833 { .compatible = "ti,cpsw", .data = &cpsw_devtype[CPSW], },
2834 { .compatible = "ti,am335x-cpsw", .data = &cpsw_devtype[AM335X_CPSW], },
2835 { .compatible = "ti,am4372-cpsw", .data = &cpsw_devtype[AM4372_CPSW], },
2836 { .compatible = "ti,dra7-cpsw", .data = &cpsw_devtype[DRA7_CPSW], },
2839 MODULE_DEVICE_TABLE(of, cpsw_of_mtable);
2841 static int cpsw_probe(struct platform_device *pdev)
2844 struct cpsw_platform_data *data;
2845 struct net_device *ndev;
2846 struct cpsw_priv *priv;
2847 struct cpdma_params dma_params;
2848 struct cpsw_ale_params ale_params;
2849 void __iomem *ss_regs;
2850 void __iomem *cpts_regs;
2851 struct resource *res, *ss_res;
2852 const struct of_device_id *of_id;
2853 struct gpio_descs *mode;
2854 u32 slave_offset, sliver_offset, slave_size;
2855 struct cpsw_common *cpsw;
2859 cpsw = devm_kzalloc(&pdev->dev, sizeof(struct cpsw_common), GFP_KERNEL);
2863 cpsw->dev = &pdev->dev;
2865 ndev = alloc_etherdev_mq(sizeof(struct cpsw_priv), CPSW_MAX_QUEUES);
2867 dev_err(&pdev->dev, "error allocating net_device\n");
2871 platform_set_drvdata(pdev, ndev);
2872 priv = netdev_priv(ndev);
2875 priv->dev = &ndev->dev;
2876 priv->msg_enable = netif_msg_init(debug_level, CPSW_DEBUG);
2877 cpsw->rx_packet_max = max(rx_packet_max, 128);
2879 mode = devm_gpiod_get_array_optional(&pdev->dev, "mode", GPIOD_OUT_LOW);
2881 ret = PTR_ERR(mode);
2882 dev_err(&pdev->dev, "gpio request failed, ret %d\n", ret);
2883 goto clean_ndev_ret;
2887 * This may be required here for child devices.
2889 pm_runtime_enable(&pdev->dev);
2891 /* Select default pin state */
2892 pinctrl_pm_select_default_state(&pdev->dev);
2894 /* Need to enable clocks with runtime PM api to access module
2897 ret = pm_runtime_get_sync(&pdev->dev);
2899 pm_runtime_put_noidle(&pdev->dev);
2900 goto clean_runtime_disable_ret;
2903 ret = cpsw_probe_dt(&cpsw->data, pdev);
2908 cpsw->rx_ch_num = 1;
2909 cpsw->tx_ch_num = 1;
2911 if (is_valid_ether_addr(data->slave_data[0].mac_addr)) {
2912 memcpy(priv->mac_addr, data->slave_data[0].mac_addr, ETH_ALEN);
2913 dev_info(&pdev->dev, "Detected MACID = %pM\n", priv->mac_addr);
2915 eth_random_addr(priv->mac_addr);
2916 dev_info(&pdev->dev, "Random MACID = %pM\n", priv->mac_addr);
2919 memcpy(ndev->dev_addr, priv->mac_addr, ETH_ALEN);
2921 cpsw->slaves = devm_kzalloc(&pdev->dev,
2922 sizeof(struct cpsw_slave) * data->slaves,
2924 if (!cpsw->slaves) {
2928 for (i = 0; i < data->slaves; i++)
2929 cpsw->slaves[i].slave_num = i;
2931 cpsw->slaves[0].ndev = ndev;
2932 priv->emac_port = 0;
2934 clk = devm_clk_get(&pdev->dev, "fck");
2936 dev_err(priv->dev, "fck is not found\n");
2940 cpsw->bus_freq_mhz = clk_get_rate(clk) / 1000000;
2942 ss_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2943 ss_regs = devm_ioremap_resource(&pdev->dev, ss_res);
2944 if (IS_ERR(ss_regs)) {
2945 ret = PTR_ERR(ss_regs);
2948 cpsw->regs = ss_regs;
2950 cpsw->version = readl(&cpsw->regs->id_ver);
2952 res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
2953 cpsw->wr_regs = devm_ioremap_resource(&pdev->dev, res);
2954 if (IS_ERR(cpsw->wr_regs)) {
2955 ret = PTR_ERR(cpsw->wr_regs);
2959 memset(&dma_params, 0, sizeof(dma_params));
2960 memset(&ale_params, 0, sizeof(ale_params));
2962 switch (cpsw->version) {
2963 case CPSW_VERSION_1:
2964 cpsw->host_port_regs = ss_regs + CPSW1_HOST_PORT_OFFSET;
2965 cpts_regs = ss_regs + CPSW1_CPTS_OFFSET;
2966 cpsw->hw_stats = ss_regs + CPSW1_HW_STATS;
2967 dma_params.dmaregs = ss_regs + CPSW1_CPDMA_OFFSET;
2968 dma_params.txhdp = ss_regs + CPSW1_STATERAM_OFFSET;
2969 ale_params.ale_regs = ss_regs + CPSW1_ALE_OFFSET;
2970 slave_offset = CPSW1_SLAVE_OFFSET;
2971 slave_size = CPSW1_SLAVE_SIZE;
2972 sliver_offset = CPSW1_SLIVER_OFFSET;
2973 dma_params.desc_mem_phys = 0;
2975 case CPSW_VERSION_2:
2976 case CPSW_VERSION_3:
2977 case CPSW_VERSION_4:
2978 cpsw->host_port_regs = ss_regs + CPSW2_HOST_PORT_OFFSET;
2979 cpts_regs = ss_regs + CPSW2_CPTS_OFFSET;
2980 cpsw->hw_stats = ss_regs + CPSW2_HW_STATS;
2981 dma_params.dmaregs = ss_regs + CPSW2_CPDMA_OFFSET;
2982 dma_params.txhdp = ss_regs + CPSW2_STATERAM_OFFSET;
2983 ale_params.ale_regs = ss_regs + CPSW2_ALE_OFFSET;
2984 slave_offset = CPSW2_SLAVE_OFFSET;
2985 slave_size = CPSW2_SLAVE_SIZE;
2986 sliver_offset = CPSW2_SLIVER_OFFSET;
2987 dma_params.desc_mem_phys =
2988 (u32 __force) ss_res->start + CPSW2_BD_OFFSET;
2991 dev_err(priv->dev, "unknown version 0x%08x\n", cpsw->version);
2995 for (i = 0; i < cpsw->data.slaves; i++) {
2996 struct cpsw_slave *slave = &cpsw->slaves[i];
2998 cpsw_slave_init(slave, cpsw, slave_offset, sliver_offset);
2999 slave_offset += slave_size;
3000 sliver_offset += SLIVER_SIZE;
3003 dma_params.dev = &pdev->dev;
3004 dma_params.rxthresh = dma_params.dmaregs + CPDMA_RXTHRESH;
3005 dma_params.rxfree = dma_params.dmaregs + CPDMA_RXFREE;
3006 dma_params.rxhdp = dma_params.txhdp + CPDMA_RXHDP;
3007 dma_params.txcp = dma_params.txhdp + CPDMA_TXCP;
3008 dma_params.rxcp = dma_params.txhdp + CPDMA_RXCP;
3010 dma_params.num_chan = data->channels;
3011 dma_params.has_soft_reset = true;
3012 dma_params.min_packet_size = CPSW_MIN_PACKET_SIZE;
3013 dma_params.desc_mem_size = data->bd_ram_size;
3014 dma_params.desc_align = 16;
3015 dma_params.has_ext_regs = true;
3016 dma_params.desc_hw_addr = dma_params.desc_mem_phys;
3017 dma_params.bus_freq_mhz = cpsw->bus_freq_mhz;
3018 dma_params.descs_pool_size = descs_pool_size;
3020 cpsw->dma = cpdma_ctlr_create(&dma_params);
3022 dev_err(priv->dev, "error initializing dma\n");
3027 cpsw->txv[0].ch = cpdma_chan_create(cpsw->dma, 0, cpsw_tx_handler, 0);
3028 cpsw->rxv[0].ch = cpdma_chan_create(cpsw->dma, 0, cpsw_rx_handler, 1);
3029 if (WARN_ON(!cpsw->rxv[0].ch || !cpsw->txv[0].ch)) {
3030 dev_err(priv->dev, "error initializing dma channels\n");
3035 ale_params.dev = &pdev->dev;
3036 ale_params.ale_ageout = ale_ageout;
3037 ale_params.ale_entries = data->ale_entries;
3038 ale_params.ale_ports = data->slaves;
3040 cpsw->ale = cpsw_ale_create(&ale_params);
3042 dev_err(priv->dev, "error initializing ale engine\n");
3047 cpsw->cpts = cpts_create(cpsw->dev, cpts_regs, cpsw->dev->of_node);
3048 if (IS_ERR(cpsw->cpts)) {
3049 ret = PTR_ERR(cpsw->cpts);
3053 ndev->irq = platform_get_irq(pdev, 1);
3054 if (ndev->irq < 0) {
3055 dev_err(priv->dev, "error getting irq resource\n");
3060 of_id = of_match_device(cpsw_of_mtable, &pdev->dev);
3062 pdev->id_entry = of_id->data;
3063 if (pdev->id_entry->driver_data)
3064 cpsw->quirk_irq = true;
3067 /* Grab RX and TX IRQs. Note that we also have RX_THRESHOLD and
3068 * MISC IRQs which are always kept disabled with this driver so
3069 * we will not request them.
3071 * If anyone wants to implement support for those, make sure to
3072 * first request and append them to irqs_table array.
3076 irq = platform_get_irq(pdev, 1);
3082 cpsw->irqs_table[0] = irq;
3083 ret = devm_request_irq(&pdev->dev, irq, cpsw_rx_interrupt,
3084 0, dev_name(&pdev->dev), cpsw);
3086 dev_err(priv->dev, "error attaching irq (%d)\n", ret);
3091 irq = platform_get_irq(pdev, 2);
3097 cpsw->irqs_table[1] = irq;
3098 ret = devm_request_irq(&pdev->dev, irq, cpsw_tx_interrupt,
3099 0, dev_name(&pdev->dev), cpsw);
3101 dev_err(priv->dev, "error attaching irq (%d)\n", ret);
3105 ndev->features |= NETIF_F_HW_VLAN_CTAG_FILTER;
3107 ndev->netdev_ops = &cpsw_netdev_ops;
3108 ndev->ethtool_ops = &cpsw_ethtool_ops;
3109 netif_napi_add(ndev, &cpsw->napi_rx, cpsw_rx_poll, CPSW_POLL_WEIGHT);
3110 netif_tx_napi_add(ndev, &cpsw->napi_tx, cpsw_tx_poll, CPSW_POLL_WEIGHT);
3111 cpsw_split_res(ndev);
3113 /* register the network device */
3114 SET_NETDEV_DEV(ndev, &pdev->dev);
3115 ret = register_netdev(ndev);
3117 dev_err(priv->dev, "error registering net device\n");
3122 cpsw_notice(priv, probe,
3123 "initialized device (regs %pa, irq %d, pool size %d)\n",
3124 &ss_res->start, ndev->irq, dma_params.descs_pool_size);
3125 if (cpsw->data.dual_emac) {
3126 ret = cpsw_probe_dual_emac(priv);
3128 cpsw_err(priv, probe, "error probe slave 2 emac interface\n");
3129 goto clean_unregister_netdev_ret;
3133 pm_runtime_put(&pdev->dev);
3137 clean_unregister_netdev_ret:
3138 unregister_netdev(ndev);
3140 cpsw_ale_destroy(cpsw->ale);
3142 cpdma_ctlr_destroy(cpsw->dma);
3144 cpsw_remove_dt(pdev);
3145 pm_runtime_put_sync(&pdev->dev);
3146 clean_runtime_disable_ret:
3147 pm_runtime_disable(&pdev->dev);
3149 free_netdev(priv->ndev);
3153 static int cpsw_remove(struct platform_device *pdev)
3155 struct net_device *ndev = platform_get_drvdata(pdev);
3156 struct cpsw_common *cpsw = ndev_to_cpsw(ndev);
3159 ret = pm_runtime_get_sync(&pdev->dev);
3161 pm_runtime_put_noidle(&pdev->dev);
3165 if (cpsw->data.dual_emac)
3166 unregister_netdev(cpsw->slaves[1].ndev);
3167 unregister_netdev(ndev);
3169 cpts_release(cpsw->cpts);
3170 cpsw_ale_destroy(cpsw->ale);
3171 cpdma_ctlr_destroy(cpsw->dma);
3172 cpsw_remove_dt(pdev);
3173 pm_runtime_put_sync(&pdev->dev);
3174 pm_runtime_disable(&pdev->dev);
3175 if (cpsw->data.dual_emac)
3176 free_netdev(cpsw->slaves[1].ndev);
3181 #ifdef CONFIG_PM_SLEEP
3182 static int cpsw_suspend(struct device *dev)
3184 struct platform_device *pdev = to_platform_device(dev);
3185 struct net_device *ndev = platform_get_drvdata(pdev);
3186 struct cpsw_common *cpsw = ndev_to_cpsw(ndev);
3188 if (cpsw->data.dual_emac) {
3191 for (i = 0; i < cpsw->data.slaves; i++) {
3192 if (netif_running(cpsw->slaves[i].ndev))
3193 cpsw_ndo_stop(cpsw->slaves[i].ndev);
3196 if (netif_running(ndev))
3197 cpsw_ndo_stop(ndev);
3200 /* Select sleep pin state */
3201 pinctrl_pm_select_sleep_state(dev);
3206 static int cpsw_resume(struct device *dev)
3208 struct platform_device *pdev = to_platform_device(dev);
3209 struct net_device *ndev = platform_get_drvdata(pdev);
3210 struct cpsw_common *cpsw = ndev_to_cpsw(ndev);
3212 /* Select default pin state */
3213 pinctrl_pm_select_default_state(dev);
3215 /* shut up ASSERT_RTNL() warning in netif_set_real_num_tx/rx_queues */
3217 if (cpsw->data.dual_emac) {
3220 for (i = 0; i < cpsw->data.slaves; i++) {
3221 if (netif_running(cpsw->slaves[i].ndev))
3222 cpsw_ndo_open(cpsw->slaves[i].ndev);
3225 if (netif_running(ndev))
3226 cpsw_ndo_open(ndev);
3234 static SIMPLE_DEV_PM_OPS(cpsw_pm_ops, cpsw_suspend, cpsw_resume);
3236 static struct platform_driver cpsw_driver = {
3240 .of_match_table = cpsw_of_mtable,
3242 .probe = cpsw_probe,
3243 .remove = cpsw_remove,
3246 module_platform_driver(cpsw_driver);
3248 MODULE_LICENSE("GPL");
3249 MODULE_AUTHOR("Cyril Chemparathy <cyril@ti.com>");
3250 MODULE_AUTHOR("Mugunthan V N <mugunthanvnm@ti.com>");
3251 MODULE_DESCRIPTION("TI CPSW Ethernet driver");