2 * Copyright 2007-11 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
12 * The above copyright notice and this permission notice shall be included in
13 * all copies or substantial portions of the Software.
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21 * OTHER DEALINGS IN THE SOFTWARE.
23 * Authors: Dave Airlie
27 #include <drm/drm_crtc_helper.h>
28 #include <drm/radeon_drm.h>
31 #include <linux/backlight.h>
33 extern int atom_debug;
36 radeon_atom_get_backlight_level_from_reg(struct radeon_device *rdev)
41 if (rdev->family >= CHIP_R600)
42 bios_2_scratch = RREG32(R600_BIOS_2_SCRATCH);
44 bios_2_scratch = RREG32(RADEON_BIOS_2_SCRATCH);
46 backlight_level = ((bios_2_scratch & ATOM_S2_CURRENT_BL_LEVEL_MASK) >>
47 ATOM_S2_CURRENT_BL_LEVEL_SHIFT);
49 return backlight_level;
53 radeon_atom_set_backlight_level_to_reg(struct radeon_device *rdev,
58 if (rdev->family >= CHIP_R600)
59 bios_2_scratch = RREG32(R600_BIOS_2_SCRATCH);
61 bios_2_scratch = RREG32(RADEON_BIOS_2_SCRATCH);
63 bios_2_scratch &= ~ATOM_S2_CURRENT_BL_LEVEL_MASK;
64 bios_2_scratch |= ((backlight_level << ATOM_S2_CURRENT_BL_LEVEL_SHIFT) &
65 ATOM_S2_CURRENT_BL_LEVEL_MASK);
67 if (rdev->family >= CHIP_R600)
68 WREG32(R600_BIOS_2_SCRATCH, bios_2_scratch);
70 WREG32(RADEON_BIOS_2_SCRATCH, bios_2_scratch);
74 atombios_get_backlight_level(struct radeon_encoder *radeon_encoder)
76 struct drm_device *dev = radeon_encoder->base.dev;
77 struct radeon_device *rdev = dev->dev_private;
79 if (!(rdev->mode_info.firmware_flags & ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU))
82 return radeon_atom_get_backlight_level_from_reg(rdev);
86 atombios_set_backlight_level(struct radeon_encoder *radeon_encoder, u8 level)
88 struct drm_encoder *encoder = &radeon_encoder->base;
89 struct drm_device *dev = radeon_encoder->base.dev;
90 struct radeon_device *rdev = dev->dev_private;
91 struct radeon_encoder_atom_dig *dig;
92 DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION args;
95 if (!(rdev->mode_info.firmware_flags & ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU))
98 if ((radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) &&
99 radeon_encoder->enc_priv) {
100 dig = radeon_encoder->enc_priv;
101 dig->backlight_level = level;
102 radeon_atom_set_backlight_level_to_reg(rdev, dig->backlight_level);
104 switch (radeon_encoder->encoder_id) {
105 case ENCODER_OBJECT_ID_INTERNAL_LVDS:
106 case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
107 index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
108 if (dig->backlight_level == 0) {
109 args.ucAction = ATOM_LCD_BLOFF;
110 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
112 args.ucAction = ATOM_LCD_BL_BRIGHTNESS_CONTROL;
113 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
114 args.ucAction = ATOM_LCD_BLON;
115 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
118 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
119 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
120 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
121 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
122 if (dig->backlight_level == 0)
123 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLOFF, 0, 0);
125 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_BL_BRIGHTNESS_CONTROL, 0, 0);
126 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLON, 0, 0);
135 #if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) || defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)
137 static u8 radeon_atom_bl_level(struct backlight_device *bd)
141 /* Convert brightness to hardware level */
142 if (bd->props.brightness < 0)
144 else if (bd->props.brightness > RADEON_MAX_BL_LEVEL)
145 level = RADEON_MAX_BL_LEVEL;
147 level = bd->props.brightness;
152 static int radeon_atom_backlight_update_status(struct backlight_device *bd)
154 struct radeon_backlight_privdata *pdata = bl_get_data(bd);
155 struct radeon_encoder *radeon_encoder = pdata->encoder;
157 atombios_set_backlight_level(radeon_encoder, radeon_atom_bl_level(bd));
162 static int radeon_atom_backlight_get_brightness(struct backlight_device *bd)
164 struct radeon_backlight_privdata *pdata = bl_get_data(bd);
165 struct radeon_encoder *radeon_encoder = pdata->encoder;
166 struct drm_device *dev = radeon_encoder->base.dev;
167 struct radeon_device *rdev = dev->dev_private;
169 return radeon_atom_get_backlight_level_from_reg(rdev);
172 static const struct backlight_ops radeon_atom_backlight_ops = {
173 .get_brightness = radeon_atom_backlight_get_brightness,
174 .update_status = radeon_atom_backlight_update_status,
177 void radeon_atom_backlight_init(struct radeon_encoder *radeon_encoder,
178 struct drm_connector *drm_connector)
180 struct drm_device *dev = radeon_encoder->base.dev;
181 struct radeon_device *rdev = dev->dev_private;
182 struct backlight_device *bd;
183 struct backlight_properties props;
184 struct radeon_backlight_privdata *pdata;
185 struct radeon_encoder_atom_dig *dig;
189 if (!radeon_encoder->enc_priv)
192 if (!rdev->is_atom_bios)
195 if (!(rdev->mode_info.firmware_flags & ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU))
198 pdata = kmalloc(sizeof(struct radeon_backlight_privdata), GFP_KERNEL);
200 DRM_ERROR("Memory allocation failed\n");
204 memset(&props, 0, sizeof(props));
205 props.max_brightness = RADEON_MAX_BL_LEVEL;
206 props.type = BACKLIGHT_RAW;
207 snprintf(bl_name, sizeof(bl_name),
208 "radeon_bl%d", dev->primary->index);
209 bd = backlight_device_register(bl_name, &drm_connector->kdev,
210 pdata, &radeon_atom_backlight_ops, &props);
212 DRM_ERROR("Backlight registration failed\n");
216 pdata->encoder = radeon_encoder;
218 backlight_level = radeon_atom_get_backlight_level_from_reg(rdev);
220 dig = radeon_encoder->enc_priv;
223 bd->props.brightness = radeon_atom_backlight_get_brightness(bd);
224 bd->props.power = FB_BLANK_UNBLANK;
225 backlight_update_status(bd);
227 DRM_INFO("radeon atom DIG backlight initialized\n");
236 static void radeon_atom_backlight_exit(struct radeon_encoder *radeon_encoder)
238 struct drm_device *dev = radeon_encoder->base.dev;
239 struct radeon_device *rdev = dev->dev_private;
240 struct backlight_device *bd = NULL;
241 struct radeon_encoder_atom_dig *dig;
243 if (!radeon_encoder->enc_priv)
246 if (!rdev->is_atom_bios)
249 if (!(rdev->mode_info.firmware_flags & ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU))
252 dig = radeon_encoder->enc_priv;
257 struct radeon_legacy_backlight_privdata *pdata;
259 pdata = bl_get_data(bd);
260 backlight_device_unregister(bd);
263 DRM_INFO("radeon atom LVDS backlight unloaded\n");
267 #else /* !CONFIG_BACKLIGHT_CLASS_DEVICE */
269 void radeon_atom_backlight_init(struct radeon_encoder *encoder)
273 static void radeon_atom_backlight_exit(struct radeon_encoder *encoder)
279 /* evil but including atombios.h is much worse */
280 bool radeon_atom_get_tv_timings(struct radeon_device *rdev, int index,
281 struct drm_display_mode *mode);
284 static inline bool radeon_encoder_is_digital(struct drm_encoder *encoder)
286 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
287 switch (radeon_encoder->encoder_id) {
288 case ENCODER_OBJECT_ID_INTERNAL_LVDS:
289 case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
290 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
291 case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
292 case ENCODER_OBJECT_ID_INTERNAL_DVO1:
293 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
294 case ENCODER_OBJECT_ID_INTERNAL_DDI:
295 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
296 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
297 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
298 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
305 static bool radeon_atom_mode_fixup(struct drm_encoder *encoder,
306 const struct drm_display_mode *mode,
307 struct drm_display_mode *adjusted_mode)
309 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
310 struct drm_device *dev = encoder->dev;
311 struct radeon_device *rdev = dev->dev_private;
313 /* set the active encoder to connector routing */
314 radeon_encoder_set_active_device(encoder);
315 drm_mode_set_crtcinfo(adjusted_mode, 0);
318 if ((mode->flags & DRM_MODE_FLAG_INTERLACE)
319 && (mode->crtc_vsync_start < (mode->crtc_vdisplay + 2)))
320 adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + 2;
322 /* get the native mode for LVDS */
323 if (radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT))
324 radeon_panel_mode_fixup(encoder, adjusted_mode);
326 /* get the native mode for TV */
327 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)) {
328 struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
330 if (tv_dac->tv_std == TV_STD_NTSC ||
331 tv_dac->tv_std == TV_STD_NTSC_J ||
332 tv_dac->tv_std == TV_STD_PAL_M)
333 radeon_atom_get_tv_timings(rdev, 0, adjusted_mode);
335 radeon_atom_get_tv_timings(rdev, 1, adjusted_mode);
339 if (ASIC_IS_DCE3(rdev) &&
340 ((radeon_encoder->active_device & (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
341 (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE))) {
342 struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
343 radeon_dp_set_link_config(connector, adjusted_mode);
350 atombios_dac_setup(struct drm_encoder *encoder, int action)
352 struct drm_device *dev = encoder->dev;
353 struct radeon_device *rdev = dev->dev_private;
354 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
355 DAC_ENCODER_CONTROL_PS_ALLOCATION args;
357 struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
359 memset(&args, 0, sizeof(args));
361 switch (radeon_encoder->encoder_id) {
362 case ENCODER_OBJECT_ID_INTERNAL_DAC1:
363 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
364 index = GetIndexIntoMasterTable(COMMAND, DAC1EncoderControl);
366 case ENCODER_OBJECT_ID_INTERNAL_DAC2:
367 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
368 index = GetIndexIntoMasterTable(COMMAND, DAC2EncoderControl);
372 args.ucAction = action;
374 if (radeon_encoder->active_device & (ATOM_DEVICE_CRT_SUPPORT))
375 args.ucDacStandard = ATOM_DAC1_PS2;
376 else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
377 args.ucDacStandard = ATOM_DAC1_CV;
379 switch (dac_info->tv_std) {
382 case TV_STD_SCART_PAL:
385 args.ucDacStandard = ATOM_DAC1_PAL;
391 args.ucDacStandard = ATOM_DAC1_NTSC;
395 args.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
397 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
402 atombios_tv_setup(struct drm_encoder *encoder, int action)
404 struct drm_device *dev = encoder->dev;
405 struct radeon_device *rdev = dev->dev_private;
406 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
407 TV_ENCODER_CONTROL_PS_ALLOCATION args;
409 struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
411 memset(&args, 0, sizeof(args));
413 index = GetIndexIntoMasterTable(COMMAND, TVEncoderControl);
415 args.sTVEncoder.ucAction = action;
417 if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
418 args.sTVEncoder.ucTvStandard = ATOM_TV_CV;
420 switch (dac_info->tv_std) {
422 args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
425 args.sTVEncoder.ucTvStandard = ATOM_TV_PAL;
428 args.sTVEncoder.ucTvStandard = ATOM_TV_PALM;
431 args.sTVEncoder.ucTvStandard = ATOM_TV_PAL60;
434 args.sTVEncoder.ucTvStandard = ATOM_TV_NTSCJ;
436 case TV_STD_SCART_PAL:
437 args.sTVEncoder.ucTvStandard = ATOM_TV_PAL; /* ??? */
440 args.sTVEncoder.ucTvStandard = ATOM_TV_SECAM;
443 args.sTVEncoder.ucTvStandard = ATOM_TV_PALCN;
446 args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
451 args.sTVEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
453 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
457 static u8 radeon_atom_get_bpc(struct drm_encoder *encoder)
459 struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
463 bpc = radeon_get_monitor_bpc(connector);
467 return PANEL_BPC_UNDEFINE;
469 return PANEL_6BIT_PER_COLOR;
472 return PANEL_8BIT_PER_COLOR;
474 return PANEL_10BIT_PER_COLOR;
476 return PANEL_12BIT_PER_COLOR;
478 return PANEL_16BIT_PER_COLOR;
483 union dvo_encoder_control {
484 ENABLE_EXTERNAL_TMDS_ENCODER_PS_ALLOCATION ext_tmds;
485 DVO_ENCODER_CONTROL_PS_ALLOCATION dvo;
486 DVO_ENCODER_CONTROL_PS_ALLOCATION_V3 dvo_v3;
490 atombios_dvo_setup(struct drm_encoder *encoder, int action)
492 struct drm_device *dev = encoder->dev;
493 struct radeon_device *rdev = dev->dev_private;
494 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
495 union dvo_encoder_control args;
496 int index = GetIndexIntoMasterTable(COMMAND, DVOEncoderControl);
499 memset(&args, 0, sizeof(args));
501 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
504 /* some R4xx chips have the wrong frev */
505 if (rdev->family <= CHIP_RV410)
513 args.ext_tmds.sXTmdsEncoder.ucEnable = action;
515 if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
516 args.ext_tmds.sXTmdsEncoder.ucMisc |= PANEL_ENCODER_MISC_DUAL;
518 args.ext_tmds.sXTmdsEncoder.ucMisc |= ATOM_PANEL_MISC_888RGB;
522 args.dvo.sDVOEncoder.ucAction = action;
523 args.dvo.sDVOEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
524 /* DFP1, CRT1, TV1 depending on the type of port */
525 args.dvo.sDVOEncoder.ucDeviceType = ATOM_DEVICE_DFP1_INDEX;
527 if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
528 args.dvo.sDVOEncoder.usDevAttr.sDigAttrib.ucAttribute |= PANEL_ENCODER_MISC_DUAL;
532 args.dvo_v3.ucAction = action;
533 args.dvo_v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
534 args.dvo_v3.ucDVOConfig = 0; /* XXX */
537 DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
542 DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
546 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
549 union lvds_encoder_control {
550 LVDS_ENCODER_CONTROL_PS_ALLOCATION v1;
551 LVDS_ENCODER_CONTROL_PS_ALLOCATION_V2 v2;
555 atombios_digital_setup(struct drm_encoder *encoder, int action)
557 struct drm_device *dev = encoder->dev;
558 struct radeon_device *rdev = dev->dev_private;
559 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
560 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
561 union lvds_encoder_control args;
563 int hdmi_detected = 0;
569 if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
572 memset(&args, 0, sizeof(args));
574 switch (radeon_encoder->encoder_id) {
575 case ENCODER_OBJECT_ID_INTERNAL_LVDS:
576 index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
578 case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
579 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
580 index = GetIndexIntoMasterTable(COMMAND, TMDS1EncoderControl);
582 case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
583 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
584 index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
586 index = GetIndexIntoMasterTable(COMMAND, TMDS2EncoderControl);
590 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
599 args.v1.ucAction = action;
601 args.v1.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
602 args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
603 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
604 if (dig->lcd_misc & ATOM_PANEL_MISC_DUAL)
605 args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
606 if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
607 args.v1.ucMisc |= ATOM_PANEL_MISC_888RGB;
610 args.v1.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
611 if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
612 args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
613 /*if (pScrn->rgbBits == 8) */
614 args.v1.ucMisc |= ATOM_PANEL_MISC_888RGB;
620 args.v2.ucAction = action;
622 if (dig->coherent_mode)
623 args.v2.ucMisc |= PANEL_ENCODER_MISC_COHERENT;
626 args.v2.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
627 args.v2.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
628 args.v2.ucTruncate = 0;
629 args.v2.ucSpatial = 0;
630 args.v2.ucTemporal = 0;
632 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
633 if (dig->lcd_misc & ATOM_PANEL_MISC_DUAL)
634 args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
635 if (dig->lcd_misc & ATOM_PANEL_MISC_SPATIAL) {
636 args.v2.ucSpatial = PANEL_ENCODER_SPATIAL_DITHER_EN;
637 if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
638 args.v2.ucSpatial |= PANEL_ENCODER_SPATIAL_DITHER_DEPTH;
640 if (dig->lcd_misc & ATOM_PANEL_MISC_TEMPORAL) {
641 args.v2.ucTemporal = PANEL_ENCODER_TEMPORAL_DITHER_EN;
642 if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
643 args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_DITHER_DEPTH;
644 if (((dig->lcd_misc >> ATOM_PANEL_MISC_GREY_LEVEL_SHIFT) & 0x3) == 2)
645 args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_LEVEL_4;
649 args.v2.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
650 if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
651 args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
655 DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
660 DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
664 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
668 atombios_get_encoder_mode(struct drm_encoder *encoder)
670 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
671 struct drm_connector *connector;
672 struct radeon_connector *radeon_connector;
673 struct radeon_connector_atom_dig *dig_connector;
675 /* dp bridges are always DP */
676 if (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE)
677 return ATOM_ENCODER_MODE_DP;
679 /* DVO is always DVO */
680 if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DVO1) ||
681 (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1))
682 return ATOM_ENCODER_MODE_DVO;
684 connector = radeon_get_connector_for_encoder(encoder);
685 /* if we don't have an active device yet, just use one of
686 * the connectors tied to the encoder.
689 connector = radeon_get_connector_for_encoder_init(encoder);
690 radeon_connector = to_radeon_connector(connector);
692 switch (connector->connector_type) {
693 case DRM_MODE_CONNECTOR_DVII:
694 case DRM_MODE_CONNECTOR_HDMIB: /* HDMI-B is basically DL-DVI; analog works fine */
695 if (drm_detect_hdmi_monitor(radeon_connector->edid) &&
697 return ATOM_ENCODER_MODE_HDMI;
698 else if (radeon_connector->use_digital)
699 return ATOM_ENCODER_MODE_DVI;
701 return ATOM_ENCODER_MODE_CRT;
703 case DRM_MODE_CONNECTOR_DVID:
704 case DRM_MODE_CONNECTOR_HDMIA:
706 if (drm_detect_hdmi_monitor(radeon_connector->edid) &&
708 return ATOM_ENCODER_MODE_HDMI;
710 return ATOM_ENCODER_MODE_DVI;
712 case DRM_MODE_CONNECTOR_LVDS:
713 return ATOM_ENCODER_MODE_LVDS;
715 case DRM_MODE_CONNECTOR_DisplayPort:
716 dig_connector = radeon_connector->con_priv;
717 if ((dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
718 (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP))
719 return ATOM_ENCODER_MODE_DP;
720 else if (drm_detect_hdmi_monitor(radeon_connector->edid) &&
722 return ATOM_ENCODER_MODE_HDMI;
724 return ATOM_ENCODER_MODE_DVI;
726 case DRM_MODE_CONNECTOR_eDP:
727 return ATOM_ENCODER_MODE_DP;
728 case DRM_MODE_CONNECTOR_DVIA:
729 case DRM_MODE_CONNECTOR_VGA:
730 return ATOM_ENCODER_MODE_CRT;
732 case DRM_MODE_CONNECTOR_Composite:
733 case DRM_MODE_CONNECTOR_SVIDEO:
734 case DRM_MODE_CONNECTOR_9PinDIN:
736 return ATOM_ENCODER_MODE_TV;
737 /*return ATOM_ENCODER_MODE_CV;*/
743 * DIG Encoder/Transmitter Setup
746 * - 2 DIG transmitter blocks. UNIPHY (links A and B) and LVTMA.
747 * Supports up to 3 digital outputs
748 * - 2 DIG encoder blocks.
749 * DIG1 can drive UNIPHY link A or link B
750 * DIG2 can drive UNIPHY link B or LVTMA
753 * - 3 DIG transmitter blocks. UNIPHY0/1/2 (links A and B).
754 * Supports up to 5 digital outputs
755 * - 2 DIG encoder blocks.
756 * DIG1/2 can drive UNIPHY0/1/2 link A or link B
759 * - 3 DIG transmitter blocks UNIPHY0/1/2 (links A and B).
760 * Supports up to 6 digital outputs
761 * - 6 DIG encoder blocks.
762 * - DIG to PHY mapping is hardcoded
763 * DIG1 drives UNIPHY0 link A, A+B
764 * DIG2 drives UNIPHY0 link B
765 * DIG3 drives UNIPHY1 link A, A+B
766 * DIG4 drives UNIPHY1 link B
767 * DIG5 drives UNIPHY2 link A, A+B
768 * DIG6 drives UNIPHY2 link B
771 * - 3 DIG transmitter blocks UNIPHY0/1/2 (links A and B).
772 * Supports up to 6 digital outputs
773 * - 2 DIG encoder blocks.
775 * DIG1/2 can drive UNIPHY0/1/2 link A or link B
777 * DIG1 drives UNIPHY0/1/2 link A
778 * DIG2 drives UNIPHY0/1/2 link B
781 * crtc -> dig encoder -> UNIPHY/LVTMA (1 or 2 links)
783 * crtc0 -> dig2 -> LVTMA links A+B -> TMDS/HDMI
784 * crtc1 -> dig1 -> UNIPHY0 link B -> DP
785 * crtc0 -> dig1 -> UNIPHY2 link A -> LVDS
786 * crtc1 -> dig2 -> UNIPHY1 link B+A -> TMDS/HDMI
789 union dig_encoder_control {
790 DIG_ENCODER_CONTROL_PS_ALLOCATION v1;
791 DIG_ENCODER_CONTROL_PARAMETERS_V2 v2;
792 DIG_ENCODER_CONTROL_PARAMETERS_V3 v3;
793 DIG_ENCODER_CONTROL_PARAMETERS_V4 v4;
797 atombios_dig_encoder_setup(struct drm_encoder *encoder, int action, int panel_mode)
799 struct drm_device *dev = encoder->dev;
800 struct radeon_device *rdev = dev->dev_private;
801 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
802 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
803 struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
804 union dig_encoder_control args;
808 int dp_lane_count = 0;
809 int hpd_id = RADEON_HPD_NONE;
812 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
813 struct radeon_connector_atom_dig *dig_connector =
814 radeon_connector->con_priv;
816 dp_clock = dig_connector->dp_clock;
817 dp_lane_count = dig_connector->dp_lane_count;
818 hpd_id = radeon_connector->hpd.hpd;
821 /* no dig encoder assigned */
822 if (dig->dig_encoder == -1)
825 memset(&args, 0, sizeof(args));
827 if (ASIC_IS_DCE4(rdev))
828 index = GetIndexIntoMasterTable(COMMAND, DIGxEncoderControl);
830 if (dig->dig_encoder)
831 index = GetIndexIntoMasterTable(COMMAND, DIG2EncoderControl);
833 index = GetIndexIntoMasterTable(COMMAND, DIG1EncoderControl);
836 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
843 args.v1.ucAction = action;
844 args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
845 if (action == ATOM_ENCODER_CMD_SETUP_PANEL_MODE)
846 args.v3.ucPanelMode = panel_mode;
848 args.v1.ucEncoderMode = atombios_get_encoder_mode(encoder);
850 if (ENCODER_MODE_IS_DP(args.v1.ucEncoderMode))
851 args.v1.ucLaneNum = dp_lane_count;
852 else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
853 args.v1.ucLaneNum = 8;
855 args.v1.ucLaneNum = 4;
857 if (ENCODER_MODE_IS_DP(args.v1.ucEncoderMode) && (dp_clock == 270000))
858 args.v1.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
859 switch (radeon_encoder->encoder_id) {
860 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
861 args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER1;
863 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
864 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
865 args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER2;
867 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
868 args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER3;
872 args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKB;
874 args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKA;
878 args.v3.ucAction = action;
879 args.v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
880 if (action == ATOM_ENCODER_CMD_SETUP_PANEL_MODE)
881 args.v3.ucPanelMode = panel_mode;
883 args.v3.ucEncoderMode = atombios_get_encoder_mode(encoder);
885 if (ENCODER_MODE_IS_DP(args.v3.ucEncoderMode))
886 args.v3.ucLaneNum = dp_lane_count;
887 else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
888 args.v3.ucLaneNum = 8;
890 args.v3.ucLaneNum = 4;
892 if (ENCODER_MODE_IS_DP(args.v3.ucEncoderMode) && (dp_clock == 270000))
893 args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V3_DPLINKRATE_2_70GHZ;
894 args.v3.acConfig.ucDigSel = dig->dig_encoder;
895 args.v3.ucBitPerColor = radeon_atom_get_bpc(encoder);
898 args.v4.ucAction = action;
899 args.v4.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
900 if (action == ATOM_ENCODER_CMD_SETUP_PANEL_MODE)
901 args.v4.ucPanelMode = panel_mode;
903 args.v4.ucEncoderMode = atombios_get_encoder_mode(encoder);
905 if (ENCODER_MODE_IS_DP(args.v4.ucEncoderMode))
906 args.v4.ucLaneNum = dp_lane_count;
907 else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
908 args.v4.ucLaneNum = 8;
910 args.v4.ucLaneNum = 4;
912 if (ENCODER_MODE_IS_DP(args.v4.ucEncoderMode)) {
913 if (dp_clock == 270000)
914 args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_2_70GHZ;
915 else if (dp_clock == 540000)
916 args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_5_40GHZ;
918 args.v4.acConfig.ucDigSel = dig->dig_encoder;
919 args.v4.ucBitPerColor = radeon_atom_get_bpc(encoder);
920 if (hpd_id == RADEON_HPD_NONE)
921 args.v4.ucHPD_ID = 0;
923 args.v4.ucHPD_ID = hpd_id + 1;
926 DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
931 DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
935 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
939 union dig_transmitter_control {
940 DIG_TRANSMITTER_CONTROL_PS_ALLOCATION v1;
941 DIG_TRANSMITTER_CONTROL_PARAMETERS_V2 v2;
942 DIG_TRANSMITTER_CONTROL_PARAMETERS_V3 v3;
943 DIG_TRANSMITTER_CONTROL_PARAMETERS_V4 v4;
944 DIG_TRANSMITTER_CONTROL_PARAMETERS_V1_5 v5;
948 atombios_dig_transmitter_setup(struct drm_encoder *encoder, int action, uint8_t lane_num, uint8_t lane_set)
950 struct drm_device *dev = encoder->dev;
951 struct radeon_device *rdev = dev->dev_private;
952 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
953 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
954 struct drm_connector *connector;
955 union dig_transmitter_control args;
961 int dp_lane_count = 0;
962 int connector_object_id = 0;
963 int igp_lane_info = 0;
964 int dig_encoder = dig->dig_encoder;
965 int hpd_id = RADEON_HPD_NONE;
967 if (action == ATOM_TRANSMITTER_ACTION_INIT) {
968 connector = radeon_get_connector_for_encoder_init(encoder);
969 /* just needed to avoid bailing in the encoder check. the encoder
970 * isn't used for init
974 connector = radeon_get_connector_for_encoder(encoder);
977 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
978 struct radeon_connector_atom_dig *dig_connector =
979 radeon_connector->con_priv;
981 hpd_id = radeon_connector->hpd.hpd;
982 dp_clock = dig_connector->dp_clock;
983 dp_lane_count = dig_connector->dp_lane_count;
984 connector_object_id =
985 (radeon_connector->connector_object_id & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
986 igp_lane_info = dig_connector->igp_lane_info;
990 struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
991 pll_id = radeon_crtc->pll_id;
994 /* no dig encoder assigned */
995 if (dig_encoder == -1)
998 if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)))
1001 memset(&args, 0, sizeof(args));
1003 switch (radeon_encoder->encoder_id) {
1004 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
1005 index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
1007 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
1008 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
1009 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
1010 index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
1012 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
1013 index = GetIndexIntoMasterTable(COMMAND, LVTMATransmitterControl);
1017 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
1024 args.v1.ucAction = action;
1025 if (action == ATOM_TRANSMITTER_ACTION_INIT) {
1026 args.v1.usInitInfo = cpu_to_le16(connector_object_id);
1027 } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
1028 args.v1.asMode.ucLaneSel = lane_num;
1029 args.v1.asMode.ucLaneSet = lane_set;
1032 args.v1.usPixelClock = cpu_to_le16(dp_clock / 10);
1033 else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
1034 args.v1.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
1036 args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
1039 args.v1.ucConfig = ATOM_TRANSMITTER_CONFIG_CLKSRC_PPLL;
1042 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG2_ENCODER;
1044 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG1_ENCODER;
1046 if ((rdev->flags & RADEON_IS_IGP) &&
1047 (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_UNIPHY)) {
1049 !radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock)) {
1050 if (igp_lane_info & 0x1)
1051 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_3;
1052 else if (igp_lane_info & 0x2)
1053 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_4_7;
1054 else if (igp_lane_info & 0x4)
1055 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_11;
1056 else if (igp_lane_info & 0x8)
1057 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_12_15;
1059 if (igp_lane_info & 0x3)
1060 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_7;
1061 else if (igp_lane_info & 0xc)
1062 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_15;
1067 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKB;
1069 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKA;
1072 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
1073 else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
1074 if (dig->coherent_mode)
1075 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
1076 if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
1077 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_8LANE_LINK;
1081 args.v2.ucAction = action;
1082 if (action == ATOM_TRANSMITTER_ACTION_INIT) {
1083 args.v2.usInitInfo = cpu_to_le16(connector_object_id);
1084 } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
1085 args.v2.asMode.ucLaneSel = lane_num;
1086 args.v2.asMode.ucLaneSet = lane_set;
1089 args.v2.usPixelClock = cpu_to_le16(dp_clock / 10);
1090 else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
1091 args.v2.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
1093 args.v2.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
1096 args.v2.acConfig.ucEncoderSel = dig_encoder;
1098 args.v2.acConfig.ucLinkSel = 1;
1100 switch (radeon_encoder->encoder_id) {
1101 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
1102 args.v2.acConfig.ucTransmitterSel = 0;
1104 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
1105 args.v2.acConfig.ucTransmitterSel = 1;
1107 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
1108 args.v2.acConfig.ucTransmitterSel = 2;
1113 args.v2.acConfig.fCoherentMode = 1;
1114 args.v2.acConfig.fDPConnector = 1;
1115 } else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
1116 if (dig->coherent_mode)
1117 args.v2.acConfig.fCoherentMode = 1;
1118 if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
1119 args.v2.acConfig.fDualLinkConnector = 1;
1123 args.v3.ucAction = action;
1124 if (action == ATOM_TRANSMITTER_ACTION_INIT) {
1125 args.v3.usInitInfo = cpu_to_le16(connector_object_id);
1126 } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
1127 args.v3.asMode.ucLaneSel = lane_num;
1128 args.v3.asMode.ucLaneSet = lane_set;
1131 args.v3.usPixelClock = cpu_to_le16(dp_clock / 10);
1132 else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
1133 args.v3.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
1135 args.v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
1139 args.v3.ucLaneNum = dp_lane_count;
1140 else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
1141 args.v3.ucLaneNum = 8;
1143 args.v3.ucLaneNum = 4;
1146 args.v3.acConfig.ucLinkSel = 1;
1147 if (dig_encoder & 1)
1148 args.v3.acConfig.ucEncoderSel = 1;
1150 /* Select the PLL for the PHY
1151 * DP PHY should be clocked from external src if there is
1154 /* On DCE4, if there is an external clock, it generates the DP ref clock */
1155 if (is_dp && rdev->clock.dp_extclk)
1156 args.v3.acConfig.ucRefClkSource = 2; /* external src */
1158 args.v3.acConfig.ucRefClkSource = pll_id;
1160 switch (radeon_encoder->encoder_id) {
1161 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
1162 args.v3.acConfig.ucTransmitterSel = 0;
1164 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
1165 args.v3.acConfig.ucTransmitterSel = 1;
1167 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
1168 args.v3.acConfig.ucTransmitterSel = 2;
1173 args.v3.acConfig.fCoherentMode = 1; /* DP requires coherent */
1174 else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
1175 if (dig->coherent_mode)
1176 args.v3.acConfig.fCoherentMode = 1;
1177 if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
1178 args.v3.acConfig.fDualLinkConnector = 1;
1182 args.v4.ucAction = action;
1183 if (action == ATOM_TRANSMITTER_ACTION_INIT) {
1184 args.v4.usInitInfo = cpu_to_le16(connector_object_id);
1185 } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
1186 args.v4.asMode.ucLaneSel = lane_num;
1187 args.v4.asMode.ucLaneSet = lane_set;
1190 args.v4.usPixelClock = cpu_to_le16(dp_clock / 10);
1191 else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
1192 args.v4.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
1194 args.v4.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
1198 args.v4.ucLaneNum = dp_lane_count;
1199 else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
1200 args.v4.ucLaneNum = 8;
1202 args.v4.ucLaneNum = 4;
1205 args.v4.acConfig.ucLinkSel = 1;
1206 if (dig_encoder & 1)
1207 args.v4.acConfig.ucEncoderSel = 1;
1209 /* Select the PLL for the PHY
1210 * DP PHY should be clocked from external src if there is
1213 /* On DCE5 DCPLL usually generates the DP ref clock */
1215 if (rdev->clock.dp_extclk)
1216 args.v4.acConfig.ucRefClkSource = ENCODER_REFCLK_SRC_EXTCLK;
1218 args.v4.acConfig.ucRefClkSource = ENCODER_REFCLK_SRC_DCPLL;
1220 args.v4.acConfig.ucRefClkSource = pll_id;
1222 switch (radeon_encoder->encoder_id) {
1223 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
1224 args.v4.acConfig.ucTransmitterSel = 0;
1226 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
1227 args.v4.acConfig.ucTransmitterSel = 1;
1229 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
1230 args.v4.acConfig.ucTransmitterSel = 2;
1235 args.v4.acConfig.fCoherentMode = 1; /* DP requires coherent */
1236 else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
1237 if (dig->coherent_mode)
1238 args.v4.acConfig.fCoherentMode = 1;
1239 if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
1240 args.v4.acConfig.fDualLinkConnector = 1;
1244 args.v5.ucAction = action;
1246 args.v5.usSymClock = cpu_to_le16(dp_clock / 10);
1248 args.v5.usSymClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
1250 switch (radeon_encoder->encoder_id) {
1251 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
1253 args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYB;
1255 args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYA;
1257 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
1259 args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYD;
1261 args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYC;
1263 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
1265 args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYF;
1267 args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYE;
1271 args.v5.ucLaneNum = dp_lane_count;
1272 else if (radeon_encoder->pixel_clock > 165000)
1273 args.v5.ucLaneNum = 8;
1275 args.v5.ucLaneNum = 4;
1276 args.v5.ucConnObjId = connector_object_id;
1277 args.v5.ucDigMode = atombios_get_encoder_mode(encoder);
1279 if (is_dp && rdev->clock.dp_extclk)
1280 args.v5.asConfig.ucPhyClkSrcId = ENCODER_REFCLK_SRC_EXTCLK;
1282 args.v5.asConfig.ucPhyClkSrcId = pll_id;
1285 args.v5.asConfig.ucCoherentMode = 1; /* DP requires coherent */
1286 else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
1287 if (dig->coherent_mode)
1288 args.v5.asConfig.ucCoherentMode = 1;
1290 if (hpd_id == RADEON_HPD_NONE)
1291 args.v5.asConfig.ucHPDSel = 0;
1293 args.v5.asConfig.ucHPDSel = hpd_id + 1;
1294 args.v5.ucDigEncoderSel = 1 << dig_encoder;
1295 args.v5.ucDPLaneSet = lane_set;
1298 DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
1303 DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
1307 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1311 atombios_set_edp_panel_power(struct drm_connector *connector, int action)
1313 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
1314 struct drm_device *dev = radeon_connector->base.dev;
1315 struct radeon_device *rdev = dev->dev_private;
1316 union dig_transmitter_control args;
1317 int index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
1320 if (connector->connector_type != DRM_MODE_CONNECTOR_eDP)
1323 if (!ASIC_IS_DCE4(rdev))
1326 if ((action != ATOM_TRANSMITTER_ACTION_POWER_ON) &&
1327 (action != ATOM_TRANSMITTER_ACTION_POWER_OFF))
1330 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
1333 memset(&args, 0, sizeof(args));
1335 args.v1.ucAction = action;
1337 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1339 /* wait for the panel to power up */
1340 if (action == ATOM_TRANSMITTER_ACTION_POWER_ON) {
1343 for (i = 0; i < 300; i++) {
1344 if (radeon_hpd_sense(rdev, radeon_connector->hpd.hpd))
1354 union external_encoder_control {
1355 EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION v1;
1356 EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION_V3 v3;
1360 atombios_external_encoder_setup(struct drm_encoder *encoder,
1361 struct drm_encoder *ext_encoder,
1364 struct drm_device *dev = encoder->dev;
1365 struct radeon_device *rdev = dev->dev_private;
1366 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1367 struct radeon_encoder *ext_radeon_encoder = to_radeon_encoder(ext_encoder);
1368 union external_encoder_control args;
1369 struct drm_connector *connector;
1370 int index = GetIndexIntoMasterTable(COMMAND, ExternalEncoderControl);
1373 int dp_lane_count = 0;
1374 int connector_object_id = 0;
1375 u32 ext_enum = (ext_radeon_encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
1377 if (action == EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT)
1378 connector = radeon_get_connector_for_encoder_init(encoder);
1380 connector = radeon_get_connector_for_encoder(encoder);
1383 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
1384 struct radeon_connector_atom_dig *dig_connector =
1385 radeon_connector->con_priv;
1387 dp_clock = dig_connector->dp_clock;
1388 dp_lane_count = dig_connector->dp_lane_count;
1389 connector_object_id =
1390 (radeon_connector->connector_object_id & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
1393 memset(&args, 0, sizeof(args));
1395 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
1400 /* no params on frev 1 */
1406 args.v1.sDigEncoder.ucAction = action;
1407 args.v1.sDigEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
1408 args.v1.sDigEncoder.ucEncoderMode = atombios_get_encoder_mode(encoder);
1410 if (ENCODER_MODE_IS_DP(args.v1.sDigEncoder.ucEncoderMode)) {
1411 if (dp_clock == 270000)
1412 args.v1.sDigEncoder.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
1413 args.v1.sDigEncoder.ucLaneNum = dp_lane_count;
1414 } else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
1415 args.v1.sDigEncoder.ucLaneNum = 8;
1417 args.v1.sDigEncoder.ucLaneNum = 4;
1420 args.v3.sExtEncoder.ucAction = action;
1421 if (action == EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT)
1422 args.v3.sExtEncoder.usConnectorId = cpu_to_le16(connector_object_id);
1424 args.v3.sExtEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
1425 args.v3.sExtEncoder.ucEncoderMode = atombios_get_encoder_mode(encoder);
1427 if (ENCODER_MODE_IS_DP(args.v3.sExtEncoder.ucEncoderMode)) {
1428 if (dp_clock == 270000)
1429 args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_2_70GHZ;
1430 else if (dp_clock == 540000)
1431 args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_5_40GHZ;
1432 args.v3.sExtEncoder.ucLaneNum = dp_lane_count;
1433 } else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
1434 args.v3.sExtEncoder.ucLaneNum = 8;
1436 args.v3.sExtEncoder.ucLaneNum = 4;
1438 case GRAPH_OBJECT_ENUM_ID1:
1439 args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER1;
1441 case GRAPH_OBJECT_ENUM_ID2:
1442 args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER2;
1444 case GRAPH_OBJECT_ENUM_ID3:
1445 args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER3;
1448 args.v3.sExtEncoder.ucBitPerColor = radeon_atom_get_bpc(encoder);
1451 DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
1456 DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
1459 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1463 atombios_yuv_setup(struct drm_encoder *encoder, bool enable)
1465 struct drm_device *dev = encoder->dev;
1466 struct radeon_device *rdev = dev->dev_private;
1467 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1468 struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
1469 ENABLE_YUV_PS_ALLOCATION args;
1470 int index = GetIndexIntoMasterTable(COMMAND, EnableYUV);
1473 memset(&args, 0, sizeof(args));
1475 if (rdev->family >= CHIP_R600)
1476 reg = R600_BIOS_3_SCRATCH;
1478 reg = RADEON_BIOS_3_SCRATCH;
1480 /* XXX: fix up scratch reg handling */
1482 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
1483 WREG32(reg, (ATOM_S3_TV1_ACTIVE |
1484 (radeon_crtc->crtc_id << 18)));
1485 else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
1486 WREG32(reg, (ATOM_S3_CV_ACTIVE | (radeon_crtc->crtc_id << 24)));
1491 args.ucEnable = ATOM_ENABLE;
1492 args.ucCRTC = radeon_crtc->crtc_id;
1494 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1500 radeon_atom_encoder_dpms_avivo(struct drm_encoder *encoder, int mode)
1502 struct drm_device *dev = encoder->dev;
1503 struct radeon_device *rdev = dev->dev_private;
1504 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1505 DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION args;
1508 memset(&args, 0, sizeof(args));
1510 switch (radeon_encoder->encoder_id) {
1511 case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
1512 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
1513 index = GetIndexIntoMasterTable(COMMAND, TMDSAOutputControl);
1515 case ENCODER_OBJECT_ID_INTERNAL_DVO1:
1516 case ENCODER_OBJECT_ID_INTERNAL_DDI:
1517 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
1518 index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
1520 case ENCODER_OBJECT_ID_INTERNAL_LVDS:
1521 index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
1523 case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
1524 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
1525 index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
1527 index = GetIndexIntoMasterTable(COMMAND, LVTMAOutputControl);
1529 case ENCODER_OBJECT_ID_INTERNAL_DAC1:
1530 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
1531 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
1532 index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
1533 else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
1534 index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
1536 index = GetIndexIntoMasterTable(COMMAND, DAC1OutputControl);
1538 case ENCODER_OBJECT_ID_INTERNAL_DAC2:
1539 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
1540 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
1541 index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
1542 else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
1543 index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
1545 index = GetIndexIntoMasterTable(COMMAND, DAC2OutputControl);
1552 case DRM_MODE_DPMS_ON:
1553 args.ucAction = ATOM_ENABLE;
1554 /* workaround for DVOOutputControl on some RS690 systems */
1555 if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DDI) {
1556 u32 reg = RREG32(RADEON_BIOS_3_SCRATCH);
1557 WREG32(RADEON_BIOS_3_SCRATCH, reg & ~ATOM_S3_DFP2I_ACTIVE);
1558 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1559 WREG32(RADEON_BIOS_3_SCRATCH, reg);
1561 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1562 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
1563 args.ucAction = ATOM_LCD_BLON;
1564 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1567 case DRM_MODE_DPMS_STANDBY:
1568 case DRM_MODE_DPMS_SUSPEND:
1569 case DRM_MODE_DPMS_OFF:
1570 args.ucAction = ATOM_DISABLE;
1571 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1572 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
1573 args.ucAction = ATOM_LCD_BLOFF;
1574 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1581 radeon_atom_encoder_dpms_dig(struct drm_encoder *encoder, int mode)
1583 struct drm_device *dev = encoder->dev;
1584 struct radeon_device *rdev = dev->dev_private;
1585 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1586 struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
1587 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
1588 struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
1589 struct radeon_connector *radeon_connector = NULL;
1590 struct radeon_connector_atom_dig *radeon_dig_connector = NULL;
1593 radeon_connector = to_radeon_connector(connector);
1594 radeon_dig_connector = radeon_connector->con_priv;
1598 case DRM_MODE_DPMS_ON:
1599 if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE5(rdev)) {
1601 dig->panel_mode = DP_PANEL_MODE_EXTERNAL_DP_MODE;
1603 dig->panel_mode = radeon_dp_get_panel_mode(encoder, connector);
1605 /* setup and enable the encoder */
1606 atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_SETUP, 0);
1607 atombios_dig_encoder_setup(encoder,
1608 ATOM_ENCODER_CMD_SETUP_PANEL_MODE,
1611 if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev))
1612 atombios_external_encoder_setup(encoder, ext_encoder,
1613 EXTERNAL_ENCODER_ACTION_V3_ENCODER_SETUP);
1615 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
1616 } else if (ASIC_IS_DCE4(rdev)) {
1617 /* setup and enable the encoder */
1618 atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_SETUP, 0);
1619 /* enable the transmitter */
1620 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
1621 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE_OUTPUT, 0, 0);
1623 /* setup and enable the encoder and transmitter */
1624 atombios_dig_encoder_setup(encoder, ATOM_ENABLE, 0);
1625 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_SETUP, 0, 0);
1626 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
1627 /* some early dce3.2 boards have a bug in their transmitter control table */
1628 if ((rdev->family != CHIP_RV710) && (rdev->family != CHIP_RV730))
1629 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE_OUTPUT, 0, 0);
1631 if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)) && connector) {
1632 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
1633 atombios_set_edp_panel_power(connector,
1634 ATOM_TRANSMITTER_ACTION_POWER_ON);
1635 radeon_dig_connector->edp_on = true;
1637 radeon_dp_link_train(encoder, connector);
1638 if (ASIC_IS_DCE4(rdev))
1639 atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_ON, 0);
1641 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
1642 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLON, 0, 0);
1644 case DRM_MODE_DPMS_STANDBY:
1645 case DRM_MODE_DPMS_SUSPEND:
1646 case DRM_MODE_DPMS_OFF:
1647 if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE5(rdev)) {
1648 /* disable the transmitter */
1649 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
1650 } else if (ASIC_IS_DCE4(rdev)) {
1651 /* disable the transmitter */
1652 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE_OUTPUT, 0, 0);
1653 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
1655 /* disable the encoder and transmitter */
1656 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE_OUTPUT, 0, 0);
1657 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
1658 atombios_dig_encoder_setup(encoder, ATOM_DISABLE, 0);
1660 if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)) && connector) {
1661 if (ASIC_IS_DCE4(rdev))
1662 atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_OFF, 0);
1663 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
1664 atombios_set_edp_panel_power(connector,
1665 ATOM_TRANSMITTER_ACTION_POWER_OFF);
1666 radeon_dig_connector->edp_on = false;
1669 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
1670 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLOFF, 0, 0);
1676 radeon_atom_encoder_dpms_ext(struct drm_encoder *encoder,
1677 struct drm_encoder *ext_encoder,
1680 struct drm_device *dev = encoder->dev;
1681 struct radeon_device *rdev = dev->dev_private;
1684 case DRM_MODE_DPMS_ON:
1686 if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev)) {
1687 atombios_external_encoder_setup(encoder, ext_encoder,
1688 EXTERNAL_ENCODER_ACTION_V3_ENABLE_OUTPUT);
1689 atombios_external_encoder_setup(encoder, ext_encoder,
1690 EXTERNAL_ENCODER_ACTION_V3_ENCODER_BLANKING_OFF);
1692 atombios_external_encoder_setup(encoder, ext_encoder, ATOM_ENABLE);
1694 case DRM_MODE_DPMS_STANDBY:
1695 case DRM_MODE_DPMS_SUSPEND:
1696 case DRM_MODE_DPMS_OFF:
1697 if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev)) {
1698 atombios_external_encoder_setup(encoder, ext_encoder,
1699 EXTERNAL_ENCODER_ACTION_V3_ENCODER_BLANKING);
1700 atombios_external_encoder_setup(encoder, ext_encoder,
1701 EXTERNAL_ENCODER_ACTION_V3_DISABLE_OUTPUT);
1703 atombios_external_encoder_setup(encoder, ext_encoder, ATOM_DISABLE);
1709 radeon_atom_encoder_dpms(struct drm_encoder *encoder, int mode)
1711 struct drm_device *dev = encoder->dev;
1712 struct radeon_device *rdev = dev->dev_private;
1713 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1714 struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
1716 DRM_DEBUG_KMS("encoder dpms %d to mode %d, devices %08x, active_devices %08x\n",
1717 radeon_encoder->encoder_id, mode, radeon_encoder->devices,
1718 radeon_encoder->active_device);
1719 switch (radeon_encoder->encoder_id) {
1720 case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
1721 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
1722 case ENCODER_OBJECT_ID_INTERNAL_LVDS:
1723 case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
1724 case ENCODER_OBJECT_ID_INTERNAL_DVO1:
1725 case ENCODER_OBJECT_ID_INTERNAL_DDI:
1726 case ENCODER_OBJECT_ID_INTERNAL_DAC2:
1727 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
1728 radeon_atom_encoder_dpms_avivo(encoder, mode);
1730 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
1731 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
1732 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
1733 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
1734 radeon_atom_encoder_dpms_dig(encoder, mode);
1736 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
1737 if (ASIC_IS_DCE5(rdev)) {
1739 case DRM_MODE_DPMS_ON:
1740 atombios_dvo_setup(encoder, ATOM_ENABLE);
1742 case DRM_MODE_DPMS_STANDBY:
1743 case DRM_MODE_DPMS_SUSPEND:
1744 case DRM_MODE_DPMS_OFF:
1745 atombios_dvo_setup(encoder, ATOM_DISABLE);
1748 } else if (ASIC_IS_DCE3(rdev))
1749 radeon_atom_encoder_dpms_dig(encoder, mode);
1751 radeon_atom_encoder_dpms_avivo(encoder, mode);
1753 case ENCODER_OBJECT_ID_INTERNAL_DAC1:
1754 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
1755 if (ASIC_IS_DCE5(rdev)) {
1757 case DRM_MODE_DPMS_ON:
1758 atombios_dac_setup(encoder, ATOM_ENABLE);
1760 case DRM_MODE_DPMS_STANDBY:
1761 case DRM_MODE_DPMS_SUSPEND:
1762 case DRM_MODE_DPMS_OFF:
1763 atombios_dac_setup(encoder, ATOM_DISABLE);
1767 radeon_atom_encoder_dpms_avivo(encoder, mode);
1774 radeon_atom_encoder_dpms_ext(encoder, ext_encoder, mode);
1776 radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
1780 union crtc_source_param {
1781 SELECT_CRTC_SOURCE_PS_ALLOCATION v1;
1782 SELECT_CRTC_SOURCE_PARAMETERS_V2 v2;
1786 atombios_set_encoder_crtc_source(struct drm_encoder *encoder)
1788 struct drm_device *dev = encoder->dev;
1789 struct radeon_device *rdev = dev->dev_private;
1790 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1791 struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
1792 union crtc_source_param args;
1793 int index = GetIndexIntoMasterTable(COMMAND, SelectCRTC_Source);
1795 struct radeon_encoder_atom_dig *dig;
1797 memset(&args, 0, sizeof(args));
1799 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
1807 if (ASIC_IS_AVIVO(rdev))
1808 args.v1.ucCRTC = radeon_crtc->crtc_id;
1810 if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) {
1811 args.v1.ucCRTC = radeon_crtc->crtc_id;
1813 args.v1.ucCRTC = radeon_crtc->crtc_id << 2;
1816 switch (radeon_encoder->encoder_id) {
1817 case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
1818 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
1819 args.v1.ucDevice = ATOM_DEVICE_DFP1_INDEX;
1821 case ENCODER_OBJECT_ID_INTERNAL_LVDS:
1822 case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
1823 if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT)
1824 args.v1.ucDevice = ATOM_DEVICE_LCD1_INDEX;
1826 args.v1.ucDevice = ATOM_DEVICE_DFP3_INDEX;
1828 case ENCODER_OBJECT_ID_INTERNAL_DVO1:
1829 case ENCODER_OBJECT_ID_INTERNAL_DDI:
1830 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
1831 args.v1.ucDevice = ATOM_DEVICE_DFP2_INDEX;
1833 case ENCODER_OBJECT_ID_INTERNAL_DAC1:
1834 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
1835 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
1836 args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
1837 else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
1838 args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
1840 args.v1.ucDevice = ATOM_DEVICE_CRT1_INDEX;
1842 case ENCODER_OBJECT_ID_INTERNAL_DAC2:
1843 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
1844 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
1845 args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
1846 else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
1847 args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
1849 args.v1.ucDevice = ATOM_DEVICE_CRT2_INDEX;
1854 args.v2.ucCRTC = radeon_crtc->crtc_id;
1855 if (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE) {
1856 struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
1858 if (connector->connector_type == DRM_MODE_CONNECTOR_LVDS)
1859 args.v2.ucEncodeMode = ATOM_ENCODER_MODE_LVDS;
1860 else if (connector->connector_type == DRM_MODE_CONNECTOR_VGA)
1861 args.v2.ucEncodeMode = ATOM_ENCODER_MODE_CRT;
1863 args.v2.ucEncodeMode = atombios_get_encoder_mode(encoder);
1865 args.v2.ucEncodeMode = atombios_get_encoder_mode(encoder);
1866 switch (radeon_encoder->encoder_id) {
1867 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
1868 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
1869 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
1870 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
1871 dig = radeon_encoder->enc_priv;
1872 switch (dig->dig_encoder) {
1874 args.v2.ucEncoderID = ASIC_INT_DIG1_ENCODER_ID;
1877 args.v2.ucEncoderID = ASIC_INT_DIG2_ENCODER_ID;
1880 args.v2.ucEncoderID = ASIC_INT_DIG3_ENCODER_ID;
1883 args.v2.ucEncoderID = ASIC_INT_DIG4_ENCODER_ID;
1886 args.v2.ucEncoderID = ASIC_INT_DIG5_ENCODER_ID;
1889 args.v2.ucEncoderID = ASIC_INT_DIG6_ENCODER_ID;
1893 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
1894 args.v2.ucEncoderID = ASIC_INT_DVO_ENCODER_ID;
1896 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
1897 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
1898 args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
1899 else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
1900 args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
1902 args.v2.ucEncoderID = ASIC_INT_DAC1_ENCODER_ID;
1904 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
1905 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
1906 args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
1907 else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
1908 args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
1910 args.v2.ucEncoderID = ASIC_INT_DAC2_ENCODER_ID;
1917 DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
1921 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1923 /* update scratch regs with new routing */
1924 radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
1928 atombios_apply_encoder_quirks(struct drm_encoder *encoder,
1929 struct drm_display_mode *mode)
1931 struct drm_device *dev = encoder->dev;
1932 struct radeon_device *rdev = dev->dev_private;
1933 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1934 struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
1936 /* Funky macbooks */
1937 if ((dev->pdev->device == 0x71C5) &&
1938 (dev->pdev->subsystem_vendor == 0x106b) &&
1939 (dev->pdev->subsystem_device == 0x0080)) {
1940 if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
1941 uint32_t lvtma_bit_depth_control = RREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL);
1943 lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_TRUNCATE_EN;
1944 lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN;
1946 WREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL, lvtma_bit_depth_control);
1950 /* set scaler clears this on some chips */
1951 if (ASIC_IS_AVIVO(rdev) &&
1952 (!(radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)))) {
1953 if (ASIC_IS_DCE4(rdev)) {
1954 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
1955 WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset,
1956 EVERGREEN_INTERLEAVE_EN);
1958 WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
1960 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
1961 WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset,
1962 AVIVO_D1MODE_INTERLEAVE_EN);
1964 WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
1969 static int radeon_atom_pick_dig_encoder(struct drm_encoder *encoder)
1971 struct drm_device *dev = encoder->dev;
1972 struct radeon_device *rdev = dev->dev_private;
1973 struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
1974 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1975 struct drm_encoder *test_encoder;
1976 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
1977 uint32_t dig_enc_in_use = 0;
1979 if (ASIC_IS_DCE6(rdev)) {
1981 switch (radeon_encoder->encoder_id) {
1982 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
1988 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
1994 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
2001 } else if (ASIC_IS_DCE4(rdev)) {
2003 if (ASIC_IS_DCE41(rdev) && !ASIC_IS_DCE61(rdev)) {
2004 /* ontario follows DCE4 */
2005 if (rdev->family == CHIP_PALM) {
2011 /* llano follows DCE3.2 */
2012 return radeon_crtc->crtc_id;
2014 switch (radeon_encoder->encoder_id) {
2015 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
2021 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
2027 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
2037 /* on DCE32 and encoder can driver any block so just crtc id */
2038 if (ASIC_IS_DCE32(rdev)) {
2039 return radeon_crtc->crtc_id;
2042 /* on DCE3 - LVTMA can only be driven by DIGB */
2043 list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
2044 struct radeon_encoder *radeon_test_encoder;
2046 if (encoder == test_encoder)
2049 if (!radeon_encoder_is_digital(test_encoder))
2052 radeon_test_encoder = to_radeon_encoder(test_encoder);
2053 dig = radeon_test_encoder->enc_priv;
2055 if (dig->dig_encoder >= 0)
2056 dig_enc_in_use |= (1 << dig->dig_encoder);
2059 if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA) {
2060 if (dig_enc_in_use & 0x2)
2061 DRM_ERROR("LVDS required digital encoder 2 but it was in use - stealing\n");
2064 if (!(dig_enc_in_use & 1))
2069 /* This only needs to be called once at startup */
2071 radeon_atom_encoder_init(struct radeon_device *rdev)
2073 struct drm_device *dev = rdev->ddev;
2074 struct drm_encoder *encoder;
2076 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
2077 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
2078 struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
2080 switch (radeon_encoder->encoder_id) {
2081 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
2082 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
2083 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
2084 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
2085 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_INIT, 0, 0);
2091 if (ext_encoder && (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev)))
2092 atombios_external_encoder_setup(encoder, ext_encoder,
2093 EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT);
2098 radeon_atom_encoder_mode_set(struct drm_encoder *encoder,
2099 struct drm_display_mode *mode,
2100 struct drm_display_mode *adjusted_mode)
2102 struct drm_device *dev = encoder->dev;
2103 struct radeon_device *rdev = dev->dev_private;
2104 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
2106 radeon_encoder->pixel_clock = adjusted_mode->clock;
2108 /* need to call this here rather than in prepare() since we need some crtc info */
2109 radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
2111 if (ASIC_IS_AVIVO(rdev) && !ASIC_IS_DCE4(rdev)) {
2112 if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT | ATOM_DEVICE_TV_SUPPORT))
2113 atombios_yuv_setup(encoder, true);
2115 atombios_yuv_setup(encoder, false);
2118 switch (radeon_encoder->encoder_id) {
2119 case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
2120 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
2121 case ENCODER_OBJECT_ID_INTERNAL_LVDS:
2122 case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
2123 atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_ENABLE);
2125 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
2126 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
2127 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
2128 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
2129 /* handled in dpms */
2131 case ENCODER_OBJECT_ID_INTERNAL_DDI:
2132 case ENCODER_OBJECT_ID_INTERNAL_DVO1:
2133 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
2134 atombios_dvo_setup(encoder, ATOM_ENABLE);
2136 case ENCODER_OBJECT_ID_INTERNAL_DAC1:
2137 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
2138 case ENCODER_OBJECT_ID_INTERNAL_DAC2:
2139 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
2140 atombios_dac_setup(encoder, ATOM_ENABLE);
2141 if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT)) {
2142 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
2143 atombios_tv_setup(encoder, ATOM_ENABLE);
2145 atombios_tv_setup(encoder, ATOM_DISABLE);
2150 atombios_apply_encoder_quirks(encoder, adjusted_mode);
2152 if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI) {
2153 if (rdev->asic->display.hdmi_enable)
2154 radeon_hdmi_enable(rdev, encoder, true);
2155 if (rdev->asic->display.hdmi_setmode)
2156 radeon_hdmi_setmode(rdev, encoder, adjusted_mode);
2161 atombios_dac_load_detect(struct drm_encoder *encoder, struct drm_connector *connector)
2163 struct drm_device *dev = encoder->dev;
2164 struct radeon_device *rdev = dev->dev_private;
2165 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
2166 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
2168 if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT |
2169 ATOM_DEVICE_CV_SUPPORT |
2170 ATOM_DEVICE_CRT_SUPPORT)) {
2171 DAC_LOAD_DETECTION_PS_ALLOCATION args;
2172 int index = GetIndexIntoMasterTable(COMMAND, DAC_LoadDetection);
2175 memset(&args, 0, sizeof(args));
2177 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
2180 args.sDacload.ucMisc = 0;
2182 if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) ||
2183 (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1))
2184 args.sDacload.ucDacType = ATOM_DAC_A;
2186 args.sDacload.ucDacType = ATOM_DAC_B;
2188 if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT)
2189 args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT1_SUPPORT);
2190 else if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT)
2191 args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT2_SUPPORT);
2192 else if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
2193 args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CV_SUPPORT);
2195 args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
2196 } else if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
2197 args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_TV1_SUPPORT);
2199 args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
2202 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
2209 static enum drm_connector_status
2210 radeon_atom_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
2212 struct drm_device *dev = encoder->dev;
2213 struct radeon_device *rdev = dev->dev_private;
2214 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
2215 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
2216 uint32_t bios_0_scratch;
2218 if (!atombios_dac_load_detect(encoder, connector)) {
2219 DRM_DEBUG_KMS("detect returned false \n");
2220 return connector_status_unknown;
2223 if (rdev->family >= CHIP_R600)
2224 bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
2226 bios_0_scratch = RREG32(RADEON_BIOS_0_SCRATCH);
2228 DRM_DEBUG_KMS("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices);
2229 if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) {
2230 if (bios_0_scratch & ATOM_S0_CRT1_MASK)
2231 return connector_status_connected;
2233 if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) {
2234 if (bios_0_scratch & ATOM_S0_CRT2_MASK)
2235 return connector_status_connected;
2237 if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
2238 if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A))
2239 return connector_status_connected;
2241 if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
2242 if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A))
2243 return connector_status_connected; /* CTV */
2244 else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A))
2245 return connector_status_connected; /* STV */
2247 return connector_status_disconnected;
2250 static enum drm_connector_status
2251 radeon_atom_dig_detect(struct drm_encoder *encoder, struct drm_connector *connector)
2253 struct drm_device *dev = encoder->dev;
2254 struct radeon_device *rdev = dev->dev_private;
2255 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
2256 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
2257 struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
2260 if (!ASIC_IS_DCE4(rdev))
2261 return connector_status_unknown;
2264 return connector_status_unknown;
2266 if ((radeon_connector->devices & ATOM_DEVICE_CRT_SUPPORT) == 0)
2267 return connector_status_unknown;
2269 /* load detect on the dp bridge */
2270 atombios_external_encoder_setup(encoder, ext_encoder,
2271 EXTERNAL_ENCODER_ACTION_V3_DACLOAD_DETECTION);
2273 bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
2275 DRM_DEBUG_KMS("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices);
2276 if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) {
2277 if (bios_0_scratch & ATOM_S0_CRT1_MASK)
2278 return connector_status_connected;
2280 if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) {
2281 if (bios_0_scratch & ATOM_S0_CRT2_MASK)
2282 return connector_status_connected;
2284 if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
2285 if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A))
2286 return connector_status_connected;
2288 if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
2289 if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A))
2290 return connector_status_connected; /* CTV */
2291 else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A))
2292 return connector_status_connected; /* STV */
2294 return connector_status_disconnected;
2298 radeon_atom_ext_encoder_setup_ddc(struct drm_encoder *encoder)
2300 struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
2303 /* ddc_setup on the dp bridge */
2304 atombios_external_encoder_setup(encoder, ext_encoder,
2305 EXTERNAL_ENCODER_ACTION_V3_DDC_SETUP);
2309 static void radeon_atom_encoder_prepare(struct drm_encoder *encoder)
2311 struct radeon_device *rdev = encoder->dev->dev_private;
2312 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
2313 struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
2315 if ((radeon_encoder->active_device &
2316 (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
2317 (radeon_encoder_get_dp_bridge_encoder_id(encoder) !=
2318 ENCODER_OBJECT_ID_NONE)) {
2319 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
2321 dig->dig_encoder = radeon_atom_pick_dig_encoder(encoder);
2322 if (radeon_encoder->active_device & ATOM_DEVICE_DFP_SUPPORT) {
2323 if (rdev->family >= CHIP_R600)
2324 dig->afmt = rdev->mode_info.afmt[dig->dig_encoder];
2326 /* RS600/690/740 have only 1 afmt block */
2327 dig->afmt = rdev->mode_info.afmt[0];
2332 radeon_atom_output_lock(encoder, true);
2335 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
2337 /* select the clock/data port if it uses a router */
2338 if (radeon_connector->router.cd_valid)
2339 radeon_router_select_cd_port(radeon_connector);
2341 /* turn eDP panel on for mode set */
2342 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
2343 atombios_set_edp_panel_power(connector,
2344 ATOM_TRANSMITTER_ACTION_POWER_ON);
2347 /* this is needed for the pll/ss setup to work correctly in some cases */
2348 atombios_set_encoder_crtc_source(encoder);
2351 static void radeon_atom_encoder_commit(struct drm_encoder *encoder)
2353 /* need to call this here as we need the crtc set up */
2354 radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
2355 radeon_atom_output_lock(encoder, false);
2358 static void radeon_atom_encoder_disable(struct drm_encoder *encoder)
2360 struct drm_device *dev = encoder->dev;
2361 struct radeon_device *rdev = dev->dev_private;
2362 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
2363 struct radeon_encoder_atom_dig *dig;
2365 /* check for pre-DCE3 cards with shared encoders;
2366 * can't really use the links individually, so don't disable
2367 * the encoder if it's in use by another connector
2369 if (!ASIC_IS_DCE3(rdev)) {
2370 struct drm_encoder *other_encoder;
2371 struct radeon_encoder *other_radeon_encoder;
2373 list_for_each_entry(other_encoder, &dev->mode_config.encoder_list, head) {
2374 other_radeon_encoder = to_radeon_encoder(other_encoder);
2375 if ((radeon_encoder->encoder_id == other_radeon_encoder->encoder_id) &&
2376 drm_helper_encoder_in_use(other_encoder))
2381 radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
2383 switch (radeon_encoder->encoder_id) {
2384 case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
2385 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
2386 case ENCODER_OBJECT_ID_INTERNAL_LVDS:
2387 case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
2388 atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_DISABLE);
2390 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
2391 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
2392 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
2393 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
2394 /* handled in dpms */
2396 case ENCODER_OBJECT_ID_INTERNAL_DDI:
2397 case ENCODER_OBJECT_ID_INTERNAL_DVO1:
2398 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
2399 atombios_dvo_setup(encoder, ATOM_DISABLE);
2401 case ENCODER_OBJECT_ID_INTERNAL_DAC1:
2402 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
2403 case ENCODER_OBJECT_ID_INTERNAL_DAC2:
2404 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
2405 atombios_dac_setup(encoder, ATOM_DISABLE);
2406 if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
2407 atombios_tv_setup(encoder, ATOM_DISABLE);
2412 if (radeon_encoder_is_digital(encoder)) {
2413 if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI) {
2414 if (rdev->asic->display.hdmi_enable)
2415 radeon_hdmi_enable(rdev, encoder, false);
2417 dig = radeon_encoder->enc_priv;
2418 dig->dig_encoder = -1;
2420 radeon_encoder->active_device = 0;
2423 /* these are handled by the primary encoders */
2424 static void radeon_atom_ext_prepare(struct drm_encoder *encoder)
2429 static void radeon_atom_ext_commit(struct drm_encoder *encoder)
2435 radeon_atom_ext_mode_set(struct drm_encoder *encoder,
2436 struct drm_display_mode *mode,
2437 struct drm_display_mode *adjusted_mode)
2442 static void radeon_atom_ext_disable(struct drm_encoder *encoder)
2448 radeon_atom_ext_dpms(struct drm_encoder *encoder, int mode)
2453 static bool radeon_atom_ext_mode_fixup(struct drm_encoder *encoder,
2454 const struct drm_display_mode *mode,
2455 struct drm_display_mode *adjusted_mode)
2460 static const struct drm_encoder_helper_funcs radeon_atom_ext_helper_funcs = {
2461 .dpms = radeon_atom_ext_dpms,
2462 .mode_fixup = radeon_atom_ext_mode_fixup,
2463 .prepare = radeon_atom_ext_prepare,
2464 .mode_set = radeon_atom_ext_mode_set,
2465 .commit = radeon_atom_ext_commit,
2466 .disable = radeon_atom_ext_disable,
2467 /* no detect for TMDS/LVDS yet */
2470 static const struct drm_encoder_helper_funcs radeon_atom_dig_helper_funcs = {
2471 .dpms = radeon_atom_encoder_dpms,
2472 .mode_fixup = radeon_atom_mode_fixup,
2473 .prepare = radeon_atom_encoder_prepare,
2474 .mode_set = radeon_atom_encoder_mode_set,
2475 .commit = radeon_atom_encoder_commit,
2476 .disable = radeon_atom_encoder_disable,
2477 .detect = radeon_atom_dig_detect,
2480 static const struct drm_encoder_helper_funcs radeon_atom_dac_helper_funcs = {
2481 .dpms = radeon_atom_encoder_dpms,
2482 .mode_fixup = radeon_atom_mode_fixup,
2483 .prepare = radeon_atom_encoder_prepare,
2484 .mode_set = radeon_atom_encoder_mode_set,
2485 .commit = radeon_atom_encoder_commit,
2486 .detect = radeon_atom_dac_detect,
2489 void radeon_enc_destroy(struct drm_encoder *encoder)
2491 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
2492 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
2493 radeon_atom_backlight_exit(radeon_encoder);
2494 kfree(radeon_encoder->enc_priv);
2495 drm_encoder_cleanup(encoder);
2496 kfree(radeon_encoder);
2499 static const struct drm_encoder_funcs radeon_atom_enc_funcs = {
2500 .destroy = radeon_enc_destroy,
2503 static struct radeon_encoder_atom_dac *
2504 radeon_atombios_set_dac_info(struct radeon_encoder *radeon_encoder)
2506 struct drm_device *dev = radeon_encoder->base.dev;
2507 struct radeon_device *rdev = dev->dev_private;
2508 struct radeon_encoder_atom_dac *dac = kzalloc(sizeof(struct radeon_encoder_atom_dac), GFP_KERNEL);
2513 dac->tv_std = radeon_atombios_get_tv_info(rdev);
2517 static struct radeon_encoder_atom_dig *
2518 radeon_atombios_set_dig_info(struct radeon_encoder *radeon_encoder)
2520 int encoder_enum = (radeon_encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
2521 struct radeon_encoder_atom_dig *dig = kzalloc(sizeof(struct radeon_encoder_atom_dig), GFP_KERNEL);
2526 /* coherent mode by default */
2527 dig->coherent_mode = true;
2528 dig->dig_encoder = -1;
2530 if (encoder_enum == 2)
2539 radeon_add_atom_encoder(struct drm_device *dev,
2540 uint32_t encoder_enum,
2541 uint32_t supported_device,
2544 struct radeon_device *rdev = dev->dev_private;
2545 struct drm_encoder *encoder;
2546 struct radeon_encoder *radeon_encoder;
2548 /* see if we already added it */
2549 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
2550 radeon_encoder = to_radeon_encoder(encoder);
2551 if (radeon_encoder->encoder_enum == encoder_enum) {
2552 radeon_encoder->devices |= supported_device;
2559 radeon_encoder = kzalloc(sizeof(struct radeon_encoder), GFP_KERNEL);
2560 if (!radeon_encoder)
2563 encoder = &radeon_encoder->base;
2564 switch (rdev->num_crtc) {
2566 encoder->possible_crtcs = 0x1;
2570 encoder->possible_crtcs = 0x3;
2573 encoder->possible_crtcs = 0xf;
2576 encoder->possible_crtcs = 0x3f;
2580 radeon_encoder->enc_priv = NULL;
2582 radeon_encoder->encoder_enum = encoder_enum;
2583 radeon_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
2584 radeon_encoder->devices = supported_device;
2585 radeon_encoder->rmx_type = RMX_OFF;
2586 radeon_encoder->underscan_type = UNDERSCAN_OFF;
2587 radeon_encoder->is_ext_encoder = false;
2588 radeon_encoder->caps = caps;
2590 switch (radeon_encoder->encoder_id) {
2591 case ENCODER_OBJECT_ID_INTERNAL_LVDS:
2592 case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
2593 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
2594 case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
2595 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
2596 radeon_encoder->rmx_type = RMX_FULL;
2597 drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
2598 radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
2600 drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
2601 radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
2603 drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
2605 case ENCODER_OBJECT_ID_INTERNAL_DAC1:
2606 drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
2607 radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
2608 drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
2610 case ENCODER_OBJECT_ID_INTERNAL_DAC2:
2611 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
2612 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
2613 drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TVDAC);
2614 radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
2615 drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
2617 case ENCODER_OBJECT_ID_INTERNAL_DVO1:
2618 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
2619 case ENCODER_OBJECT_ID_INTERNAL_DDI:
2620 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
2621 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
2622 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
2623 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
2624 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
2625 radeon_encoder->rmx_type = RMX_FULL;
2626 drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
2627 radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
2628 } else if (radeon_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT)) {
2629 drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
2630 radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
2632 drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
2633 radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
2635 drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
2637 case ENCODER_OBJECT_ID_SI170B:
2638 case ENCODER_OBJECT_ID_CH7303:
2639 case ENCODER_OBJECT_ID_EXTERNAL_SDVOA:
2640 case ENCODER_OBJECT_ID_EXTERNAL_SDVOB:
2641 case ENCODER_OBJECT_ID_TITFP513:
2642 case ENCODER_OBJECT_ID_VT1623:
2643 case ENCODER_OBJECT_ID_HDMI_SI1930:
2644 case ENCODER_OBJECT_ID_TRAVIS:
2645 case ENCODER_OBJECT_ID_NUTMEG:
2646 /* these are handled by the primary encoders */
2647 radeon_encoder->is_ext_encoder = true;
2648 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
2649 drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
2650 else if (radeon_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT))
2651 drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
2653 drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
2654 drm_encoder_helper_add(encoder, &radeon_atom_ext_helper_funcs);