drm/nouveau: remove dev_priv->init_state and friends
[sfrench/cifs-2.6.git] / drivers / gpu / drm / nouveau / nouveau_state.c
1 /*
2  * Copyright 2005 Stephane Marchesin
3  * Copyright 2008 Stuart Bennett
4  * All Rights Reserved.
5  *
6  * Permission is hereby granted, free of charge, to any person obtaining a
7  * copy of this software and associated documentation files (the "Software"),
8  * to deal in the Software without restriction, including without limitation
9  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10  * and/or sell copies of the Software, and to permit persons to whom the
11  * Software is furnished to do so, subject to the following conditions:
12  *
13  * The above copyright notice and this permission notice (including the next
14  * paragraph) shall be included in all copies or substantial portions of the
15  * Software.
16  *
17  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
20  * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
21  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
22  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
23  * DEALINGS IN THE SOFTWARE.
24  */
25
26 #include <linux/swab.h>
27 #include <linux/slab.h>
28 #include "drmP.h"
29 #include "drm.h"
30 #include "drm_sarea.h"
31 #include "drm_crtc_helper.h"
32 #include <linux/vgaarb.h>
33 #include <linux/vga_switcheroo.h>
34
35 #include "nouveau_drv.h"
36 #include "nouveau_drm.h"
37 #include "nouveau_fbcon.h"
38 #include "nv50_display.h"
39
40 static void nouveau_stub_takedown(struct drm_device *dev) {}
41
42 static int nouveau_init_engine_ptrs(struct drm_device *dev)
43 {
44         struct drm_nouveau_private *dev_priv = dev->dev_private;
45         struct nouveau_engine *engine = &dev_priv->engine;
46
47         switch (dev_priv->chipset & 0xf0) {
48         case 0x00:
49                 engine->instmem.init            = nv04_instmem_init;
50                 engine->instmem.takedown        = nv04_instmem_takedown;
51                 engine->instmem.suspend         = nv04_instmem_suspend;
52                 engine->instmem.resume          = nv04_instmem_resume;
53                 engine->instmem.populate        = nv04_instmem_populate;
54                 engine->instmem.clear           = nv04_instmem_clear;
55                 engine->instmem.bind            = nv04_instmem_bind;
56                 engine->instmem.unbind          = nv04_instmem_unbind;
57                 engine->instmem.prepare_access  = nv04_instmem_prepare_access;
58                 engine->instmem.finish_access   = nv04_instmem_finish_access;
59                 engine->mc.init                 = nv04_mc_init;
60                 engine->mc.takedown             = nv04_mc_takedown;
61                 engine->timer.init              = nv04_timer_init;
62                 engine->timer.read              = nv04_timer_read;
63                 engine->timer.takedown          = nv04_timer_takedown;
64                 engine->fb.init                 = nv04_fb_init;
65                 engine->fb.takedown             = nv04_fb_takedown;
66                 engine->graph.grclass           = nv04_graph_grclass;
67                 engine->graph.init              = nv04_graph_init;
68                 engine->graph.takedown          = nv04_graph_takedown;
69                 engine->graph.fifo_access       = nv04_graph_fifo_access;
70                 engine->graph.channel           = nv04_graph_channel;
71                 engine->graph.create_context    = nv04_graph_create_context;
72                 engine->graph.destroy_context   = nv04_graph_destroy_context;
73                 engine->graph.load_context      = nv04_graph_load_context;
74                 engine->graph.unload_context    = nv04_graph_unload_context;
75                 engine->fifo.channels           = 16;
76                 engine->fifo.init               = nv04_fifo_init;
77                 engine->fifo.takedown           = nouveau_stub_takedown;
78                 engine->fifo.disable            = nv04_fifo_disable;
79                 engine->fifo.enable             = nv04_fifo_enable;
80                 engine->fifo.reassign           = nv04_fifo_reassign;
81                 engine->fifo.cache_flush        = nv04_fifo_cache_flush;
82                 engine->fifo.cache_pull         = nv04_fifo_cache_pull;
83                 engine->fifo.channel_id         = nv04_fifo_channel_id;
84                 engine->fifo.create_context     = nv04_fifo_create_context;
85                 engine->fifo.destroy_context    = nv04_fifo_destroy_context;
86                 engine->fifo.load_context       = nv04_fifo_load_context;
87                 engine->fifo.unload_context     = nv04_fifo_unload_context;
88                 break;
89         case 0x10:
90                 engine->instmem.init            = nv04_instmem_init;
91                 engine->instmem.takedown        = nv04_instmem_takedown;
92                 engine->instmem.suspend         = nv04_instmem_suspend;
93                 engine->instmem.resume          = nv04_instmem_resume;
94                 engine->instmem.populate        = nv04_instmem_populate;
95                 engine->instmem.clear           = nv04_instmem_clear;
96                 engine->instmem.bind            = nv04_instmem_bind;
97                 engine->instmem.unbind          = nv04_instmem_unbind;
98                 engine->instmem.prepare_access  = nv04_instmem_prepare_access;
99                 engine->instmem.finish_access   = nv04_instmem_finish_access;
100                 engine->mc.init                 = nv04_mc_init;
101                 engine->mc.takedown             = nv04_mc_takedown;
102                 engine->timer.init              = nv04_timer_init;
103                 engine->timer.read              = nv04_timer_read;
104                 engine->timer.takedown          = nv04_timer_takedown;
105                 engine->fb.init                 = nv10_fb_init;
106                 engine->fb.takedown             = nv10_fb_takedown;
107                 engine->fb.set_region_tiling    = nv10_fb_set_region_tiling;
108                 engine->graph.grclass           = nv10_graph_grclass;
109                 engine->graph.init              = nv10_graph_init;
110                 engine->graph.takedown          = nv10_graph_takedown;
111                 engine->graph.channel           = nv10_graph_channel;
112                 engine->graph.create_context    = nv10_graph_create_context;
113                 engine->graph.destroy_context   = nv10_graph_destroy_context;
114                 engine->graph.fifo_access       = nv04_graph_fifo_access;
115                 engine->graph.load_context      = nv10_graph_load_context;
116                 engine->graph.unload_context    = nv10_graph_unload_context;
117                 engine->graph.set_region_tiling = nv10_graph_set_region_tiling;
118                 engine->fifo.channels           = 32;
119                 engine->fifo.init               = nv10_fifo_init;
120                 engine->fifo.takedown           = nouveau_stub_takedown;
121                 engine->fifo.disable            = nv04_fifo_disable;
122                 engine->fifo.enable             = nv04_fifo_enable;
123                 engine->fifo.reassign           = nv04_fifo_reassign;
124                 engine->fifo.cache_flush        = nv04_fifo_cache_flush;
125                 engine->fifo.cache_pull         = nv04_fifo_cache_pull;
126                 engine->fifo.channel_id         = nv10_fifo_channel_id;
127                 engine->fifo.create_context     = nv10_fifo_create_context;
128                 engine->fifo.destroy_context    = nv10_fifo_destroy_context;
129                 engine->fifo.load_context       = nv10_fifo_load_context;
130                 engine->fifo.unload_context     = nv10_fifo_unload_context;
131                 break;
132         case 0x20:
133                 engine->instmem.init            = nv04_instmem_init;
134                 engine->instmem.takedown        = nv04_instmem_takedown;
135                 engine->instmem.suspend         = nv04_instmem_suspend;
136                 engine->instmem.resume          = nv04_instmem_resume;
137                 engine->instmem.populate        = nv04_instmem_populate;
138                 engine->instmem.clear           = nv04_instmem_clear;
139                 engine->instmem.bind            = nv04_instmem_bind;
140                 engine->instmem.unbind          = nv04_instmem_unbind;
141                 engine->instmem.prepare_access  = nv04_instmem_prepare_access;
142                 engine->instmem.finish_access   = nv04_instmem_finish_access;
143                 engine->mc.init                 = nv04_mc_init;
144                 engine->mc.takedown             = nv04_mc_takedown;
145                 engine->timer.init              = nv04_timer_init;
146                 engine->timer.read              = nv04_timer_read;
147                 engine->timer.takedown          = nv04_timer_takedown;
148                 engine->fb.init                 = nv10_fb_init;
149                 engine->fb.takedown             = nv10_fb_takedown;
150                 engine->fb.set_region_tiling    = nv10_fb_set_region_tiling;
151                 engine->graph.grclass           = nv20_graph_grclass;
152                 engine->graph.init              = nv20_graph_init;
153                 engine->graph.takedown          = nv20_graph_takedown;
154                 engine->graph.channel           = nv10_graph_channel;
155                 engine->graph.create_context    = nv20_graph_create_context;
156                 engine->graph.destroy_context   = nv20_graph_destroy_context;
157                 engine->graph.fifo_access       = nv04_graph_fifo_access;
158                 engine->graph.load_context      = nv20_graph_load_context;
159                 engine->graph.unload_context    = nv20_graph_unload_context;
160                 engine->graph.set_region_tiling = nv20_graph_set_region_tiling;
161                 engine->fifo.channels           = 32;
162                 engine->fifo.init               = nv10_fifo_init;
163                 engine->fifo.takedown           = nouveau_stub_takedown;
164                 engine->fifo.disable            = nv04_fifo_disable;
165                 engine->fifo.enable             = nv04_fifo_enable;
166                 engine->fifo.reassign           = nv04_fifo_reassign;
167                 engine->fifo.cache_flush        = nv04_fifo_cache_flush;
168                 engine->fifo.cache_pull         = nv04_fifo_cache_pull;
169                 engine->fifo.channel_id         = nv10_fifo_channel_id;
170                 engine->fifo.create_context     = nv10_fifo_create_context;
171                 engine->fifo.destroy_context    = nv10_fifo_destroy_context;
172                 engine->fifo.load_context       = nv10_fifo_load_context;
173                 engine->fifo.unload_context     = nv10_fifo_unload_context;
174                 break;
175         case 0x30:
176                 engine->instmem.init            = nv04_instmem_init;
177                 engine->instmem.takedown        = nv04_instmem_takedown;
178                 engine->instmem.suspend         = nv04_instmem_suspend;
179                 engine->instmem.resume          = nv04_instmem_resume;
180                 engine->instmem.populate        = nv04_instmem_populate;
181                 engine->instmem.clear           = nv04_instmem_clear;
182                 engine->instmem.bind            = nv04_instmem_bind;
183                 engine->instmem.unbind          = nv04_instmem_unbind;
184                 engine->instmem.prepare_access  = nv04_instmem_prepare_access;
185                 engine->instmem.finish_access   = nv04_instmem_finish_access;
186                 engine->mc.init                 = nv04_mc_init;
187                 engine->mc.takedown             = nv04_mc_takedown;
188                 engine->timer.init              = nv04_timer_init;
189                 engine->timer.read              = nv04_timer_read;
190                 engine->timer.takedown          = nv04_timer_takedown;
191                 engine->fb.init                 = nv10_fb_init;
192                 engine->fb.takedown             = nv10_fb_takedown;
193                 engine->fb.set_region_tiling    = nv10_fb_set_region_tiling;
194                 engine->graph.grclass           = nv30_graph_grclass;
195                 engine->graph.init              = nv30_graph_init;
196                 engine->graph.takedown          = nv20_graph_takedown;
197                 engine->graph.fifo_access       = nv04_graph_fifo_access;
198                 engine->graph.channel           = nv10_graph_channel;
199                 engine->graph.create_context    = nv20_graph_create_context;
200                 engine->graph.destroy_context   = nv20_graph_destroy_context;
201                 engine->graph.load_context      = nv20_graph_load_context;
202                 engine->graph.unload_context    = nv20_graph_unload_context;
203                 engine->graph.set_region_tiling = nv20_graph_set_region_tiling;
204                 engine->fifo.channels           = 32;
205                 engine->fifo.init               = nv10_fifo_init;
206                 engine->fifo.takedown           = nouveau_stub_takedown;
207                 engine->fifo.disable            = nv04_fifo_disable;
208                 engine->fifo.enable             = nv04_fifo_enable;
209                 engine->fifo.reassign           = nv04_fifo_reassign;
210                 engine->fifo.cache_flush        = nv04_fifo_cache_flush;
211                 engine->fifo.cache_pull         = nv04_fifo_cache_pull;
212                 engine->fifo.channel_id         = nv10_fifo_channel_id;
213                 engine->fifo.create_context     = nv10_fifo_create_context;
214                 engine->fifo.destroy_context    = nv10_fifo_destroy_context;
215                 engine->fifo.load_context       = nv10_fifo_load_context;
216                 engine->fifo.unload_context     = nv10_fifo_unload_context;
217                 break;
218         case 0x40:
219         case 0x60:
220                 engine->instmem.init            = nv04_instmem_init;
221                 engine->instmem.takedown        = nv04_instmem_takedown;
222                 engine->instmem.suspend         = nv04_instmem_suspend;
223                 engine->instmem.resume          = nv04_instmem_resume;
224                 engine->instmem.populate        = nv04_instmem_populate;
225                 engine->instmem.clear           = nv04_instmem_clear;
226                 engine->instmem.bind            = nv04_instmem_bind;
227                 engine->instmem.unbind          = nv04_instmem_unbind;
228                 engine->instmem.prepare_access  = nv04_instmem_prepare_access;
229                 engine->instmem.finish_access   = nv04_instmem_finish_access;
230                 engine->mc.init                 = nv40_mc_init;
231                 engine->mc.takedown             = nv40_mc_takedown;
232                 engine->timer.init              = nv04_timer_init;
233                 engine->timer.read              = nv04_timer_read;
234                 engine->timer.takedown          = nv04_timer_takedown;
235                 engine->fb.init                 = nv40_fb_init;
236                 engine->fb.takedown             = nv40_fb_takedown;
237                 engine->fb.set_region_tiling    = nv40_fb_set_region_tiling;
238                 engine->graph.grclass           = nv40_graph_grclass;
239                 engine->graph.init              = nv40_graph_init;
240                 engine->graph.takedown          = nv40_graph_takedown;
241                 engine->graph.fifo_access       = nv04_graph_fifo_access;
242                 engine->graph.channel           = nv40_graph_channel;
243                 engine->graph.create_context    = nv40_graph_create_context;
244                 engine->graph.destroy_context   = nv40_graph_destroy_context;
245                 engine->graph.load_context      = nv40_graph_load_context;
246                 engine->graph.unload_context    = nv40_graph_unload_context;
247                 engine->graph.set_region_tiling = nv40_graph_set_region_tiling;
248                 engine->fifo.channels           = 32;
249                 engine->fifo.init               = nv40_fifo_init;
250                 engine->fifo.takedown           = nouveau_stub_takedown;
251                 engine->fifo.disable            = nv04_fifo_disable;
252                 engine->fifo.enable             = nv04_fifo_enable;
253                 engine->fifo.reassign           = nv04_fifo_reassign;
254                 engine->fifo.cache_flush        = nv04_fifo_cache_flush;
255                 engine->fifo.cache_pull         = nv04_fifo_cache_pull;
256                 engine->fifo.channel_id         = nv10_fifo_channel_id;
257                 engine->fifo.create_context     = nv40_fifo_create_context;
258                 engine->fifo.destroy_context    = nv40_fifo_destroy_context;
259                 engine->fifo.load_context       = nv40_fifo_load_context;
260                 engine->fifo.unload_context     = nv40_fifo_unload_context;
261                 break;
262         case 0x50:
263         case 0x80: /* gotta love NVIDIA's consistency.. */
264         case 0x90:
265         case 0xA0:
266                 engine->instmem.init            = nv50_instmem_init;
267                 engine->instmem.takedown        = nv50_instmem_takedown;
268                 engine->instmem.suspend         = nv50_instmem_suspend;
269                 engine->instmem.resume          = nv50_instmem_resume;
270                 engine->instmem.populate        = nv50_instmem_populate;
271                 engine->instmem.clear           = nv50_instmem_clear;
272                 engine->instmem.bind            = nv50_instmem_bind;
273                 engine->instmem.unbind          = nv50_instmem_unbind;
274                 engine->instmem.prepare_access  = nv50_instmem_prepare_access;
275                 engine->instmem.finish_access   = nv50_instmem_finish_access;
276                 engine->mc.init                 = nv50_mc_init;
277                 engine->mc.takedown             = nv50_mc_takedown;
278                 engine->timer.init              = nv04_timer_init;
279                 engine->timer.read              = nv04_timer_read;
280                 engine->timer.takedown          = nv04_timer_takedown;
281                 engine->fb.init                 = nv50_fb_init;
282                 engine->fb.takedown             = nv50_fb_takedown;
283                 engine->graph.grclass           = nv50_graph_grclass;
284                 engine->graph.init              = nv50_graph_init;
285                 engine->graph.takedown          = nv50_graph_takedown;
286                 engine->graph.fifo_access       = nv50_graph_fifo_access;
287                 engine->graph.channel           = nv50_graph_channel;
288                 engine->graph.create_context    = nv50_graph_create_context;
289                 engine->graph.destroy_context   = nv50_graph_destroy_context;
290                 engine->graph.load_context      = nv50_graph_load_context;
291                 engine->graph.unload_context    = nv50_graph_unload_context;
292                 engine->fifo.channels           = 128;
293                 engine->fifo.init               = nv50_fifo_init;
294                 engine->fifo.takedown           = nv50_fifo_takedown;
295                 engine->fifo.disable            = nv04_fifo_disable;
296                 engine->fifo.enable             = nv04_fifo_enable;
297                 engine->fifo.reassign           = nv04_fifo_reassign;
298                 engine->fifo.channel_id         = nv50_fifo_channel_id;
299                 engine->fifo.create_context     = nv50_fifo_create_context;
300                 engine->fifo.destroy_context    = nv50_fifo_destroy_context;
301                 engine->fifo.load_context       = nv50_fifo_load_context;
302                 engine->fifo.unload_context     = nv50_fifo_unload_context;
303                 break;
304         default:
305                 NV_ERROR(dev, "NV%02x unsupported\n", dev_priv->chipset);
306                 return 1;
307         }
308
309         return 0;
310 }
311
312 static unsigned int
313 nouveau_vga_set_decode(void *priv, bool state)
314 {
315         struct drm_device *dev = priv;
316         struct drm_nouveau_private *dev_priv = dev->dev_private;
317
318         if (dev_priv->chipset >= 0x40)
319                 nv_wr32(dev, 0x88054, state);
320         else
321                 nv_wr32(dev, 0x1854, state);
322
323         if (state)
324                 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
325                        VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
326         else
327                 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
328 }
329
330 static int
331 nouveau_card_init_channel(struct drm_device *dev)
332 {
333         struct drm_nouveau_private *dev_priv = dev->dev_private;
334         struct nouveau_gpuobj *gpuobj;
335         int ret;
336
337         ret = nouveau_channel_alloc(dev, &dev_priv->channel,
338                                     (struct drm_file *)-2,
339                                     NvDmaFB, NvDmaTT);
340         if (ret)
341                 return ret;
342
343         gpuobj = NULL;
344         ret = nouveau_gpuobj_dma_new(dev_priv->channel, NV_CLASS_DMA_IN_MEMORY,
345                                      0, dev_priv->vram_size,
346                                      NV_DMA_ACCESS_RW, NV_DMA_TARGET_VIDMEM,
347                                      &gpuobj);
348         if (ret)
349                 goto out_err;
350
351         ret = nouveau_gpuobj_ref_add(dev, dev_priv->channel, NvDmaVRAM,
352                                      gpuobj, NULL);
353         if (ret)
354                 goto out_err;
355
356         gpuobj = NULL;
357         ret = nouveau_gpuobj_gart_dma_new(dev_priv->channel, 0,
358                                           dev_priv->gart_info.aper_size,
359                                           NV_DMA_ACCESS_RW, &gpuobj, NULL);
360         if (ret)
361                 goto out_err;
362
363         ret = nouveau_gpuobj_ref_add(dev, dev_priv->channel, NvDmaGART,
364                                      gpuobj, NULL);
365         if (ret)
366                 goto out_err;
367
368         return 0;
369 out_err:
370         nouveau_gpuobj_del(dev, &gpuobj);
371         nouveau_channel_free(dev_priv->channel);
372         dev_priv->channel = NULL;
373         return ret;
374 }
375
376 static void nouveau_switcheroo_set_state(struct pci_dev *pdev,
377                                          enum vga_switcheroo_state state)
378 {
379         struct drm_device *dev = pci_get_drvdata(pdev);
380         pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
381         if (state == VGA_SWITCHEROO_ON) {
382                 printk(KERN_ERR "VGA switcheroo: switched nouveau on\n");
383                 nouveau_pci_resume(pdev);
384                 drm_kms_helper_poll_enable(dev);
385         } else {
386                 printk(KERN_ERR "VGA switcheroo: switched nouveau off\n");
387                 drm_kms_helper_poll_disable(dev);
388                 nouveau_pci_suspend(pdev, pmm);
389         }
390 }
391
392 static bool nouveau_switcheroo_can_switch(struct pci_dev *pdev)
393 {
394         struct drm_device *dev = pci_get_drvdata(pdev);
395         bool can_switch;
396
397         spin_lock(&dev->count_lock);
398         can_switch = (dev->open_count == 0);
399         spin_unlock(&dev->count_lock);
400         return can_switch;
401 }
402
403 int
404 nouveau_card_init(struct drm_device *dev)
405 {
406         struct drm_nouveau_private *dev_priv = dev->dev_private;
407         struct nouveau_engine *engine;
408         int ret;
409
410         vga_client_register(dev->pdev, dev, NULL, nouveau_vga_set_decode);
411         vga_switcheroo_register_client(dev->pdev, nouveau_switcheroo_set_state,
412                                        nouveau_switcheroo_can_switch);
413
414         /* Initialise internal driver API hooks */
415         ret = nouveau_init_engine_ptrs(dev);
416         if (ret)
417                 goto out;
418         engine = &dev_priv->engine;
419         spin_lock_init(&dev_priv->context_switch_lock);
420
421         /* Parse BIOS tables / Run init tables if card not POSTed */
422         ret = nouveau_bios_init(dev);
423         if (ret)
424                 goto out;
425
426         ret = nouveau_mem_detect(dev);
427         if (ret)
428                 goto out_bios;
429
430         ret = nouveau_gpuobj_early_init(dev);
431         if (ret)
432                 goto out_bios;
433
434         /* Initialise instance memory, must happen before mem_init so we
435          * know exactly how much VRAM we're able to use for "normal"
436          * purposes.
437          */
438         ret = engine->instmem.init(dev);
439         if (ret)
440                 goto out_gpuobj_early;
441
442         /* Setup the memory manager */
443         ret = nouveau_mem_init(dev);
444         if (ret)
445                 goto out_instmem;
446
447         ret = nouveau_gpuobj_init(dev);
448         if (ret)
449                 goto out_mem;
450
451         /* PMC */
452         ret = engine->mc.init(dev);
453         if (ret)
454                 goto out_gpuobj;
455
456         /* PTIMER */
457         ret = engine->timer.init(dev);
458         if (ret)
459                 goto out_mc;
460
461         /* PFB */
462         ret = engine->fb.init(dev);
463         if (ret)
464                 goto out_timer;
465
466         if (nouveau_noaccel)
467                 engine->graph.accel_blocked = true;
468         else {
469                 /* PGRAPH */
470                 ret = engine->graph.init(dev);
471                 if (ret)
472                         goto out_fb;
473
474                 /* PFIFO */
475                 ret = engine->fifo.init(dev);
476                 if (ret)
477                         goto out_graph;
478         }
479
480         /* this call irq_preinstall, register irq handler and
481          * call irq_postinstall
482          */
483         ret = drm_irq_install(dev);
484         if (ret)
485                 goto out_fifo;
486
487         ret = drm_vblank_init(dev, 0);
488         if (ret)
489                 goto out_irq;
490
491         /* what about PVIDEO/PCRTC/PRAMDAC etc? */
492
493         if (!engine->graph.accel_blocked) {
494                 ret = nouveau_card_init_channel(dev);
495                 if (ret)
496                         goto out_irq;
497         }
498
499         if (dev_priv->card_type >= NV_50)
500                 ret = nv50_display_create(dev);
501         else
502                 ret = nv04_display_create(dev);
503         if (ret)
504                 goto out_channel;
505
506         ret = nouveau_backlight_init(dev);
507         if (ret)
508                 NV_ERROR(dev, "Error %d registering backlight\n", ret);
509
510         nouveau_fbcon_init(dev);
511         drm_kms_helper_poll_init(dev);
512         return 0;
513
514 out_channel:
515         if (dev_priv->channel) {
516                 nouveau_channel_free(dev_priv->channel);
517                 dev_priv->channel = NULL;
518         }
519 out_irq:
520         drm_irq_uninstall(dev);
521 out_fifo:
522         if (!nouveau_noaccel)
523                 engine->fifo.takedown(dev);
524 out_graph:
525         if (!nouveau_noaccel)
526                 engine->graph.takedown(dev);
527 out_fb:
528         engine->fb.takedown(dev);
529 out_timer:
530         engine->timer.takedown(dev);
531 out_mc:
532         engine->mc.takedown(dev);
533 out_gpuobj:
534         nouveau_gpuobj_takedown(dev);
535 out_mem:
536         nouveau_sgdma_takedown(dev);
537         nouveau_mem_close(dev);
538 out_instmem:
539         engine->instmem.takedown(dev);
540 out_gpuobj_early:
541         nouveau_gpuobj_late_takedown(dev);
542 out_bios:
543         nouveau_bios_takedown(dev);
544 out:
545         vga_client_register(dev->pdev, NULL, NULL, NULL);
546         return ret;
547 }
548
549 static void nouveau_card_takedown(struct drm_device *dev)
550 {
551         struct drm_nouveau_private *dev_priv = dev->dev_private;
552         struct nouveau_engine *engine = &dev_priv->engine;
553
554         nouveau_backlight_exit(dev);
555
556         if (dev_priv->channel) {
557                 nouveau_channel_free(dev_priv->channel);
558                 dev_priv->channel = NULL;
559         }
560
561         if (!nouveau_noaccel) {
562                 engine->fifo.takedown(dev);
563                 engine->graph.takedown(dev);
564         }
565         engine->fb.takedown(dev);
566         engine->timer.takedown(dev);
567         engine->mc.takedown(dev);
568
569         mutex_lock(&dev->struct_mutex);
570         ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_VRAM);
571         ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_TT);
572         mutex_unlock(&dev->struct_mutex);
573         nouveau_sgdma_takedown(dev);
574
575         nouveau_gpuobj_takedown(dev);
576         nouveau_mem_close(dev);
577         engine->instmem.takedown(dev);
578
579         drm_irq_uninstall(dev);
580
581         nouveau_gpuobj_late_takedown(dev);
582         nouveau_bios_takedown(dev);
583
584         vga_client_register(dev->pdev, NULL, NULL, NULL);
585 }
586
587 /* here a client dies, release the stuff that was allocated for its
588  * file_priv */
589 void nouveau_preclose(struct drm_device *dev, struct drm_file *file_priv)
590 {
591         nouveau_channel_cleanup(dev, file_priv);
592 }
593
594 /* first module load, setup the mmio/fb mapping */
595 /* KMS: we need mmio at load time, not when the first drm client opens. */
596 int nouveau_firstopen(struct drm_device *dev)
597 {
598         return 0;
599 }
600
601 /* if we have an OF card, copy vbios to RAMIN */
602 static void nouveau_OF_copy_vbios_to_ramin(struct drm_device *dev)
603 {
604 #if defined(__powerpc__)
605         int size, i;
606         const uint32_t *bios;
607         struct device_node *dn = pci_device_to_OF_node(dev->pdev);
608         if (!dn) {
609                 NV_INFO(dev, "Unable to get the OF node\n");
610                 return;
611         }
612
613         bios = of_get_property(dn, "NVDA,BMP", &size);
614         if (bios) {
615                 for (i = 0; i < size; i += 4)
616                         nv_wi32(dev, i, bios[i/4]);
617                 NV_INFO(dev, "OF bios successfully copied (%d bytes)\n", size);
618         } else {
619                 NV_INFO(dev, "Unable to get the OF bios\n");
620         }
621 #endif
622 }
623
624 static struct apertures_struct *nouveau_get_apertures(struct drm_device *dev)
625 {
626         struct pci_dev *pdev = dev->pdev;
627         struct apertures_struct *aper = alloc_apertures(3);
628         if (!aper)
629                 return NULL;
630
631         aper->ranges[0].base = pci_resource_start(pdev, 1);
632         aper->ranges[0].size = pci_resource_len(pdev, 1);
633         aper->count = 1;
634
635         if (pci_resource_len(pdev, 2)) {
636                 aper->ranges[aper->count].base = pci_resource_start(pdev, 2);
637                 aper->ranges[aper->count].size = pci_resource_len(pdev, 2);
638                 aper->count++;
639         }
640
641         if (pci_resource_len(pdev, 3)) {
642                 aper->ranges[aper->count].base = pci_resource_start(pdev, 3);
643                 aper->ranges[aper->count].size = pci_resource_len(pdev, 3);
644                 aper->count++;
645         }
646
647         return aper;
648 }
649
650 static int nouveau_remove_conflicting_drivers(struct drm_device *dev)
651 {
652         struct drm_nouveau_private *dev_priv = dev->dev_private;
653         bool primary = false;
654         dev_priv->apertures = nouveau_get_apertures(dev);
655         if (!dev_priv->apertures)
656                 return -ENOMEM;
657
658 #ifdef CONFIG_X86
659         primary = dev->pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
660 #endif
661         
662         remove_conflicting_framebuffers(dev_priv->apertures, "nouveaufb", primary);
663         return 0;
664 }
665
666 int nouveau_load(struct drm_device *dev, unsigned long flags)
667 {
668         struct drm_nouveau_private *dev_priv;
669         uint32_t reg0;
670         resource_size_t mmio_start_offs;
671         int ret;
672
673         dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
674         if (!dev_priv)
675                 return -ENOMEM;
676         dev->dev_private = dev_priv;
677         dev_priv->dev = dev;
678
679         dev_priv->flags = flags & NOUVEAU_FLAGS;
680
681         NV_DEBUG(dev, "vendor: 0x%X device: 0x%X class: 0x%X\n",
682                  dev->pci_vendor, dev->pci_device, dev->pdev->class);
683
684         dev_priv->wq = create_workqueue("nouveau");
685         if (!dev_priv->wq)
686                 return -EINVAL;
687
688         /* resource 0 is mmio regs */
689         /* resource 1 is linear FB */
690         /* resource 2 is RAMIN (mmio regs + 0x1000000) */
691         /* resource 6 is bios */
692
693         /* map the mmio regs */
694         mmio_start_offs = pci_resource_start(dev->pdev, 0);
695         dev_priv->mmio = ioremap(mmio_start_offs, 0x00800000);
696         if (!dev_priv->mmio) {
697                 NV_ERROR(dev, "Unable to initialize the mmio mapping. "
698                          "Please report your setup to " DRIVER_EMAIL "\n");
699                 return -EINVAL;
700         }
701         NV_DEBUG(dev, "regs mapped ok at 0x%llx\n",
702                                         (unsigned long long)mmio_start_offs);
703
704 #ifdef __BIG_ENDIAN
705         /* Put the card in BE mode if it's not */
706         if (nv_rd32(dev, NV03_PMC_BOOT_1))
707                 nv_wr32(dev, NV03_PMC_BOOT_1, 0x00000001);
708
709         DRM_MEMORYBARRIER();
710 #endif
711
712         /* Time to determine the card architecture */
713         reg0 = nv_rd32(dev, NV03_PMC_BOOT_0);
714
715         /* We're dealing with >=NV10 */
716         if ((reg0 & 0x0f000000) > 0) {
717                 /* Bit 27-20 contain the architecture in hex */
718                 dev_priv->chipset = (reg0 & 0xff00000) >> 20;
719         /* NV04 or NV05 */
720         } else if ((reg0 & 0xff00fff0) == 0x20004000) {
721                 if (reg0 & 0x00f00000)
722                         dev_priv->chipset = 0x05;
723                 else
724                         dev_priv->chipset = 0x04;
725         } else
726                 dev_priv->chipset = 0xff;
727
728         switch (dev_priv->chipset & 0xf0) {
729         case 0x00:
730         case 0x10:
731         case 0x20:
732         case 0x30:
733                 dev_priv->card_type = dev_priv->chipset & 0xf0;
734                 break;
735         case 0x40:
736         case 0x60:
737                 dev_priv->card_type = NV_40;
738                 break;
739         case 0x50:
740         case 0x80:
741         case 0x90:
742         case 0xa0:
743                 dev_priv->card_type = NV_50;
744                 break;
745         default:
746                 NV_INFO(dev, "Unsupported chipset 0x%08x\n", reg0);
747                 return -EINVAL;
748         }
749
750         NV_INFO(dev, "Detected an NV%2x generation card (0x%08x)\n",
751                 dev_priv->card_type, reg0);
752
753         ret = nouveau_remove_conflicting_drivers(dev);
754         if (ret)
755                 return ret;
756
757         /* Map PRAMIN BAR, or on older cards, the aperture withing BAR0 */
758         if (dev_priv->card_type >= NV_40) {
759                 int ramin_bar = 2;
760                 if (pci_resource_len(dev->pdev, ramin_bar) == 0)
761                         ramin_bar = 3;
762
763                 dev_priv->ramin_size = pci_resource_len(dev->pdev, ramin_bar);
764                 dev_priv->ramin =
765                         ioremap(pci_resource_start(dev->pdev, ramin_bar),
766                                 dev_priv->ramin_size);
767                 if (!dev_priv->ramin) {
768                         NV_ERROR(dev, "Failed to PRAMIN BAR");
769                         return -ENOMEM;
770                 }
771         } else {
772                 dev_priv->ramin_size = 1 * 1024 * 1024;
773                 dev_priv->ramin = ioremap(mmio_start_offs + NV_RAMIN,
774                                           dev_priv->ramin_size);
775                 if (!dev_priv->ramin) {
776                         NV_ERROR(dev, "Failed to map BAR0 PRAMIN.\n");
777                         return -ENOMEM;
778                 }
779         }
780
781         nouveau_OF_copy_vbios_to_ramin(dev);
782
783         /* Special flags */
784         if (dev->pci_device == 0x01a0)
785                 dev_priv->flags |= NV_NFORCE;
786         else if (dev->pci_device == 0x01f0)
787                 dev_priv->flags |= NV_NFORCE2;
788
789         /* For kernel modesetting, init card now and bring up fbcon */
790         ret = nouveau_card_init(dev);
791         if (ret)
792                 return ret;
793
794         return 0;
795 }
796
797 void nouveau_lastclose(struct drm_device *dev)
798 {
799 }
800
801 int nouveau_unload(struct drm_device *dev)
802 {
803         struct drm_nouveau_private *dev_priv = dev->dev_private;
804
805         drm_kms_helper_poll_fini(dev);
806         nouveau_fbcon_fini(dev);
807         if (dev_priv->card_type >= NV_50)
808                 nv50_display_destroy(dev);
809         else
810                 nv04_display_destroy(dev);
811         nouveau_card_takedown(dev);
812
813         iounmap(dev_priv->mmio);
814         iounmap(dev_priv->ramin);
815
816         kfree(dev_priv);
817         dev->dev_private = NULL;
818         return 0;
819 }
820
821 int nouveau_ioctl_getparam(struct drm_device *dev, void *data,
822                                                 struct drm_file *file_priv)
823 {
824         struct drm_nouveau_private *dev_priv = dev->dev_private;
825         struct drm_nouveau_getparam *getparam = data;
826
827         switch (getparam->param) {
828         case NOUVEAU_GETPARAM_CHIPSET_ID:
829                 getparam->value = dev_priv->chipset;
830                 break;
831         case NOUVEAU_GETPARAM_PCI_VENDOR:
832                 getparam->value = dev->pci_vendor;
833                 break;
834         case NOUVEAU_GETPARAM_PCI_DEVICE:
835                 getparam->value = dev->pci_device;
836                 break;
837         case NOUVEAU_GETPARAM_BUS_TYPE:
838                 if (drm_device_is_agp(dev))
839                         getparam->value = NV_AGP;
840                 else if (drm_device_is_pcie(dev))
841                         getparam->value = NV_PCIE;
842                 else
843                         getparam->value = NV_PCI;
844                 break;
845         case NOUVEAU_GETPARAM_FB_PHYSICAL:
846                 getparam->value = dev_priv->fb_phys;
847                 break;
848         case NOUVEAU_GETPARAM_AGP_PHYSICAL:
849                 getparam->value = dev_priv->gart_info.aper_base;
850                 break;
851         case NOUVEAU_GETPARAM_PCI_PHYSICAL:
852                 if (dev->sg) {
853                         getparam->value = (unsigned long)dev->sg->virtual;
854                 } else {
855                         NV_ERROR(dev, "Requested PCIGART address, "
856                                         "while no PCIGART was created\n");
857                         return -EINVAL;
858                 }
859                 break;
860         case NOUVEAU_GETPARAM_FB_SIZE:
861                 getparam->value = dev_priv->fb_available_size;
862                 break;
863         case NOUVEAU_GETPARAM_AGP_SIZE:
864                 getparam->value = dev_priv->gart_info.aper_size;
865                 break;
866         case NOUVEAU_GETPARAM_VM_VRAM_BASE:
867                 getparam->value = dev_priv->vm_vram_base;
868                 break;
869         case NOUVEAU_GETPARAM_PTIMER_TIME:
870                 getparam->value = dev_priv->engine.timer.read(dev);
871                 break;
872         case NOUVEAU_GETPARAM_GRAPH_UNITS:
873                 /* NV40 and NV50 versions are quite different, but register
874                  * address is the same. User is supposed to know the card
875                  * family anyway... */
876                 if (dev_priv->chipset >= 0x40) {
877                         getparam->value = nv_rd32(dev, NV40_PMC_GRAPH_UNITS);
878                         break;
879                 }
880                 /* FALLTHRU */
881         default:
882                 NV_ERROR(dev, "unknown parameter %lld\n", getparam->param);
883                 return -EINVAL;
884         }
885
886         return 0;
887 }
888
889 int
890 nouveau_ioctl_setparam(struct drm_device *dev, void *data,
891                        struct drm_file *file_priv)
892 {
893         struct drm_nouveau_setparam *setparam = data;
894
895         switch (setparam->param) {
896         default:
897                 NV_ERROR(dev, "unknown parameter %lld\n", setparam->param);
898                 return -EINVAL;
899         }
900
901         return 0;
902 }
903
904 /* Wait until (value(reg) & mask) == val, up until timeout has hit */
905 bool nouveau_wait_until(struct drm_device *dev, uint64_t timeout,
906                         uint32_t reg, uint32_t mask, uint32_t val)
907 {
908         struct drm_nouveau_private *dev_priv = dev->dev_private;
909         struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
910         uint64_t start = ptimer->read(dev);
911
912         do {
913                 if ((nv_rd32(dev, reg) & mask) == val)
914                         return true;
915         } while (ptimer->read(dev) - start < timeout);
916
917         return false;
918 }
919
920 /* Waits for PGRAPH to go completely idle */
921 bool nouveau_wait_for_idle(struct drm_device *dev)
922 {
923         if (!nv_wait(NV04_PGRAPH_STATUS, 0xffffffff, 0x00000000)) {
924                 NV_ERROR(dev, "PGRAPH idle timed out with status 0x%08x\n",
925                          nv_rd32(dev, NV04_PGRAPH_STATUS));
926                 return false;
927         }
928
929         return true;
930 }
931