1 /* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
28 #include <linux/bitfield.h>
29 #include <linux/bits.h>
32 * DOC: The i915 register macro definition style guide
34 * Follow the style described here for new macros, and while changing existing
35 * macros. Do **not** mass change existing definitions just to update the style.
40 * Keep helper macros near the top. For example, _PIPE() and friends.
42 * Prefix macros that generally should not be used outside of this file with
43 * underscore '_'. For example, _PIPE() and friends, single instances of
44 * registers that are defined solely for the use by function-like macros.
46 * Avoid using the underscore prefixed macros outside of this file. There are
47 * exceptions, but keep them to a minimum.
49 * There are two basic types of register definitions: Single registers and
50 * register groups. Register groups are registers which have two or more
51 * instances, for example one per pipe, port, transcoder, etc. Register groups
52 * should be defined using function-like macros.
54 * For single registers, define the register offset first, followed by register
57 * For register groups, define the register instance offsets first, prefixed
58 * with underscore, followed by a function-like macro choosing the right
59 * instance based on the parameter, followed by register contents.
61 * Define the register contents (i.e. bit and bit field macros) from most
62 * significant to least significant bit. Indent the register content macros
63 * using two extra spaces between ``#define`` and the macro name.
65 * Define bit fields using ``REG_GENMASK(h, l)``. Define bit field contents
66 * using ``REG_FIELD_PREP(mask, value)``. This will define the values already
67 * shifted in place, so they can be directly OR'd together. For convenience,
68 * function-like macros may be used to define bit fields, but do note that the
69 * macros may be needed to read as well as write the register contents.
71 * Define bits using ``REG_BIT(N)``. Do **not** add ``_BIT`` suffix to the name.
73 * Group the register and its contents together without blank lines, separate
74 * from other registers and their contents with one blank line.
76 * Indent macro values from macro names using TABs. Align values vertically. Use
77 * braces in macro values as needed to avoid unintended precedence after macro
78 * substitution. Use spaces in macro values according to kernel coding
79 * style. Use lower case in hexadecimal values.
84 * Try to name registers according to the specs. If the register name changes in
85 * the specs from platform to another, stick to the original name.
87 * Try to re-use existing register macro definitions. Only add new macros for
88 * new register offsets, or when the register contents have changed enough to
89 * warrant a full redefinition.
91 * When a register macro changes for a new platform, prefix the new macro using
92 * the platform acronym or generation. For example, ``SKL_`` or ``GEN8_``. The
93 * prefix signifies the start platform/generation using the register.
95 * When a bit (field) macro changes or gets added for a new platform, while
96 * retaining the existing register macro, add a platform acronym or generation
97 * suffix to the name. For example, ``_SKL`` or ``_GEN8``.
102 * (Note that the values in the example are indented using spaces instead of
103 * TABs to avoid misalignment in generated documentation. Use TABs in the
106 * #define _FOO_A 0xf000
107 * #define _FOO_B 0xf001
108 * #define FOO(pipe) _MMIO_PIPE(pipe, _FOO_A, _FOO_B)
109 * #define FOO_ENABLE REG_BIT(31)
110 * #define FOO_MODE_MASK REG_GENMASK(19, 16)
111 * #define FOO_MODE_BAR REG_FIELD_PREP(FOO_MODE_MASK, 0)
112 * #define FOO_MODE_BAZ REG_FIELD_PREP(FOO_MODE_MASK, 1)
113 * #define FOO_MODE_QUX_SNB REG_FIELD_PREP(FOO_MODE_MASK, 2)
115 * #define BAR _MMIO(0xb000)
116 * #define GEN8_BAR _MMIO(0xb888)
120 * REG_BIT() - Prepare a u32 bit value
121 * @__n: 0-based bit number
123 * Local wrapper for BIT() to force u32, with compile time checks.
125 * @return: Value with bit @__n set.
127 #define REG_BIT(__n) \
129 BUILD_BUG_ON_ZERO(__is_constexpr(__n) && \
130 ((__n) < 0 || (__n) > 31))))
133 * REG_GENMASK() - Prepare a continuous u32 bitmask
134 * @__high: 0-based high bit
135 * @__low: 0-based low bit
137 * Local wrapper for GENMASK() to force u32, with compile time checks.
139 * @return: Continuous bitmask from @__high to @__low, inclusive.
141 #define REG_GENMASK(__high, __low) \
142 ((u32)(GENMASK(__high, __low) + \
143 BUILD_BUG_ON_ZERO(__is_constexpr(__high) && \
144 __is_constexpr(__low) && \
145 ((__low) < 0 || (__high) > 31 || (__low) > (__high)))))
148 * Local integer constant expression version of is_power_of_2().
150 #define IS_POWER_OF_2(__x) ((__x) && (((__x) & ((__x) - 1)) == 0))
153 * REG_FIELD_PREP() - Prepare a u32 bitfield value
154 * @__mask: shifted mask defining the field's length and position
155 * @__val: value to put in the field
157 * Local copy of FIELD_PREP() to generate an integer constant expression, force
158 * u32 and for consistency with REG_FIELD_GET(), REG_BIT() and REG_GENMASK().
160 * @return: @__val masked and shifted into the field defined by @__mask.
162 #define REG_FIELD_PREP(__mask, __val) \
163 ((u32)((((typeof(__mask))(__val) << __bf_shf(__mask)) & (__mask)) + \
164 BUILD_BUG_ON_ZERO(!__is_constexpr(__mask)) + \
165 BUILD_BUG_ON_ZERO((__mask) == 0 || (__mask) > U32_MAX) + \
166 BUILD_BUG_ON_ZERO(!IS_POWER_OF_2((__mask) + (1ULL << __bf_shf(__mask)))) + \
167 BUILD_BUG_ON_ZERO(__builtin_choose_expr(__is_constexpr(__val), (~((__mask) >> __bf_shf(__mask)) & (__val)), 0))))
170 * REG_FIELD_GET() - Extract a u32 bitfield value
171 * @__mask: shifted mask defining the field's length and position
172 * @__val: value to extract the bitfield value from
174 * Local wrapper for FIELD_GET() to force u32 and for consistency with
175 * REG_FIELD_PREP(), REG_BIT() and REG_GENMASK().
177 * @return: Masked and shifted value of the field defined by @__mask in @__val.
179 #define REG_FIELD_GET(__mask, __val) ((u32)FIELD_GET(__mask, __val))
185 #define _MMIO(r) ((const i915_reg_t){ .reg = (r) })
187 #define INVALID_MMIO_REG _MMIO(0)
189 static inline u32 i915_mmio_reg_offset(i915_reg_t reg)
194 static inline bool i915_mmio_reg_equal(i915_reg_t a, i915_reg_t b)
196 return i915_mmio_reg_offset(a) == i915_mmio_reg_offset(b);
199 static inline bool i915_mmio_reg_valid(i915_reg_t reg)
201 return !i915_mmio_reg_equal(reg, INVALID_MMIO_REG);
204 #define VLV_DISPLAY_BASE 0x180000
205 #define VLV_MIPI_BASE VLV_DISPLAY_BASE
206 #define BXT_MIPI_BASE 0x60000
208 #define DISPLAY_MMIO_BASE(dev_priv) (INTEL_INFO(dev_priv)->display_mmio_offset)
211 * Given the first two numbers __a and __b of arbitrarily many evenly spaced
212 * numbers, pick the 0-based __index'th value.
214 * Always prefer this over _PICK() if the numbers are evenly spaced.
216 #define _PICK_EVEN(__index, __a, __b) ((__a) + (__index) * ((__b) - (__a)))
219 * Given the arbitrary numbers in varargs, pick the 0-based __index'th number.
221 * Always prefer _PICK_EVEN() over this if the numbers are evenly spaced.
223 #define _PICK(__index, ...) (((const u32 []){ __VA_ARGS__ })[__index])
226 * Named helper wrappers around _PICK_EVEN() and _PICK().
228 #define _PIPE(pipe, a, b) _PICK_EVEN(pipe, a, b)
229 #define _PLANE(plane, a, b) _PICK_EVEN(plane, a, b)
230 #define _TRANS(tran, a, b) _PICK_EVEN(tran, a, b)
231 #define _PORT(port, a, b) _PICK_EVEN(port, a, b)
232 #define _PLL(pll, a, b) _PICK_EVEN(pll, a, b)
234 #define _MMIO_PIPE(pipe, a, b) _MMIO(_PIPE(pipe, a, b))
235 #define _MMIO_PLANE(plane, a, b) _MMIO(_PLANE(plane, a, b))
236 #define _MMIO_TRANS(tran, a, b) _MMIO(_TRANS(tran, a, b))
237 #define _MMIO_PORT(port, a, b) _MMIO(_PORT(port, a, b))
238 #define _MMIO_PLL(pll, a, b) _MMIO(_PLL(pll, a, b))
240 #define _PHY3(phy, ...) _PICK(phy, __VA_ARGS__)
242 #define _MMIO_PIPE3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
243 #define _MMIO_PORT3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
244 #define _MMIO_PHY3(phy, a, b, c) _MMIO(_PHY3(phy, a, b, c))
245 #define _MMIO_PLL3(pll, a, b, c) _MMIO(_PICK(pll, a, b, c))
248 * Device info offset array based helpers for groups of registers with unevenly
249 * spaced base offsets.
251 #define _MMIO_PIPE2(pipe, reg) _MMIO(INTEL_INFO(dev_priv)->pipe_offsets[pipe] - \
252 INTEL_INFO(dev_priv)->pipe_offsets[PIPE_A] + (reg) + \
253 DISPLAY_MMIO_BASE(dev_priv))
254 #define _TRANS2(tran, reg) (INTEL_INFO(dev_priv)->trans_offsets[(tran)] - \
255 INTEL_INFO(dev_priv)->trans_offsets[TRANSCODER_A] + (reg) + \
256 DISPLAY_MMIO_BASE(dev_priv))
257 #define _MMIO_TRANS2(tran, reg) _MMIO(_TRANS2(tran, reg))
258 #define _CURSOR2(pipe, reg) _MMIO(INTEL_INFO(dev_priv)->cursor_offsets[(pipe)] - \
259 INTEL_INFO(dev_priv)->cursor_offsets[PIPE_A] + (reg) + \
260 DISPLAY_MMIO_BASE(dev_priv))
262 #define __MASKED_FIELD(mask, value) ((mask) << 16 | (value))
263 #define _MASKED_FIELD(mask, value) ({ \
264 if (__builtin_constant_p(mask)) \
265 BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \
266 if (__builtin_constant_p(value)) \
267 BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \
268 if (__builtin_constant_p(mask) && __builtin_constant_p(value)) \
269 BUILD_BUG_ON_MSG((value) & ~(mask), \
270 "Incorrect value for mask"); \
271 __MASKED_FIELD(mask, value); })
272 #define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); })
273 #define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0))
275 /* PCI config space */
277 #define MCHBAR_I915 0x44
278 #define MCHBAR_I965 0x48
279 #define MCHBAR_SIZE (4 * 4096)
282 #define DEVEN_MCHBAR_EN (1 << 28)
284 /* BSM in include/drm/i915_drm.h */
286 #define HPLLCC 0xc0 /* 85x only */
287 #define GC_CLOCK_CONTROL_MASK (0x7 << 0)
288 #define GC_CLOCK_133_200 (0 << 0)
289 #define GC_CLOCK_100_200 (1 << 0)
290 #define GC_CLOCK_100_133 (2 << 0)
291 #define GC_CLOCK_133_266 (3 << 0)
292 #define GC_CLOCK_133_200_2 (4 << 0)
293 #define GC_CLOCK_133_266_2 (5 << 0)
294 #define GC_CLOCK_166_266 (6 << 0)
295 #define GC_CLOCK_166_250 (7 << 0)
297 #define I915_GDRST 0xc0 /* PCI config register */
298 #define GRDOM_FULL (0 << 2)
299 #define GRDOM_RENDER (1 << 2)
300 #define GRDOM_MEDIA (3 << 2)
301 #define GRDOM_MASK (3 << 2)
302 #define GRDOM_RESET_STATUS (1 << 1)
303 #define GRDOM_RESET_ENABLE (1 << 0)
305 /* BSpec only has register offset, PCI device and bit found empirically */
306 #define I830_CLOCK_GATE 0xc8 /* device 0 */
307 #define I830_L2_CACHE_CLOCK_GATE_DISABLE (1 << 2)
309 #define GCDGMBUS 0xcc
312 #define GCFGC 0xf0 /* 915+ only */
313 #define GC_LOW_FREQUENCY_ENABLE (1 << 7)
314 #define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
315 #define GC_DISPLAY_CLOCK_333_320_MHZ (4 << 4)
316 #define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
317 #define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
318 #define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
319 #define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
320 #define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
321 #define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
322 #define GC_DISPLAY_CLOCK_MASK (7 << 4)
323 #define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
324 #define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
325 #define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
326 #define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
327 #define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
328 #define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
329 #define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
330 #define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
331 #define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
332 #define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
333 #define I945_GC_RENDER_CLOCK_MASK (7 << 0)
334 #define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
335 #define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
336 #define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
337 #define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
338 #define I915_GC_RENDER_CLOCK_MASK (7 << 0)
339 #define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
340 #define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
341 #define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
347 #define SWSCI_SCISEL (1 << 15)
348 #define SWSCI_GSSCIE (1 << 0)
350 #define LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
353 #define ILK_GDSR _MMIO(MCHBAR_MIRROR_BASE + 0x2ca4)
354 #define ILK_GRDOM_FULL (0 << 1)
355 #define ILK_GRDOM_RENDER (1 << 1)
356 #define ILK_GRDOM_MEDIA (3 << 1)
357 #define ILK_GRDOM_MASK (3 << 1)
358 #define ILK_GRDOM_RESET_ENABLE (1 << 0)
360 #define GEN6_MBCUNIT_SNPCR _MMIO(0x900c) /* for LLC config */
361 #define GEN6_MBC_SNPCR_SHIFT 21
362 #define GEN6_MBC_SNPCR_MASK (3 << 21)
363 #define GEN6_MBC_SNPCR_MAX (0 << 21)
364 #define GEN6_MBC_SNPCR_MED (1 << 21)
365 #define GEN6_MBC_SNPCR_LOW (2 << 21)
366 #define GEN6_MBC_SNPCR_MIN (3 << 21) /* only 1/16th of the cache is shared */
368 #define VLV_G3DCTL _MMIO(0x9024)
369 #define VLV_GSCKGCTL _MMIO(0x9028)
371 #define GEN6_MBCTL _MMIO(0x0907c)
372 #define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
373 #define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
374 #define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
375 #define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
376 #define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
378 #define GEN6_GDRST _MMIO(0x941c)
379 #define GEN6_GRDOM_FULL (1 << 0)
380 #define GEN6_GRDOM_RENDER (1 << 1)
381 #define GEN6_GRDOM_MEDIA (1 << 2)
382 #define GEN6_GRDOM_BLT (1 << 3)
383 #define GEN6_GRDOM_VECS (1 << 4)
384 #define GEN9_GRDOM_GUC (1 << 5)
385 #define GEN8_GRDOM_MEDIA2 (1 << 7)
386 /* GEN11 changed all bit defs except for FULL & RENDER */
387 #define GEN11_GRDOM_FULL GEN6_GRDOM_FULL
388 #define GEN11_GRDOM_RENDER GEN6_GRDOM_RENDER
389 #define GEN11_GRDOM_BLT (1 << 2)
390 #define GEN11_GRDOM_GUC (1 << 3)
391 #define GEN11_GRDOM_MEDIA (1 << 5)
392 #define GEN11_GRDOM_MEDIA2 (1 << 6)
393 #define GEN11_GRDOM_MEDIA3 (1 << 7)
394 #define GEN11_GRDOM_MEDIA4 (1 << 8)
395 #define GEN11_GRDOM_VECS (1 << 13)
396 #define GEN11_GRDOM_VECS2 (1 << 14)
397 #define GEN11_GRDOM_SFC0 (1 << 17)
398 #define GEN11_GRDOM_SFC1 (1 << 18)
400 #define GEN11_VCS_SFC_RESET_BIT(instance) (GEN11_GRDOM_SFC0 << ((instance) >> 1))
401 #define GEN11_VECS_SFC_RESET_BIT(instance) (GEN11_GRDOM_SFC0 << (instance))
403 #define GEN11_VCS_SFC_FORCED_LOCK(engine) _MMIO((engine)->mmio_base + 0x88C)
404 #define GEN11_VCS_SFC_FORCED_LOCK_BIT (1 << 0)
405 #define GEN11_VCS_SFC_LOCK_STATUS(engine) _MMIO((engine)->mmio_base + 0x890)
406 #define GEN11_VCS_SFC_USAGE_BIT (1 << 0)
407 #define GEN11_VCS_SFC_LOCK_ACK_BIT (1 << 1)
409 #define GEN11_VECS_SFC_FORCED_LOCK(engine) _MMIO((engine)->mmio_base + 0x201C)
410 #define GEN11_VECS_SFC_FORCED_LOCK_BIT (1 << 0)
411 #define GEN11_VECS_SFC_LOCK_ACK(engine) _MMIO((engine)->mmio_base + 0x2018)
412 #define GEN11_VECS_SFC_LOCK_ACK_BIT (1 << 0)
413 #define GEN11_VECS_SFC_USAGE(engine) _MMIO((engine)->mmio_base + 0x2014)
414 #define GEN11_VECS_SFC_USAGE_BIT (1 << 0)
416 #define RING_PP_DIR_BASE(base) _MMIO((base) + 0x228)
417 #define RING_PP_DIR_BASE_READ(base) _MMIO((base) + 0x518)
418 #define RING_PP_DIR_DCLV(base) _MMIO((base) + 0x220)
419 #define PP_DIR_DCLV_2G 0xffffffff
421 #define GEN8_RING_PDP_UDW(base, n) _MMIO((base) + 0x270 + (n) * 8 + 4)
422 #define GEN8_RING_PDP_LDW(base, n) _MMIO((base) + 0x270 + (n) * 8)
424 #define GEN8_R_PWR_CLK_STATE _MMIO(0x20C8)
425 #define GEN8_RPCS_ENABLE (1 << 31)
426 #define GEN8_RPCS_S_CNT_ENABLE (1 << 18)
427 #define GEN8_RPCS_S_CNT_SHIFT 15
428 #define GEN8_RPCS_S_CNT_MASK (0x7 << GEN8_RPCS_S_CNT_SHIFT)
429 #define GEN11_RPCS_S_CNT_SHIFT 12
430 #define GEN11_RPCS_S_CNT_MASK (0x3f << GEN11_RPCS_S_CNT_SHIFT)
431 #define GEN8_RPCS_SS_CNT_ENABLE (1 << 11)
432 #define GEN8_RPCS_SS_CNT_SHIFT 8
433 #define GEN8_RPCS_SS_CNT_MASK (0x7 << GEN8_RPCS_SS_CNT_SHIFT)
434 #define GEN8_RPCS_EU_MAX_SHIFT 4
435 #define GEN8_RPCS_EU_MAX_MASK (0xf << GEN8_RPCS_EU_MAX_SHIFT)
436 #define GEN8_RPCS_EU_MIN_SHIFT 0
437 #define GEN8_RPCS_EU_MIN_MASK (0xf << GEN8_RPCS_EU_MIN_SHIFT)
439 #define WAIT_FOR_RC6_EXIT _MMIO(0x20CC)
441 #define HSW_SELECTIVE_READ_ADDRESSING_SHIFT 2
442 #define HSW_SELECTIVE_READ_ADDRESSING_MASK (0x3 << HSW_SLECTIVE_READ_ADDRESSING_SHIFT)
443 #define HSW_SELECTIVE_WRITE_ADDRESS_SHIFT 4
444 #define HSW_SELECTIVE_WRITE_ADDRESS_MASK (0x7 << HSW_SELECTIVE_WRITE_ADDRESS_SHIFT)
446 #define HSW_WAIT_FOR_RC6_EXIT_ENABLE (1 << 0)
447 #define HSW_RCS_CONTEXT_ENABLE (1 << 7)
448 #define HSW_RCS_INHIBIT (1 << 8)
450 #define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4
451 #define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
452 #define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4
453 #define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
454 #define GEN8_SELECTIVE_WRITE_ADDRESSING_ENABLE (1 << 6)
455 #define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT 9
456 #define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT)
457 #define GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT 11
458 #define GEN8_SELECTIVE_READ_SLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT)
459 #define GEN8_SELECTIVE_READ_ADDRESSING_ENABLE (1 << 13)
461 #define GAM_ECOCHK _MMIO(0x4090)
462 #define BDW_DISABLE_HDC_INVALIDATION (1 << 25)
463 #define ECOCHK_SNB_BIT (1 << 10)
464 #define ECOCHK_DIS_TLB (1 << 8)
465 #define HSW_ECOCHK_ARB_PRIO_SOL (1 << 6)
466 #define ECOCHK_PPGTT_CACHE64B (0x3 << 3)
467 #define ECOCHK_PPGTT_CACHE4B (0x0 << 3)
468 #define ECOCHK_PPGTT_GFDT_IVB (0x1 << 4)
469 #define ECOCHK_PPGTT_LLC_IVB (0x1 << 3)
470 #define ECOCHK_PPGTT_UC_HSW (0x1 << 3)
471 #define ECOCHK_PPGTT_WT_HSW (0x2 << 3)
472 #define ECOCHK_PPGTT_WB_HSW (0x3 << 3)
474 #define GAC_ECO_BITS _MMIO(0x14090)
475 #define ECOBITS_SNB_BIT (1 << 13)
476 #define ECOBITS_PPGTT_CACHE64B (3 << 8)
477 #define ECOBITS_PPGTT_CACHE4B (0 << 8)
479 #define GAB_CTL _MMIO(0x24000)
480 #define GAB_CTL_CONT_AFTER_PAGEFAULT (1 << 8)
482 #define GEN6_STOLEN_RESERVED _MMIO(0x1082C0)
483 #define GEN6_STOLEN_RESERVED_ADDR_MASK (0xFFF << 20)
484 #define GEN7_STOLEN_RESERVED_ADDR_MASK (0x3FFF << 18)
485 #define GEN6_STOLEN_RESERVED_SIZE_MASK (3 << 4)
486 #define GEN6_STOLEN_RESERVED_1M (0 << 4)
487 #define GEN6_STOLEN_RESERVED_512K (1 << 4)
488 #define GEN6_STOLEN_RESERVED_256K (2 << 4)
489 #define GEN6_STOLEN_RESERVED_128K (3 << 4)
490 #define GEN7_STOLEN_RESERVED_SIZE_MASK (1 << 5)
491 #define GEN7_STOLEN_RESERVED_1M (0 << 5)
492 #define GEN7_STOLEN_RESERVED_256K (1 << 5)
493 #define GEN8_STOLEN_RESERVED_SIZE_MASK (3 << 7)
494 #define GEN8_STOLEN_RESERVED_1M (0 << 7)
495 #define GEN8_STOLEN_RESERVED_2M (1 << 7)
496 #define GEN8_STOLEN_RESERVED_4M (2 << 7)
497 #define GEN8_STOLEN_RESERVED_8M (3 << 7)
498 #define GEN6_STOLEN_RESERVED_ENABLE (1 << 0)
499 #define GEN11_STOLEN_RESERVED_ADDR_MASK (0xFFFFFFFFFFFULL << 20)
503 #define VGA_ST01_MDA 0x3ba
504 #define VGA_ST01_CGA 0x3da
506 #define _VGA_MSR_WRITE _MMIO(0x3c2)
507 #define VGA_MSR_WRITE 0x3c2
508 #define VGA_MSR_READ 0x3cc
509 #define VGA_MSR_MEM_EN (1 << 1)
510 #define VGA_MSR_CGA_MODE (1 << 0)
512 #define VGA_SR_INDEX 0x3c4
514 #define VGA_SR_DATA 0x3c5
516 #define VGA_AR_INDEX 0x3c0
517 #define VGA_AR_VID_EN (1 << 5)
518 #define VGA_AR_DATA_WRITE 0x3c0
519 #define VGA_AR_DATA_READ 0x3c1
521 #define VGA_GR_INDEX 0x3ce
522 #define VGA_GR_DATA 0x3cf
524 #define VGA_GR_MEM_READ_MODE_SHIFT 3
525 #define VGA_GR_MEM_READ_MODE_PLANE 1
527 #define VGA_GR_MEM_MODE_MASK 0xc
528 #define VGA_GR_MEM_MODE_SHIFT 2
529 #define VGA_GR_MEM_A0000_AFFFF 0
530 #define VGA_GR_MEM_A0000_BFFFF 1
531 #define VGA_GR_MEM_B0000_B7FFF 2
532 #define VGA_GR_MEM_B0000_BFFFF 3
534 #define VGA_DACMASK 0x3c6
535 #define VGA_DACRX 0x3c7
536 #define VGA_DACWX 0x3c8
537 #define VGA_DACDATA 0x3c9
539 #define VGA_CR_INDEX_MDA 0x3b4
540 #define VGA_CR_DATA_MDA 0x3b5
541 #define VGA_CR_INDEX_CGA 0x3d4
542 #define VGA_CR_DATA_CGA 0x3d5
544 #define MI_PREDICATE_SRC0 _MMIO(0x2400)
545 #define MI_PREDICATE_SRC0_UDW _MMIO(0x2400 + 4)
546 #define MI_PREDICATE_SRC1 _MMIO(0x2408)
547 #define MI_PREDICATE_SRC1_UDW _MMIO(0x2408 + 4)
548 #define MI_PREDICATE_DATA _MMIO(0x2410)
549 #define MI_PREDICATE_RESULT _MMIO(0x2418)
550 #define MI_PREDICATE_RESULT_1 _MMIO(0x241c)
551 #define MI_PREDICATE_RESULT_2 _MMIO(0x2214)
552 #define LOWER_SLICE_ENABLED (1 << 0)
553 #define LOWER_SLICE_DISABLED (0 << 0)
556 * Registers used only by the command parser
558 #define BCS_SWCTRL _MMIO(0x22200)
560 #define GPGPU_THREADS_DISPATCHED _MMIO(0x2290)
561 #define GPGPU_THREADS_DISPATCHED_UDW _MMIO(0x2290 + 4)
562 #define HS_INVOCATION_COUNT _MMIO(0x2300)
563 #define HS_INVOCATION_COUNT_UDW _MMIO(0x2300 + 4)
564 #define DS_INVOCATION_COUNT _MMIO(0x2308)
565 #define DS_INVOCATION_COUNT_UDW _MMIO(0x2308 + 4)
566 #define IA_VERTICES_COUNT _MMIO(0x2310)
567 #define IA_VERTICES_COUNT_UDW _MMIO(0x2310 + 4)
568 #define IA_PRIMITIVES_COUNT _MMIO(0x2318)
569 #define IA_PRIMITIVES_COUNT_UDW _MMIO(0x2318 + 4)
570 #define VS_INVOCATION_COUNT _MMIO(0x2320)
571 #define VS_INVOCATION_COUNT_UDW _MMIO(0x2320 + 4)
572 #define GS_INVOCATION_COUNT _MMIO(0x2328)
573 #define GS_INVOCATION_COUNT_UDW _MMIO(0x2328 + 4)
574 #define GS_PRIMITIVES_COUNT _MMIO(0x2330)
575 #define GS_PRIMITIVES_COUNT_UDW _MMIO(0x2330 + 4)
576 #define CL_INVOCATION_COUNT _MMIO(0x2338)
577 #define CL_INVOCATION_COUNT_UDW _MMIO(0x2338 + 4)
578 #define CL_PRIMITIVES_COUNT _MMIO(0x2340)
579 #define CL_PRIMITIVES_COUNT_UDW _MMIO(0x2340 + 4)
580 #define PS_INVOCATION_COUNT _MMIO(0x2348)
581 #define PS_INVOCATION_COUNT_UDW _MMIO(0x2348 + 4)
582 #define PS_DEPTH_COUNT _MMIO(0x2350)
583 #define PS_DEPTH_COUNT_UDW _MMIO(0x2350 + 4)
585 /* There are the 4 64-bit counter registers, one for each stream output */
586 #define GEN7_SO_NUM_PRIMS_WRITTEN(n) _MMIO(0x5200 + (n) * 8)
587 #define GEN7_SO_NUM_PRIMS_WRITTEN_UDW(n) _MMIO(0x5200 + (n) * 8 + 4)
589 #define GEN7_SO_PRIM_STORAGE_NEEDED(n) _MMIO(0x5240 + (n) * 8)
590 #define GEN7_SO_PRIM_STORAGE_NEEDED_UDW(n) _MMIO(0x5240 + (n) * 8 + 4)
592 #define GEN7_3DPRIM_END_OFFSET _MMIO(0x2420)
593 #define GEN7_3DPRIM_START_VERTEX _MMIO(0x2430)
594 #define GEN7_3DPRIM_VERTEX_COUNT _MMIO(0x2434)
595 #define GEN7_3DPRIM_INSTANCE_COUNT _MMIO(0x2438)
596 #define GEN7_3DPRIM_START_INSTANCE _MMIO(0x243C)
597 #define GEN7_3DPRIM_BASE_VERTEX _MMIO(0x2440)
599 #define GEN7_GPGPU_DISPATCHDIMX _MMIO(0x2500)
600 #define GEN7_GPGPU_DISPATCHDIMY _MMIO(0x2504)
601 #define GEN7_GPGPU_DISPATCHDIMZ _MMIO(0x2508)
603 /* There are the 16 64-bit CS General Purpose Registers */
604 #define HSW_CS_GPR(n) _MMIO(0x2600 + (n) * 8)
605 #define HSW_CS_GPR_UDW(n) _MMIO(0x2600 + (n) * 8 + 4)
607 #define GEN7_OACONTROL _MMIO(0x2360)
608 #define GEN7_OACONTROL_CTX_MASK 0xFFFFF000
609 #define GEN7_OACONTROL_TIMER_PERIOD_MASK 0x3F
610 #define GEN7_OACONTROL_TIMER_PERIOD_SHIFT 6
611 #define GEN7_OACONTROL_TIMER_ENABLE (1 << 5)
612 #define GEN7_OACONTROL_FORMAT_A13 (0 << 2)
613 #define GEN7_OACONTROL_FORMAT_A29 (1 << 2)
614 #define GEN7_OACONTROL_FORMAT_A13_B8_C8 (2 << 2)
615 #define GEN7_OACONTROL_FORMAT_A29_B8_C8 (3 << 2)
616 #define GEN7_OACONTROL_FORMAT_B4_C8 (4 << 2)
617 #define GEN7_OACONTROL_FORMAT_A45_B8_C8 (5 << 2)
618 #define GEN7_OACONTROL_FORMAT_B4_C8_A16 (6 << 2)
619 #define GEN7_OACONTROL_FORMAT_C4_B8 (7 << 2)
620 #define GEN7_OACONTROL_FORMAT_SHIFT 2
621 #define GEN7_OACONTROL_PER_CTX_ENABLE (1 << 1)
622 #define GEN7_OACONTROL_ENABLE (1 << 0)
624 #define GEN8_OACTXID _MMIO(0x2364)
626 #define GEN8_OA_DEBUG _MMIO(0x2B04)
627 #define GEN9_OA_DEBUG_DISABLE_CLK_RATIO_REPORTS (1 << 5)
628 #define GEN9_OA_DEBUG_INCLUDE_CLK_RATIO (1 << 6)
629 #define GEN9_OA_DEBUG_DISABLE_GO_1_0_REPORTS (1 << 2)
630 #define GEN9_OA_DEBUG_DISABLE_CTX_SWITCH_REPORTS (1 << 1)
632 #define GEN8_OACONTROL _MMIO(0x2B00)
633 #define GEN8_OA_REPORT_FORMAT_A12 (0 << 2)
634 #define GEN8_OA_REPORT_FORMAT_A12_B8_C8 (2 << 2)
635 #define GEN8_OA_REPORT_FORMAT_A36_B8_C8 (5 << 2)
636 #define GEN8_OA_REPORT_FORMAT_C4_B8 (7 << 2)
637 #define GEN8_OA_REPORT_FORMAT_SHIFT 2
638 #define GEN8_OA_SPECIFIC_CONTEXT_ENABLE (1 << 1)
639 #define GEN8_OA_COUNTER_ENABLE (1 << 0)
641 #define GEN8_OACTXCONTROL _MMIO(0x2360)
642 #define GEN8_OA_TIMER_PERIOD_MASK 0x3F
643 #define GEN8_OA_TIMER_PERIOD_SHIFT 2
644 #define GEN8_OA_TIMER_ENABLE (1 << 1)
645 #define GEN8_OA_COUNTER_RESUME (1 << 0)
647 #define GEN7_OABUFFER _MMIO(0x23B0) /* R/W */
648 #define GEN7_OABUFFER_OVERRUN_DISABLE (1 << 3)
649 #define GEN7_OABUFFER_EDGE_TRIGGER (1 << 2)
650 #define GEN7_OABUFFER_STOP_RESUME_ENABLE (1 << 1)
651 #define GEN7_OABUFFER_RESUME (1 << 0)
653 #define GEN8_OABUFFER_UDW _MMIO(0x23b4)
654 #define GEN8_OABUFFER _MMIO(0x2b14)
655 #define GEN8_OABUFFER_MEM_SELECT_GGTT (1 << 0) /* 0: PPGTT, 1: GGTT */
657 #define GEN7_OASTATUS1 _MMIO(0x2364)
658 #define GEN7_OASTATUS1_TAIL_MASK 0xffffffc0
659 #define GEN7_OASTATUS1_COUNTER_OVERFLOW (1 << 2)
660 #define GEN7_OASTATUS1_OABUFFER_OVERFLOW (1 << 1)
661 #define GEN7_OASTATUS1_REPORT_LOST (1 << 0)
663 #define GEN7_OASTATUS2 _MMIO(0x2368)
664 #define GEN7_OASTATUS2_HEAD_MASK 0xffffffc0
665 #define GEN7_OASTATUS2_MEM_SELECT_GGTT (1 << 0) /* 0: PPGTT, 1: GGTT */
667 #define GEN8_OASTATUS _MMIO(0x2b08)
668 #define GEN8_OASTATUS_OVERRUN_STATUS (1 << 3)
669 #define GEN8_OASTATUS_COUNTER_OVERFLOW (1 << 2)
670 #define GEN8_OASTATUS_OABUFFER_OVERFLOW (1 << 1)
671 #define GEN8_OASTATUS_REPORT_LOST (1 << 0)
673 #define GEN8_OAHEADPTR _MMIO(0x2B0C)
674 #define GEN8_OAHEADPTR_MASK 0xffffffc0
675 #define GEN8_OATAILPTR _MMIO(0x2B10)
676 #define GEN8_OATAILPTR_MASK 0xffffffc0
678 #define OABUFFER_SIZE_128K (0 << 3)
679 #define OABUFFER_SIZE_256K (1 << 3)
680 #define OABUFFER_SIZE_512K (2 << 3)
681 #define OABUFFER_SIZE_1M (3 << 3)
682 #define OABUFFER_SIZE_2M (4 << 3)
683 #define OABUFFER_SIZE_4M (5 << 3)
684 #define OABUFFER_SIZE_8M (6 << 3)
685 #define OABUFFER_SIZE_16M (7 << 3)
688 #define GEN12_OAR_OACONTROL _MMIO(0x2960)
689 #define GEN12_OAR_OACONTROL_COUNTER_FORMAT_SHIFT 1
690 #define GEN12_OAR_OACONTROL_COUNTER_ENABLE (1 << 0)
692 #define GEN12_OACTXCONTROL _MMIO(0x2360)
693 #define GEN12_OAR_OASTATUS _MMIO(0x2968)
696 #define GEN12_OAG_OAHEADPTR _MMIO(0xdb00)
697 #define GEN12_OAG_OAHEADPTR_MASK 0xffffffc0
698 #define GEN12_OAG_OATAILPTR _MMIO(0xdb04)
699 #define GEN12_OAG_OATAILPTR_MASK 0xffffffc0
701 #define GEN12_OAG_OABUFFER _MMIO(0xdb08)
702 #define GEN12_OAG_OABUFFER_BUFFER_SIZE_MASK (0x7)
703 #define GEN12_OAG_OABUFFER_BUFFER_SIZE_SHIFT (3)
704 #define GEN12_OAG_OABUFFER_MEMORY_SELECT (1 << 0) /* 0: PPGTT, 1: GGTT */
706 #define GEN12_OAG_OAGLBCTXCTRL _MMIO(0x2b28)
707 #define GEN12_OAG_OAGLBCTXCTRL_TIMER_PERIOD_SHIFT 2
708 #define GEN12_OAG_OAGLBCTXCTRL_TIMER_ENABLE (1 << 1)
709 #define GEN12_OAG_OAGLBCTXCTRL_COUNTER_RESUME (1 << 0)
711 #define GEN12_OAG_OACONTROL _MMIO(0xdaf4)
712 #define GEN12_OAG_OACONTROL_OA_COUNTER_FORMAT_SHIFT 2
713 #define GEN12_OAG_OACONTROL_OA_COUNTER_ENABLE (1 << 0)
715 #define GEN12_OAG_OA_DEBUG _MMIO(0xdaf8)
716 #define GEN12_OAG_OA_DEBUG_INCLUDE_CLK_RATIO (1 << 6)
717 #define GEN12_OAG_OA_DEBUG_DISABLE_CLK_RATIO_REPORTS (1 << 5)
718 #define GEN12_OAG_OA_DEBUG_DISABLE_GO_1_0_REPORTS (1 << 2)
719 #define GEN12_OAG_OA_DEBUG_DISABLE_CTX_SWITCH_REPORTS (1 << 1)
721 #define GEN12_OAG_OASTATUS _MMIO(0xdafc)
722 #define GEN12_OAG_OASTATUS_COUNTER_OVERFLOW (1 << 2)
723 #define GEN12_OAG_OASTATUS_BUFFER_OVERFLOW (1 << 1)
724 #define GEN12_OAG_OASTATUS_REPORT_LOST (1 << 0)
727 * Flexible, Aggregate EU Counter Registers.
728 * Note: these aren't contiguous
730 #define EU_PERF_CNTL0 _MMIO(0xe458)
731 #define EU_PERF_CNTL1 _MMIO(0xe558)
732 #define EU_PERF_CNTL2 _MMIO(0xe658)
733 #define EU_PERF_CNTL3 _MMIO(0xe758)
734 #define EU_PERF_CNTL4 _MMIO(0xe45c)
735 #define EU_PERF_CNTL5 _MMIO(0xe55c)
736 #define EU_PERF_CNTL6 _MMIO(0xe65c)
742 #define OASTARTTRIG1 _MMIO(0x2710)
743 #define OASTARTTRIG1_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
744 #define OASTARTTRIG1_THRESHOLD_MASK 0xffff
746 #define OASTARTTRIG2 _MMIO(0x2714)
747 #define OASTARTTRIG2_INVERT_A_0 (1 << 0)
748 #define OASTARTTRIG2_INVERT_A_1 (1 << 1)
749 #define OASTARTTRIG2_INVERT_A_2 (1 << 2)
750 #define OASTARTTRIG2_INVERT_A_3 (1 << 3)
751 #define OASTARTTRIG2_INVERT_A_4 (1 << 4)
752 #define OASTARTTRIG2_INVERT_A_5 (1 << 5)
753 #define OASTARTTRIG2_INVERT_A_6 (1 << 6)
754 #define OASTARTTRIG2_INVERT_A_7 (1 << 7)
755 #define OASTARTTRIG2_INVERT_A_8 (1 << 8)
756 #define OASTARTTRIG2_INVERT_A_9 (1 << 9)
757 #define OASTARTTRIG2_INVERT_A_10 (1 << 10)
758 #define OASTARTTRIG2_INVERT_A_11 (1 << 11)
759 #define OASTARTTRIG2_INVERT_A_12 (1 << 12)
760 #define OASTARTTRIG2_INVERT_A_13 (1 << 13)
761 #define OASTARTTRIG2_INVERT_A_14 (1 << 14)
762 #define OASTARTTRIG2_INVERT_A_15 (1 << 15)
763 #define OASTARTTRIG2_INVERT_B_0 (1 << 16)
764 #define OASTARTTRIG2_INVERT_B_1 (1 << 17)
765 #define OASTARTTRIG2_INVERT_B_2 (1 << 18)
766 #define OASTARTTRIG2_INVERT_B_3 (1 << 19)
767 #define OASTARTTRIG2_INVERT_C_0 (1 << 20)
768 #define OASTARTTRIG2_INVERT_C_1 (1 << 21)
769 #define OASTARTTRIG2_INVERT_D_0 (1 << 22)
770 #define OASTARTTRIG2_THRESHOLD_ENABLE (1 << 23)
771 #define OASTARTTRIG2_START_TRIG_FLAG_MBZ (1 << 24)
772 #define OASTARTTRIG2_EVENT_SELECT_0 (1 << 28)
773 #define OASTARTTRIG2_EVENT_SELECT_1 (1 << 29)
774 #define OASTARTTRIG2_EVENT_SELECT_2 (1 << 30)
775 #define OASTARTTRIG2_EVENT_SELECT_3 (1 << 31)
777 #define OASTARTTRIG3 _MMIO(0x2718)
778 #define OASTARTTRIG3_NOA_SELECT_MASK 0xf
779 #define OASTARTTRIG3_NOA_SELECT_8_SHIFT 0
780 #define OASTARTTRIG3_NOA_SELECT_9_SHIFT 4
781 #define OASTARTTRIG3_NOA_SELECT_10_SHIFT 8
782 #define OASTARTTRIG3_NOA_SELECT_11_SHIFT 12
783 #define OASTARTTRIG3_NOA_SELECT_12_SHIFT 16
784 #define OASTARTTRIG3_NOA_SELECT_13_SHIFT 20
785 #define OASTARTTRIG3_NOA_SELECT_14_SHIFT 24
786 #define OASTARTTRIG3_NOA_SELECT_15_SHIFT 28
788 #define OASTARTTRIG4 _MMIO(0x271c)
789 #define OASTARTTRIG4_NOA_SELECT_MASK 0xf
790 #define OASTARTTRIG4_NOA_SELECT_0_SHIFT 0
791 #define OASTARTTRIG4_NOA_SELECT_1_SHIFT 4
792 #define OASTARTTRIG4_NOA_SELECT_2_SHIFT 8
793 #define OASTARTTRIG4_NOA_SELECT_3_SHIFT 12
794 #define OASTARTTRIG4_NOA_SELECT_4_SHIFT 16
795 #define OASTARTTRIG4_NOA_SELECT_5_SHIFT 20
796 #define OASTARTTRIG4_NOA_SELECT_6_SHIFT 24
797 #define OASTARTTRIG4_NOA_SELECT_7_SHIFT 28
799 #define OASTARTTRIG5 _MMIO(0x2720)
800 #define OASTARTTRIG5_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
801 #define OASTARTTRIG5_THRESHOLD_MASK 0xffff
803 #define OASTARTTRIG6 _MMIO(0x2724)
804 #define OASTARTTRIG6_INVERT_A_0 (1 << 0)
805 #define OASTARTTRIG6_INVERT_A_1 (1 << 1)
806 #define OASTARTTRIG6_INVERT_A_2 (1 << 2)
807 #define OASTARTTRIG6_INVERT_A_3 (1 << 3)
808 #define OASTARTTRIG6_INVERT_A_4 (1 << 4)
809 #define OASTARTTRIG6_INVERT_A_5 (1 << 5)
810 #define OASTARTTRIG6_INVERT_A_6 (1 << 6)
811 #define OASTARTTRIG6_INVERT_A_7 (1 << 7)
812 #define OASTARTTRIG6_INVERT_A_8 (1 << 8)
813 #define OASTARTTRIG6_INVERT_A_9 (1 << 9)
814 #define OASTARTTRIG6_INVERT_A_10 (1 << 10)
815 #define OASTARTTRIG6_INVERT_A_11 (1 << 11)
816 #define OASTARTTRIG6_INVERT_A_12 (1 << 12)
817 #define OASTARTTRIG6_INVERT_A_13 (1 << 13)
818 #define OASTARTTRIG6_INVERT_A_14 (1 << 14)
819 #define OASTARTTRIG6_INVERT_A_15 (1 << 15)
820 #define OASTARTTRIG6_INVERT_B_0 (1 << 16)
821 #define OASTARTTRIG6_INVERT_B_1 (1 << 17)
822 #define OASTARTTRIG6_INVERT_B_2 (1 << 18)
823 #define OASTARTTRIG6_INVERT_B_3 (1 << 19)
824 #define OASTARTTRIG6_INVERT_C_0 (1 << 20)
825 #define OASTARTTRIG6_INVERT_C_1 (1 << 21)
826 #define OASTARTTRIG6_INVERT_D_0 (1 << 22)
827 #define OASTARTTRIG6_THRESHOLD_ENABLE (1 << 23)
828 #define OASTARTTRIG6_START_TRIG_FLAG_MBZ (1 << 24)
829 #define OASTARTTRIG6_EVENT_SELECT_4 (1 << 28)
830 #define OASTARTTRIG6_EVENT_SELECT_5 (1 << 29)
831 #define OASTARTTRIG6_EVENT_SELECT_6 (1 << 30)
832 #define OASTARTTRIG6_EVENT_SELECT_7 (1 << 31)
834 #define OASTARTTRIG7 _MMIO(0x2728)
835 #define OASTARTTRIG7_NOA_SELECT_MASK 0xf
836 #define OASTARTTRIG7_NOA_SELECT_8_SHIFT 0
837 #define OASTARTTRIG7_NOA_SELECT_9_SHIFT 4
838 #define OASTARTTRIG7_NOA_SELECT_10_SHIFT 8
839 #define OASTARTTRIG7_NOA_SELECT_11_SHIFT 12
840 #define OASTARTTRIG7_NOA_SELECT_12_SHIFT 16
841 #define OASTARTTRIG7_NOA_SELECT_13_SHIFT 20
842 #define OASTARTTRIG7_NOA_SELECT_14_SHIFT 24
843 #define OASTARTTRIG7_NOA_SELECT_15_SHIFT 28
845 #define OASTARTTRIG8 _MMIO(0x272c)
846 #define OASTARTTRIG8_NOA_SELECT_MASK 0xf
847 #define OASTARTTRIG8_NOA_SELECT_0_SHIFT 0
848 #define OASTARTTRIG8_NOA_SELECT_1_SHIFT 4
849 #define OASTARTTRIG8_NOA_SELECT_2_SHIFT 8
850 #define OASTARTTRIG8_NOA_SELECT_3_SHIFT 12
851 #define OASTARTTRIG8_NOA_SELECT_4_SHIFT 16
852 #define OASTARTTRIG8_NOA_SELECT_5_SHIFT 20
853 #define OASTARTTRIG8_NOA_SELECT_6_SHIFT 24
854 #define OASTARTTRIG8_NOA_SELECT_7_SHIFT 28
856 #define OAREPORTTRIG1 _MMIO(0x2740)
857 #define OAREPORTTRIG1_THRESHOLD_MASK 0xffff
858 #define OAREPORTTRIG1_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
860 #define OAREPORTTRIG2 _MMIO(0x2744)
861 #define OAREPORTTRIG2_INVERT_A_0 (1 << 0)
862 #define OAREPORTTRIG2_INVERT_A_1 (1 << 1)
863 #define OAREPORTTRIG2_INVERT_A_2 (1 << 2)
864 #define OAREPORTTRIG2_INVERT_A_3 (1 << 3)
865 #define OAREPORTTRIG2_INVERT_A_4 (1 << 4)
866 #define OAREPORTTRIG2_INVERT_A_5 (1 << 5)
867 #define OAREPORTTRIG2_INVERT_A_6 (1 << 6)
868 #define OAREPORTTRIG2_INVERT_A_7 (1 << 7)
869 #define OAREPORTTRIG2_INVERT_A_8 (1 << 8)
870 #define OAREPORTTRIG2_INVERT_A_9 (1 << 9)
871 #define OAREPORTTRIG2_INVERT_A_10 (1 << 10)
872 #define OAREPORTTRIG2_INVERT_A_11 (1 << 11)
873 #define OAREPORTTRIG2_INVERT_A_12 (1 << 12)
874 #define OAREPORTTRIG2_INVERT_A_13 (1 << 13)
875 #define OAREPORTTRIG2_INVERT_A_14 (1 << 14)
876 #define OAREPORTTRIG2_INVERT_A_15 (1 << 15)
877 #define OAREPORTTRIG2_INVERT_B_0 (1 << 16)
878 #define OAREPORTTRIG2_INVERT_B_1 (1 << 17)
879 #define OAREPORTTRIG2_INVERT_B_2 (1 << 18)
880 #define OAREPORTTRIG2_INVERT_B_3 (1 << 19)
881 #define OAREPORTTRIG2_INVERT_C_0 (1 << 20)
882 #define OAREPORTTRIG2_INVERT_C_1 (1 << 21)
883 #define OAREPORTTRIG2_INVERT_D_0 (1 << 22)
884 #define OAREPORTTRIG2_THRESHOLD_ENABLE (1 << 23)
885 #define OAREPORTTRIG2_REPORT_TRIGGER_ENABLE (1 << 31)
887 #define OAREPORTTRIG3 _MMIO(0x2748)
888 #define OAREPORTTRIG3_NOA_SELECT_MASK 0xf
889 #define OAREPORTTRIG3_NOA_SELECT_8_SHIFT 0
890 #define OAREPORTTRIG3_NOA_SELECT_9_SHIFT 4
891 #define OAREPORTTRIG3_NOA_SELECT_10_SHIFT 8
892 #define OAREPORTTRIG3_NOA_SELECT_11_SHIFT 12
893 #define OAREPORTTRIG3_NOA_SELECT_12_SHIFT 16
894 #define OAREPORTTRIG3_NOA_SELECT_13_SHIFT 20
895 #define OAREPORTTRIG3_NOA_SELECT_14_SHIFT 24
896 #define OAREPORTTRIG3_NOA_SELECT_15_SHIFT 28
898 #define OAREPORTTRIG4 _MMIO(0x274c)
899 #define OAREPORTTRIG4_NOA_SELECT_MASK 0xf
900 #define OAREPORTTRIG4_NOA_SELECT_0_SHIFT 0
901 #define OAREPORTTRIG4_NOA_SELECT_1_SHIFT 4
902 #define OAREPORTTRIG4_NOA_SELECT_2_SHIFT 8
903 #define OAREPORTTRIG4_NOA_SELECT_3_SHIFT 12
904 #define OAREPORTTRIG4_NOA_SELECT_4_SHIFT 16
905 #define OAREPORTTRIG4_NOA_SELECT_5_SHIFT 20
906 #define OAREPORTTRIG4_NOA_SELECT_6_SHIFT 24
907 #define OAREPORTTRIG4_NOA_SELECT_7_SHIFT 28
909 #define OAREPORTTRIG5 _MMIO(0x2750)
910 #define OAREPORTTRIG5_THRESHOLD_MASK 0xffff
911 #define OAREPORTTRIG5_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
913 #define OAREPORTTRIG6 _MMIO(0x2754)
914 #define OAREPORTTRIG6_INVERT_A_0 (1 << 0)
915 #define OAREPORTTRIG6_INVERT_A_1 (1 << 1)
916 #define OAREPORTTRIG6_INVERT_A_2 (1 << 2)
917 #define OAREPORTTRIG6_INVERT_A_3 (1 << 3)
918 #define OAREPORTTRIG6_INVERT_A_4 (1 << 4)
919 #define OAREPORTTRIG6_INVERT_A_5 (1 << 5)
920 #define OAREPORTTRIG6_INVERT_A_6 (1 << 6)
921 #define OAREPORTTRIG6_INVERT_A_7 (1 << 7)
922 #define OAREPORTTRIG6_INVERT_A_8 (1 << 8)
923 #define OAREPORTTRIG6_INVERT_A_9 (1 << 9)
924 #define OAREPORTTRIG6_INVERT_A_10 (1 << 10)
925 #define OAREPORTTRIG6_INVERT_A_11 (1 << 11)
926 #define OAREPORTTRIG6_INVERT_A_12 (1 << 12)
927 #define OAREPORTTRIG6_INVERT_A_13 (1 << 13)
928 #define OAREPORTTRIG6_INVERT_A_14 (1 << 14)
929 #define OAREPORTTRIG6_INVERT_A_15 (1 << 15)
930 #define OAREPORTTRIG6_INVERT_B_0 (1 << 16)
931 #define OAREPORTTRIG6_INVERT_B_1 (1 << 17)
932 #define OAREPORTTRIG6_INVERT_B_2 (1 << 18)
933 #define OAREPORTTRIG6_INVERT_B_3 (1 << 19)
934 #define OAREPORTTRIG6_INVERT_C_0 (1 << 20)
935 #define OAREPORTTRIG6_INVERT_C_1 (1 << 21)
936 #define OAREPORTTRIG6_INVERT_D_0 (1 << 22)
937 #define OAREPORTTRIG6_THRESHOLD_ENABLE (1 << 23)
938 #define OAREPORTTRIG6_REPORT_TRIGGER_ENABLE (1 << 31)
940 #define OAREPORTTRIG7 _MMIO(0x2758)
941 #define OAREPORTTRIG7_NOA_SELECT_MASK 0xf
942 #define OAREPORTTRIG7_NOA_SELECT_8_SHIFT 0
943 #define OAREPORTTRIG7_NOA_SELECT_9_SHIFT 4
944 #define OAREPORTTRIG7_NOA_SELECT_10_SHIFT 8
945 #define OAREPORTTRIG7_NOA_SELECT_11_SHIFT 12
946 #define OAREPORTTRIG7_NOA_SELECT_12_SHIFT 16
947 #define OAREPORTTRIG7_NOA_SELECT_13_SHIFT 20
948 #define OAREPORTTRIG7_NOA_SELECT_14_SHIFT 24
949 #define OAREPORTTRIG7_NOA_SELECT_15_SHIFT 28
951 #define OAREPORTTRIG8 _MMIO(0x275c)
952 #define OAREPORTTRIG8_NOA_SELECT_MASK 0xf
953 #define OAREPORTTRIG8_NOA_SELECT_0_SHIFT 0
954 #define OAREPORTTRIG8_NOA_SELECT_1_SHIFT 4
955 #define OAREPORTTRIG8_NOA_SELECT_2_SHIFT 8
956 #define OAREPORTTRIG8_NOA_SELECT_3_SHIFT 12
957 #define OAREPORTTRIG8_NOA_SELECT_4_SHIFT 16
958 #define OAREPORTTRIG8_NOA_SELECT_5_SHIFT 20
959 #define OAREPORTTRIG8_NOA_SELECT_6_SHIFT 24
960 #define OAREPORTTRIG8_NOA_SELECT_7_SHIFT 28
962 /* Same layout as OASTARTTRIGX */
963 #define GEN12_OAG_OASTARTTRIG1 _MMIO(0xd900)
964 #define GEN12_OAG_OASTARTTRIG2 _MMIO(0xd904)
965 #define GEN12_OAG_OASTARTTRIG3 _MMIO(0xd908)
966 #define GEN12_OAG_OASTARTTRIG4 _MMIO(0xd90c)
967 #define GEN12_OAG_OASTARTTRIG5 _MMIO(0xd910)
968 #define GEN12_OAG_OASTARTTRIG6 _MMIO(0xd914)
969 #define GEN12_OAG_OASTARTTRIG7 _MMIO(0xd918)
970 #define GEN12_OAG_OASTARTTRIG8 _MMIO(0xd91c)
972 /* Same layout as OAREPORTTRIGX */
973 #define GEN12_OAG_OAREPORTTRIG1 _MMIO(0xd920)
974 #define GEN12_OAG_OAREPORTTRIG2 _MMIO(0xd924)
975 #define GEN12_OAG_OAREPORTTRIG3 _MMIO(0xd928)
976 #define GEN12_OAG_OAREPORTTRIG4 _MMIO(0xd92c)
977 #define GEN12_OAG_OAREPORTTRIG5 _MMIO(0xd930)
978 #define GEN12_OAG_OAREPORTTRIG6 _MMIO(0xd934)
979 #define GEN12_OAG_OAREPORTTRIG7 _MMIO(0xd938)
980 #define GEN12_OAG_OAREPORTTRIG8 _MMIO(0xd93c)
983 #define OACEC_COMPARE_LESS_OR_EQUAL 6
984 #define OACEC_COMPARE_NOT_EQUAL 5
985 #define OACEC_COMPARE_LESS_THAN 4
986 #define OACEC_COMPARE_GREATER_OR_EQUAL 3
987 #define OACEC_COMPARE_EQUAL 2
988 #define OACEC_COMPARE_GREATER_THAN 1
989 #define OACEC_COMPARE_ANY_EQUAL 0
991 #define OACEC_COMPARE_VALUE_MASK 0xffff
992 #define OACEC_COMPARE_VALUE_SHIFT 3
994 #define OACEC_SELECT_NOA (0 << 19)
995 #define OACEC_SELECT_PREV (1 << 19)
996 #define OACEC_SELECT_BOOLEAN (2 << 19)
998 /* 11-bit array 0: pass-through, 1: negated */
999 #define GEN12_OASCEC_NEGATE_MASK 0x7ff
1000 #define GEN12_OASCEC_NEGATE_SHIFT 21
1003 #define OACEC_MASK_MASK 0xffff
1004 #define OACEC_CONSIDERATIONS_MASK 0xffff
1005 #define OACEC_CONSIDERATIONS_SHIFT 16
1007 #define OACEC0_0 _MMIO(0x2770)
1008 #define OACEC0_1 _MMIO(0x2774)
1009 #define OACEC1_0 _MMIO(0x2778)
1010 #define OACEC1_1 _MMIO(0x277c)
1011 #define OACEC2_0 _MMIO(0x2780)
1012 #define OACEC2_1 _MMIO(0x2784)
1013 #define OACEC3_0 _MMIO(0x2788)
1014 #define OACEC3_1 _MMIO(0x278c)
1015 #define OACEC4_0 _MMIO(0x2790)
1016 #define OACEC4_1 _MMIO(0x2794)
1017 #define OACEC5_0 _MMIO(0x2798)
1018 #define OACEC5_1 _MMIO(0x279c)
1019 #define OACEC6_0 _MMIO(0x27a0)
1020 #define OACEC6_1 _MMIO(0x27a4)
1021 #define OACEC7_0 _MMIO(0x27a8)
1022 #define OACEC7_1 _MMIO(0x27ac)
1024 /* Same layout as CECX_Y */
1025 #define GEN12_OAG_CEC0_0 _MMIO(0xd940)
1026 #define GEN12_OAG_CEC0_1 _MMIO(0xd944)
1027 #define GEN12_OAG_CEC1_0 _MMIO(0xd948)
1028 #define GEN12_OAG_CEC1_1 _MMIO(0xd94c)
1029 #define GEN12_OAG_CEC2_0 _MMIO(0xd950)
1030 #define GEN12_OAG_CEC2_1 _MMIO(0xd954)
1031 #define GEN12_OAG_CEC3_0 _MMIO(0xd958)
1032 #define GEN12_OAG_CEC3_1 _MMIO(0xd95c)
1033 #define GEN12_OAG_CEC4_0 _MMIO(0xd960)
1034 #define GEN12_OAG_CEC4_1 _MMIO(0xd964)
1035 #define GEN12_OAG_CEC5_0 _MMIO(0xd968)
1036 #define GEN12_OAG_CEC5_1 _MMIO(0xd96c)
1037 #define GEN12_OAG_CEC6_0 _MMIO(0xd970)
1038 #define GEN12_OAG_CEC6_1 _MMIO(0xd974)
1039 #define GEN12_OAG_CEC7_0 _MMIO(0xd978)
1040 #define GEN12_OAG_CEC7_1 _MMIO(0xd97c)
1042 /* Same layout as CECX_Y + negate 11-bit array */
1043 #define GEN12_OAG_SCEC0_0 _MMIO(0xdc00)
1044 #define GEN12_OAG_SCEC0_1 _MMIO(0xdc04)
1045 #define GEN12_OAG_SCEC1_0 _MMIO(0xdc08)
1046 #define GEN12_OAG_SCEC1_1 _MMIO(0xdc0c)
1047 #define GEN12_OAG_SCEC2_0 _MMIO(0xdc10)
1048 #define GEN12_OAG_SCEC2_1 _MMIO(0xdc14)
1049 #define GEN12_OAG_SCEC3_0 _MMIO(0xdc18)
1050 #define GEN12_OAG_SCEC3_1 _MMIO(0xdc1c)
1051 #define GEN12_OAG_SCEC4_0 _MMIO(0xdc20)
1052 #define GEN12_OAG_SCEC4_1 _MMIO(0xdc24)
1053 #define GEN12_OAG_SCEC5_0 _MMIO(0xdc28)
1054 #define GEN12_OAG_SCEC5_1 _MMIO(0xdc2c)
1055 #define GEN12_OAG_SCEC6_0 _MMIO(0xdc30)
1056 #define GEN12_OAG_SCEC6_1 _MMIO(0xdc34)
1057 #define GEN12_OAG_SCEC7_0 _MMIO(0xdc38)
1058 #define GEN12_OAG_SCEC7_1 _MMIO(0xdc3c)
1060 /* OA perf counters */
1061 #define OA_PERFCNT1_LO _MMIO(0x91B8)
1062 #define OA_PERFCNT1_HI _MMIO(0x91BC)
1063 #define OA_PERFCNT2_LO _MMIO(0x91C0)
1064 #define OA_PERFCNT2_HI _MMIO(0x91C4)
1065 #define OA_PERFCNT3_LO _MMIO(0x91C8)
1066 #define OA_PERFCNT3_HI _MMIO(0x91CC)
1067 #define OA_PERFCNT4_LO _MMIO(0x91D8)
1068 #define OA_PERFCNT4_HI _MMIO(0x91DC)
1070 #define OA_PERFMATRIX_LO _MMIO(0x91C8)
1071 #define OA_PERFMATRIX_HI _MMIO(0x91CC)
1073 /* RPM unit config (Gen8+) */
1074 #define RPM_CONFIG0 _MMIO(0x0D00)
1075 #define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT 3
1076 #define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK (1 << GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT)
1077 #define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ 0
1078 #define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ 1
1079 #define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT 3
1080 #define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK (0x7 << GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT)
1081 #define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ 0
1082 #define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ 1
1083 #define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_38_4_MHZ 2
1084 #define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_25_MHZ 3
1085 #define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT 1
1086 #define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_MASK (0x3 << GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT)
1088 #define RPM_CONFIG1 _MMIO(0x0D04)
1089 #define GEN10_GT_NOA_ENABLE (1 << 9)
1091 /* GPM unit config (Gen9+) */
1092 #define CTC_MODE _MMIO(0xA26C)
1093 #define CTC_SOURCE_PARAMETER_MASK 1
1094 #define CTC_SOURCE_CRYSTAL_CLOCK 0
1095 #define CTC_SOURCE_DIVIDE_LOGIC 1
1096 #define CTC_SHIFT_PARAMETER_SHIFT 1
1097 #define CTC_SHIFT_PARAMETER_MASK (0x3 << CTC_SHIFT_PARAMETER_SHIFT)
1099 /* RCP unit config (Gen8+) */
1100 #define RCP_CONFIG _MMIO(0x0D08)
1103 #define HSW_MBVID2_NOA0 _MMIO(0x9E80)
1104 #define HSW_MBVID2_NOA1 _MMIO(0x9E84)
1105 #define HSW_MBVID2_NOA2 _MMIO(0x9E88)
1106 #define HSW_MBVID2_NOA3 _MMIO(0x9E8C)
1107 #define HSW_MBVID2_NOA4 _MMIO(0x9E90)
1108 #define HSW_MBVID2_NOA5 _MMIO(0x9E94)
1109 #define HSW_MBVID2_NOA6 _MMIO(0x9E98)
1110 #define HSW_MBVID2_NOA7 _MMIO(0x9E9C)
1111 #define HSW_MBVID2_NOA8 _MMIO(0x9EA0)
1112 #define HSW_MBVID2_NOA9 _MMIO(0x9EA4)
1114 #define HSW_MBVID2_MISR0 _MMIO(0x9EC0)
1117 #define NOA_CONFIG(i) _MMIO(0x0D0C + (i) * 4)
1119 #define MICRO_BP0_0 _MMIO(0x9800)
1120 #define MICRO_BP0_2 _MMIO(0x9804)
1121 #define MICRO_BP0_1 _MMIO(0x9808)
1123 #define MICRO_BP1_0 _MMIO(0x980C)
1124 #define MICRO_BP1_2 _MMIO(0x9810)
1125 #define MICRO_BP1_1 _MMIO(0x9814)
1127 #define MICRO_BP2_0 _MMIO(0x9818)
1128 #define MICRO_BP2_2 _MMIO(0x981C)
1129 #define MICRO_BP2_1 _MMIO(0x9820)
1131 #define MICRO_BP3_0 _MMIO(0x9824)
1132 #define MICRO_BP3_2 _MMIO(0x9828)
1133 #define MICRO_BP3_1 _MMIO(0x982C)
1135 #define MICRO_BP_TRIGGER _MMIO(0x9830)
1136 #define MICRO_BP3_COUNT_STATUS01 _MMIO(0x9834)
1137 #define MICRO_BP3_COUNT_STATUS23 _MMIO(0x9838)
1138 #define MICRO_BP_FIRED_ARMED _MMIO(0x983C)
1140 #define GEN12_OAA_DBG_REG _MMIO(0xdc44)
1141 #define GEN12_OAG_OA_PESS _MMIO(0x2b2c)
1142 #define GEN12_OAG_SPCTR_CNF _MMIO(0xdc40)
1144 #define GDT_CHICKEN_BITS _MMIO(0x9840)
1145 #define GT_NOA_ENABLE 0x00000080
1147 #define NOA_DATA _MMIO(0x986C)
1148 #define NOA_WRITE _MMIO(0x9888)
1149 #define GEN10_NOA_WRITE_HIGH _MMIO(0x9884)
1151 #define _GEN7_PIPEA_DE_LOAD_SL 0x70068
1152 #define _GEN7_PIPEB_DE_LOAD_SL 0x71068
1153 #define GEN7_PIPE_DE_LOAD_SL(pipe) _MMIO_PIPE(pipe, _GEN7_PIPEA_DE_LOAD_SL, _GEN7_PIPEB_DE_LOAD_SL)
1158 #define DEBUG_RESET_I830 _MMIO(0x6070)
1159 #define DEBUG_RESET_FULL (1 << 7)
1160 #define DEBUG_RESET_RENDER (1 << 8)
1161 #define DEBUG_RESET_DISPLAY (1 << 9)
1166 #define VLV_IOSF_DOORBELL_REQ _MMIO(VLV_DISPLAY_BASE + 0x2100)
1167 #define IOSF_DEVFN_SHIFT 24
1168 #define IOSF_OPCODE_SHIFT 16
1169 #define IOSF_PORT_SHIFT 8
1170 #define IOSF_BYTE_ENABLES_SHIFT 4
1171 #define IOSF_BAR_SHIFT 1
1172 #define IOSF_SB_BUSY (1 << 0)
1173 #define IOSF_PORT_BUNIT 0x03
1174 #define IOSF_PORT_PUNIT 0x04
1175 #define IOSF_PORT_NC 0x11
1176 #define IOSF_PORT_DPIO 0x12
1177 #define IOSF_PORT_GPIO_NC 0x13
1178 #define IOSF_PORT_CCK 0x14
1179 #define IOSF_PORT_DPIO_2 0x1a
1180 #define IOSF_PORT_FLISDSI 0x1b
1181 #define IOSF_PORT_GPIO_SC 0x48
1182 #define IOSF_PORT_GPIO_SUS 0xa8
1183 #define IOSF_PORT_CCU 0xa9
1184 #define CHV_IOSF_PORT_GPIO_N 0x13
1185 #define CHV_IOSF_PORT_GPIO_SE 0x48
1186 #define CHV_IOSF_PORT_GPIO_E 0xa8
1187 #define CHV_IOSF_PORT_GPIO_SW 0xb2
1188 #define VLV_IOSF_DATA _MMIO(VLV_DISPLAY_BASE + 0x2104)
1189 #define VLV_IOSF_ADDR _MMIO(VLV_DISPLAY_BASE + 0x2108)
1191 /* See configdb bunit SB addr map */
1192 #define BUNIT_REG_BISOC 0x11
1194 /* PUNIT_REG_*SSPM0 */
1195 #define _SSPM0_SSC(val) ((val) << 0)
1196 #define SSPM0_SSC_MASK _SSPM0_SSC(0x3)
1197 #define SSPM0_SSC_PWR_ON _SSPM0_SSC(0x0)
1198 #define SSPM0_SSC_CLK_GATE _SSPM0_SSC(0x1)
1199 #define SSPM0_SSC_RESET _SSPM0_SSC(0x2)
1200 #define SSPM0_SSC_PWR_GATE _SSPM0_SSC(0x3)
1201 #define _SSPM0_SSS(val) ((val) << 24)
1202 #define SSPM0_SSS_MASK _SSPM0_SSS(0x3)
1203 #define SSPM0_SSS_PWR_ON _SSPM0_SSS(0x0)
1204 #define SSPM0_SSS_CLK_GATE _SSPM0_SSS(0x1)
1205 #define SSPM0_SSS_RESET _SSPM0_SSS(0x2)
1206 #define SSPM0_SSS_PWR_GATE _SSPM0_SSS(0x3)
1208 /* PUNIT_REG_*SSPM1 */
1209 #define SSPM1_FREQSTAT_SHIFT 24
1210 #define SSPM1_FREQSTAT_MASK (0x1f << SSPM1_FREQSTAT_SHIFT)
1211 #define SSPM1_FREQGUAR_SHIFT 8
1212 #define SSPM1_FREQGUAR_MASK (0x1f << SSPM1_FREQGUAR_SHIFT)
1213 #define SSPM1_FREQ_SHIFT 0
1214 #define SSPM1_FREQ_MASK (0x1f << SSPM1_FREQ_SHIFT)
1216 #define PUNIT_REG_VEDSSPM0 0x32
1217 #define PUNIT_REG_VEDSSPM1 0x33
1219 #define PUNIT_REG_DSPSSPM 0x36
1220 #define DSPFREQSTAT_SHIFT_CHV 24
1221 #define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV)
1222 #define DSPFREQGUAR_SHIFT_CHV 8
1223 #define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV)
1224 #define DSPFREQSTAT_SHIFT 30
1225 #define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
1226 #define DSPFREQGUAR_SHIFT 14
1227 #define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
1228 #define DSP_MAXFIFO_PM5_STATUS (1 << 22) /* chv */
1229 #define DSP_AUTO_CDCLK_GATE_DISABLE (1 << 7) /* chv */
1230 #define DSP_MAXFIFO_PM5_ENABLE (1 << 6) /* chv */
1231 #define _DP_SSC(val, pipe) ((val) << (2 * (pipe)))
1232 #define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe))
1233 #define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe))
1234 #define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe))
1235 #define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe))
1236 #define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe))
1237 #define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16))
1238 #define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe))
1239 #define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe))
1240 #define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe))
1241 #define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe))
1242 #define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe))
1244 #define PUNIT_REG_ISPSSPM0 0x39
1245 #define PUNIT_REG_ISPSSPM1 0x3a
1247 #define PUNIT_REG_PWRGT_CTRL 0x60
1248 #define PUNIT_REG_PWRGT_STATUS 0x61
1249 #define PUNIT_PWRGT_MASK(pw_idx) (3 << ((pw_idx) * 2))
1250 #define PUNIT_PWRGT_PWR_ON(pw_idx) (0 << ((pw_idx) * 2))
1251 #define PUNIT_PWRGT_CLK_GATE(pw_idx) (1 << ((pw_idx) * 2))
1252 #define PUNIT_PWRGT_RESET(pw_idx) (2 << ((pw_idx) * 2))
1253 #define PUNIT_PWRGT_PWR_GATE(pw_idx) (3 << ((pw_idx) * 2))
1255 #define PUNIT_PWGT_IDX_RENDER 0
1256 #define PUNIT_PWGT_IDX_MEDIA 1
1257 #define PUNIT_PWGT_IDX_DISP2D 3
1258 #define PUNIT_PWGT_IDX_DPIO_CMN_BC 5
1259 #define PUNIT_PWGT_IDX_DPIO_TX_B_LANES_01 6
1260 #define PUNIT_PWGT_IDX_DPIO_TX_B_LANES_23 7
1261 #define PUNIT_PWGT_IDX_DPIO_TX_C_LANES_01 8
1262 #define PUNIT_PWGT_IDX_DPIO_TX_C_LANES_23 9
1263 #define PUNIT_PWGT_IDX_DPIO_RX0 10
1264 #define PUNIT_PWGT_IDX_DPIO_RX1 11
1265 #define PUNIT_PWGT_IDX_DPIO_CMN_D 12
1267 #define PUNIT_REG_GPU_LFM 0xd3
1268 #define PUNIT_REG_GPU_FREQ_REQ 0xd4
1269 #define PUNIT_REG_GPU_FREQ_STS 0xd8
1270 #define GPLLENABLE (1 << 4)
1271 #define GENFREQSTATUS (1 << 0)
1272 #define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
1273 #define PUNIT_REG_CZ_TIMESTAMP 0xce
1275 #define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
1276 #define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
1278 #define FB_GFX_FMAX_AT_VMAX_FUSE 0x136
1279 #define FB_GFX_FREQ_FUSE_MASK 0xff
1280 #define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT 24
1281 #define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT 16
1282 #define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT 8
1284 #define FB_GFX_FMIN_AT_VMIN_FUSE 0x137
1285 #define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT 8
1287 #define PUNIT_REG_DDR_SETUP2 0x139
1288 #define FORCE_DDR_FREQ_REQ_ACK (1 << 8)
1289 #define FORCE_DDR_LOW_FREQ (1 << 1)
1290 #define FORCE_DDR_HIGH_FREQ (1 << 0)
1292 #define PUNIT_GPU_STATUS_REG 0xdb
1293 #define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
1294 #define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
1295 #define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
1296 #define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
1298 #define PUNIT_GPU_DUTYCYCLE_REG 0xdf
1299 #define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
1300 #define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
1302 #define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
1303 #define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
1304 #define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
1305 #define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
1306 #define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
1307 #define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
1308 #define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
1309 #define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
1310 #define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
1311 #define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
1313 #define VLV_TURBO_SOC_OVERRIDE 0x04
1314 #define VLV_OVERRIDE_EN 1
1315 #define VLV_SOC_TDP_EN (1 << 1)
1316 #define VLV_BIAS_CPU_125_SOC_875 (6 << 2)
1317 #define CHV_BIAS_CPU_50_SOC_50 (3 << 2)
1319 /* vlv2 north clock has */
1320 #define CCK_FUSE_REG 0x8
1321 #define CCK_FUSE_HPLL_FREQ_MASK 0x3
1322 #define CCK_REG_DSI_PLL_FUSE 0x44
1323 #define CCK_REG_DSI_PLL_CONTROL 0x48
1324 #define DSI_PLL_VCO_EN (1 << 31)
1325 #define DSI_PLL_LDO_GATE (1 << 30)
1326 #define DSI_PLL_P1_POST_DIV_SHIFT 17
1327 #define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
1328 #define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
1329 #define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
1330 #define DSI_PLL_MUX_MASK (3 << 9)
1331 #define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
1332 #define DSI_PLL_MUX_DSI0_CCK (1 << 10)
1333 #define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
1334 #define DSI_PLL_MUX_DSI1_CCK (1 << 9)
1335 #define DSI_PLL_CLK_GATE_MASK (0xf << 5)
1336 #define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
1337 #define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
1338 #define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
1339 #define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
1340 #define DSI_PLL_LOCK (1 << 0)
1341 #define CCK_REG_DSI_PLL_DIVIDER 0x4c
1342 #define DSI_PLL_LFSR (1 << 31)
1343 #define DSI_PLL_FRACTION_EN (1 << 30)
1344 #define DSI_PLL_FRAC_COUNTER_SHIFT 27
1345 #define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
1346 #define DSI_PLL_USYNC_CNT_SHIFT 18
1347 #define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
1348 #define DSI_PLL_N1_DIV_SHIFT 16
1349 #define DSI_PLL_N1_DIV_MASK (3 << 16)
1350 #define DSI_PLL_M1_DIV_SHIFT 0
1351 #define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
1352 #define CCK_CZ_CLOCK_CONTROL 0x62
1353 #define CCK_GPLL_CLOCK_CONTROL 0x67
1354 #define CCK_DISPLAY_CLOCK_CONTROL 0x6b
1355 #define CCK_DISPLAY_REF_CLOCK_CONTROL 0x6c
1356 #define CCK_TRUNK_FORCE_ON (1 << 17)
1357 #define CCK_TRUNK_FORCE_OFF (1 << 16)
1358 #define CCK_FREQUENCY_STATUS (0x1f << 8)
1359 #define CCK_FREQUENCY_STATUS_SHIFT 8
1360 #define CCK_FREQUENCY_VALUES (0x1f << 0)
1362 /* DPIO registers */
1363 #define DPIO_DEVFN 0
1365 #define DPIO_CTL _MMIO(VLV_DISPLAY_BASE + 0x2110)
1366 #define DPIO_MODSEL1 (1 << 3) /* if ref clk b == 27 */
1367 #define DPIO_MODSEL0 (1 << 2) /* if ref clk a == 27 */
1368 #define DPIO_SFR_BYPASS (1 << 1)
1369 #define DPIO_CMNRST (1 << 0)
1371 #define DPIO_PHY(pipe) ((pipe) >> 1)
1372 #define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
1375 * Per pipe/PLL DPIO regs
1377 #define _VLV_PLL_DW3_CH0 0x800c
1378 #define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
1379 #define DPIO_POST_DIV_DAC 0
1380 #define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
1381 #define DPIO_POST_DIV_LVDS1 2
1382 #define DPIO_POST_DIV_LVDS2 3
1383 #define DPIO_K_SHIFT (24) /* 4 bits */
1384 #define DPIO_P1_SHIFT (21) /* 3 bits */
1385 #define DPIO_P2_SHIFT (16) /* 5 bits */
1386 #define DPIO_N_SHIFT (12) /* 4 bits */
1387 #define DPIO_ENABLE_CALIBRATION (1 << 11)
1388 #define DPIO_M1DIV_SHIFT (8) /* 3 bits */
1389 #define DPIO_M2DIV_MASK 0xff
1390 #define _VLV_PLL_DW3_CH1 0x802c
1391 #define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
1393 #define _VLV_PLL_DW5_CH0 0x8014
1394 #define DPIO_REFSEL_OVERRIDE 27
1395 #define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
1396 #define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
1397 #define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
1398 #define DPIO_PLL_REFCLK_SEL_MASK 3
1399 #define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
1400 #define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
1401 #define _VLV_PLL_DW5_CH1 0x8034
1402 #define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
1404 #define _VLV_PLL_DW7_CH0 0x801c
1405 #define _VLV_PLL_DW7_CH1 0x803c
1406 #define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
1408 #define _VLV_PLL_DW8_CH0 0x8040
1409 #define _VLV_PLL_DW8_CH1 0x8060
1410 #define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
1412 #define VLV_PLL_DW9_BCAST 0xc044
1413 #define _VLV_PLL_DW9_CH0 0x8044
1414 #define _VLV_PLL_DW9_CH1 0x8064
1415 #define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
1417 #define _VLV_PLL_DW10_CH0 0x8048
1418 #define _VLV_PLL_DW10_CH1 0x8068
1419 #define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
1421 #define _VLV_PLL_DW11_CH0 0x804c
1422 #define _VLV_PLL_DW11_CH1 0x806c
1423 #define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
1425 /* Spec for ref block start counts at DW10 */
1426 #define VLV_REF_DW13 0x80ac
1428 #define VLV_CMN_DW0 0x8100
1431 * Per DDI channel DPIO regs
1434 #define _VLV_PCS_DW0_CH0 0x8200
1435 #define _VLV_PCS_DW0_CH1 0x8400
1436 #define DPIO_PCS_TX_LANE2_RESET (1 << 16)
1437 #define DPIO_PCS_TX_LANE1_RESET (1 << 7)
1438 #define DPIO_LEFT_TXFIFO_RST_MASTER2 (1 << 4)
1439 #define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1 << 3)
1440 #define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
1442 #define _VLV_PCS01_DW0_CH0 0x200
1443 #define _VLV_PCS23_DW0_CH0 0x400
1444 #define _VLV_PCS01_DW0_CH1 0x2600
1445 #define _VLV_PCS23_DW0_CH1 0x2800
1446 #define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
1447 #define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
1449 #define _VLV_PCS_DW1_CH0 0x8204
1450 #define _VLV_PCS_DW1_CH1 0x8404
1451 #define CHV_PCS_REQ_SOFTRESET_EN (1 << 23)
1452 #define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1 << 22)
1453 #define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1 << 21)
1454 #define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
1455 #define DPIO_PCS_CLK_SOFT_RESET (1 << 5)
1456 #define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
1458 #define _VLV_PCS01_DW1_CH0 0x204
1459 #define _VLV_PCS23_DW1_CH0 0x404
1460 #define _VLV_PCS01_DW1_CH1 0x2604
1461 #define _VLV_PCS23_DW1_CH1 0x2804
1462 #define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
1463 #define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
1465 #define _VLV_PCS_DW8_CH0 0x8220
1466 #define _VLV_PCS_DW8_CH1 0x8420
1467 #define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
1468 #define CHV_PCS_USEDCLKCHANNEL (1 << 21)
1469 #define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
1471 #define _VLV_PCS01_DW8_CH0 0x0220
1472 #define _VLV_PCS23_DW8_CH0 0x0420
1473 #define _VLV_PCS01_DW8_CH1 0x2620
1474 #define _VLV_PCS23_DW8_CH1 0x2820
1475 #define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
1476 #define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
1478 #define _VLV_PCS_DW9_CH0 0x8224
1479 #define _VLV_PCS_DW9_CH1 0x8424
1480 #define DPIO_PCS_TX2MARGIN_MASK (0x7 << 13)
1481 #define DPIO_PCS_TX2MARGIN_000 (0 << 13)
1482 #define DPIO_PCS_TX2MARGIN_101 (1 << 13)
1483 #define DPIO_PCS_TX1MARGIN_MASK (0x7 << 10)
1484 #define DPIO_PCS_TX1MARGIN_000 (0 << 10)
1485 #define DPIO_PCS_TX1MARGIN_101 (1 << 10)
1486 #define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
1488 #define _VLV_PCS01_DW9_CH0 0x224
1489 #define _VLV_PCS23_DW9_CH0 0x424
1490 #define _VLV_PCS01_DW9_CH1 0x2624
1491 #define _VLV_PCS23_DW9_CH1 0x2824
1492 #define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
1493 #define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
1495 #define _CHV_PCS_DW10_CH0 0x8228
1496 #define _CHV_PCS_DW10_CH1 0x8428
1497 #define DPIO_PCS_SWING_CALC_TX0_TX2 (1 << 30)
1498 #define DPIO_PCS_SWING_CALC_TX1_TX3 (1 << 31)
1499 #define DPIO_PCS_TX2DEEMP_MASK (0xf << 24)
1500 #define DPIO_PCS_TX2DEEMP_9P5 (0 << 24)
1501 #define DPIO_PCS_TX2DEEMP_6P0 (2 << 24)
1502 #define DPIO_PCS_TX1DEEMP_MASK (0xf << 16)
1503 #define DPIO_PCS_TX1DEEMP_9P5 (0 << 16)
1504 #define DPIO_PCS_TX1DEEMP_6P0 (2 << 16)
1505 #define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
1507 #define _VLV_PCS01_DW10_CH0 0x0228
1508 #define _VLV_PCS23_DW10_CH0 0x0428
1509 #define _VLV_PCS01_DW10_CH1 0x2628
1510 #define _VLV_PCS23_DW10_CH1 0x2828
1511 #define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
1512 #define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
1514 #define _VLV_PCS_DW11_CH0 0x822c
1515 #define _VLV_PCS_DW11_CH1 0x842c
1516 #define DPIO_TX2_STAGGER_MASK(x) ((x) << 24)
1517 #define DPIO_LANEDESKEW_STRAP_OVRD (1 << 3)
1518 #define DPIO_LEFT_TXFIFO_RST_MASTER (1 << 1)
1519 #define DPIO_RIGHT_TXFIFO_RST_MASTER (1 << 0)
1520 #define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
1522 #define _VLV_PCS01_DW11_CH0 0x022c
1523 #define _VLV_PCS23_DW11_CH0 0x042c
1524 #define _VLV_PCS01_DW11_CH1 0x262c
1525 #define _VLV_PCS23_DW11_CH1 0x282c
1526 #define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
1527 #define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
1529 #define _VLV_PCS01_DW12_CH0 0x0230
1530 #define _VLV_PCS23_DW12_CH0 0x0430
1531 #define _VLV_PCS01_DW12_CH1 0x2630
1532 #define _VLV_PCS23_DW12_CH1 0x2830
1533 #define VLV_PCS01_DW12(ch) _PORT(ch, _VLV_PCS01_DW12_CH0, _VLV_PCS01_DW12_CH1)
1534 #define VLV_PCS23_DW12(ch) _PORT(ch, _VLV_PCS23_DW12_CH0, _VLV_PCS23_DW12_CH1)
1536 #define _VLV_PCS_DW12_CH0 0x8230
1537 #define _VLV_PCS_DW12_CH1 0x8430
1538 #define DPIO_TX2_STAGGER_MULT(x) ((x) << 20)
1539 #define DPIO_TX1_STAGGER_MULT(x) ((x) << 16)
1540 #define DPIO_TX1_STAGGER_MASK(x) ((x) << 8)
1541 #define DPIO_LANESTAGGER_STRAP_OVRD (1 << 6)
1542 #define DPIO_LANESTAGGER_STRAP(x) ((x) << 0)
1543 #define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
1545 #define _VLV_PCS_DW14_CH0 0x8238
1546 #define _VLV_PCS_DW14_CH1 0x8438
1547 #define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
1549 #define _VLV_PCS_DW23_CH0 0x825c
1550 #define _VLV_PCS_DW23_CH1 0x845c
1551 #define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
1553 #define _VLV_TX_DW2_CH0 0x8288
1554 #define _VLV_TX_DW2_CH1 0x8488
1555 #define DPIO_SWING_MARGIN000_SHIFT 16
1556 #define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
1557 #define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
1558 #define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
1560 #define _VLV_TX_DW3_CH0 0x828c
1561 #define _VLV_TX_DW3_CH1 0x848c
1562 /* The following bit for CHV phy */
1563 #define DPIO_TX_UNIQ_TRANS_SCALE_EN (1 << 27)
1564 #define DPIO_SWING_MARGIN101_SHIFT 16
1565 #define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
1566 #define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
1568 #define _VLV_TX_DW4_CH0 0x8290
1569 #define _VLV_TX_DW4_CH1 0x8490
1570 #define DPIO_SWING_DEEMPH9P5_SHIFT 24
1571 #define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
1572 #define DPIO_SWING_DEEMPH6P0_SHIFT 16
1573 #define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
1574 #define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
1576 #define _VLV_TX3_DW4_CH0 0x690
1577 #define _VLV_TX3_DW4_CH1 0x2a90
1578 #define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
1580 #define _VLV_TX_DW5_CH0 0x8294
1581 #define _VLV_TX_DW5_CH1 0x8494
1582 #define DPIO_TX_OCALINIT_EN (1 << 31)
1583 #define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
1585 #define _VLV_TX_DW11_CH0 0x82ac
1586 #define _VLV_TX_DW11_CH1 0x84ac
1587 #define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
1589 #define _VLV_TX_DW14_CH0 0x82b8
1590 #define _VLV_TX_DW14_CH1 0x84b8
1591 #define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
1593 /* CHV dpPhy registers */
1594 #define _CHV_PLL_DW0_CH0 0x8000
1595 #define _CHV_PLL_DW0_CH1 0x8180
1596 #define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
1598 #define _CHV_PLL_DW1_CH0 0x8004
1599 #define _CHV_PLL_DW1_CH1 0x8184
1600 #define DPIO_CHV_N_DIV_SHIFT 8
1601 #define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
1602 #define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
1604 #define _CHV_PLL_DW2_CH0 0x8008
1605 #define _CHV_PLL_DW2_CH1 0x8188
1606 #define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
1608 #define _CHV_PLL_DW3_CH0 0x800c
1609 #define _CHV_PLL_DW3_CH1 0x818c
1610 #define DPIO_CHV_FRAC_DIV_EN (1 << 16)
1611 #define DPIO_CHV_FIRST_MOD (0 << 8)
1612 #define DPIO_CHV_SECOND_MOD (1 << 8)
1613 #define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
1614 #define DPIO_CHV_FEEDFWD_GAIN_MASK (0xF << 0)
1615 #define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
1617 #define _CHV_PLL_DW6_CH0 0x8018
1618 #define _CHV_PLL_DW6_CH1 0x8198
1619 #define DPIO_CHV_GAIN_CTRL_SHIFT 16
1620 #define DPIO_CHV_INT_COEFF_SHIFT 8
1621 #define DPIO_CHV_PROP_COEFF_SHIFT 0
1622 #define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
1624 #define _CHV_PLL_DW8_CH0 0x8020
1625 #define _CHV_PLL_DW8_CH1 0x81A0
1626 #define DPIO_CHV_TDC_TARGET_CNT_SHIFT 0
1627 #define DPIO_CHV_TDC_TARGET_CNT_MASK (0x3FF << 0)
1628 #define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1)
1630 #define _CHV_PLL_DW9_CH0 0x8024
1631 #define _CHV_PLL_DW9_CH1 0x81A4
1632 #define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */
1633 #define DPIO_CHV_INT_LOCK_THRESHOLD_MASK (7 << 1)
1634 #define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */
1635 #define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1)
1637 #define _CHV_CMN_DW0_CH0 0x8100
1638 #define DPIO_ALLDL_POWERDOWN_SHIFT_CH0 19
1639 #define DPIO_ANYDL_POWERDOWN_SHIFT_CH0 18
1640 #define DPIO_ALLDL_POWERDOWN (1 << 1)
1641 #define DPIO_ANYDL_POWERDOWN (1 << 0)
1643 #define _CHV_CMN_DW5_CH0 0x8114
1644 #define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
1645 #define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
1646 #define CHV_BUFRIGHTENA1_FORCE (3 << 20)
1647 #define CHV_BUFRIGHTENA1_MASK (3 << 20)
1648 #define CHV_BUFLEFTENA1_DISABLE (0 << 22)
1649 #define CHV_BUFLEFTENA1_NORMAL (1 << 22)
1650 #define CHV_BUFLEFTENA1_FORCE (3 << 22)
1651 #define CHV_BUFLEFTENA1_MASK (3 << 22)
1653 #define _CHV_CMN_DW13_CH0 0x8134
1654 #define _CHV_CMN_DW0_CH1 0x8080
1655 #define DPIO_CHV_S1_DIV_SHIFT 21
1656 #define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
1657 #define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
1658 #define DPIO_CHV_K_DIV_SHIFT 4
1659 #define DPIO_PLL_FREQLOCK (1 << 1)
1660 #define DPIO_PLL_LOCK (1 << 0)
1661 #define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
1663 #define _CHV_CMN_DW14_CH0 0x8138
1664 #define _CHV_CMN_DW1_CH1 0x8084
1665 #define DPIO_AFC_RECAL (1 << 14)
1666 #define DPIO_DCLKP_EN (1 << 13)
1667 #define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
1668 #define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
1669 #define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
1670 #define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
1671 #define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
1672 #define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
1673 #define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
1674 #define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
1675 #define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
1677 #define _CHV_CMN_DW19_CH0 0x814c
1678 #define _CHV_CMN_DW6_CH1 0x8098
1679 #define DPIO_ALLDL_POWERDOWN_SHIFT_CH1 30 /* CL2 DW6 only */
1680 #define DPIO_ANYDL_POWERDOWN_SHIFT_CH1 29 /* CL2 DW6 only */
1681 #define DPIO_DYNPWRDOWNEN_CH1 (1 << 28) /* CL2 DW6 only */
1682 #define CHV_CMN_USEDCLKCHANNEL (1 << 13)
1684 #define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
1686 #define CHV_CMN_DW28 0x8170
1687 #define DPIO_CL1POWERDOWNEN (1 << 23)
1688 #define DPIO_DYNPWRDOWNEN_CH0 (1 << 22)
1689 #define DPIO_SUS_CLK_CONFIG_ON (0 << 0)
1690 #define DPIO_SUS_CLK_CONFIG_CLKREQ (1 << 0)
1691 #define DPIO_SUS_CLK_CONFIG_GATE (2 << 0)
1692 #define DPIO_SUS_CLK_CONFIG_GATE_CLKREQ (3 << 0)
1694 #define CHV_CMN_DW30 0x8178
1695 #define DPIO_CL2_LDOFUSE_PWRENB (1 << 6)
1696 #define DPIO_LRC_BYPASS (1 << 3)
1698 #define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
1699 (lane) * 0x200 + (offset))
1701 #define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
1702 #define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
1703 #define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
1704 #define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
1705 #define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
1706 #define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
1707 #define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
1708 #define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
1709 #define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
1710 #define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
1711 #define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
1712 #define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
1713 #define DPIO_FRC_LATENCY_SHFIT 8
1714 #define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
1715 #define DPIO_UPAR_SHIFT 30
1717 /* BXT PHY registers */
1718 #define _BXT_PHY0_BASE 0x6C000
1719 #define _BXT_PHY1_BASE 0x162000
1720 #define _BXT_PHY2_BASE 0x163000
1721 #define BXT_PHY_BASE(phy) _PHY3((phy), _BXT_PHY0_BASE, \
1725 #define _BXT_PHY(phy, reg) \
1726 _MMIO(BXT_PHY_BASE(phy) - _BXT_PHY0_BASE + (reg))
1728 #define _BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1729 (BXT_PHY_BASE(phy) + _PIPE((ch), (reg_ch0) - _BXT_PHY0_BASE, \
1730 (reg_ch1) - _BXT_PHY0_BASE))
1731 #define _MMIO_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1732 _MMIO(_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1))
1734 #define BXT_P_CR_GT_DISP_PWRON _MMIO(0x138090)
1735 #define MIPIO_RST_CTRL (1 << 2)
1737 #define _BXT_PHY_CTL_DDI_A 0x64C00
1738 #define _BXT_PHY_CTL_DDI_B 0x64C10
1739 #define _BXT_PHY_CTL_DDI_C 0x64C20
1740 #define BXT_PHY_CMNLANE_POWERDOWN_ACK (1 << 10)
1741 #define BXT_PHY_LANE_POWERDOWN_ACK (1 << 9)
1742 #define BXT_PHY_LANE_ENABLED (1 << 8)
1743 #define BXT_PHY_CTL(port) _MMIO_PORT(port, _BXT_PHY_CTL_DDI_A, \
1746 #define _PHY_CTL_FAMILY_EDP 0x64C80
1747 #define _PHY_CTL_FAMILY_DDI 0x64C90
1748 #define _PHY_CTL_FAMILY_DDI_C 0x64CA0
1749 #define COMMON_RESET_DIS (1 << 31)
1750 #define BXT_PHY_CTL_FAMILY(phy) _MMIO_PHY3((phy), _PHY_CTL_FAMILY_DDI, \
1751 _PHY_CTL_FAMILY_EDP, \
1752 _PHY_CTL_FAMILY_DDI_C)
1754 /* BXT PHY PLL registers */
1755 #define _PORT_PLL_A 0x46074
1756 #define _PORT_PLL_B 0x46078
1757 #define _PORT_PLL_C 0x4607c
1758 #define PORT_PLL_ENABLE (1 << 31)
1759 #define PORT_PLL_LOCK (1 << 30)
1760 #define PORT_PLL_REF_SEL (1 << 27)
1761 #define PORT_PLL_POWER_ENABLE (1 << 26)
1762 #define PORT_PLL_POWER_STATE (1 << 25)
1763 #define BXT_PORT_PLL_ENABLE(port) _MMIO_PORT(port, _PORT_PLL_A, _PORT_PLL_B)
1765 #define _PORT_PLL_EBB_0_A 0x162034
1766 #define _PORT_PLL_EBB_0_B 0x6C034
1767 #define _PORT_PLL_EBB_0_C 0x6C340
1768 #define PORT_PLL_P1_SHIFT 13
1769 #define PORT_PLL_P1_MASK (0x07 << PORT_PLL_P1_SHIFT)
1770 #define PORT_PLL_P1(x) ((x) << PORT_PLL_P1_SHIFT)
1771 #define PORT_PLL_P2_SHIFT 8
1772 #define PORT_PLL_P2_MASK (0x1f << PORT_PLL_P2_SHIFT)
1773 #define PORT_PLL_P2(x) ((x) << PORT_PLL_P2_SHIFT)
1774 #define BXT_PORT_PLL_EBB_0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1775 _PORT_PLL_EBB_0_B, \
1778 #define _PORT_PLL_EBB_4_A 0x162038
1779 #define _PORT_PLL_EBB_4_B 0x6C038
1780 #define _PORT_PLL_EBB_4_C 0x6C344
1781 #define PORT_PLL_10BIT_CLK_ENABLE (1 << 13)
1782 #define PORT_PLL_RECALIBRATE (1 << 14)
1783 #define BXT_PORT_PLL_EBB_4(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1784 _PORT_PLL_EBB_4_B, \
1787 #define _PORT_PLL_0_A 0x162100
1788 #define _PORT_PLL_0_B 0x6C100
1789 #define _PORT_PLL_0_C 0x6C380
1791 #define PORT_PLL_M2_MASK 0xFF
1793 #define PORT_PLL_N_SHIFT 8
1794 #define PORT_PLL_N_MASK (0x0F << PORT_PLL_N_SHIFT)
1795 #define PORT_PLL_N(x) ((x) << PORT_PLL_N_SHIFT)
1797 #define PORT_PLL_M2_FRAC_MASK 0x3FFFFF
1799 #define PORT_PLL_M2_FRAC_ENABLE (1 << 16)
1801 #define PORT_PLL_PROP_COEFF_MASK 0xF
1802 #define PORT_PLL_INT_COEFF_MASK (0x1F << 8)
1803 #define PORT_PLL_INT_COEFF(x) ((x) << 8)
1804 #define PORT_PLL_GAIN_CTL_MASK (0x07 << 16)
1805 #define PORT_PLL_GAIN_CTL(x) ((x) << 16)
1807 #define PORT_PLL_TARGET_CNT_MASK 0x3FF
1809 #define PORT_PLL_LOCK_THRESHOLD_SHIFT 1
1810 #define PORT_PLL_LOCK_THRESHOLD_MASK (0x7 << PORT_PLL_LOCK_THRESHOLD_SHIFT)
1812 #define PORT_PLL_DCO_AMP_OVR_EN_H (1 << 27)
1813 #define PORT_PLL_DCO_AMP_DEFAULT 15
1814 #define PORT_PLL_DCO_AMP_MASK 0x3c00
1815 #define PORT_PLL_DCO_AMP(x) ((x) << 10)
1816 #define _PORT_PLL_BASE(phy, ch) _BXT_PHY_CH(phy, ch, \
1819 #define BXT_PORT_PLL(phy, ch, idx) _MMIO(_PORT_PLL_BASE(phy, ch) + \
1822 /* BXT PHY common lane registers */
1823 #define _PORT_CL1CM_DW0_A 0x162000
1824 #define _PORT_CL1CM_DW0_BC 0x6C000
1825 #define PHY_POWER_GOOD (1 << 16)
1826 #define PHY_RESERVED (1 << 7)
1827 #define BXT_PORT_CL1CM_DW0(phy) _BXT_PHY((phy), _PORT_CL1CM_DW0_BC)
1829 #define _PORT_CL1CM_DW9_A 0x162024
1830 #define _PORT_CL1CM_DW9_BC 0x6C024
1831 #define IREF0RC_OFFSET_SHIFT 8
1832 #define IREF0RC_OFFSET_MASK (0xFF << IREF0RC_OFFSET_SHIFT)
1833 #define BXT_PORT_CL1CM_DW9(phy) _BXT_PHY((phy), _PORT_CL1CM_DW9_BC)
1835 #define _PORT_CL1CM_DW10_A 0x162028
1836 #define _PORT_CL1CM_DW10_BC 0x6C028
1837 #define IREF1RC_OFFSET_SHIFT 8
1838 #define IREF1RC_OFFSET_MASK (0xFF << IREF1RC_OFFSET_SHIFT)
1839 #define BXT_PORT_CL1CM_DW10(phy) _BXT_PHY((phy), _PORT_CL1CM_DW10_BC)
1841 #define _PORT_CL1CM_DW28_A 0x162070
1842 #define _PORT_CL1CM_DW28_BC 0x6C070
1843 #define OCL1_POWER_DOWN_EN (1 << 23)
1844 #define DW28_OLDO_DYN_PWR_DOWN_EN (1 << 22)
1845 #define SUS_CLK_CONFIG 0x3
1846 #define BXT_PORT_CL1CM_DW28(phy) _BXT_PHY((phy), _PORT_CL1CM_DW28_BC)
1848 #define _PORT_CL1CM_DW30_A 0x162078
1849 #define _PORT_CL1CM_DW30_BC 0x6C078
1850 #define OCL2_LDOFUSE_PWR_DIS (1 << 6)
1851 #define BXT_PORT_CL1CM_DW30(phy) _BXT_PHY((phy), _PORT_CL1CM_DW30_BC)
1854 * CNL/ICL Port/COMBO-PHY Registers
1856 #define _ICL_COMBOPHY_A 0x162000
1857 #define _ICL_COMBOPHY_B 0x6C000
1858 #define _EHL_COMBOPHY_C 0x160000
1859 #define _ICL_COMBOPHY(phy) _PICK(phy, _ICL_COMBOPHY_A, \
1863 /* CNL/ICL Port CL_DW registers */
1864 #define _ICL_PORT_CL_DW(dw, phy) (_ICL_COMBOPHY(phy) + \
1867 #define CNL_PORT_CL1CM_DW5 _MMIO(0x162014)
1868 #define ICL_PORT_CL_DW5(phy) _MMIO(_ICL_PORT_CL_DW(5, phy))
1869 #define CL_POWER_DOWN_ENABLE (1 << 4)
1870 #define SUS_CLOCK_CONFIG (3 << 0)
1872 #define ICL_PORT_CL_DW10(phy) _MMIO(_ICL_PORT_CL_DW(10, phy))
1873 #define PG_SEQ_DELAY_OVERRIDE_MASK (3 << 25)
1874 #define PG_SEQ_DELAY_OVERRIDE_SHIFT 25
1875 #define PG_SEQ_DELAY_OVERRIDE_ENABLE (1 << 24)
1876 #define PWR_UP_ALL_LANES (0x0 << 4)
1877 #define PWR_DOWN_LN_3_2_1 (0xe << 4)
1878 #define PWR_DOWN_LN_3_2 (0xc << 4)
1879 #define PWR_DOWN_LN_3 (0x8 << 4)
1880 #define PWR_DOWN_LN_2_1_0 (0x7 << 4)
1881 #define PWR_DOWN_LN_1_0 (0x3 << 4)
1882 #define PWR_DOWN_LN_3_1 (0xa << 4)
1883 #define PWR_DOWN_LN_3_1_0 (0xb << 4)
1884 #define PWR_DOWN_LN_MASK (0xf << 4)
1885 #define PWR_DOWN_LN_SHIFT 4
1887 #define ICL_PORT_CL_DW12(phy) _MMIO(_ICL_PORT_CL_DW(12, phy))
1888 #define ICL_LANE_ENABLE_AUX (1 << 0)
1890 /* CNL/ICL Port COMP_DW registers */
1891 #define _ICL_PORT_COMP 0x100
1892 #define _ICL_PORT_COMP_DW(dw, phy) (_ICL_COMBOPHY(phy) + \
1893 _ICL_PORT_COMP + 4 * (dw))
1895 #define CNL_PORT_COMP_DW0 _MMIO(0x162100)
1896 #define ICL_PORT_COMP_DW0(phy) _MMIO(_ICL_PORT_COMP_DW(0, phy))
1897 #define COMP_INIT (1 << 31)
1899 #define CNL_PORT_COMP_DW1 _MMIO(0x162104)
1900 #define ICL_PORT_COMP_DW1(phy) _MMIO(_ICL_PORT_COMP_DW(1, phy))
1902 #define CNL_PORT_COMP_DW3 _MMIO(0x16210c)
1903 #define ICL_PORT_COMP_DW3(phy) _MMIO(_ICL_PORT_COMP_DW(3, phy))
1904 #define PROCESS_INFO_DOT_0 (0 << 26)
1905 #define PROCESS_INFO_DOT_1 (1 << 26)
1906 #define PROCESS_INFO_DOT_4 (2 << 26)
1907 #define PROCESS_INFO_MASK (7 << 26)
1908 #define PROCESS_INFO_SHIFT 26
1909 #define VOLTAGE_INFO_0_85V (0 << 24)
1910 #define VOLTAGE_INFO_0_95V (1 << 24)
1911 #define VOLTAGE_INFO_1_05V (2 << 24)
1912 #define VOLTAGE_INFO_MASK (3 << 24)
1913 #define VOLTAGE_INFO_SHIFT 24
1915 #define ICL_PORT_COMP_DW8(phy) _MMIO(_ICL_PORT_COMP_DW(8, phy))
1916 #define IREFGEN (1 << 24)
1918 #define CNL_PORT_COMP_DW9 _MMIO(0x162124)
1919 #define ICL_PORT_COMP_DW9(phy) _MMIO(_ICL_PORT_COMP_DW(9, phy))
1921 #define CNL_PORT_COMP_DW10 _MMIO(0x162128)
1922 #define ICL_PORT_COMP_DW10(phy) _MMIO(_ICL_PORT_COMP_DW(10, phy))
1924 /* CNL/ICL Port PCS registers */
1925 #define _CNL_PORT_PCS_DW1_GRP_AE 0x162304
1926 #define _CNL_PORT_PCS_DW1_GRP_B 0x162384
1927 #define _CNL_PORT_PCS_DW1_GRP_C 0x162B04
1928 #define _CNL_PORT_PCS_DW1_GRP_D 0x162B84
1929 #define _CNL_PORT_PCS_DW1_GRP_F 0x162A04
1930 #define _CNL_PORT_PCS_DW1_LN0_AE 0x162404
1931 #define _CNL_PORT_PCS_DW1_LN0_B 0x162604
1932 #define _CNL_PORT_PCS_DW1_LN0_C 0x162C04
1933 #define _CNL_PORT_PCS_DW1_LN0_D 0x162E04
1934 #define _CNL_PORT_PCS_DW1_LN0_F 0x162804
1935 #define CNL_PORT_PCS_DW1_GRP(phy) _MMIO(_PICK(phy, \
1936 _CNL_PORT_PCS_DW1_GRP_AE, \
1937 _CNL_PORT_PCS_DW1_GRP_B, \
1938 _CNL_PORT_PCS_DW1_GRP_C, \
1939 _CNL_PORT_PCS_DW1_GRP_D, \
1940 _CNL_PORT_PCS_DW1_GRP_AE, \
1941 _CNL_PORT_PCS_DW1_GRP_F))
1942 #define CNL_PORT_PCS_DW1_LN0(phy) _MMIO(_PICK(phy, \
1943 _CNL_PORT_PCS_DW1_LN0_AE, \
1944 _CNL_PORT_PCS_DW1_LN0_B, \
1945 _CNL_PORT_PCS_DW1_LN0_C, \
1946 _CNL_PORT_PCS_DW1_LN0_D, \
1947 _CNL_PORT_PCS_DW1_LN0_AE, \
1948 _CNL_PORT_PCS_DW1_LN0_F))
1950 #define _ICL_PORT_PCS_AUX 0x300
1951 #define _ICL_PORT_PCS_GRP 0x600
1952 #define _ICL_PORT_PCS_LN(ln) (0x800 + (ln) * 0x100)
1953 #define _ICL_PORT_PCS_DW_AUX(dw, phy) (_ICL_COMBOPHY(phy) + \
1954 _ICL_PORT_PCS_AUX + 4 * (dw))
1955 #define _ICL_PORT_PCS_DW_GRP(dw, phy) (_ICL_COMBOPHY(phy) + \
1956 _ICL_PORT_PCS_GRP + 4 * (dw))
1957 #define _ICL_PORT_PCS_DW_LN(dw, ln, phy) (_ICL_COMBOPHY(phy) + \
1958 _ICL_PORT_PCS_LN(ln) + 4 * (dw))
1959 #define ICL_PORT_PCS_DW1_AUX(phy) _MMIO(_ICL_PORT_PCS_DW_AUX(1, phy))
1960 #define ICL_PORT_PCS_DW1_GRP(phy) _MMIO(_ICL_PORT_PCS_DW_GRP(1, phy))
1961 #define ICL_PORT_PCS_DW1_LN0(phy) _MMIO(_ICL_PORT_PCS_DW_LN(1, 0, phy))
1962 #define COMMON_KEEPER_EN (1 << 26)
1963 #define LATENCY_OPTIM_MASK (0x3 << 2)
1964 #define LATENCY_OPTIM_VAL(x) ((x) << 2)
1966 /* CNL/ICL Port TX registers */
1967 #define _CNL_PORT_TX_AE_GRP_OFFSET 0x162340
1968 #define _CNL_PORT_TX_B_GRP_OFFSET 0x1623C0
1969 #define _CNL_PORT_TX_C_GRP_OFFSET 0x162B40
1970 #define _CNL_PORT_TX_D_GRP_OFFSET 0x162BC0
1971 #define _CNL_PORT_TX_F_GRP_OFFSET 0x162A40
1972 #define _CNL_PORT_TX_AE_LN0_OFFSET 0x162440
1973 #define _CNL_PORT_TX_B_LN0_OFFSET 0x162640
1974 #define _CNL_PORT_TX_C_LN0_OFFSET 0x162C40
1975 #define _CNL_PORT_TX_D_LN0_OFFSET 0x162E40
1976 #define _CNL_PORT_TX_F_LN0_OFFSET 0x162840
1977 #define _CNL_PORT_TX_DW_GRP(dw, port) (_PICK((port), \
1978 _CNL_PORT_TX_AE_GRP_OFFSET, \
1979 _CNL_PORT_TX_B_GRP_OFFSET, \
1980 _CNL_PORT_TX_B_GRP_OFFSET, \
1981 _CNL_PORT_TX_D_GRP_OFFSET, \
1982 _CNL_PORT_TX_AE_GRP_OFFSET, \
1983 _CNL_PORT_TX_F_GRP_OFFSET) + \
1985 #define _CNL_PORT_TX_DW_LN0(dw, port) (_PICK((port), \
1986 _CNL_PORT_TX_AE_LN0_OFFSET, \
1987 _CNL_PORT_TX_B_LN0_OFFSET, \
1988 _CNL_PORT_TX_B_LN0_OFFSET, \
1989 _CNL_PORT_TX_D_LN0_OFFSET, \
1990 _CNL_PORT_TX_AE_LN0_OFFSET, \
1991 _CNL_PORT_TX_F_LN0_OFFSET) + \
1994 #define _ICL_PORT_TX_AUX 0x380
1995 #define _ICL_PORT_TX_GRP 0x680
1996 #define _ICL_PORT_TX_LN(ln) (0x880 + (ln) * 0x100)
1998 #define _ICL_PORT_TX_DW_AUX(dw, phy) (_ICL_COMBOPHY(phy) + \
1999 _ICL_PORT_TX_AUX + 4 * (dw))
2000 #define _ICL_PORT_TX_DW_GRP(dw, phy) (_ICL_COMBOPHY(phy) + \
2001 _ICL_PORT_TX_GRP + 4 * (dw))
2002 #define _ICL_PORT_TX_DW_LN(dw, ln, phy) (_ICL_COMBOPHY(phy) + \
2003 _ICL_PORT_TX_LN(ln) + 4 * (dw))
2005 #define CNL_PORT_TX_DW2_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP(2, port))
2006 #define CNL_PORT_TX_DW2_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0(2, port))
2007 #define ICL_PORT_TX_DW2_AUX(phy) _MMIO(_ICL_PORT_TX_DW_AUX(2, phy))
2008 #define ICL_PORT_TX_DW2_GRP(phy) _MMIO(_ICL_PORT_TX_DW_GRP(2, phy))
2009 #define ICL_PORT_TX_DW2_LN0(phy) _MMIO(_ICL_PORT_TX_DW_LN(2, 0, phy))
2010 #define SWING_SEL_UPPER(x) (((x) >> 3) << 15)
2011 #define SWING_SEL_UPPER_MASK (1 << 15)
2012 #define SWING_SEL_LOWER(x) (((x) & 0x7) << 11)
2013 #define SWING_SEL_LOWER_MASK (0x7 << 11)
2014 #define FRC_LATENCY_OPTIM_MASK (0x7 << 8)
2015 #define FRC_LATENCY_OPTIM_VAL(x) ((x) << 8)
2016 #define RCOMP_SCALAR(x) ((x) << 0)
2017 #define RCOMP_SCALAR_MASK (0xFF << 0)
2019 #define _CNL_PORT_TX_DW4_LN0_AE 0x162450
2020 #define _CNL_PORT_TX_DW4_LN1_AE 0x1624D0
2021 #define CNL_PORT_TX_DW4_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP(4, (port)))
2022 #define CNL_PORT_TX_DW4_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0(4, (port)))
2023 #define CNL_PORT_TX_DW4_LN(ln, port) _MMIO(_CNL_PORT_TX_DW_LN0(4, (port)) + \
2024 ((ln) * (_CNL_PORT_TX_DW4_LN1_AE - \
2025 _CNL_PORT_TX_DW4_LN0_AE)))
2026 #define ICL_PORT_TX_DW4_AUX(phy) _MMIO(_ICL_PORT_TX_DW_AUX(4, phy))
2027 #define ICL_PORT_TX_DW4_GRP(phy) _MMIO(_ICL_PORT_TX_DW_GRP(4, phy))
2028 #define ICL_PORT_TX_DW4_LN0(phy) _MMIO(_ICL_PORT_TX_DW_LN(4, 0, phy))
2029 #define ICL_PORT_TX_DW4_LN(ln, phy) _MMIO(_ICL_PORT_TX_DW_LN(4, ln, phy))
2030 #define LOADGEN_SELECT (1 << 31)
2031 #define POST_CURSOR_1(x) ((x) << 12)
2032 #define POST_CURSOR_1_MASK (0x3F << 12)
2033 #define POST_CURSOR_2(x) ((x) << 6)
2034 #define POST_CURSOR_2_MASK (0x3F << 6)
2035 #define CURSOR_COEFF(x) ((x) << 0)
2036 #define CURSOR_COEFF_MASK (0x3F << 0)
2038 #define CNL_PORT_TX_DW5_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP(5, port))
2039 #define CNL_PORT_TX_DW5_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0(5, port))
2040 #define ICL_PORT_TX_DW5_AUX(phy) _MMIO(_ICL_PORT_TX_DW_AUX(5, phy))
2041 #define ICL_PORT_TX_DW5_GRP(phy) _MMIO(_ICL_PORT_TX_DW_GRP(5, phy))
2042 #define ICL_PORT_TX_DW5_LN0(phy) _MMIO(_ICL_PORT_TX_DW_LN(5, 0, phy))
2043 #define TX_TRAINING_EN (1 << 31)
2044 #define TAP2_DISABLE (1 << 30)
2045 #define TAP3_DISABLE (1 << 29)
2046 #define SCALING_MODE_SEL(x) ((x) << 18)
2047 #define SCALING_MODE_SEL_MASK (0x7 << 18)
2048 #define RTERM_SELECT(x) ((x) << 3)
2049 #define RTERM_SELECT_MASK (0x7 << 3)
2051 #define CNL_PORT_TX_DW7_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP(7, (port)))
2052 #define CNL_PORT_TX_DW7_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0(7, (port)))
2053 #define ICL_PORT_TX_DW7_AUX(phy) _MMIO(_ICL_PORT_TX_DW_AUX(7, phy))
2054 #define ICL_PORT_TX_DW7_GRP(phy) _MMIO(_ICL_PORT_TX_DW_GRP(7, phy))
2055 #define ICL_PORT_TX_DW7_LN0(phy) _MMIO(_ICL_PORT_TX_DW_LN(7, 0, phy))
2056 #define ICL_PORT_TX_DW7_LN(ln, phy) _MMIO(_ICL_PORT_TX_DW_LN(7, ln, phy))
2057 #define N_SCALAR(x) ((x) << 24)
2058 #define N_SCALAR_MASK (0x7F << 24)
2060 #define _ICL_DPHY_CHKN_REG 0x194
2061 #define ICL_DPHY_CHKN(port) _MMIO(_ICL_COMBOPHY(port) + _ICL_DPHY_CHKN_REG)
2062 #define ICL_DPHY_CHKN_AFE_OVER_PPI_STRAP REG_BIT(7)
2064 #define MG_PHY_PORT_LN(ln, tc_port, ln0p1, ln0p2, ln1p1) \
2065 _MMIO(_PORT(tc_port, ln0p1, ln0p2) + (ln) * ((ln1p1) - (ln0p1)))
2067 #define MG_TX_LINK_PARAMS_TX1LN0_PORT1 0x16812C
2068 #define MG_TX_LINK_PARAMS_TX1LN1_PORT1 0x16852C
2069 #define MG_TX_LINK_PARAMS_TX1LN0_PORT2 0x16912C
2070 #define MG_TX_LINK_PARAMS_TX1LN1_PORT2 0x16952C
2071 #define MG_TX_LINK_PARAMS_TX1LN0_PORT3 0x16A12C
2072 #define MG_TX_LINK_PARAMS_TX1LN1_PORT3 0x16A52C
2073 #define MG_TX_LINK_PARAMS_TX1LN0_PORT4 0x16B12C
2074 #define MG_TX_LINK_PARAMS_TX1LN1_PORT4 0x16B52C
2075 #define MG_TX1_LINK_PARAMS(ln, tc_port) \
2076 MG_PHY_PORT_LN(ln, tc_port, MG_TX_LINK_PARAMS_TX1LN0_PORT1, \
2077 MG_TX_LINK_PARAMS_TX1LN0_PORT2, \
2078 MG_TX_LINK_PARAMS_TX1LN1_PORT1)
2080 #define MG_TX_LINK_PARAMS_TX2LN0_PORT1 0x1680AC
2081 #define MG_TX_LINK_PARAMS_TX2LN1_PORT1 0x1684AC
2082 #define MG_TX_LINK_PARAMS_TX2LN0_PORT2 0x1690AC
2083 #define MG_TX_LINK_PARAMS_TX2LN1_PORT2 0x1694AC
2084 #define MG_TX_LINK_PARAMS_TX2LN0_PORT3 0x16A0AC
2085 #define MG_TX_LINK_PARAMS_TX2LN1_PORT3 0x16A4AC
2086 #define MG_TX_LINK_PARAMS_TX2LN0_PORT4 0x16B0AC
2087 #define MG_TX_LINK_PARAMS_TX2LN1_PORT4 0x16B4AC
2088 #define MG_TX2_LINK_PARAMS(ln, tc_port) \
2089 MG_PHY_PORT_LN(ln, tc_port, MG_TX_LINK_PARAMS_TX2LN0_PORT1, \
2090 MG_TX_LINK_PARAMS_TX2LN0_PORT2, \
2091 MG_TX_LINK_PARAMS_TX2LN1_PORT1)
2092 #define CRI_USE_FS32 (1 << 5)
2094 #define MG_TX_PISO_READLOAD_TX1LN0_PORT1 0x16814C
2095 #define MG_TX_PISO_READLOAD_TX1LN1_PORT1 0x16854C
2096 #define MG_TX_PISO_READLOAD_TX1LN0_PORT2 0x16914C
2097 #define MG_TX_PISO_READLOAD_TX1LN1_PORT2 0x16954C
2098 #define MG_TX_PISO_READLOAD_TX1LN0_PORT3 0x16A14C
2099 #define MG_TX_PISO_READLOAD_TX1LN1_PORT3 0x16A54C
2100 #define MG_TX_PISO_READLOAD_TX1LN0_PORT4 0x16B14C
2101 #define MG_TX_PISO_READLOAD_TX1LN1_PORT4 0x16B54C
2102 #define MG_TX1_PISO_READLOAD(ln, tc_port) \
2103 MG_PHY_PORT_LN(ln, tc_port, MG_TX_PISO_READLOAD_TX1LN0_PORT1, \
2104 MG_TX_PISO_READLOAD_TX1LN0_PORT2, \
2105 MG_TX_PISO_READLOAD_TX1LN1_PORT1)
2107 #define MG_TX_PISO_READLOAD_TX2LN0_PORT1 0x1680CC
2108 #define MG_TX_PISO_READLOAD_TX2LN1_PORT1 0x1684CC
2109 #define MG_TX_PISO_READLOAD_TX2LN0_PORT2 0x1690CC
2110 #define MG_TX_PISO_READLOAD_TX2LN1_PORT2 0x1694CC
2111 #define MG_TX_PISO_READLOAD_TX2LN0_PORT3 0x16A0CC
2112 #define MG_TX_PISO_READLOAD_TX2LN1_PORT3 0x16A4CC
2113 #define MG_TX_PISO_READLOAD_TX2LN0_PORT4 0x16B0CC
2114 #define MG_TX_PISO_READLOAD_TX2LN1_PORT4 0x16B4CC
2115 #define MG_TX2_PISO_READLOAD(ln, tc_port) \
2116 MG_PHY_PORT_LN(ln, tc_port, MG_TX_PISO_READLOAD_TX2LN0_PORT1, \
2117 MG_TX_PISO_READLOAD_TX2LN0_PORT2, \
2118 MG_TX_PISO_READLOAD_TX2LN1_PORT1)
2119 #define CRI_CALCINIT (1 << 1)
2121 #define MG_TX_SWINGCTRL_TX1LN0_PORT1 0x168148
2122 #define MG_TX_SWINGCTRL_TX1LN1_PORT1 0x168548
2123 #define MG_TX_SWINGCTRL_TX1LN0_PORT2 0x169148
2124 #define MG_TX_SWINGCTRL_TX1LN1_PORT2 0x169548
2125 #define MG_TX_SWINGCTRL_TX1LN0_PORT3 0x16A148
2126 #define MG_TX_SWINGCTRL_TX1LN1_PORT3 0x16A548
2127 #define MG_TX_SWINGCTRL_TX1LN0_PORT4 0x16B148
2128 #define MG_TX_SWINGCTRL_TX1LN1_PORT4 0x16B548
2129 #define MG_TX1_SWINGCTRL(ln, tc_port) \
2130 MG_PHY_PORT_LN(ln, tc_port, MG_TX_SWINGCTRL_TX1LN0_PORT1, \
2131 MG_TX_SWINGCTRL_TX1LN0_PORT2, \
2132 MG_TX_SWINGCTRL_TX1LN1_PORT1)
2134 #define MG_TX_SWINGCTRL_TX2LN0_PORT1 0x1680C8
2135 #define MG_TX_SWINGCTRL_TX2LN1_PORT1 0x1684C8
2136 #define MG_TX_SWINGCTRL_TX2LN0_PORT2 0x1690C8
2137 #define MG_TX_SWINGCTRL_TX2LN1_PORT2 0x1694C8
2138 #define MG_TX_SWINGCTRL_TX2LN0_PORT3 0x16A0C8
2139 #define MG_TX_SWINGCTRL_TX2LN1_PORT3 0x16A4C8
2140 #define MG_TX_SWINGCTRL_TX2LN0_PORT4 0x16B0C8
2141 #define MG_TX_SWINGCTRL_TX2LN1_PORT4 0x16B4C8
2142 #define MG_TX2_SWINGCTRL(ln, tc_port) \
2143 MG_PHY_PORT_LN(ln, tc_port, MG_TX_SWINGCTRL_TX2LN0_PORT1, \
2144 MG_TX_SWINGCTRL_TX2LN0_PORT2, \
2145 MG_TX_SWINGCTRL_TX2LN1_PORT1)
2146 #define CRI_TXDEEMPH_OVERRIDE_17_12(x) ((x) << 0)
2147 #define CRI_TXDEEMPH_OVERRIDE_17_12_MASK (0x3F << 0)
2149 #define MG_TX_DRVCTRL_TX1LN0_TXPORT1 0x168144
2150 #define MG_TX_DRVCTRL_TX1LN1_TXPORT1 0x168544
2151 #define MG_TX_DRVCTRL_TX1LN0_TXPORT2 0x169144
2152 #define MG_TX_DRVCTRL_TX1LN1_TXPORT2 0x169544
2153 #define MG_TX_DRVCTRL_TX1LN0_TXPORT3 0x16A144
2154 #define MG_TX_DRVCTRL_TX1LN1_TXPORT3 0x16A544
2155 #define MG_TX_DRVCTRL_TX1LN0_TXPORT4 0x16B144
2156 #define MG_TX_DRVCTRL_TX1LN1_TXPORT4 0x16B544
2157 #define MG_TX1_DRVCTRL(ln, tc_port) \
2158 MG_PHY_PORT_LN(ln, tc_port, MG_TX_DRVCTRL_TX1LN0_TXPORT1, \
2159 MG_TX_DRVCTRL_TX1LN0_TXPORT2, \
2160 MG_TX_DRVCTRL_TX1LN1_TXPORT1)
2162 #define MG_TX_DRVCTRL_TX2LN0_PORT1 0x1680C4
2163 #define MG_TX_DRVCTRL_TX2LN1_PORT1 0x1684C4
2164 #define MG_TX_DRVCTRL_TX2LN0_PORT2 0x1690C4
2165 #define MG_TX_DRVCTRL_TX2LN1_PORT2 0x1694C4
2166 #define MG_TX_DRVCTRL_TX2LN0_PORT3 0x16A0C4
2167 #define MG_TX_DRVCTRL_TX2LN1_PORT3 0x16A4C4
2168 #define MG_TX_DRVCTRL_TX2LN0_PORT4 0x16B0C4
2169 #define MG_TX_DRVCTRL_TX2LN1_PORT4 0x16B4C4
2170 #define MG_TX2_DRVCTRL(ln, tc_port) \
2171 MG_PHY_PORT_LN(ln, tc_port, MG_TX_DRVCTRL_TX2LN0_PORT1, \
2172 MG_TX_DRVCTRL_TX2LN0_PORT2, \
2173 MG_TX_DRVCTRL_TX2LN1_PORT1)
2174 #define CRI_TXDEEMPH_OVERRIDE_11_6(x) ((x) << 24)
2175 #define CRI_TXDEEMPH_OVERRIDE_11_6_MASK (0x3F << 24)
2176 #define CRI_TXDEEMPH_OVERRIDE_EN (1 << 22)
2177 #define CRI_TXDEEMPH_OVERRIDE_5_0(x) ((x) << 16)
2178 #define CRI_TXDEEMPH_OVERRIDE_5_0_MASK (0x3F << 16)
2179 #define CRI_LOADGEN_SEL(x) ((x) << 12)
2180 #define CRI_LOADGEN_SEL_MASK (0x3 << 12)
2182 #define MG_CLKHUB_LN0_PORT1 0x16839C
2183 #define MG_CLKHUB_LN1_PORT1 0x16879C
2184 #define MG_CLKHUB_LN0_PORT2 0x16939C
2185 #define MG_CLKHUB_LN1_PORT2 0x16979C
2186 #define MG_CLKHUB_LN0_PORT3 0x16A39C
2187 #define MG_CLKHUB_LN1_PORT3 0x16A79C
2188 #define MG_CLKHUB_LN0_PORT4 0x16B39C
2189 #define MG_CLKHUB_LN1_PORT4 0x16B79C
2190 #define MG_CLKHUB(ln, tc_port) \
2191 MG_PHY_PORT_LN(ln, tc_port, MG_CLKHUB_LN0_PORT1, \
2192 MG_CLKHUB_LN0_PORT2, \
2193 MG_CLKHUB_LN1_PORT1)
2194 #define CFG_LOW_RATE_LKREN_EN (1 << 11)
2196 #define MG_TX_DCC_TX1LN0_PORT1 0x168110
2197 #define MG_TX_DCC_TX1LN1_PORT1 0x168510
2198 #define MG_TX_DCC_TX1LN0_PORT2 0x169110
2199 #define MG_TX_DCC_TX1LN1_PORT2 0x169510
2200 #define MG_TX_DCC_TX1LN0_PORT3 0x16A110
2201 #define MG_TX_DCC_TX1LN1_PORT3 0x16A510
2202 #define MG_TX_DCC_TX1LN0_PORT4 0x16B110
2203 #define MG_TX_DCC_TX1LN1_PORT4 0x16B510
2204 #define MG_TX1_DCC(ln, tc_port) \
2205 MG_PHY_PORT_LN(ln, tc_port, MG_TX_DCC_TX1LN0_PORT1, \
2206 MG_TX_DCC_TX1LN0_PORT2, \
2207 MG_TX_DCC_TX1LN1_PORT1)
2208 #define MG_TX_DCC_TX2LN0_PORT1 0x168090
2209 #define MG_TX_DCC_TX2LN1_PORT1 0x168490
2210 #define MG_TX_DCC_TX2LN0_PORT2 0x169090
2211 #define MG_TX_DCC_TX2LN1_PORT2 0x169490
2212 #define MG_TX_DCC_TX2LN0_PORT3 0x16A090
2213 #define MG_TX_DCC_TX2LN1_PORT3 0x16A490
2214 #define MG_TX_DCC_TX2LN0_PORT4 0x16B090
2215 #define MG_TX_DCC_TX2LN1_PORT4 0x16B490
2216 #define MG_TX2_DCC(ln, tc_port) \
2217 MG_PHY_PORT_LN(ln, tc_port, MG_TX_DCC_TX2LN0_PORT1, \
2218 MG_TX_DCC_TX2LN0_PORT2, \
2219 MG_TX_DCC_TX2LN1_PORT1)
2220 #define CFG_AMI_CK_DIV_OVERRIDE_VAL(x) ((x) << 25)
2221 #define CFG_AMI_CK_DIV_OVERRIDE_VAL_MASK (0x3 << 25)
2222 #define CFG_AMI_CK_DIV_OVERRIDE_EN (1 << 24)
2224 #define MG_DP_MODE_LN0_ACU_PORT1 0x1683A0
2225 #define MG_DP_MODE_LN1_ACU_PORT1 0x1687A0
2226 #define MG_DP_MODE_LN0_ACU_PORT2 0x1693A0
2227 #define MG_DP_MODE_LN1_ACU_PORT2 0x1697A0
2228 #define MG_DP_MODE_LN0_ACU_PORT3 0x16A3A0
2229 #define MG_DP_MODE_LN1_ACU_PORT3 0x16A7A0
2230 #define MG_DP_MODE_LN0_ACU_PORT4 0x16B3A0
2231 #define MG_DP_MODE_LN1_ACU_PORT4 0x16B7A0
2232 #define MG_DP_MODE(ln, tc_port) \
2233 MG_PHY_PORT_LN(ln, tc_port, MG_DP_MODE_LN0_ACU_PORT1, \
2234 MG_DP_MODE_LN0_ACU_PORT2, \
2235 MG_DP_MODE_LN1_ACU_PORT1)
2236 #define MG_DP_MODE_CFG_DP_X2_MODE (1 << 7)
2237 #define MG_DP_MODE_CFG_DP_X1_MODE (1 << 6)
2238 #define MG_DP_MODE_CFG_TR2PWR_GATING (1 << 5)
2239 #define MG_DP_MODE_CFG_TRPWR_GATING (1 << 4)
2240 #define MG_DP_MODE_CFG_CLNPWR_GATING (1 << 3)
2241 #define MG_DP_MODE_CFG_DIGPWR_GATING (1 << 2)
2242 #define MG_DP_MODE_CFG_GAONPWR_GATING (1 << 1)
2244 #define MG_MISC_SUS0_PORT1 0x168814
2245 #define MG_MISC_SUS0_PORT2 0x169814
2246 #define MG_MISC_SUS0_PORT3 0x16A814
2247 #define MG_MISC_SUS0_PORT4 0x16B814
2248 #define MG_MISC_SUS0(tc_port) \
2249 _MMIO(_PORT(tc_port, MG_MISC_SUS0_PORT1, MG_MISC_SUS0_PORT2))
2250 #define MG_MISC_SUS0_SUSCLK_DYNCLKGATE_MODE_MASK (3 << 14)
2251 #define MG_MISC_SUS0_SUSCLK_DYNCLKGATE_MODE(x) ((x) << 14)
2252 #define MG_MISC_SUS0_CFG_TR2PWR_GATING (1 << 12)
2253 #define MG_MISC_SUS0_CFG_CL2PWR_GATING (1 << 11)
2254 #define MG_MISC_SUS0_CFG_GAONPWR_GATING (1 << 10)
2255 #define MG_MISC_SUS0_CFG_TRPWR_GATING (1 << 7)
2256 #define MG_MISC_SUS0_CFG_CL1PWR_GATING (1 << 6)
2257 #define MG_MISC_SUS0_CFG_DGPWR_GATING (1 << 5)
2259 /* The spec defines this only for BXT PHY0, but lets assume that this
2260 * would exist for PHY1 too if it had a second channel.
2262 #define _PORT_CL2CM_DW6_A 0x162358
2263 #define _PORT_CL2CM_DW6_BC 0x6C358
2264 #define BXT_PORT_CL2CM_DW6(phy) _BXT_PHY((phy), _PORT_CL2CM_DW6_BC)
2265 #define DW6_OLDO_DYN_PWR_DOWN_EN (1 << 28)
2267 #define FIA1_BASE 0x163000
2268 #define FIA2_BASE 0x16E000
2269 #define FIA3_BASE 0x16F000
2270 #define _FIA(fia) _PICK((fia), FIA1_BASE, FIA2_BASE, FIA3_BASE)
2271 #define _MMIO_FIA(fia, off) _MMIO(_FIA(fia) + (off))
2273 /* ICL PHY DFLEX registers */
2274 #define PORT_TX_DFLEXDPMLE1(fia) _MMIO_FIA((fia), 0x008C0)
2275 #define DFLEXDPMLE1_DPMLETC_MASK(idx) (0xf << (4 * (idx)))
2276 #define DFLEXDPMLE1_DPMLETC_ML0(idx) (1 << (4 * (idx)))
2277 #define DFLEXDPMLE1_DPMLETC_ML1_0(idx) (3 << (4 * (idx)))
2278 #define DFLEXDPMLE1_DPMLETC_ML3(idx) (8 << (4 * (idx)))
2279 #define DFLEXDPMLE1_DPMLETC_ML3_2(idx) (12 << (4 * (idx)))
2280 #define DFLEXDPMLE1_DPMLETC_ML3_0(idx) (15 << (4 * (idx)))
2282 /* BXT PHY Ref registers */
2283 #define _PORT_REF_DW3_A 0x16218C
2284 #define _PORT_REF_DW3_BC 0x6C18C
2285 #define GRC_DONE (1 << 22)
2286 #define BXT_PORT_REF_DW3(phy) _BXT_PHY((phy), _PORT_REF_DW3_BC)
2288 #define _PORT_REF_DW6_A 0x162198
2289 #define _PORT_REF_DW6_BC 0x6C198
2290 #define GRC_CODE_SHIFT 24
2291 #define GRC_CODE_MASK (0xFF << GRC_CODE_SHIFT)
2292 #define GRC_CODE_FAST_SHIFT 16
2293 #define GRC_CODE_FAST_MASK (0xFF << GRC_CODE_FAST_SHIFT)
2294 #define GRC_CODE_SLOW_SHIFT 8
2295 #define GRC_CODE_SLOW_MASK (0xFF << GRC_CODE_SLOW_SHIFT)
2296 #define GRC_CODE_NOM_MASK 0xFF
2297 #define BXT_PORT_REF_DW6(phy) _BXT_PHY((phy), _PORT_REF_DW6_BC)
2299 #define _PORT_REF_DW8_A 0x1621A0
2300 #define _PORT_REF_DW8_BC 0x6C1A0
2301 #define GRC_DIS (1 << 15)
2302 #define GRC_RDY_OVRD (1 << 1)
2303 #define BXT_PORT_REF_DW8(phy) _BXT_PHY((phy), _PORT_REF_DW8_BC)
2305 /* BXT PHY PCS registers */
2306 #define _PORT_PCS_DW10_LN01_A 0x162428
2307 #define _PORT_PCS_DW10_LN01_B 0x6C428
2308 #define _PORT_PCS_DW10_LN01_C 0x6C828
2309 #define _PORT_PCS_DW10_GRP_A 0x162C28
2310 #define _PORT_PCS_DW10_GRP_B 0x6CC28
2311 #define _PORT_PCS_DW10_GRP_C 0x6CE28
2312 #define BXT_PORT_PCS_DW10_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2313 _PORT_PCS_DW10_LN01_B, \
2314 _PORT_PCS_DW10_LN01_C)
2315 #define BXT_PORT_PCS_DW10_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2316 _PORT_PCS_DW10_GRP_B, \
2317 _PORT_PCS_DW10_GRP_C)
2319 #define TX2_SWING_CALC_INIT (1 << 31)
2320 #define TX1_SWING_CALC_INIT (1 << 30)
2322 #define _PORT_PCS_DW12_LN01_A 0x162430
2323 #define _PORT_PCS_DW12_LN01_B 0x6C430
2324 #define _PORT_PCS_DW12_LN01_C 0x6C830
2325 #define _PORT_PCS_DW12_LN23_A 0x162630
2326 #define _PORT_PCS_DW12_LN23_B 0x6C630
2327 #define _PORT_PCS_DW12_LN23_C 0x6CA30
2328 #define _PORT_PCS_DW12_GRP_A 0x162c30
2329 #define _PORT_PCS_DW12_GRP_B 0x6CC30
2330 #define _PORT_PCS_DW12_GRP_C 0x6CE30
2331 #define LANESTAGGER_STRAP_OVRD (1 << 6)
2332 #define LANE_STAGGER_MASK 0x1F
2333 #define BXT_PORT_PCS_DW12_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2334 _PORT_PCS_DW12_LN01_B, \
2335 _PORT_PCS_DW12_LN01_C)
2336 #define BXT_PORT_PCS_DW12_LN23(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2337 _PORT_PCS_DW12_LN23_B, \
2338 _PORT_PCS_DW12_LN23_C)
2339 #define BXT_PORT_PCS_DW12_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2340 _PORT_PCS_DW12_GRP_B, \
2341 _PORT_PCS_DW12_GRP_C)
2343 /* BXT PHY TX registers */
2344 #define _BXT_LANE_OFFSET(lane) (((lane) >> 1) * 0x200 + \
2345 ((lane) & 1) * 0x80)
2347 #define _PORT_TX_DW2_LN0_A 0x162508
2348 #define _PORT_TX_DW2_LN0_B 0x6C508
2349 #define _PORT_TX_DW2_LN0_C 0x6C908
2350 #define _PORT_TX_DW2_GRP_A 0x162D08
2351 #define _PORT_TX_DW2_GRP_B 0x6CD08
2352 #define _PORT_TX_DW2_GRP_C 0x6CF08
2353 #define BXT_PORT_TX_DW2_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2354 _PORT_TX_DW2_LN0_B, \
2356 #define BXT_PORT_TX_DW2_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2357 _PORT_TX_DW2_GRP_B, \
2359 #define MARGIN_000_SHIFT 16
2360 #define MARGIN_000 (0xFF << MARGIN_000_SHIFT)
2361 #define UNIQ_TRANS_SCALE_SHIFT 8
2362 #define UNIQ_TRANS_SCALE (0xFF << UNIQ_TRANS_SCALE_SHIFT)
2364 #define _PORT_TX_DW3_LN0_A 0x16250C
2365 #define _PORT_TX_DW3_LN0_B 0x6C50C
2366 #define _PORT_TX_DW3_LN0_C 0x6C90C
2367 #define _PORT_TX_DW3_GRP_A 0x162D0C
2368 #define _PORT_TX_DW3_GRP_B 0x6CD0C
2369 #define _PORT_TX_DW3_GRP_C 0x6CF0C
2370 #define BXT_PORT_TX_DW3_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2371 _PORT_TX_DW3_LN0_B, \
2373 #define BXT_PORT_TX_DW3_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2374 _PORT_TX_DW3_GRP_B, \
2376 #define SCALE_DCOMP_METHOD (1 << 26)
2377 #define UNIQUE_TRANGE_EN_METHOD (1 << 27)
2379 #define _PORT_TX_DW4_LN0_A 0x162510
2380 #define _PORT_TX_DW4_LN0_B 0x6C510
2381 #define _PORT_TX_DW4_LN0_C 0x6C910
2382 #define _PORT_TX_DW4_GRP_A 0x162D10
2383 #define _PORT_TX_DW4_GRP_B 0x6CD10
2384 #define _PORT_TX_DW4_GRP_C 0x6CF10
2385 #define BXT_PORT_TX_DW4_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2386 _PORT_TX_DW4_LN0_B, \
2388 #define BXT_PORT_TX_DW4_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2389 _PORT_TX_DW4_GRP_B, \
2391 #define DEEMPH_SHIFT 24
2392 #define DE_EMPHASIS (0xFF << DEEMPH_SHIFT)
2394 #define _PORT_TX_DW5_LN0_A 0x162514
2395 #define _PORT_TX_DW5_LN0_B 0x6C514
2396 #define _PORT_TX_DW5_LN0_C 0x6C914
2397 #define _PORT_TX_DW5_GRP_A 0x162D14
2398 #define _PORT_TX_DW5_GRP_B 0x6CD14
2399 #define _PORT_TX_DW5_GRP_C 0x6CF14
2400 #define BXT_PORT_TX_DW5_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2401 _PORT_TX_DW5_LN0_B, \
2403 #define BXT_PORT_TX_DW5_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2404 _PORT_TX_DW5_GRP_B, \
2406 #define DCC_DELAY_RANGE_1 (1 << 9)
2407 #define DCC_DELAY_RANGE_2 (1 << 8)
2409 #define _PORT_TX_DW14_LN0_A 0x162538
2410 #define _PORT_TX_DW14_LN0_B 0x6C538
2411 #define _PORT_TX_DW14_LN0_C 0x6C938
2412 #define LATENCY_OPTIM_SHIFT 30
2413 #define LATENCY_OPTIM (1 << LATENCY_OPTIM_SHIFT)
2414 #define BXT_PORT_TX_DW14_LN(phy, ch, lane) \
2415 _MMIO(_BXT_PHY_CH(phy, ch, _PORT_TX_DW14_LN0_B, \
2416 _PORT_TX_DW14_LN0_C) + \
2417 _BXT_LANE_OFFSET(lane))
2419 /* UAIMI scratch pad register 1 */
2420 #define UAIMI_SPR1 _MMIO(0x4F074)
2421 /* SKL VccIO mask */
2422 #define SKL_VCCIO_MASK 0x1
2423 /* SKL balance leg register */
2424 #define DISPIO_CR_TX_BMU_CR0 _MMIO(0x6C00C)
2425 /* I_boost values */
2426 #define BALANCE_LEG_SHIFT(port) (8 + 3 * (port))
2427 #define BALANCE_LEG_MASK(port) (7 << (8 + 3 * (port)))
2428 /* Balance leg disable bits */
2429 #define BALANCE_LEG_DISABLE_SHIFT 23
2430 #define BALANCE_LEG_DISABLE(port) (1 << (23 + (port)))
2434 * [0-7] @ 0x2000 gen2,gen3
2435 * [8-15] @ 0x3000 945,g33,pnv
2437 * [0-15] @ 0x3000 gen4,gen5
2439 * [0-15] @ 0x100000 gen6,vlv,chv
2440 * [0-31] @ 0x100000 gen7+
2442 #define FENCE_REG(i) _MMIO(0x2000 + (((i) & 8) << 9) + ((i) & 7) * 4)
2443 #define I830_FENCE_START_MASK 0x07f80000
2444 #define I830_FENCE_TILING_Y_SHIFT 12
2445 #define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
2446 #define I830_FENCE_PITCH_SHIFT 4
2447 #define I830_FENCE_REG_VALID (1 << 0)
2448 #define I915_FENCE_MAX_PITCH_VAL 4
2449 #define I830_FENCE_MAX_PITCH_VAL 6
2450 #define I830_FENCE_MAX_SIZE_VAL (1 << 8)
2452 #define I915_FENCE_START_MASK 0x0ff00000
2453 #define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
2455 #define FENCE_REG_965_LO(i) _MMIO(0x03000 + (i) * 8)
2456 #define FENCE_REG_965_HI(i) _MMIO(0x03000 + (i) * 8 + 4)
2457 #define I965_FENCE_PITCH_SHIFT 2
2458 #define I965_FENCE_TILING_Y_SHIFT 1
2459 #define I965_FENCE_REG_VALID (1 << 0)
2460 #define I965_FENCE_MAX_PITCH_VAL 0x0400
2462 #define FENCE_REG_GEN6_LO(i) _MMIO(0x100000 + (i) * 8)
2463 #define FENCE_REG_GEN6_HI(i) _MMIO(0x100000 + (i) * 8 + 4)
2464 #define GEN6_FENCE_PITCH_SHIFT 32
2465 #define GEN7_FENCE_MAX_PITCH_VAL 0x0800
2468 /* control register for cpu gtt access */
2469 #define TILECTL _MMIO(0x101000)
2470 #define TILECTL_SWZCTL (1 << 0)
2471 #define TILECTL_TLBPF (1 << 1)
2472 #define TILECTL_TLB_PREFETCH_DIS (1 << 2)
2473 #define TILECTL_BACKSNOOP_DIS (1 << 3)
2476 * Instruction and interrupt control regs
2478 #define PGTBL_CTL _MMIO(0x02020)
2479 #define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
2480 #define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
2481 #define PGTBL_ER _MMIO(0x02024)
2482 #define PRB0_BASE (0x2030 - 0x30)
2483 #define PRB1_BASE (0x2040 - 0x30) /* 830,gen3 */
2484 #define PRB2_BASE (0x2050 - 0x30) /* gen3 */
2485 #define SRB0_BASE (0x2100 - 0x30) /* gen2 */
2486 #define SRB1_BASE (0x2110 - 0x30) /* gen2 */
2487 #define SRB2_BASE (0x2120 - 0x30) /* 830 */
2488 #define SRB3_BASE (0x2130 - 0x30) /* 830 */
2489 #define RENDER_RING_BASE 0x02000
2490 #define BSD_RING_BASE 0x04000
2491 #define GEN6_BSD_RING_BASE 0x12000
2492 #define GEN8_BSD2_RING_BASE 0x1c000
2493 #define GEN11_BSD_RING_BASE 0x1c0000
2494 #define GEN11_BSD2_RING_BASE 0x1c4000
2495 #define GEN11_BSD3_RING_BASE 0x1d0000
2496 #define GEN11_BSD4_RING_BASE 0x1d4000
2497 #define VEBOX_RING_BASE 0x1a000
2498 #define GEN11_VEBOX_RING_BASE 0x1c8000
2499 #define GEN11_VEBOX2_RING_BASE 0x1d8000
2500 #define BLT_RING_BASE 0x22000
2501 #define RING_TAIL(base) _MMIO((base) + 0x30)
2502 #define RING_HEAD(base) _MMIO((base) + 0x34)
2503 #define RING_START(base) _MMIO((base) + 0x38)
2504 #define RING_CTL(base) _MMIO((base) + 0x3c)
2505 #define RING_CTL_SIZE(size) ((size) - PAGE_SIZE) /* in bytes -> pages */
2506 #define RING_SYNC_0(base) _MMIO((base) + 0x40)
2507 #define RING_SYNC_1(base) _MMIO((base) + 0x44)
2508 #define RING_SYNC_2(base) _MMIO((base) + 0x48)
2509 #define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
2510 #define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
2511 #define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
2512 #define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
2513 #define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
2514 #define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
2515 #define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
2516 #define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
2517 #define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
2518 #define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
2519 #define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
2520 #define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
2521 #define GEN6_NOSYNC INVALID_MMIO_REG
2522 #define RING_PSMI_CTL(base) _MMIO((base) + 0x50)
2523 #define RING_MAX_IDLE(base) _MMIO((base) + 0x54)
2524 #define RING_HWS_PGA(base) _MMIO((base) + 0x80)
2525 #define RING_HWS_PGA_GEN6(base) _MMIO((base) + 0x2080)
2526 #define RING_RESET_CTL(base) _MMIO((base) + 0xd0)
2527 #define RESET_CTL_CAT_ERROR REG_BIT(2)
2528 #define RESET_CTL_READY_TO_RESET REG_BIT(1)
2529 #define RESET_CTL_REQUEST_RESET REG_BIT(0)
2531 #define RING_SEMA_WAIT_POLL(base) _MMIO((base) + 0x24c)
2533 #define HSW_GTT_CACHE_EN _MMIO(0x4024)
2534 #define GTT_CACHE_EN_ALL 0xF0007FFF
2535 #define GEN7_WR_WATERMARK _MMIO(0x4028)
2536 #define GEN7_GFX_PRIO_CTRL _MMIO(0x402C)
2537 #define ARB_MODE _MMIO(0x4030)
2538 #define ARB_MODE_SWIZZLE_SNB (1 << 4)
2539 #define ARB_MODE_SWIZZLE_IVB (1 << 5)
2540 #define GEN7_GFX_PEND_TLB0 _MMIO(0x4034)
2541 #define GEN7_GFX_PEND_TLB1 _MMIO(0x4038)
2542 /* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
2543 #define GEN7_LRA_LIMITS(i) _MMIO(0x403C + (i) * 4)
2544 #define GEN7_LRA_LIMITS_REG_NUM 13
2545 #define GEN7_MEDIA_MAX_REQ_COUNT _MMIO(0x4070)
2546 #define GEN7_GFX_MAX_REQ_COUNT _MMIO(0x4074)
2548 #define GAMTARBMODE _MMIO(0x04a08)
2549 #define ARB_MODE_BWGTLB_DISABLE (1 << 9)
2550 #define ARB_MODE_SWIZZLE_BDW (1 << 1)
2551 #define RENDER_HWS_PGA_GEN7 _MMIO(0x04080)
2552 #define RING_FAULT_REG(engine) _MMIO(0x4094 + 0x100 * (engine)->hw_id)
2553 #define GEN8_RING_FAULT_REG _MMIO(0x4094)
2554 #define GEN12_RING_FAULT_REG _MMIO(0xcec4)
2555 #define GEN8_RING_FAULT_ENGINE_ID(x) (((x) >> 12) & 0x7)
2556 #define RING_FAULT_GTTSEL_MASK (1 << 11)
2557 #define RING_FAULT_SRCID(x) (((x) >> 3) & 0xff)
2558 #define RING_FAULT_FAULT_TYPE(x) (((x) >> 1) & 0x3)
2559 #define RING_FAULT_VALID (1 << 0)
2560 #define DONE_REG _MMIO(0x40b0)
2561 #define GEN8_PRIVATE_PAT_LO _MMIO(0x40e0)
2562 #define GEN8_PRIVATE_PAT_HI _MMIO(0x40e0 + 4)
2563 #define GEN10_PAT_INDEX(index) _MMIO(0x40e0 + (index) * 4)
2564 #define GEN12_PAT_INDEX(index) _MMIO(0x4800 + (index) * 4)
2565 #define BSD_HWS_PGA_GEN7 _MMIO(0x04180)
2566 #define BLT_HWS_PGA_GEN7 _MMIO(0x04280)
2567 #define VEBOX_HWS_PGA_GEN7 _MMIO(0x04380)
2568 #define RING_ACTHD(base) _MMIO((base) + 0x74)
2569 #define RING_ACTHD_UDW(base) _MMIO((base) + 0x5c)
2570 #define RING_NOPID(base) _MMIO((base) + 0x94)
2571 #define RING_IMR(base) _MMIO((base) + 0xa8)
2572 #define RING_HWSTAM(base) _MMIO((base) + 0x98)
2573 #define RING_TIMESTAMP(base) _MMIO((base) + 0x358)
2574 #define RING_TIMESTAMP_UDW(base) _MMIO((base) + 0x358 + 4)
2575 #define TAIL_ADDR 0x001FFFF8
2576 #define HEAD_WRAP_COUNT 0xFFE00000
2577 #define HEAD_WRAP_ONE 0x00200000
2578 #define HEAD_ADDR 0x001FFFFC
2579 #define RING_NR_PAGES 0x001FF000
2580 #define RING_REPORT_MASK 0x00000006
2581 #define RING_REPORT_64K 0x00000002
2582 #define RING_REPORT_128K 0x00000004
2583 #define RING_NO_REPORT 0x00000000
2584 #define RING_VALID_MASK 0x00000001
2585 #define RING_VALID 0x00000001
2586 #define RING_INVALID 0x00000000
2587 #define RING_WAIT_I8XX (1 << 0) /* gen2, PRBx_HEAD */
2588 #define RING_WAIT (1 << 11) /* gen3+, PRBx_CTL */
2589 #define RING_WAIT_SEMAPHORE (1 << 10) /* gen6+ */
2591 /* There are 16 64-bit CS General Purpose Registers per-engine on Gen8+ */
2592 #define GEN8_RING_CS_GPR(base, n) _MMIO((base) + 0x600 + (n) * 8)
2593 #define GEN8_RING_CS_GPR_UDW(base, n) _MMIO((base) + 0x600 + (n) * 8 + 4)
2595 #define RING_FORCE_TO_NONPRIV(base, i) _MMIO(((base) + 0x4D0) + (i) * 4)
2596 #define RING_FORCE_TO_NONPRIV_ADDRESS_MASK REG_GENMASK(25, 2)
2597 #define RING_FORCE_TO_NONPRIV_ACCESS_RW (0 << 28) /* CFL+ & Gen11+ */
2598 #define RING_FORCE_TO_NONPRIV_ACCESS_RD (1 << 28)
2599 #define RING_FORCE_TO_NONPRIV_ACCESS_WR (2 << 28)
2600 #define RING_FORCE_TO_NONPRIV_ACCESS_INVALID (3 << 28)
2601 #define RING_FORCE_TO_NONPRIV_ACCESS_MASK (3 << 28)
2602 #define RING_FORCE_TO_NONPRIV_RANGE_1 (0 << 0) /* CFL+ & Gen11+ */
2603 #define RING_FORCE_TO_NONPRIV_RANGE_4 (1 << 0)
2604 #define RING_FORCE_TO_NONPRIV_RANGE_16 (2 << 0)
2605 #define RING_FORCE_TO_NONPRIV_RANGE_64 (3 << 0)
2606 #define RING_FORCE_TO_NONPRIV_RANGE_MASK (3 << 0)
2607 #define RING_FORCE_TO_NONPRIV_MASK_VALID \
2608 (RING_FORCE_TO_NONPRIV_RANGE_MASK \
2609 | RING_FORCE_TO_NONPRIV_ACCESS_MASK)
2610 #define RING_MAX_NONPRIV_SLOTS 12
2612 #define GEN7_TLB_RD_ADDR _MMIO(0x4700)
2614 #define GEN9_GAMT_ECO_REG_RW_IA _MMIO(0x4ab0)
2615 #define GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS (1 << 18)
2617 #define GEN8_GAMW_ECO_DEV_RW_IA _MMIO(0x4080)
2618 #define GAMW_ECO_ENABLE_64K_IPS_FIELD 0xF
2619 #define GAMW_ECO_DEV_CTX_RELOAD_DISABLE (1 << 7)
2621 #define GAMT_CHKN_BIT_REG _MMIO(0x4ab8)
2622 #define GAMT_CHKN_DISABLE_L3_COH_PIPE (1 << 31)
2623 #define GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING (1 << 28)
2624 #define GAMT_CHKN_DISABLE_I2M_CYCLE_ON_WR_PORT (1 << 24)
2627 #define PRB0_TAIL _MMIO(0x2030)
2628 #define PRB0_HEAD _MMIO(0x2034)
2629 #define PRB0_START _MMIO(0x2038)
2630 #define PRB0_CTL _MMIO(0x203c)
2631 #define PRB1_TAIL _MMIO(0x2040) /* 915+ only */
2632 #define PRB1_HEAD _MMIO(0x2044) /* 915+ only */
2633 #define PRB1_START _MMIO(0x2048) /* 915+ only */
2634 #define PRB1_CTL _MMIO(0x204c) /* 915+ only */
2636 #define IPEIR_I965 _MMIO(0x2064)
2637 #define IPEHR_I965 _MMIO(0x2068)
2638 #define GEN7_SC_INSTDONE _MMIO(0x7100)
2639 #define GEN7_SAMPLER_INSTDONE _MMIO(0xe160)
2640 #define GEN7_ROW_INSTDONE _MMIO(0xe164)
2641 #define GEN8_MCR_SELECTOR _MMIO(0xfdc)
2642 #define GEN8_MCR_SLICE(slice) (((slice) & 3) << 26)
2643 #define GEN8_MCR_SLICE_MASK GEN8_MCR_SLICE(3)
2644 #define GEN8_MCR_SUBSLICE(subslice) (((subslice) & 3) << 24)
2645 #define GEN8_MCR_SUBSLICE_MASK GEN8_MCR_SUBSLICE(3)
2646 #define GEN11_MCR_SLICE(slice) (((slice) & 0xf) << 27)
2647 #define GEN11_MCR_SLICE_MASK GEN11_MCR_SLICE(0xf)
2648 #define GEN11_MCR_SUBSLICE(subslice) (((subslice) & 0x7) << 24)
2649 #define GEN11_MCR_SUBSLICE_MASK GEN11_MCR_SUBSLICE(0x7)
2650 #define RING_IPEIR(base) _MMIO((base) + 0x64)
2651 #define RING_IPEHR(base) _MMIO((base) + 0x68)
2653 * On GEN4, only the render ring INSTDONE exists and has a different
2654 * layout than the GEN7+ version.
2655 * The GEN2 counterpart of this register is GEN2_INSTDONE.
2657 #define RING_INSTDONE(base) _MMIO((base) + 0x6c)
2658 #define RING_INSTPS(base) _MMIO((base) + 0x70)
2659 #define RING_DMA_FADD(base) _MMIO((base) + 0x78)
2660 #define RING_DMA_FADD_UDW(base) _MMIO((base) + 0x60) /* gen8+ */
2661 #define RING_INSTPM(base) _MMIO((base) + 0xc0)
2662 #define RING_MI_MODE(base) _MMIO((base) + 0x9c)
2663 #define INSTPS _MMIO(0x2070) /* 965+ only */
2664 #define GEN4_INSTDONE1 _MMIO(0x207c) /* 965+ only, aka INSTDONE_2 on SNB */
2665 #define ACTHD_I965 _MMIO(0x2074)
2666 #define HWS_PGA _MMIO(0x2080)
2667 #define HWS_ADDRESS_MASK 0xfffff000
2668 #define HWS_START_ADDRESS_SHIFT 4
2669 #define PWRCTXA _MMIO(0x2088) /* 965GM+ only */
2670 #define PWRCTX_EN (1 << 0)
2671 #define IPEIR(base) _MMIO((base) + 0x88)
2672 #define IPEHR(base) _MMIO((base) + 0x8c)
2673 #define GEN2_INSTDONE _MMIO(0x2090)
2674 #define NOPID _MMIO(0x2094)
2675 #define HWSTAM _MMIO(0x2098)
2676 #define DMA_FADD_I8XX(base) _MMIO((base) + 0xd0)
2677 #define RING_BBSTATE(base) _MMIO((base) + 0x110)
2678 #define RING_BB_PPGTT (1 << 5)
2679 #define RING_SBBADDR(base) _MMIO((base) + 0x114) /* hsw+ */
2680 #define RING_SBBSTATE(base) _MMIO((base) + 0x118) /* hsw+ */
2681 #define RING_SBBADDR_UDW(base) _MMIO((base) + 0x11c) /* gen8+ */
2682 #define RING_BBADDR(base) _MMIO((base) + 0x140)
2683 #define RING_BBADDR_UDW(base) _MMIO((base) + 0x168) /* gen8+ */
2684 #define RING_BB_PER_CTX_PTR(base) _MMIO((base) + 0x1c0) /* gen8+ */
2685 #define RING_INDIRECT_CTX(base) _MMIO((base) + 0x1c4) /* gen8+ */
2686 #define RING_INDIRECT_CTX_OFFSET(base) _MMIO((base) + 0x1c8) /* gen8+ */
2687 #define RING_CTX_TIMESTAMP(base) _MMIO((base) + 0x3a8) /* gen8+ */
2689 #define ERROR_GEN6 _MMIO(0x40a0)
2690 #define GEN7_ERR_INT _MMIO(0x44040)
2691 #define ERR_INT_POISON (1 << 31)
2692 #define ERR_INT_MMIO_UNCLAIMED (1 << 13)
2693 #define ERR_INT_PIPE_CRC_DONE_C (1 << 8)
2694 #define ERR_INT_FIFO_UNDERRUN_C (1 << 6)
2695 #define ERR_INT_PIPE_CRC_DONE_B (1 << 5)
2696 #define ERR_INT_FIFO_UNDERRUN_B (1 << 3)
2697 #define ERR_INT_PIPE_CRC_DONE_A (1 << 2)
2698 #define ERR_INT_PIPE_CRC_DONE(pipe) (1 << (2 + (pipe) * 3))
2699 #define ERR_INT_FIFO_UNDERRUN_A (1 << 0)
2700 #define ERR_INT_FIFO_UNDERRUN(pipe) (1 << ((pipe) * 3))
2702 #define GEN8_FAULT_TLB_DATA0 _MMIO(0x4b10)
2703 #define GEN8_FAULT_TLB_DATA1 _MMIO(0x4b14)
2704 #define GEN12_FAULT_TLB_DATA0 _MMIO(0xceb8)
2705 #define GEN12_FAULT_TLB_DATA1 _MMIO(0xcebc)
2706 #define FAULT_VA_HIGH_BITS (0xf << 0)
2707 #define FAULT_GTT_SEL (1 << 4)
2709 #define GEN12_AUX_ERR_DBG _MMIO(0x43f4)
2711 #define FPGA_DBG _MMIO(0x42300)
2712 #define FPGA_DBG_RM_NOCLAIM (1 << 31)
2714 #define CLAIM_ER _MMIO(VLV_DISPLAY_BASE + 0x2028)
2715 #define CLAIM_ER_CLR (1 << 31)
2716 #define CLAIM_ER_OVERFLOW (1 << 16)
2717 #define CLAIM_ER_CTR_MASK 0xffff
2719 #define DERRMR _MMIO(0x44050)
2720 /* Note that HBLANK events are reserved on bdw+ */
2721 #define DERRMR_PIPEA_SCANLINE (1 << 0)
2722 #define DERRMR_PIPEA_PRI_FLIP_DONE (1 << 1)
2723 #define DERRMR_PIPEA_SPR_FLIP_DONE (1 << 2)
2724 #define DERRMR_PIPEA_VBLANK (1 << 3)
2725 #define DERRMR_PIPEA_HBLANK (1 << 5)
2726 #define DERRMR_PIPEB_SCANLINE (1 << 8)
2727 #define DERRMR_PIPEB_PRI_FLIP_DONE (1 << 9)
2728 #define DERRMR_PIPEB_SPR_FLIP_DONE (1 << 10)
2729 #define DERRMR_PIPEB_VBLANK (1 << 11)
2730 #define DERRMR_PIPEB_HBLANK (1 << 13)
2731 /* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
2732 #define DERRMR_PIPEC_SCANLINE (1 << 14)
2733 #define DERRMR_PIPEC_PRI_FLIP_DONE (1 << 15)
2734 #define DERRMR_PIPEC_SPR_FLIP_DONE (1 << 20)
2735 #define DERRMR_PIPEC_VBLANK (1 << 21)
2736 #define DERRMR_PIPEC_HBLANK (1 << 22)
2739 /* GM45+ chicken bits -- debug workaround bits that may be required
2740 * for various sorts of correct behavior. The top 16 bits of each are
2741 * the enables for writing to the corresponding low bit.
2743 #define _3D_CHICKEN _MMIO(0x2084)
2744 #define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
2745 #define _3D_CHICKEN2 _MMIO(0x208c)
2747 #define FF_SLICE_CHICKEN _MMIO(0x2088)
2748 #define FF_SLICE_CHICKEN_CL_PROVOKING_VERTEX_FIX (1 << 1)
2750 /* Disables pipelining of read flushes past the SF-WIZ interface.
2751 * Required on all Ironlake steppings according to the B-Spec, but the
2752 * particular danger of not doing so is not specified.
2754 # define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
2755 #define _3D_CHICKEN3 _MMIO(0x2090)
2756 #define _3D_CHICKEN_SF_PROVOKING_VERTEX_FIX (1 << 12)
2757 #define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
2758 #define _3D_CHICKEN3_AA_LINE_QUALITY_FIX_ENABLE (1 << 5)
2759 #define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
2760 #define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x) << 1) /* gen8+ */
2761 #define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
2763 #define MI_MODE _MMIO(0x209c)
2764 # define VS_TIMER_DISPATCH (1 << 6)
2765 # define MI_FLUSH_ENABLE (1 << 12)
2766 # define ASYNC_FLIP_PERF_DISABLE (1 << 14)
2767 # define MODE_IDLE (1 << 9)
2768 # define STOP_RING (1 << 8)
2770 #define GEN6_GT_MODE _MMIO(0x20d0)
2771 #define GEN7_GT_MODE _MMIO(0x7008)
2772 #define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
2773 #define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
2774 #define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
2775 #define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
2776 #define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1)
2777 #define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
2778 #define GEN9_IZ_HASHING_MASK(slice) (0x3 << ((slice) * 2))
2779 #define GEN9_IZ_HASHING(slice, val) ((val) << ((slice) * 2))
2781 /* chicken reg for WaConextSwitchWithConcurrentTLBInvalidate */
2782 #define GEN9_CSFE_CHICKEN1_RCS _MMIO(0x20D4)
2783 #define GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE (1 << 2)
2784 #define GEN11_ENABLE_32_PLANE_MODE (1 << 7)
2786 /* WaClearTdlStateAckDirtyBits */
2787 #define GEN8_STATE_ACK _MMIO(0x20F0)
2788 #define GEN9_STATE_ACK_SLICE1 _MMIO(0x20F8)
2789 #define GEN9_STATE_ACK_SLICE2 _MMIO(0x2100)
2790 #define GEN9_STATE_ACK_TDL0 (1 << 12)
2791 #define GEN9_STATE_ACK_TDL1 (1 << 13)
2792 #define GEN9_STATE_ACK_TDL2 (1 << 14)
2793 #define GEN9_STATE_ACK_TDL3 (1 << 15)
2794 #define GEN9_SUBSLICE_TDL_ACK_BITS \
2795 (GEN9_STATE_ACK_TDL3 | GEN9_STATE_ACK_TDL2 | \
2796 GEN9_STATE_ACK_TDL1 | GEN9_STATE_ACK_TDL0)
2798 #define GFX_MODE _MMIO(0x2520)
2799 #define GFX_MODE_GEN7 _MMIO(0x229c)
2800 #define RING_MODE_GEN7(base) _MMIO((base) + 0x29c)
2801 #define GFX_RUN_LIST_ENABLE (1 << 15)
2802 #define GFX_INTERRUPT_STEERING (1 << 14)
2803 #define GFX_TLB_INVALIDATE_EXPLICIT (1 << 13)
2804 #define GFX_SURFACE_FAULT_ENABLE (1 << 12)
2805 #define GFX_REPLAY_MODE (1 << 11)
2806 #define GFX_PSMI_GRANULARITY (1 << 10)
2807 #define GFX_PPGTT_ENABLE (1 << 9)
2808 #define GEN8_GFX_PPGTT_48B (1 << 7)
2810 #define GFX_FORWARD_VBLANK_MASK (3 << 5)
2811 #define GFX_FORWARD_VBLANK_NEVER (0 << 5)
2812 #define GFX_FORWARD_VBLANK_ALWAYS (1 << 5)
2813 #define GFX_FORWARD_VBLANK_COND (2 << 5)
2815 #define GEN11_GFX_DISABLE_LEGACY_MODE (1 << 3)
2817 #define VLV_GU_CTL0 _MMIO(VLV_DISPLAY_BASE + 0x2030)
2818 #define VLV_GU_CTL1 _MMIO(VLV_DISPLAY_BASE + 0x2034)
2819 #define SCPD0 _MMIO(0x209c) /* 915+ only */
2820 #define CSTATE_RENDER_CLOCK_GATE_DISABLE (1 << 5)
2821 #define GEN2_IER _MMIO(0x20a0)
2822 #define GEN2_IIR _MMIO(0x20a4)
2823 #define GEN2_IMR _MMIO(0x20a8)
2824 #define GEN2_ISR _MMIO(0x20ac)
2825 #define VLV_GUNIT_CLOCK_GATE _MMIO(VLV_DISPLAY_BASE + 0x2060)
2826 #define GINT_DIS (1 << 22)
2827 #define GCFG_DIS (1 << 8)
2828 #define VLV_GUNIT_CLOCK_GATE2 _MMIO(VLV_DISPLAY_BASE + 0x2064)
2829 #define VLV_IIR_RW _MMIO(VLV_DISPLAY_BASE + 0x2084)
2830 #define VLV_IER _MMIO(VLV_DISPLAY_BASE + 0x20a0)
2831 #define VLV_IIR _MMIO(VLV_DISPLAY_BASE + 0x20a4)
2832 #define VLV_IMR _MMIO(VLV_DISPLAY_BASE + 0x20a8)
2833 #define VLV_ISR _MMIO(VLV_DISPLAY_BASE + 0x20ac)
2834 #define VLV_PCBR _MMIO(VLV_DISPLAY_BASE + 0x2120)
2835 #define VLV_PCBR_ADDR_SHIFT 12
2837 #define DISPLAY_PLANE_FLIP_PENDING(plane) (1 << (11 - (plane))) /* A and B only */
2838 #define EIR _MMIO(0x20b0)
2839 #define EMR _MMIO(0x20b4)
2840 #define ESR _MMIO(0x20b8)
2841 #define GM45_ERROR_PAGE_TABLE (1 << 5)
2842 #define GM45_ERROR_MEM_PRIV (1 << 4)
2843 #define I915_ERROR_PAGE_TABLE (1 << 4)
2844 #define GM45_ERROR_CP_PRIV (1 << 3)
2845 #define I915_ERROR_MEMORY_REFRESH (1 << 1)
2846 #define I915_ERROR_INSTRUCTION (1 << 0)
2847 #define INSTPM _MMIO(0x20c0)
2848 #define INSTPM_SELF_EN (1 << 12) /* 915GM only */
2849 #define INSTPM_AGPBUSY_INT_EN (1 << 11) /* gen3: when disabled, pending interrupts
2850 will not assert AGPBUSY# and will only
2851 be delivered when out of C3. */
2852 #define INSTPM_FORCE_ORDERING (1 << 7) /* GEN6+ */
2853 #define INSTPM_TLB_INVALIDATE (1 << 9)
2854 #define INSTPM_SYNC_FLUSH (1 << 5)
2855 #define ACTHD(base) _MMIO((base) + 0xc8)
2856 #define MEM_MODE _MMIO(0x20cc)
2857 #define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1 << 3) /* 830 only */
2858 #define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1 << 2) /* 830/845 only */
2859 #define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2) /* 85x only */
2860 #define FW_BLC _MMIO(0x20d8)
2861 #define FW_BLC2 _MMIO(0x20dc)
2862 #define FW_BLC_SELF _MMIO(0x20e0) /* 915+ only */
2863 #define FW_BLC_SELF_EN_MASK (1 << 31)
2864 #define FW_BLC_SELF_FIFO_MASK (1 << 16) /* 945 only */
2865 #define FW_BLC_SELF_EN (1 << 15) /* 945 only */
2866 #define MM_BURST_LENGTH 0x00700000
2867 #define MM_FIFO_WATERMARK 0x0001F000
2868 #define LM_BURST_LENGTH 0x00000700
2869 #define LM_FIFO_WATERMARK 0x0000001F
2870 #define MI_ARB_STATE _MMIO(0x20e4) /* 915+ only */
2872 #define MBUS_ABOX_CTL _MMIO(0x45038)
2873 #define MBUS_ABOX_BW_CREDIT_MASK (3 << 20)
2874 #define MBUS_ABOX_BW_CREDIT(x) ((x) << 20)
2875 #define MBUS_ABOX_B_CREDIT_MASK (0xF << 16)
2876 #define MBUS_ABOX_B_CREDIT(x) ((x) << 16)
2877 #define MBUS_ABOX_BT_CREDIT_POOL2_MASK (0x1F << 8)
2878 #define MBUS_ABOX_BT_CREDIT_POOL2(x) ((x) << 8)
2879 #define MBUS_ABOX_BT_CREDIT_POOL1_MASK (0x1F << 0)
2880 #define MBUS_ABOX_BT_CREDIT_POOL1(x) ((x) << 0)
2882 #define _PIPEA_MBUS_DBOX_CTL 0x7003C
2883 #define _PIPEB_MBUS_DBOX_CTL 0x7103C
2884 #define PIPE_MBUS_DBOX_CTL(pipe) _MMIO_PIPE(pipe, _PIPEA_MBUS_DBOX_CTL, \
2885 _PIPEB_MBUS_DBOX_CTL)
2886 #define MBUS_DBOX_BW_CREDIT_MASK (3 << 14)
2887 #define MBUS_DBOX_BW_CREDIT(x) ((x) << 14)
2888 #define MBUS_DBOX_B_CREDIT_MASK (0x1F << 8)
2889 #define MBUS_DBOX_B_CREDIT(x) ((x) << 8)
2890 #define MBUS_DBOX_A_CREDIT_MASK (0xF << 0)
2891 #define MBUS_DBOX_A_CREDIT(x) ((x) << 0)
2893 #define MBUS_UBOX_CTL _MMIO(0x4503C)
2894 #define MBUS_BBOX_CTL_S1 _MMIO(0x45040)
2895 #define MBUS_BBOX_CTL_S2 _MMIO(0x45044)
2897 /* Make render/texture TLB fetches lower priorty than associated data
2898 * fetches. This is not turned on by default
2900 #define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
2902 /* Isoch request wait on GTT enable (Display A/B/C streams).
2903 * Make isoch requests stall on the TLB update. May cause
2904 * display underruns (test mode only)
2906 #define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
2908 /* Block grant count for isoch requests when block count is
2909 * set to a finite value.
2911 #define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
2912 #define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
2913 #define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
2914 #define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
2915 #define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
2917 /* Enable render writes to complete in C2/C3/C4 power states.
2918 * If this isn't enabled, render writes are prevented in low
2919 * power states. That seems bad to me.
2921 #define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
2923 /* This acknowledges an async flip immediately instead
2924 * of waiting for 2TLB fetches.
2926 #define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
2928 /* Enables non-sequential data reads through arbiter
2930 #define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
2932 /* Disable FSB snooping of cacheable write cycles from binner/render
2935 #define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
2937 /* Arbiter time slice for non-isoch streams */
2938 #define MI_ARB_TIME_SLICE_MASK (7 << 5)
2939 #define MI_ARB_TIME_SLICE_1 (0 << 5)
2940 #define MI_ARB_TIME_SLICE_2 (1 << 5)
2941 #define MI_ARB_TIME_SLICE_4 (2 << 5)
2942 #define MI_ARB_TIME_SLICE_6 (3 << 5)
2943 #define MI_ARB_TIME_SLICE_8 (4 << 5)
2944 #define MI_ARB_TIME_SLICE_10 (5 << 5)
2945 #define MI_ARB_TIME_SLICE_14 (6 << 5)
2946 #define MI_ARB_TIME_SLICE_16 (7 << 5)
2948 /* Low priority grace period page size */
2949 #define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
2950 #define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
2952 /* Disable display A/B trickle feed */
2953 #define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
2955 /* Set display plane priority */
2956 #define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
2957 #define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
2959 #define MI_STATE _MMIO(0x20e4) /* gen2 only */
2960 #define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
2961 #define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
2963 #define CACHE_MODE_0 _MMIO(0x2120) /* 915+ only */
2964 #define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1 << 8)
2965 #define CM0_IZ_OPT_DISABLE (1 << 6)
2966 #define CM0_ZR_OPT_DISABLE (1 << 5)
2967 #define CM0_STC_EVICT_DISABLE_LRA_SNB (1 << 5)
2968 #define CM0_DEPTH_EVICT_DISABLE (1 << 4)
2969 #define CM0_COLOR_EVICT_DISABLE (1 << 3)
2970 #define CM0_DEPTH_WRITE_DISABLE (1 << 1)
2971 #define CM0_RC_OP_FLUSH_DISABLE (1 << 0)
2972 #define GFX_FLSH_CNTL _MMIO(0x2170) /* 915+ only */
2973 #define GFX_FLSH_CNTL_GEN6 _MMIO(0x101008)
2974 #define GFX_FLSH_CNTL_EN (1 << 0)
2975 #define ECOSKPD _MMIO(0x21d0)
2976 #define ECO_CONSTANT_BUFFER_SR_DISABLE REG_BIT(4)
2977 #define ECO_GATING_CX_ONLY (1 << 3)
2978 #define ECO_FLIP_DONE (1 << 0)
2980 #define CACHE_MODE_0_GEN7 _MMIO(0x7000) /* IVB+ */
2981 #define RC_OP_FLUSH_ENABLE (1 << 0)
2982 #define HIZ_RAW_STALL_OPT_DISABLE (1 << 2)
2983 #define CACHE_MODE_1 _MMIO(0x7004) /* IVB+ */
2984 #define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1 << 6)
2985 #define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1 << 6)
2986 #define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1 << 1)
2988 #define GEN6_BLITTER_ECOSKPD _MMIO(0x221d0)
2989 #define GEN6_BLITTER_LOCK_SHIFT 16
2990 #define GEN6_BLITTER_FBC_NOTIFY (1 << 3)
2992 #define GEN6_RC_SLEEP_PSMI_CONTROL _MMIO(0x2050)
2993 #define GEN6_PSMI_SLEEP_MSG_DISABLE (1 << 0)
2994 #define GEN12_WAIT_FOR_EVENT_POWER_DOWN_DISABLE REG_BIT(7)
2995 #define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
2996 #define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1 << 10)
2998 #define GEN6_RCS_PWR_FSM _MMIO(0x22ac)
2999 #define GEN9_RCS_FE_FSM2 _MMIO(0x22a4)
3001 #define GEN10_CACHE_MODE_SS _MMIO(0xe420)
3002 #define FLOAT_BLEND_OPTIMIZATION_ENABLE (1 << 4)
3004 /* Fuse readout registers for GT */
3005 #define HSW_PAVP_FUSE1 _MMIO(0x911C)
3006 #define HSW_F1_EU_DIS_SHIFT 16
3007 #define HSW_F1_EU_DIS_MASK (0x3 << HSW_F1_EU_DIS_SHIFT)
3008 #define HSW_F1_EU_DIS_10EUS 0
3009 #define HSW_F1_EU_DIS_8EUS 1
3010 #define HSW_F1_EU_DIS_6EUS 2
3012 #define CHV_FUSE_GT _MMIO(VLV_DISPLAY_BASE + 0x2168)
3013 #define CHV_FGT_DISABLE_SS0 (1 << 10)
3014 #define CHV_FGT_DISABLE_SS1 (1 << 11)
3015 #define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16
3016 #define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT)
3017 #define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20
3018 #define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT)
3019 #define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24
3020 #define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT)
3021 #define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28
3022 #define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT)
3024 #define GEN8_FUSE2 _MMIO(0x9120)
3025 #define GEN8_F2_SS_DIS_SHIFT 21
3026 #define GEN8_F2_SS_DIS_MASK (0x7 << GEN8_F2_SS_DIS_SHIFT)
3027 #define GEN8_F2_S_ENA_SHIFT 25
3028 #define GEN8_F2_S_ENA_MASK (0x7 << GEN8_F2_S_ENA_SHIFT)
3030 #define GEN9_F2_SS_DIS_SHIFT 20
3031 #define GEN9_F2_SS_DIS_MASK (0xf << GEN9_F2_SS_DIS_SHIFT)
3033 #define GEN10_F2_S_ENA_SHIFT 22
3034 #define GEN10_F2_S_ENA_MASK (0x3f << GEN10_F2_S_ENA_SHIFT)
3035 #define GEN10_F2_SS_DIS_SHIFT 18
3036 #define GEN10_F2_SS_DIS_MASK (0xf << GEN10_F2_SS_DIS_SHIFT)
3038 #define GEN10_MIRROR_FUSE3 _MMIO(0x9118)
3039 #define GEN10_L3BANK_PAIR_COUNT 4
3040 #define GEN10_L3BANK_MASK 0x0F
3042 #define GEN8_EU_DISABLE0 _MMIO(0x9134)
3043 #define GEN8_EU_DIS0_S0_MASK 0xffffff
3044 #define GEN8_EU_DIS0_S1_SHIFT 24
3045 #define GEN8_EU_DIS0_S1_MASK (0xff << GEN8_EU_DIS0_S1_SHIFT)
3047 #define GEN8_EU_DISABLE1 _MMIO(0x9138)
3048 #define GEN8_EU_DIS1_S1_MASK 0xffff
3049 #define GEN8_EU_DIS1_S2_SHIFT 16
3050 #define GEN8_EU_DIS1_S2_MASK (0xffff << GEN8_EU_DIS1_S2_SHIFT)
3052 #define GEN8_EU_DISABLE2 _MMIO(0x913c)
3053 #define GEN8_EU_DIS2_S2_MASK 0xff
3055 #define GEN9_EU_DISABLE(slice) _MMIO(0x9134 + (slice) * 0x4)
3057 #define GEN10_EU_DISABLE3 _MMIO(0x9140)
3058 #define GEN10_EU_DIS_SS_MASK 0xff
3060 #define GEN11_GT_VEBOX_VDBOX_DISABLE _MMIO(0x9140)
3061 #define GEN11_GT_VDBOX_DISABLE_MASK 0xff
3062 #define GEN11_GT_VEBOX_DISABLE_SHIFT 16
3063 #define GEN11_GT_VEBOX_DISABLE_MASK (0x0f << GEN11_GT_VEBOX_DISABLE_SHIFT)
3065 #define GEN11_EU_DISABLE _MMIO(0x9134)
3066 #define GEN11_EU_DIS_MASK 0xFF
3068 #define GEN11_GT_SLICE_ENABLE _MMIO(0x9138)
3069 #define GEN11_GT_S_ENA_MASK 0xFF
3071 #define GEN11_GT_SUBSLICE_DISABLE _MMIO(0x913C)
3073 #define GEN12_GT_DSS_ENABLE _MMIO(0x913C)
3075 #define GEN6_BSD_SLEEP_PSMI_CONTROL _MMIO(0x12050)
3076 #define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
3077 #define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
3078 #define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
3079 #define GEN6_BSD_GO_INDICATOR (1 << 4)
3081 /* On modern GEN architectures interrupt control consists of two sets
3082 * of registers. The first set pertains to the ring generating the
3083 * interrupt. The second control is for the functional block generating the
3084 * interrupt. These are PM, GT, DE, etc.
3086 * Luckily *knocks on wood* all the ring interrupt bits match up with the
3087 * GT interrupt bits, so we don't need to duplicate the defines.
3089 * These defines should cover us well from SNB->HSW with minor exceptions
3090 * it can also work on ILK.
3092 #define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
3093 #define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
3094 #define GT_BLT_USER_INTERRUPT (1 << 22)
3095 #define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
3096 #define GT_BSD_USER_INTERRUPT (1 << 12)
3097 #define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
3098 #define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8)
3099 #define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
3100 #define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
3101 #define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
3102 #define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
3103 #define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
3104 #define GT_RENDER_USER_INTERRUPT (1 << 0)
3106 #define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
3107 #define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
3109 #define GT_PARITY_ERROR(dev_priv) \
3110 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
3111 (IS_HASWELL(dev_priv) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
3113 /* These are all the "old" interrupts */
3114 #define ILK_BSD_USER_INTERRUPT (1 << 5)
3116 #define I915_PM_INTERRUPT (1 << 31)
3117 #define I915_ISP_INTERRUPT (1 << 22)
3118 #define I915_LPE_PIPE_B_INTERRUPT (1 << 21)
3119 #define I915_LPE_PIPE_A_INTERRUPT (1 << 20)
3120 #define I915_MIPIC_INTERRUPT (1 << 19)
3121 #define I915_MIPIA_INTERRUPT (1 << 18)
3122 #define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 18)
3123 #define I915_DISPLAY_PORT_INTERRUPT (1 << 17)
3124 #define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1 << 16)
3125 #define I915_MASTER_ERROR_INTERRUPT (1 << 15)
3126 #define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1 << 14)
3127 #define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1 << 14) /* p-state */
3128 #define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1 << 13)
3129 #define I915_HWB_OOM_INTERRUPT (1 << 13)
3130 #define I915_LPE_PIPE_C_INTERRUPT (1 << 12)
3131 #define I915_SYNC_STATUS_INTERRUPT (1 << 12)
3132 #define I915_MISC_INTERRUPT (1 << 11)
3133 #define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1 << 11)
3134 #define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1 << 10)
3135 #define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1 << 10)
3136 #define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1 << 9)
3137 #define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1 << 9)
3138 #define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1 << 8)
3139 #define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1 << 8)
3140 #define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1 << 7)
3141 #define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1 << 6)
3142 #define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1 << 5)
3143 #define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1 << 4)
3144 #define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1 << 3)
3145 #define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1 << 2)
3146 #define I915_DEBUG_INTERRUPT (1 << 2)
3147 #define I915_WINVALID_INTERRUPT (1 << 1)
3148 #define I915_USER_INTERRUPT (1 << 1)
3149 #define I915_ASLE_INTERRUPT (1 << 0)
3150 #define I915_BSD_USER_INTERRUPT (1 << 25)
3152 #define I915_HDMI_LPE_AUDIO_BASE (VLV_DISPLAY_BASE + 0x65000)
3153 #define I915_HDMI_LPE_AUDIO_SIZE 0x1000
3155 /* DisplayPort Audio w/ LPE */
3156 #define VLV_AUD_CHICKEN_BIT_REG _MMIO(VLV_DISPLAY_BASE + 0x62F38)
3157 #define VLV_CHICKEN_BIT_DBG_ENABLE (1 << 0)
3159 #define _VLV_AUD_PORT_EN_B_DBG (VLV_DISPLAY_BASE + 0x62F20)
3160 #define _VLV_AUD_PORT_EN_C_DBG (VLV_DISPLAY_BASE + 0x62F30)
3161 #define _VLV_AUD_PORT_EN_D_DBG (VLV_DISPLAY_BASE + 0x62F34)
3162 #define VLV_AUD_PORT_EN_DBG(port) _MMIO_PORT3((port) - PORT_B, \
3163 _VLV_AUD_PORT_EN_B_DBG, \
3164 _VLV_AUD_PORT_EN_C_DBG, \
3165 _VLV_AUD_PORT_EN_D_DBG)
3166 #define VLV_AMP_MUTE (1 << 1)
3168 #define GEN6_BSD_RNCID _MMIO(0x12198)
3170 #define GEN7_FF_THREAD_MODE _MMIO(0x20a0)
3171 #define GEN7_FF_SCHED_MASK 0x0077070
3172 #define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
3173 #define GEN7_FF_TS_SCHED_HS1 (0x5 << 16)
3174 #define GEN7_FF_TS_SCHED_HS0 (0x3 << 16)
3175 #define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1 << 16)
3176 #define GEN7_FF_TS_SCHED_HW (0x0 << 16) /* Default */
3177 #define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
3178 #define GEN7_FF_VS_SCHED_HS1 (0x5 << 12)
3179 #define GEN7_FF_VS_SCHED_HS0 (0x3 << 12)
3180 #define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1 << 12) /* Default */
3181 #define GEN7_FF_VS_SCHED_HW (0x0 << 12)
3182 #define GEN7_FF_DS_SCHED_HS1 (0x5 << 4)
3183 #define GEN7_FF_DS_SCHED_HS0 (0x3 << 4)
3184 #define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1 << 4) /* Default */
3185 #define GEN7_FF_DS_SCHED_HW (0x0 << 4)
3188 * Framebuffer compression (915+ only)
3191 #define FBC_CFB_BASE _MMIO(0x3200) /* 4k page aligned */
3192 #define FBC_LL_BASE _MMIO(0x3204) /* 4k page aligned */
3193 #define FBC_CONTROL _MMIO(0x3208)
3194 #define FBC_CTL_EN (1 << 31)
3195 #define FBC_CTL_PERIODIC (1 << 30)
3196 #define FBC_CTL_INTERVAL_SHIFT (16)
3197 #define FBC_CTL_UNCOMPRESSIBLE (1 << 14)
3198 #define FBC_CTL_C3_IDLE (1 << 13)
3199 #define FBC_CTL_STRIDE_SHIFT (5)
3200 #define FBC_CTL_FENCENO_SHIFT (0)
3201 #define FBC_COMMAND _MMIO(0x320c)
3202 #define FBC_CMD_COMPRESS (1 << 0)
3203 #define FBC_STATUS _MMIO(0x3210)
3204 #define FBC_STAT_COMPRESSING (1 << 31)
3205 #define FBC_STAT_COMPRESSED (1 << 30)
3206 #define FBC_STAT_MODIFIED (1 << 29)
3207 #define FBC_STAT_CURRENT_LINE_SHIFT (0)
3208 #define FBC_CONTROL2 _MMIO(0x3214)
3209 #define FBC_CTL_FENCE_DBL (0 << 4)
3210 #define FBC_CTL_IDLE_IMM (0 << 2)
3211 #define FBC_CTL_IDLE_FULL (1 << 2)
3212 #define FBC_CTL_IDLE_LINE (2 << 2)
3213 #define FBC_CTL_IDLE_DEBUG (3 << 2)
3214 #define FBC_CTL_CPU_FENCE (1 << 1)
3215 #define FBC_CTL_PLANE(plane) ((plane) << 0)
3216 #define FBC_FENCE_OFF _MMIO(0x3218) /* BSpec typo has 321Bh */
3217 #define FBC_TAG(i) _MMIO(0x3300 + (i) * 4)
3219 #define FBC_LL_SIZE (1536)
3221 #define FBC_LLC_READ_CTRL _MMIO(0x9044)
3222 #define FBC_LLC_FULLY_OPEN (1 << 30)
3224 /* Framebuffer compression for GM45+ */
3225 #define DPFC_CB_BASE _MMIO(0x3200)
3226 #define DPFC_CONTROL _MMIO(0x3208)
3227 #define DPFC_CTL_EN (1 << 31)
3228 #define DPFC_CTL_PLANE(plane) ((plane) << 30)
3229 #define IVB_DPFC_CTL_PLANE(plane) ((plane) << 29)
3230 #define DPFC_CTL_FENCE_EN (1 << 29)
3231 #define IVB_DPFC_CTL_FENCE_EN (1 << 28)
3232 #define DPFC_CTL_PERSISTENT_MODE (1 << 25)
3233 #define DPFC_SR_EN (1 << 10)
3234 #define DPFC_CTL_LIMIT_1X (0 << 6)
3235 #define DPFC_CTL_LIMIT_2X (1 << 6)
3236 #define DPFC_CTL_LIMIT_4X (2 << 6)
3237 #define DPFC_RECOMP_CTL _MMIO(0x320c)
3238 #define DPFC_RECOMP_STALL_EN (1 << 27)
3239 #define DPFC_RECOMP_STALL_WM_SHIFT (16)
3240 #define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
3241 #define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
3242 #define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
3243 #define DPFC_STATUS _MMIO(0x3210)
3244 #define DPFC_INVAL_SEG_SHIFT (16)
3245 #define DPFC_INVAL_SEG_MASK (0x07ff0000)
3246 #define DPFC_COMP_SEG_SHIFT (0)
3247 #define DPFC_COMP_SEG_MASK (0x000007ff)
3248 #define DPFC_STATUS2 _MMIO(0x3214)
3249 #define DPFC_FENCE_YOFF _MMIO(0x3218)
3250 #define DPFC_CHICKEN _MMIO(0x3224)
3251 #define DPFC_HT_MODIFY (1 << 31)
3253 /* Framebuffer compression for Ironlake */
3254 #define ILK_DPFC_CB_BASE _MMIO(0x43200)
3255 #define ILK_DPFC_CONTROL _MMIO(0x43208)
3256 #define FBC_CTL_FALSE_COLOR (1 << 10)
3257 /* The bit 28-8 is reserved */
3258 #define DPFC_RESERVED (0x1FFFFF00)
3259 #define ILK_DPFC_RECOMP_CTL _MMIO(0x4320c)
3260 #define ILK_DPFC_STATUS _MMIO(0x43210)
3261 #define ILK_DPFC_COMP_SEG_MASK 0x7ff
3262 #define IVB_FBC_STATUS2 _MMIO(0x43214)
3263 #define IVB_FBC_COMP_SEG_MASK 0x7ff
3264 #define BDW_FBC_COMP_SEG_MASK 0xfff
3265 #define ILK_DPFC_FENCE_YOFF _MMIO(0x43218)
3266 #define ILK_DPFC_CHICKEN _MMIO(0x43224)
3267 #define ILK_DPFC_DISABLE_DUMMY0 (1 << 8)
3268 #define ILK_DPFC_CHICKEN_COMP_DUMMY_PIXEL (1 << 14)
3269 #define ILK_DPFC_NUKE_ON_ANY_MODIFICATION (1 << 23)
3270 #define ILK_FBC_RT_BASE _MMIO(0x2128)
3271 #define ILK_FBC_RT_VALID (1 << 0)
3272 #define SNB_FBC_FRONT_BUFFER (1 << 1)
3274 #define ILK_DISPLAY_CHICKEN1 _MMIO(0x42000)
3275 #define ILK_FBCQ_DIS (1 << 22)
3276 #define ILK_PABSTRETCH_DIS (1 << 21)
3280 * Framebuffer compression for Sandybridge
3282 * The following two registers are of type GTTMMADR
3284 #define SNB_DPFC_CTL_SA _MMIO(0x100100)
3285 #define SNB_CPU_FENCE_ENABLE (1 << 29)
3286 #define DPFC_CPU_FENCE_OFFSET _MMIO(0x100104)
3288 /* Framebuffer compression for Ivybridge */
3289 #define IVB_FBC_RT_BASE _MMIO(0x7020)
3291 #define IPS_CTL _MMIO(0x43408)
3292 #define IPS_ENABLE (1 << 31)
3294 #define MSG_FBC_REND_STATE _MMIO(0x50380)
3295 #define FBC_REND_NUKE (1 << 2)
3296 #define FBC_REND_CACHE_CLEAN (1 << 1)
3301 #define GPIO(gpio) _MMIO(dev_priv->gpio_mmio_base + 0x5010 + \
3304 # define GPIO_CLOCK_DIR_MASK (1 << 0)
3305 # define GPIO_CLOCK_DIR_IN (0 << 1)
3306 # define GPIO_CLOCK_DIR_OUT (1 << 1)
3307 # define GPIO_CLOCK_VAL_MASK (1 << 2)
3308 # define GPIO_CLOCK_VAL_OUT (1 << 3)
3309 # define GPIO_CLOCK_VAL_IN (1 << 4)
3310 # define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
3311 # define GPIO_DATA_DIR_MASK (1 << 8)
3312 # define GPIO_DATA_DIR_IN (0 << 9)
3313 # define GPIO_DATA_DIR_OUT (1 << 9)
3314 # define GPIO_DATA_VAL_MASK (1 << 10)
3315 # define GPIO_DATA_VAL_OUT (1 << 11)
3316 # define GPIO_DATA_VAL_IN (1 << 12)
3317 # define GPIO_DATA_PULLUP_DISABLE (1 << 13)
3319 #define GMBUS0 _MMIO(dev_priv->gpio_mmio_base + 0x5100) /* clock/port select */
3320 #define GMBUS_AKSV_SELECT (1 << 11)
3321 #define GMBUS_RATE_100KHZ (0 << 8)
3322 #define GMBUS_RATE_50KHZ (1 << 8)
3323 #define GMBUS_RATE_400KHZ (2 << 8) /* reserved on Pineview */
3324 #define GMBUS_RATE_1MHZ (3 << 8) /* reserved on Pineview */
3325 #define GMBUS_HOLD_EXT (1 << 7) /* 300ns hold time, rsvd on Pineview */
3326 #define GMBUS_BYTE_CNT_OVERRIDE (1 << 6)
3328 #define GMBUS1 _MMIO(dev_priv->gpio_mmio_base + 0x5104) /* command/status */
3329 #define GMBUS_SW_CLR_INT (1 << 31)
3330 #define GMBUS_SW_RDY (1 << 30)
3331 #define GMBUS_ENT (1 << 29) /* enable timeout */
3332 #define GMBUS_CYCLE_NONE (0 << 25)
3333 #define GMBUS_CYCLE_WAIT (1 << 25)
3334 #define GMBUS_CYCLE_INDEX (2 << 25)
3335 #define GMBUS_CYCLE_STOP (4 << 25)
3336 #define GMBUS_BYTE_COUNT_SHIFT 16
3337 #define GMBUS_BYTE_COUNT_MAX 256U
3338 #define GEN9_GMBUS_BYTE_COUNT_MAX 511U
3339 #define GMBUS_SLAVE_INDEX_SHIFT 8
3340 #define GMBUS_SLAVE_ADDR_SHIFT 1
3341 #define GMBUS_SLAVE_READ (1 << 0)
3342 #define GMBUS_SLAVE_WRITE (0 << 0)
3343 #define GMBUS2 _MMIO(dev_priv->gpio_mmio_base + 0x5108) /* status */
3344 #define GMBUS_INUSE (1 << 15)
3345 #define GMBUS_HW_WAIT_PHASE (1 << 14)
3346 #define GMBUS_STALL_TIMEOUT (1 << 13)
3347 #define GMBUS_INT (1 << 12)
3348 #define GMBUS_HW_RDY (1 << 11)
3349 #define GMBUS_SATOER (1 << 10)
3350 #define GMBUS_ACTIVE (1 << 9)
3351 #define GMBUS3 _MMIO(dev_priv->gpio_mmio_base + 0x510c) /* data buffer bytes 3-0 */
3352 #define GMBUS4 _MMIO(dev_priv->gpio_mmio_base + 0x5110) /* interrupt mask (Pineview+) */
3353 #define GMBUS_SLAVE_TIMEOUT_EN (1 << 4)
3354 #define GMBUS_NAK_EN (1 << 3)
3355 #define GMBUS_IDLE_EN (1 << 2)
3356 #define GMBUS_HW_WAIT_EN (1 << 1)
3357 #define GMBUS_HW_RDY_EN (1 << 0)
3358 #define GMBUS5 _MMIO(dev_priv->gpio_mmio_base + 0x5120) /* byte index */
3359 #define GMBUS_2BYTE_INDEX_EN (1 << 31)
3362 * Clock control & power management
3364 #define _DPLL_A (DISPLAY_MMIO_BASE(dev_priv) + 0x6014)
3365 #define _DPLL_B (DISPLAY_MMIO_BASE(dev_priv) + 0x6018)
3366 #define _CHV_DPLL_C (DISPLAY_MMIO_BASE(dev_priv) + 0x6030)
3367 #define DPLL(pipe) _MMIO_PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
3369 #define VGA0 _MMIO(0x6000)
3370 #define VGA1 _MMIO(0x6004)
3371 #define VGA_PD _MMIO(0x6010)
3372 #define VGA0_PD_P2_DIV_4 (1 << 7)
3373 #define VGA0_PD_P1_DIV_2 (1 << 5)
3374 #define VGA0_PD_P1_SHIFT 0
3375 #define VGA0_PD_P1_MASK (0x1f << 0)
3376 #define VGA1_PD_P2_DIV_4 (1 << 15)
3377 #define VGA1_PD_P1_DIV_2 (1 << 13)
3378 #define VGA1_PD_P1_SHIFT 8
3379 #define VGA1_PD_P1_MASK (0x1f << 8)
3380 #define DPLL_VCO_ENABLE (1 << 31)
3381 #define DPLL_SDVO_HIGH_SPEED (1 << 30)
3382 #define DPLL_DVO_2X_MODE (1 << 30)
3383 #define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
3384 #define DPLL_SYNCLOCK_ENABLE (1 << 29)
3385 #define DPLL_REF_CLK_ENABLE_VLV (1 << 29)
3386 #define DPLL_VGA_MODE_DIS (1 << 28)
3387 #define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
3388 #define DPLLB_MODE_LVDS (2 << 26) /* i915 */
3389 #define DPLL_MODE_MASK (3 << 26)
3390 #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
3391 #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
3392 #define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
3393 #define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
3394 #define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
3395 #define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
3396 #define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
3397 #define DPLL_LOCK_VLV (1 << 15)
3398 #define DPLL_INTEGRATED_CRI_CLK_VLV (1 << 14)
3399 #define DPLL_INTEGRATED_REF_CLK_VLV (1 << 13)
3400 #define DPLL_SSC_REF_CLK_CHV (1 << 13)
3401 #define DPLL_PORTC_READY_MASK (0xf << 4)
3402 #define DPLL_PORTB_READY_MASK (0xf)
3404 #define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
3406 /* Additional CHV pll/phy registers */
3407 #define DPIO_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x6240)
3408 #define DPLL_PORTD_READY_MASK (0xf)
3409 #define DISPLAY_PHY_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x60100)
3410 #define PHY_CH_POWER_DOWN_OVRD_EN(phy, ch) (1 << (2 * (phy) + (ch) + 27))
3411 #define PHY_LDO_DELAY_0NS 0x0
3412 #define PHY_LDO_DELAY_200NS 0x1
3413 #define PHY_LDO_DELAY_600NS 0x2
3414 #define PHY_LDO_SEQ_DELAY(delay, phy) ((delay) << (2 * (phy) + 23))
3415 #define PHY_CH_POWER_DOWN_OVRD(mask, phy, ch) ((mask) << (8 * (phy) + 4 * (ch) + 11))
3416 #define PHY_CH_SU_PSR 0x1
3417 #define PHY_CH_DEEP_PSR 0x7
3418 #define PHY_CH_POWER_MODE(mode, phy, ch) ((mode) << (6 * (phy) + 3 * (ch) + 2))
3419 #define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
3420 #define DISPLAY_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x60104)
3421 #define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1 << 31) : (1 << 30))
3422 #define PHY_STATUS_CMN_LDO(phy, ch) (1 << (6 - (6 * (phy) + 3 * (ch))))
3423 #define PHY_STATUS_SPLINE_LDO(phy, ch, spline) (1 << (8 - (6 * (phy) + 3 * (ch) + (spline))))
3426 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
3427 * this field (only one bit may be set).
3429 #define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
3430 #define DPLL_FPA01_P1_POST_DIV_SHIFT 16
3431 #define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
3432 /* i830, required in DVO non-gang */
3433 #define PLL_P2_DIVIDE_BY_4 (1 << 23)
3434 #define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
3435 #define PLL_REF_INPUT_DREFCLK (0 << 13)
3436 #define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
3437 #define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
3438 #define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
3439 #define PLL_REF_INPUT_MASK (3 << 13)
3440 #define PLL_LOAD_PULSE_PHASE_SHIFT 9
3442 # define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
3443 # define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
3444 # define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x) - 1) << 9)
3445 # define DPLL_FPA1_P1_POST_DIV_SHIFT 0
3446 # define DPLL_FPA1_P1_POST_DIV_MASK 0xff
3449 * Parallel to Serial Load Pulse phase selection.
3450 * Selects the phase for the 10X DPLL clock for the PCIe
3451 * digital display port. The range is 4 to 13; 10 or more
3452 * is just a flip delay. The default is 6
3454 #define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
3455 #define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
3457 * SDVO multiplier for 945G/GM. Not used on 965.
3459 #define SDVO_MULTIPLIER_MASK 0x000000ff
3460 #define SDVO_MULTIPLIER_SHIFT_HIRES 4
3461 #define SDVO_MULTIPLIER_SHIFT_VGA 0
3463 #define _DPLL_A_MD (DISPLAY_MMIO_BASE(dev_priv) + 0x601c)
3464 #define _DPLL_B_MD (DISPLAY_MMIO_BASE(dev_priv) + 0x6020)
3465 #define _CHV_DPLL_C_MD (DISPLAY_MMIO_BASE(dev_priv) + 0x603c)
3466 #define DPLL_MD(pipe) _MMIO_PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
3469 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
3471 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
3473 #define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
3474 #define DPLL_MD_UDI_DIVIDER_SHIFT 24
3475 /* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
3476 #define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
3477 #define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
3479 * SDVO/UDI pixel multiplier.
3481 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
3482 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
3483 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
3484 * dummy bytes in the datastream at an increased clock rate, with both sides of
3485 * the link knowing how many bytes are fill.
3487 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
3488 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
3489 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
3490 * through an SDVO command.
3492 * This register field has values of multiplication factor minus 1, with
3493 * a maximum multiplier of 5 for SDVO.
3495 #define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
3496 #define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
3498 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
3499 * This best be set to the default value (3) or the CRT won't work. No,
3500 * I don't entirely understand what this does...
3502 #define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
3503 #define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
3505 #define RAWCLK_FREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6024)
3507 #define _FPA0 0x6040
3508 #define _FPA1 0x6044
3509 #define _FPB0 0x6048
3510 #define _FPB1 0x604c
3511 #define FP0(pipe) _MMIO_PIPE(pipe, _FPA0, _FPB0)
3512 #define FP1(pipe) _MMIO_PIPE(pipe, _FPA1, _FPB1)
3513 #define FP_N_DIV_MASK 0x003f0000
3514 #define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
3515 #define FP_N_DIV_SHIFT 16
3516 #define FP_M1_DIV_MASK 0x00003f00
3517 #define FP_M1_DIV_SHIFT 8
3518 #define FP_M2_DIV_MASK 0x0000003f
3519 #define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
3520 #define FP_M2_DIV_SHIFT 0
3521 #define DPLL_TEST _MMIO(0x606c)
3522 #define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
3523 #define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
3524 #define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
3525 #define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
3526 #define DPLLB_TEST_N_BYPASS (1 << 19)
3527 #define DPLLB_TEST_M_BYPASS (1 << 18)
3528 #define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
3529 #define DPLLA_TEST_N_BYPASS (1 << 3)
3530 #define DPLLA_TEST_M_BYPASS (1 << 2)
3531 #define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
3532 #define D_STATE _MMIO(0x6104)
3533 #define DSTATE_GFX_RESET_I830 (1 << 6)
3534 #define DSTATE_PLL_D3_OFF (1 << 3)
3535 #define DSTATE_GFX_CLOCK_GATING (1 << 1)
3536 #define DSTATE_DOT_CLOCK_GATING (1 << 0)
3537 #define DSPCLK_GATE_D _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x6200)
3538 # define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
3539 # define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
3540 # define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
3541 # define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
3542 # define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
3543 # define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
3544 # define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
3545 # define PNV_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 24) /* pnv */
3546 # define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
3547 # define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
3548 # define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
3549 # define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
3550 # define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
3551 # define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
3552 # define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
3553 # define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
3554 # define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
3555 # define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
3556 # define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
3557 # define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
3558 # define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
3559 # define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
3560 # define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
3561 # define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
3562 # define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
3563 # define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
3564 # define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
3565 # define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
3566 # define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
3568 * This bit must be set on the 830 to prevent hangs when turning off the
3571 # define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
3572 # define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
3573 # define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
3574 # define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
3575 # define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
3577 #define RENCLK_GATE_D1 _MMIO(0x6204)
3578 # define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
3579 # define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
3580 # define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
3581 # define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
3582 # define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
3583 # define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
3584 # define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
3585 # define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
3586 # define MAG_CLOCK_GATE_DISABLE (1 << 5)
3587 /* This bit must be unset on 855,865 */
3588 # define MECI_CLOCK_GATE_DISABLE (1 << 4)
3589 # define DCMP_CLOCK_GATE_DISABLE (1 << 3)
3590 # define MEC_CLOCK_GATE_DISABLE (1 << 2)
3591 # define MECO_CLOCK_GATE_DISABLE (1 << 1)
3592 /* This bit must be set on 855,865. */
3593 # define SV_CLOCK_GATE_DISABLE (1 << 0)
3594 # define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
3595 # define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
3596 # define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
3597 # define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
3598 # define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
3599 # define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
3600 # define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
3601 # define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
3602 # define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
3603 # define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
3604 # define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
3605 # define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
3606 # define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
3607 # define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
3608 # define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
3609 # define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
3610 # define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
3612 # define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
3613 /* This bit must always be set on 965G/965GM */
3614 # define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
3615 # define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
3616 # define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
3617 # define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
3618 # define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
3619 # define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
3620 /* This bit must always be set on 965G */
3621 # define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
3622 # define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
3623 # define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
3624 # define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
3625 # define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
3626 # define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
3627 # define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
3628 # define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
3629 # define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
3630 # define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
3631 # define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
3632 # define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
3633 # define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
3634 # define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
3635 # define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
3636 # define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
3637 # define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
3638 # define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
3639 # define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
3641 #define RENCLK_GATE_D2 _MMIO(0x6208)
3642 #define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
3643 #define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
3644 #define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
3646 #define VDECCLK_GATE_D _MMIO(0x620C) /* g4x only */
3647 #define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
3649 #define RAMCLK_GATE_D _MMIO(0x6210) /* CRL only */
3650 #define DEUC _MMIO(0x6214) /* CRL only */
3652 #define FW_BLC_SELF_VLV _MMIO(VLV_DISPLAY_BASE + 0x6500)
3653 #define FW_CSPWRDWNEN (1 << 15)
3655 #define MI_ARB_VLV _MMIO(VLV_DISPLAY_BASE + 0x6504)
3657 #define CZCLK_CDCLK_FREQ_RATIO _MMIO(VLV_DISPLAY_BASE + 0x6508)
3658 #define CDCLK_FREQ_SHIFT 4
3659 #define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
3660 #define CZCLK_FREQ_MASK 0xf
3662 #define GCI_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x650C)
3663 #define PFI_CREDIT_63 (9 << 28) /* chv only */
3664 #define PFI_CREDIT_31 (8 << 28) /* chv only */
3665 #define PFI_CREDIT(x) (((x) - 8) << 28) /* 8-15 */
3666 #define PFI_CREDIT_RESEND (1 << 27)
3667 #define VGA_FAST_MODE_DISABLE (1 << 14)
3669 #define GMBUSFREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6510)
3674 #define _PALETTE_A 0xa000
3675 #define _PALETTE_B 0xa800
3676 #define _CHV_PALETTE_C 0xc000
3677 #define PALETTE_RED_MASK REG_GENMASK(23, 16)
3678 #define PALETTE_GREEN_MASK REG_GENMASK(15, 8)
3679 #define PALETTE_BLUE_MASK REG_GENMASK(7, 0)
3680 #define PALETTE(pipe, i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + \
3681 _PICK((pipe), _PALETTE_A, \
3682 _PALETTE_B, _CHV_PALETTE_C) + \
3685 /* MCH MMIO space */
3690 * This mirrors the MCHBAR MMIO space whose location is determined by
3691 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
3692 * every way. It is not accessible from the CP register read instructions.
3694 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
3697 #define MCHBAR_MIRROR_BASE 0x10000
3699 #define MCHBAR_MIRROR_BASE_SNB 0x140000
3701 #define CTG_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x34)
3702 #define ELK_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x48)
3703 #define G4X_STOLEN_RESERVED_ADDR1_MASK (0xFFFF << 16)
3704 #define G4X_STOLEN_RESERVED_ADDR2_MASK (0xFFF << 4)
3705 #define G4X_STOLEN_RESERVED_ENABLE (1 << 0)
3707 /* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
3708 #define DCLK _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5e04)
3710 /* 915-945 and GM965 MCH register controlling DRAM channel access */
3711 #define DCC _MMIO(MCHBAR_MIRROR_BASE + 0x200)
3712 #define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
3713 #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
3714 #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
3715 #define DCC_ADDRESSING_MODE_MASK (3 << 0)
3716 #define DCC_CHANNEL_XOR_DISABLE (1 << 10)
3717 #define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
3718 #define DCC2 _MMIO(MCHBAR_MIRROR_BASE + 0x204)
3719 #define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20)
3721 /* Pineview MCH register contains DDR3 setting */
3722 #define CSHRDDR3CTL _MMIO(MCHBAR_MIRROR_BASE + 0x1a8)
3723 #define CSHRDDR3CTL_DDR3 (1 << 2)
3725 /* 965 MCH register controlling DRAM channel configuration */
3726 #define C0DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x206)
3727 #define C1DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x606)
3729 /* snb MCH registers for reading the DRAM channel configuration */
3730 #define MAD_DIMM_C0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5004)
3731 #define MAD_DIMM_C1 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5008)
3732 #define MAD_DIMM_C2 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
3733 #define MAD_DIMM_ECC_MASK (0x3 << 24)
3734 #define MAD_DIMM_ECC_OFF (0x0 << 24)
3735 #define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
3736 #define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
3737 #define MAD_DIMM_ECC_ON (0x3 << 24)
3738 #define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
3739 #define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
3740 #define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
3741 #define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
3742 #define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
3743 #define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
3744 #define MAD_DIMM_A_SELECT (0x1 << 16)
3745 /* DIMM sizes are in multiples of 256mb. */
3746 #define MAD_DIMM_B_SIZE_SHIFT 8
3747 #define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
3748 #define MAD_DIMM_A_SIZE_SHIFT 0
3749 #define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
3751 /* snb MCH registers for priority tuning */
3752 #define MCH_SSKPD _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5d10)
3753 #define MCH_SSKPD_WM0_MASK 0x3f
3754 #define MCH_SSKPD_WM0_VAL 0xc
3756 #define MCH_SECP_NRG_STTS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x592c)
3758 /* Clocking configuration register */
3759 #define CLKCFG _MMIO(MCHBAR_MIRROR_BASE + 0xc00)
3760 #define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
3761 #define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
3762 #define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
3763 #define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
3764 #define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
3765 #define CLKCFG_FSB_1067_ALT (0 << 0) /* hrawclk 266 */
3766 #define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
3768 * Note that on at least on ELK the below value is reported for both
3769 * 333 and 400 MHz BIOS FSB setting, but given that the gmch datasheet
3770 * lists only 200/266/333 MHz FSB as supported let's decode it as 333 MHz.
3772 #define CLKCFG_FSB_1333_ALT (4 << 0) /* hrawclk 333 */
3773 #define CLKCFG_FSB_MASK (7 << 0)
3774 #define CLKCFG_MEM_533 (1 << 4)
3775 #define CLKCFG_MEM_667 (2 << 4)
3776 #define CLKCFG_MEM_800 (3 << 4)
3777 #define CLKCFG_MEM_MASK (7 << 4)
3779 #define HPLLVCO _MMIO(MCHBAR_MIRROR_BASE + 0xc38)
3780 #define HPLLVCO_MOBILE _MMIO(MCHBAR_MIRROR_BASE + 0xc0f)
3782 #define TSC1 _MMIO(0x11001)
3783 #define TSE (1 << 0)
3784 #define TR1 _MMIO(0x11006)
3785 #define TSFS _MMIO(0x11020)
3786 #define TSFS_SLOPE_MASK 0x0000ff00
3787 #define TSFS_SLOPE_SHIFT 8
3788 #define TSFS_INTR_MASK 0x000000ff
3790 #define CRSTANDVID _MMIO(0x11100)
3791 #define PXVFREQ(fstart) _MMIO(0x11110 + (fstart) * 4) /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
3792 #define PXVFREQ_PX_MASK 0x7f000000
3793 #define PXVFREQ_PX_SHIFT 24
3794 #define VIDFREQ_BASE _MMIO(0x11110)
3795 #define VIDFREQ1 _MMIO(0x11110) /* VIDFREQ1-4 (0x1111c) (Cantiga) */
3796 #define VIDFREQ2 _MMIO(0x11114)
3797 #define VIDFREQ3 _MMIO(0x11118)
3798 #define VIDFREQ4 _MMIO(0x1111c)
3799 #define VIDFREQ_P0_MASK 0x1f000000
3800 #define VIDFREQ_P0_SHIFT 24
3801 #define VIDFREQ_P0_CSCLK_MASK 0x00f00000
3802 #define VIDFREQ_P0_CSCLK_SHIFT 20
3803 #define VIDFREQ_P0_CRCLK_MASK 0x000f0000
3804 #define VIDFREQ_P0_CRCLK_SHIFT 16
3805 #define VIDFREQ_P1_MASK 0x00001f00
3806 #define VIDFREQ_P1_SHIFT 8
3807 #define VIDFREQ_P1_CSCLK_MASK 0x000000f0
3808 #define VIDFREQ_P1_CSCLK_SHIFT 4
3809 #define VIDFREQ_P1_CRCLK_MASK 0x0000000f
3810 #define INTTOEXT_BASE_ILK _MMIO(0x11300)
3811 #define INTTOEXT_BASE _MMIO(0x11120) /* INTTOEXT1-8 (0x1113c) */
3812 #define INTTOEXT_MAP3_SHIFT 24
3813 #define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
3814 #define INTTOEXT_MAP2_SHIFT 16
3815 #define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
3816 #define INTTOEXT_MAP1_SHIFT 8
3817 #define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
3818 #define INTTOEXT_MAP0_SHIFT 0
3819 #define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
3820 #define MEMSWCTL _MMIO(0x11170) /* Ironlake only */
3821 #define MEMCTL_CMD_MASK 0xe000
3822 #define MEMCTL_CMD_SHIFT 13
3823 #define MEMCTL_CMD_RCLK_OFF 0
3824 #define MEMCTL_CMD_RCLK_ON 1
3825 #define MEMCTL_CMD_CHFREQ 2
3826 #define MEMCTL_CMD_CHVID 3
3827 #define MEMCTL_CMD_VMMOFF 4
3828 #define MEMCTL_CMD_VMMON 5
3829 #define MEMCTL_CMD_STS (1 << 12) /* write 1 triggers command, clears
3830 when command complete */
3831 #define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
3832 #define MEMCTL_FREQ_SHIFT 8
3833 #define MEMCTL_SFCAVM (1 << 7)
3834 #define MEMCTL_TGT_VID_MASK 0x007f
3835 #define MEMIHYST _MMIO(0x1117c)
3836 #define MEMINTREN _MMIO(0x11180) /* 16 bits */
3837 #define MEMINT_RSEXIT_EN (1 << 8)
3838 #define MEMINT_CX_SUPR_EN (1 << 7)
3839 #define MEMINT_CONT_BUSY_EN (1 << 6)
3840 #define MEMINT_AVG_BUSY_EN (1 << 5)
3841 #define MEMINT_EVAL_CHG_EN (1 << 4)
3842 #define MEMINT_MON_IDLE_EN (1 << 3)
3843 #define MEMINT_UP_EVAL_EN (1 << 2)
3844 #define MEMINT_DOWN_EVAL_EN (1 << 1)
3845 #define MEMINT_SW_CMD_EN (1 << 0)
3846 #define MEMINTRSTR _MMIO(0x11182) /* 16 bits */
3847 #define MEM_RSEXIT_MASK 0xc000
3848 #define MEM_RSEXIT_SHIFT 14
3849 #define MEM_CONT_BUSY_MASK 0x3000
3850 #define MEM_CONT_BUSY_SHIFT 12
3851 #define MEM_AVG_BUSY_MASK 0x0c00
3852 #define MEM_AVG_BUSY_SHIFT 10
3853 #define MEM_EVAL_CHG_MASK 0x0300
3854 #define MEM_EVAL_BUSY_SHIFT 8
3855 #define MEM_MON_IDLE_MASK 0x00c0
3856 #define MEM_MON_IDLE_SHIFT 6
3857 #define MEM_UP_EVAL_MASK 0x0030
3858 #define MEM_UP_EVAL_SHIFT 4
3859 #define MEM_DOWN_EVAL_MASK 0x000c
3860 #define MEM_DOWN_EVAL_SHIFT 2
3861 #define MEM_SW_CMD_MASK 0x0003
3862 #define MEM_INT_STEER_GFX 0
3863 #define MEM_INT_STEER_CMR 1
3864 #define MEM_INT_STEER_SMI 2
3865 #define MEM_INT_STEER_SCI 3
3866 #define MEMINTRSTS _MMIO(0x11184)
3867 #define MEMINT_RSEXIT (1 << 7)
3868 #define MEMINT_CONT_BUSY (1 << 6)
3869 #define MEMINT_AVG_BUSY (1 << 5)
3870 #define MEMINT_EVAL_CHG (1 << 4)
3871 #define MEMINT_MON_IDLE (1 << 3)
3872 #define MEMINT_UP_EVAL (1 << 2)
3873 #define MEMINT_DOWN_EVAL (1 << 1)
3874 #define MEMINT_SW_CMD (1 << 0)
3875 #define MEMMODECTL _MMIO(0x11190)
3876 #define MEMMODE_BOOST_EN (1 << 31)
3877 #define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
3878 #define MEMMODE_BOOST_FREQ_SHIFT 24
3879 #define MEMMODE_IDLE_MODE_MASK 0x00030000
3880 #define MEMMODE_IDLE_MODE_SHIFT 16
3881 #define MEMMODE_IDLE_MODE_EVAL 0
3882 #define MEMMODE_IDLE_MODE_CONT 1
3883 #define MEMMODE_HWIDLE_EN (1 << 15)
3884 #define MEMMODE_SWMODE_EN (1 << 14)
3885 #define MEMMODE_RCLK_GATE (1 << 13)
3886 #define MEMMODE_HW_UPDATE (1 << 12)
3887 #define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
3888 #define MEMMODE_FSTART_SHIFT 8
3889 #define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
3890 #define MEMMODE_FMAX_SHIFT 4
3891 #define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
3892 #define RCBMAXAVG _MMIO(0x1119c)
3893 #define MEMSWCTL2 _MMIO(0x1119e) /* Cantiga only */
3894 #define SWMEMCMD_RENDER_OFF (0 << 13)
3895 #define SWMEMCMD_RENDER_ON (1 << 13)
3896 #define SWMEMCMD_SWFREQ (2 << 13)
3897 #define SWMEMCMD_TARVID (3 << 13)
3898 #define SWMEMCMD_VRM_OFF (4 << 13)
3899 #define SWMEMCMD_VRM_ON (5 << 13)
3900 #define CMDSTS (1 << 12)
3901 #define SFCAVM (1 << 11)
3902 #define SWFREQ_MASK 0x0380 /* P0-7 */
3903 #define SWFREQ_SHIFT 7
3904 #define TARVID_MASK 0x001f
3905 #define MEMSTAT_CTG _MMIO(0x111a0)
3906 #define RCBMINAVG _MMIO(0x111a0)
3907 #define RCUPEI _MMIO(0x111b0)
3908 #define RCDNEI _MMIO(0x111b4)
3909 #define RSTDBYCTL _MMIO(0x111b8)
3910 #define RS1EN (1 << 31)
3911 #define RS2EN (1 << 30)
3912 #define RS3EN (1 << 29)
3913 #define D3RS3EN (1 << 28) /* Display D3 imlies RS3 */
3914 #define SWPROMORSX (1 << 27) /* RSx promotion timers ignored */
3915 #define RCWAKERW (1 << 26) /* Resetwarn from PCH causes wakeup */
3916 #define DPRSLPVREN (1 << 25) /* Fast voltage ramp enable */
3917 #define GFXTGHYST (1 << 24) /* Hysteresis to allow trunk gating */
3918 #define RCX_SW_EXIT (1 << 23) /* Leave RSx and prevent re-entry */
3919 #define RSX_STATUS_MASK (7 << 20)
3920 #define RSX_STATUS_ON (0 << 20)
3921 #define RSX_STATUS_RC1 (1 << 20)
3922 #define RSX_STATUS_RC1E (2 << 20)
3923 #define RSX_STATUS_RS1 (3 << 20)
3924 #define RSX_STATUS_RS2 (4 << 20) /* aka rc6 */
3925 #define RSX_STATUS_RSVD (5 << 20) /* deep rc6 unsupported on ilk */
3926 #define RSX_STATUS_RS3 (6 << 20) /* rs3 unsupported on ilk */
3927 #define RSX_STATUS_RSVD2 (7 << 20)
3928 #define UWRCRSXE (1 << 19) /* wake counter limit prevents rsx */
3929 #define RSCRP (1 << 18) /* rs requests control on rs1/2 reqs */
3930 #define JRSC (1 << 17) /* rsx coupled to cpu c-state */
3931 #define RS2INC0 (1 << 16) /* allow rs2 in cpu c0 */
3932 #define RS1CONTSAV_MASK (3 << 14)
3933 #define RS1CONTSAV_NO_RS1 (0 << 14) /* rs1 doesn't save/restore context */
3934 #define RS1CONTSAV_RSVD (1 << 14)
3935 #define RS1CONTSAV_SAVE_RS1 (2 << 14) /* rs1 saves context */
3936 #define RS1CONTSAV_FULL_RS1 (3 << 14) /* rs1 saves and restores context */
3937 #define NORMSLEXLAT_MASK (3 << 12)
3938 #define SLOW_RS123 (0 << 12)
3939 #define SLOW_RS23 (1 << 12)
3940 #define SLOW_RS3 (2 << 12)
3941 #define NORMAL_RS123 (3 << 12)
3942 #define RCMODE_TIMEOUT (1 << 11) /* 0 is eval interval method */
3943 #define IMPROMOEN (1 << 10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
3944 #define RCENTSYNC (1 << 9) /* rs coupled to cpu c-state (3/6/7) */
3945 #define STATELOCK (1 << 7) /* locked to rs_cstate if 0 */
3946 #define RS_CSTATE_MASK (3 << 4)
3947 #define RS_CSTATE_C367_RS1 (0 << 4)
3948 #define RS_CSTATE_C36_RS1_C7_RS2 (1 << 4)
3949 #define RS_CSTATE_RSVD (2 << 4)
3950 #define RS_CSTATE_C367_RS2 (3 << 4)
3951 #define REDSAVES (1 << 3) /* no context save if was idle during rs0 */
3952 #define REDRESTORES (1 << 2) /* no restore if was idle during rs0 */
3953 #define VIDCTL _MMIO(0x111c0)
3954 #define VIDSTS _MMIO(0x111c8)
3955 #define VIDSTART _MMIO(0x111cc) /* 8 bits */
3956 #define MEMSTAT_ILK _MMIO(0x111f8)
3957 #define MEMSTAT_VID_MASK 0x7f00
3958 #define MEMSTAT_VID_SHIFT 8
3959 #define MEMSTAT_PSTATE_MASK 0x00f8
3960 #define MEMSTAT_PSTATE_SHIFT 3
3961 #define MEMSTAT_MON_ACTV (1 << 2)
3962 #define MEMSTAT_SRC_CTL_MASK 0x0003
3963 #define MEMSTAT_SRC_CTL_CORE 0
3964 #define MEMSTAT_SRC_CTL_TRB 1
3965 #define MEMSTAT_SRC_CTL_THM 2
3966 #define MEMSTAT_SRC_CTL_STDBY 3
3967 #define RCPREVBSYTUPAVG _MMIO(0x113b8)
3968 #define RCPREVBSYTDNAVG _MMIO(0x113bc)
3969 #define PMMISC _MMIO(0x11214)
3970 #define MCPPCE_EN (1 << 0) /* enable PM_MSG from PCH->MPC */
3971 #define SDEW _MMIO(0x1124c)
3972 #define CSIEW0 _MMIO(0x11250)
3973 #define CSIEW1 _MMIO(0x11254)
3974 #define CSIEW2 _MMIO(0x11258)
3975 #define PEW(i) _MMIO(0x1125c + (i) * 4) /* 5 registers */
3976 #define DEW(i) _MMIO(0x11270 + (i) * 4) /* 3 registers */
3977 #define MCHAFE _MMIO(0x112c0)
3978 #define CSIEC _MMIO(0x112e0)
3979 #define DMIEC _MMIO(0x112e4)
3980 #define DDREC _MMIO(0x112e8)
3981 #define PEG0EC _MMIO(0x112ec)
3982 #define PEG1EC _MMIO(0x112f0)
3983 #define GFXEC _MMIO(0x112f4)
3984 #define RPPREVBSYTUPAVG _MMIO(0x113b8)
3985 #define RPPREVBSYTDNAVG _MMIO(0x113bc)
3986 #define ECR _MMIO(0x11600)
3987 #define ECR_GPFE (1 << 31)
3988 #define ECR_IMONE (1 << 30)
3989 #define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
3990 #define OGW0 _MMIO(0x11608)
3991 #define OGW1 _MMIO(0x1160c)
3992 #define EG0 _MMIO(0x11610)
3993 #define EG1 _MMIO(0x11614)
3994 #define EG2 _MMIO(0x11618)
3995 #define EG3 _MMIO(0x1161c)
3996 #define EG4 _MMIO(0x11620)
3997 #define EG5 _MMIO(0x11624)
3998 #define EG6 _MMIO(0x11628)
3999 #define EG7 _MMIO(0x1162c)
4000 #define PXW(i) _MMIO(0x11664 + (i) * 4) /* 4 registers */
4001 #define PXWL(i) _MMIO(0x11680 + (i) * 8) /* 8 registers */
4002 #define LCFUSE02 _MMIO(0x116c0)
4003 #define LCFUSE_HIV_MASK 0x000000ff
4004 #define CSIPLL0 _MMIO(0x12c10)
4005 #define DDRMPLL1 _MMIO(0X12c20)
4006 #define PEG_BAND_GAP_DATA _MMIO(0x14d68)
4008 #define GEN6_GT_THREAD_STATUS_REG _MMIO(0x13805c)
4009 #define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
4011 #define GEN6_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5948)
4012 #define BXT_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7070)
4013 #define GEN6_RP_STATE_LIMITS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5994)
4014 #define GEN6_RP_STATE_CAP _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5998)
4015 #define BXT_RP_STATE_CAP _MMIO(0x138170)
4018 * Make these a multiple of magic 25 to avoid SNB (eg. Dell XPS
4019 * 8300) freezing up around GPU hangs. Looks as if even
4020 * scheduling/timer interrupts start misbehaving if the RPS
4021 * EI/thresholds are "bad", leading to a very sluggish or even
4024 #define INTERVAL_1_28_US(us) roundup(((us) * 100) >> 7, 25)
4025 #define INTERVAL_1_33_US(us) (((us) * 3) >> 2)
4026 #define INTERVAL_0_833_US(us) (((us) * 6) / 5)
4027 #define GT_INTERVAL_FROM_US(dev_priv, us) (INTEL_GEN(dev_priv) >= 9 ? \
4028 (IS_GEN9_LP(dev_priv) ? \
4029 INTERVAL_0_833_US(us) : \
4030 INTERVAL_1_33_US(us)) : \
4031 INTERVAL_1_28_US(us))
4033 #define INTERVAL_1_28_TO_US(interval) (((interval) << 7) / 100)
4034 #define INTERVAL_1_33_TO_US(interval) (((interval) << 2) / 3)
4035 #define INTERVAL_0_833_TO_US(interval) (((interval) * 5) / 6)
4036 #define GT_PM_INTERVAL_TO_US(dev_priv, interval) (INTEL_GEN(dev_priv) >= 9 ? \
4037 (IS_GEN9_LP(dev_priv) ? \
4038 INTERVAL_0_833_TO_US(interval) : \
4039 INTERVAL_1_33_TO_US(interval)) : \
4040 INTERVAL_1_28_TO_US(interval))
4043 * Logical Context regs
4045 #define CCID(base) _MMIO((base) + 0x180)
4046 #define CCID_EN BIT(0)
4047 #define CCID_EXTENDED_STATE_RESTORE BIT(2)
4048 #define CCID_EXTENDED_STATE_SAVE BIT(3)
4050 * Notes on SNB/IVB/VLV context size:
4051 * - Power context is saved elsewhere (LLC or stolen)
4052 * - Ring/execlist context is saved on SNB, not on IVB
4053 * - Extended context size already includes render context size
4054 * - We always need to follow the extended context size.
4055 * SNB BSpec has comments indicating that we should use the
4056 * render context size instead if execlists are disabled, but
4057 * based on empirical testing that's just nonsense.
4058 * - Pipelined/VF state is saved on SNB/IVB respectively
4059 * - GT1 size just indicates how much of render context
4060 * doesn't need saving on GT1
4062 #define CXT_SIZE _MMIO(0x21a0)
4063 #define GEN6_CXT_POWER_SIZE(cxt_reg) (((cxt_reg) >> 24) & 0x3f)
4064 #define GEN6_CXT_RING_SIZE(cxt_reg) (((cxt_reg) >> 18) & 0x3f)
4065 #define GEN6_CXT_RENDER_SIZE(cxt_reg) (((cxt_reg) >> 12) & 0x3f)
4066 #define GEN6_CXT_EXTENDED_SIZE(cxt_reg) (((cxt_reg) >> 6) & 0x3f)
4067 #define GEN6_CXT_PIPELINE_SIZE(cxt_reg) (((cxt_reg) >> 0) & 0x3f)
4068 #define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
4069 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
4070 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
4071 #define GEN7_CXT_SIZE _MMIO(0x21a8)
4072 #define GEN7_CXT_POWER_SIZE(ctx_reg) (((ctx_reg) >> 25) & 0x7f)
4073 #define GEN7_CXT_RING_SIZE(ctx_reg) (((ctx_reg) >> 22) & 0x7)
4074 #define GEN7_CXT_RENDER_SIZE(ctx_reg) (((ctx_reg) >> 16) & 0x3f)
4075 #define GEN7_CXT_EXTENDED_SIZE(ctx_reg) (((ctx_reg) >> 9) & 0x7f)
4076 #define GEN7_CXT_GT1_SIZE(ctx_reg) (((ctx_reg) >> 6) & 0x7)
4077 #define GEN7_CXT_VFSTATE_SIZE(ctx_reg) (((ctx_reg) >> 0) & 0x3f)
4078 #define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
4079 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
4082 INTEL_ADVANCED_CONTEXT = 0,
4083 INTEL_LEGACY_32B_CONTEXT,
4084 INTEL_ADVANCED_AD_CONTEXT,
4085 INTEL_LEGACY_64B_CONTEXT
4090 FAULT_AND_HALT, /* Debug only */
4092 FAULT_AND_CONTINUE /* Unsupported */
4095 #define GEN8_CTX_VALID (1 << 0)
4096 #define GEN8_CTX_FORCE_PD_RESTORE (1 << 1)
4097 #define GEN8_CTX_FORCE_RESTORE (1 << 2)
4098 #define GEN8_CTX_L3LLC_COHERENT (1 << 5)
4099 #define GEN8_CTX_PRIVILEGE (1 << 8)
4100 #define GEN8_CTX_ADDRESSING_MODE_SHIFT 3
4102 #define GEN8_CTX_ID_SHIFT 32
4103 #define GEN8_CTX_ID_WIDTH 21
4104 #define GEN11_SW_CTX_ID_SHIFT 37
4105 #define GEN11_SW_CTX_ID_WIDTH 11
4106 #define GEN11_ENGINE_CLASS_SHIFT 61
4107 #define GEN11_ENGINE_CLASS_WIDTH 3
4108 #define GEN11_ENGINE_INSTANCE_SHIFT 48
4109 #define GEN11_ENGINE_INSTANCE_WIDTH 6
4111 #define CHV_CLK_CTL1 _MMIO(0x101100)
4112 #define VLV_CLK_CTL2 _MMIO(0x101104)
4113 #define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
4119 #define OVADD _MMIO(0x30000)
4120 #define DOVSTA _MMIO(0x30008)
4121 #define OC_BUF (0x3 << 20)
4122 #define OGAMC5 _MMIO(0x30010)
4123 #define OGAMC4 _MMIO(0x30014)
4124 #define OGAMC3 _MMIO(0x30018)
4125 #define OGAMC2 _MMIO(0x3001c)
4126 #define OGAMC1 _MMIO(0x30020)
4127 #define OGAMC0 _MMIO(0x30024)
4130 * GEN9 clock gating regs
4132 #define GEN9_CLKGATE_DIS_0 _MMIO(0x46530)
4133 #define DARBF_GATING_DIS (1 << 27)
4134 #define PWM2_GATING_DIS (1 << 14)
4135 #define PWM1_GATING_DIS (1 << 13)
4137 #define GEN9_CLKGATE_DIS_4 _MMIO(0x4653C)
4138 #define BXT_GMBUS_GATING_DIS (1 << 14)
4140 #define _CLKGATE_DIS_PSL_A 0x46520
4141 #define _CLKGATE_DIS_PSL_B 0x46524
4142 #define _CLKGATE_DIS_PSL_C 0x46528
4143 #define DUPS1_GATING_DIS (1 << 15)
4144 #define DUPS2_GATING_DIS (1 << 19)
4145 #define DUPS3_GATING_DIS (1 << 23)
4146 #define DPF_GATING_DIS (1 << 10)
4147 #define DPF_RAM_GATING_DIS (1 << 9)
4148 #define DPFR_GATING_DIS (1 << 8)
4150 #define CLKGATE_DIS_PSL(pipe) \
4151 _MMIO_PIPE(pipe, _CLKGATE_DIS_PSL_A, _CLKGATE_DIS_PSL_B)
4154 * GEN10 clock gating regs
4156 #define SLICE_UNIT_LEVEL_CLKGATE _MMIO(0x94d4)
4157 #define SARBUNIT_CLKGATE_DIS (1 << 5)
4158 #define RCCUNIT_CLKGATE_DIS (1 << 7)
4159 #define MSCUNIT_CLKGATE_DIS (1 << 10)
4160 #define L3_CLKGATE_DIS REG_BIT(16)
4161 #define L3_CR2X_CLKGATE_DIS REG_BIT(17)
4163 #define SUBSLICE_UNIT_LEVEL_CLKGATE _MMIO(0x9524)
4164 #define GWUNIT_CLKGATE_DIS (1 << 16)
4166 #define SUBSLICE_UNIT_LEVEL_CLKGATE2 _MMIO(0x9528)
4167 #define CPSSUNIT_CLKGATE_DIS REG_BIT(9)
4169 #define UNSLICE_UNIT_LEVEL_CLKGATE _MMIO(0x9434)
4170 #define VFUNIT_CLKGATE_DIS (1 << 20)
4172 #define INF_UNIT_LEVEL_CLKGATE _MMIO(0x9560)
4173 #define CGPSF_CLKGATE_DIS (1 << 3)
4176 * Display engine regs
4179 /* Pipe A CRC regs */
4180 #define _PIPE_CRC_CTL_A 0x60050
4181 #define PIPE_CRC_ENABLE (1 << 31)
4182 /* skl+ source selection */
4183 #define PIPE_CRC_SOURCE_PLANE_1_SKL (0 << 28)
4184 #define PIPE_CRC_SOURCE_PLANE_2_SKL (2 << 28)
4185 #define PIPE_CRC_SOURCE_DMUX_SKL (4 << 28)
4186 #define PIPE_CRC_SOURCE_PLANE_3_SKL (6 << 28)
4187 #define PIPE_CRC_SOURCE_PLANE_4_SKL (7 << 28)
4188 #define PIPE_CRC_SOURCE_PLANE_5_SKL (5 << 28)
4189 #define PIPE_CRC_SOURCE_PLANE_6_SKL (3 << 28)
4190 #define PIPE_CRC_SOURCE_PLANE_7_SKL (1 << 28)
4191 /* ivb+ source selection */
4192 #define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
4193 #define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
4194 #define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
4195 /* ilk+ source selection */
4196 #define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
4197 #define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
4198 #define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
4199 /* embedded DP port on the north display block, reserved on ivb */
4200 #define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
4201 #define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
4202 /* vlv source selection */
4203 #define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
4204 #define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
4205 #define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
4206 /* with DP port the pipe source is invalid */
4207 #define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
4208 #define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
4209 #define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
4210 /* gen3+ source selection */
4211 #define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
4212 #define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
4213 #define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
4214 /* with DP/TV port the pipe source is invalid */
4215 #define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
4216 #define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
4217 #define PIPE_CRC_SOURCE_TV_POST (5 << 28)
4218 #define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
4219 #define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
4220 /* gen2 doesn't have source selection bits */
4221 #define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
4223 #define _PIPE_CRC_RES_1_A_IVB 0x60064
4224 #define _PIPE_CRC_RES_2_A_IVB 0x60068
4225 #define _PIPE_CRC_RES_3_A_IVB 0x6006c
4226 #define _PIPE_CRC_RES_4_A_IVB 0x60070
4227 #define _PIPE_CRC_RES_5_A_IVB 0x60074
4229 #define _PIPE_CRC_RES_RED_A 0x60060
4230 #define _PIPE_CRC_RES_GREEN_A 0x60064
4231 #define _PIPE_CRC_RES_BLUE_A 0x60068
4232 #define _PIPE_CRC_RES_RES1_A_I915 0x6006c
4233 #define _PIPE_CRC_RES_RES2_A_G4X 0x60080
4235 /* Pipe B CRC regs */
4236 #define _PIPE_CRC_RES_1_B_IVB 0x61064
4237 #define _PIPE_CRC_RES_2_B_IVB 0x61068
4238 #define _PIPE_CRC_RES_3_B_IVB 0x6106c
4239 #define _PIPE_CRC_RES_4_B_IVB 0x61070
4240 #define _PIPE_CRC_RES_5_B_IVB 0x61074
4242 #define PIPE_CRC_CTL(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_CTL_A)
4243 #define PIPE_CRC_RES_1_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_1_A_IVB)
4244 #define PIPE_CRC_RES_2_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_2_A_IVB)
4245 #define PIPE_CRC_RES_3_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_3_A_IVB)
4246 #define PIPE_CRC_RES_4_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_4_A_IVB)
4247 #define PIPE_CRC_RES_5_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_5_A_IVB)
4249 #define PIPE_CRC_RES_RED(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RED_A)
4250 #define PIPE_CRC_RES_GREEN(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_GREEN_A)
4251 #define PIPE_CRC_RES_BLUE(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_BLUE_A)
4252 #define PIPE_CRC_RES_RES1_I915(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES1_A_I915)
4253 #define PIPE_CRC_RES_RES2_G4X(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
4255 /* Pipe A timing regs */
4256 #define _HTOTAL_A 0x60000
4257 #define _HBLANK_A 0x60004
4258 #define _HSYNC_A 0x60008
4259 #define _VTOTAL_A 0x6000c
4260 #define _VBLANK_A 0x60010
4261 #define _VSYNC_A 0x60014
4262 #define _EXITLINE_A 0x60018
4263 #define _PIPEASRC 0x6001c
4264 #define _BCLRPAT_A 0x60020
4265 #define _VSYNCSHIFT_A 0x60028
4266 #define _PIPE_MULT_A 0x6002c
4268 /* Pipe B timing regs */
4269 #define _HTOTAL_B 0x61000
4270 #define _HBLANK_B 0x61004
4271 #define _HSYNC_B 0x61008
4272 #define _VTOTAL_B 0x6100c
4273 #define _VBLANK_B 0x61010
4274 #define _VSYNC_B 0x61014
4275 #define _PIPEBSRC 0x6101c
4276 #define _BCLRPAT_B 0x61020
4277 #define _VSYNCSHIFT_B 0x61028
4278 #define _PIPE_MULT_B 0x6102c
4280 /* DSI 0 timing regs */
4281 #define _HTOTAL_DSI0 0x6b000
4282 #define _HSYNC_DSI0 0x6b008
4283 #define _VTOTAL_DSI0 0x6b00c
4284 #define _VSYNC_DSI0 0x6b014
4285 #define _VSYNCSHIFT_DSI0 0x6b028
4287 /* DSI 1 timing regs */
4288 #define _HTOTAL_DSI1 0x6b800
4289 #define _HSYNC_DSI1 0x6b808
4290 #define _VTOTAL_DSI1 0x6b80c
4291 #define _VSYNC_DSI1 0x6b814
4292 #define _VSYNCSHIFT_DSI1 0x6b828
4294 #define TRANSCODER_A_OFFSET 0x60000
4295 #define TRANSCODER_B_OFFSET 0x61000
4296 #define TRANSCODER_C_OFFSET 0x62000
4297 #define CHV_TRANSCODER_C_OFFSET 0x63000
4298 #define TRANSCODER_D_OFFSET 0x63000
4299 #define TRANSCODER_EDP_OFFSET 0x6f000
4300 #define TRANSCODER_DSI0_OFFSET 0x6b000
4301 #define TRANSCODER_DSI1_OFFSET 0x6b800
4303 #define HTOTAL(trans) _MMIO_TRANS2(trans, _HTOTAL_A)
4304 #define HBLANK(trans) _MMIO_TRANS2(trans, _HBLANK_A)
4305 #define HSYNC(trans) _MMIO_TRANS2(trans, _HSYNC_A)
4306 #define VTOTAL(trans) _MMIO_TRANS2(trans, _VTOTAL_A)
4307 #define VBLANK(trans) _MMIO_TRANS2(trans, _VBLANK_A)
4308 #define VSYNC(trans) _MMIO_TRANS2(trans, _VSYNC_A)
4309 #define BCLRPAT(trans) _MMIO_TRANS2(trans, _BCLRPAT_A)
4310 #define VSYNCSHIFT(trans) _MMIO_TRANS2(trans, _VSYNCSHIFT_A)
4311 #define PIPESRC(trans) _MMIO_TRANS2(trans, _PIPEASRC)
4312 #define PIPE_MULT(trans) _MMIO_TRANS2(trans, _PIPE_MULT_A)
4314 #define EXITLINE(trans) _MMIO_TRANS2(trans, _EXITLINE_A)
4315 #define EXITLINE_ENABLE REG_BIT(31)
4316 #define EXITLINE_MASK REG_GENMASK(12, 0)
4317 #define EXITLINE_SHIFT 0
4320 * HSW+ eDP PSR registers
4322 * HSW PSR registers are relative to DDIA(_DDI_BUF_CTL_A + 0x800) with just one
4325 #define _HSW_EDP_PSR_BASE 0x64800
4326 #define _SRD_CTL_A 0x60800
4327 #define _SRD_CTL_EDP 0x6f800
4328 #define _PSR_ADJ(tran, reg) (_TRANS2(tran, reg) - dev_priv->hsw_psr_mmio_adjust)
4329 #define EDP_PSR_CTL(tran) _MMIO(_PSR_ADJ(tran, _SRD_CTL_A))
4330 #define EDP_PSR_ENABLE (1 << 31)
4331 #define BDW_PSR_SINGLE_FRAME (1 << 30)
4332 #define EDP_PSR_RESTORE_PSR_ACTIVE_CTX_MASK (1 << 29) /* SW can't modify */
4333 #define EDP_PSR_LINK_STANDBY (1 << 27)
4334 #define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3 << 25)
4335 #define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0 << 25)
4336 #define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1 << 25)
4337 #define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2 << 25)
4338 #define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3 << 25)
4339 #define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
4340 #define EDP_PSR_SKIP_AUX_EXIT (1 << 12)
4341 #define EDP_PSR_TP1_TP2_SEL (0 << 11)
4342 #define EDP_PSR_TP1_TP3_SEL (1 << 11)
4343 #define EDP_PSR_CRC_ENABLE (1 << 10) /* BDW+ */
4344 #define EDP_PSR_TP2_TP3_TIME_500us (0 << 8)
4345 #define EDP_PSR_TP2_TP3_TIME_100us (1 << 8)
4346 #define EDP_PSR_TP2_TP3_TIME_2500us (2 << 8)
4347 #define EDP_PSR_TP2_TP3_TIME_0us (3 << 8)
4348 #define EDP_PSR_TP4_TIME_0US (3 << 6) /* ICL+ */
4349 #define EDP_PSR_TP1_TIME_500us (0 << 4)
4350 #define EDP_PSR_TP1_TIME_100us (1 << 4)
4351 #define EDP_PSR_TP1_TIME_2500us (2 << 4)
4352 #define EDP_PSR_TP1_TIME_0us (3 << 4)
4353 #define EDP_PSR_IDLE_FRAME_SHIFT 0
4356 * Until TGL, IMR/IIR are fixed at 0x648xx. On TGL+ those registers are relative
4357 * to transcoder and bits defined for each one as if using no shift (i.e. as if
4358 * it was for TRANSCODER_EDP)
4360 #define EDP_PSR_IMR _MMIO(0x64834)
4361 #define EDP_PSR_IIR _MMIO(0x64838)
4362 #define _PSR_IMR_A 0x60814
4363 #define _PSR_IIR_A 0x60818
4364 #define TRANS_PSR_IMR(tran) _MMIO_TRANS2(tran, _PSR_IMR_A)
4365 #define TRANS_PSR_IIR(tran) _MMIO_TRANS2(tran, _PSR_IIR_A)
4366 #define _EDP_PSR_TRANS_SHIFT(trans) ((trans) == TRANSCODER_EDP ? \
4367 0 : ((trans) - TRANSCODER_A + 1) * 8)
4368 #define EDP_PSR_TRANS_MASK(trans) (0x7 << _EDP_PSR_TRANS_SHIFT(trans))
4369 #define EDP_PSR_ERROR(trans) (0x4 << _EDP_PSR_TRANS_SHIFT(trans))
4370 #define EDP_PSR_POST_EXIT(trans) (0x2 << _EDP_PSR_TRANS_SHIFT(trans))
4371 #define EDP_PSR_PRE_ENTRY(trans) (0x1 << _EDP_PSR_TRANS_SHIFT(trans))
4373 #define _SRD_AUX_CTL_A 0x60810
4374 #define _SRD_AUX_CTL_EDP 0x6f810
4375 #define EDP_PSR_AUX_CTL(tran) _MMIO(_PSR_ADJ(tran, _SRD_AUX_CTL_A))
4376 #define EDP_PSR_AUX_CTL_TIME_OUT_MASK (3 << 26)
4377 #define EDP_PSR_AUX_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
4378 #define EDP_PSR_AUX_CTL_PRECHARGE_2US_MASK (0xf << 16)
4379 #define EDP_PSR_AUX_CTL_ERROR_INTERRUPT (1 << 11)
4380 #define EDP_PSR_AUX_CTL_BIT_CLOCK_2X_MASK (0x7ff)
4382 #define _SRD_AUX_DATA_A 0x60814
4383 #define _SRD_AUX_DATA_EDP 0x6f814
4384 #define EDP_PSR_AUX_DATA(tran, i) _MMIO(_PSR_ADJ(tran, _SRD_AUX_DATA_A) + (i) + 4) /* 5 registers */
4386 #define _SRD_STATUS_A 0x60840
4387 #define _SRD_STATUS_EDP 0x6f840
4388 #define EDP_PSR_STATUS(tran) _MMIO(_PSR_ADJ(tran, _SRD_STATUS_A))
4389 #define EDP_PSR_STATUS_STATE_MASK (7 << 29)
4390 #define EDP_PSR_STATUS_STATE_SHIFT 29
4391 #define EDP_PSR_STATUS_STATE_IDLE (0 << 29)
4392 #define EDP_PSR_STATUS_STATE_SRDONACK (1 << 29)
4393 #define EDP_PSR_STATUS_STATE_SRDENT (2 << 29)
4394 #define EDP_PSR_STATUS_STATE_BUFOFF (3 << 29)
4395 #define EDP_PSR_STATUS_STATE_BUFON (4 << 29)
4396 #define EDP_PSR_STATUS_STATE_AUXACK (5 << 29)
4397 #define EDP_PSR_STATUS_STATE_SRDOFFACK (6 << 29)
4398 #define EDP_PSR_STATUS_LINK_MASK (3 << 26)
4399 #define EDP_PSR_STATUS_LINK_FULL_OFF (0 << 26)
4400 #define EDP_PSR_STATUS_LINK_FULL_ON (1 << 26)
4401 #define EDP_PSR_STATUS_LINK_STANDBY (2 << 26)
4402 #define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
4403 #define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
4404 #define EDP_PSR_STATUS_COUNT_SHIFT 16
4405 #define EDP_PSR_STATUS_COUNT_MASK 0xf
4406 #define EDP_PSR_STATUS_AUX_ERROR (1 << 15)
4407 #define EDP_PSR_STATUS_AUX_SENDING (1 << 12)
4408 #define EDP_PSR_STATUS_SENDING_IDLE (1 << 9)
4409 #define EDP_PSR_STATUS_SENDING_TP2_TP3 (1 << 8)
4410 #define EDP_PSR_STATUS_SENDING_TP1 (1 << 4)
4411 #define EDP_PSR_STATUS_IDLE_MASK 0xf
4413 #define _SRD_PERF_CNT_A 0x60844
4414 #define _SRD_PERF_CNT_EDP 0x6f844
4415 #define EDP_PSR_PERF_CNT(tran) _MMIO(_PSR_ADJ(tran, _SRD_PERF_CNT_A))
4416 #define EDP_PSR_PERF_CNT_MASK 0xffffff
4418 /* PSR_MASK on SKL+ */
4419 #define _SRD_DEBUG_A 0x60860
4420 #define _SRD_DEBUG_EDP 0x6f860
4421 #define EDP_PSR_DEBUG(tran) _MMIO(_PSR_ADJ(tran, _SRD_DEBUG_A))
4422 #define EDP_PSR_DEBUG_MASK_MAX_SLEEP (1 << 28)
4423 #define EDP_PSR_DEBUG_MASK_LPSP (1 << 27)
4424 #define EDP_PSR_DEBUG_MASK_MEMUP (1 << 26)
4425 #define EDP_PSR_DEBUG_MASK_HPD (1 << 25)
4426 #define EDP_PSR_DEBUG_MASK_DISP_REG_WRITE (1 << 16) /* Reserved in ICL+ */
4427 #define EDP_PSR_DEBUG_EXIT_ON_PIXEL_UNDERRUN (1 << 15) /* SKL+ */
4429 #define _PSR2_CTL_A 0x60900
4430 #define _PSR2_CTL_EDP 0x6f900
4431 #define EDP_PSR2_CTL(tran) _MMIO_TRANS2(tran, _PSR2_CTL_A)
4432 #define EDP_PSR2_ENABLE (1 << 31)
4433 #define EDP_SU_TRACK_ENABLE (1 << 30)
4434 #define EDP_Y_COORDINATE_VALID (1 << 26) /* GLK and CNL+ */
4435 #define EDP_Y_COORDINATE_ENABLE (1 << 25) /* GLK and CNL+ */
4436 #define EDP_MAX_SU_DISABLE_TIME(t) ((t) << 20)
4437 #define EDP_MAX_SU_DISABLE_TIME_MASK (0x1f << 20)
4438 #define EDP_PSR2_TP2_TIME_500us (0 << 8)
4439 #define EDP_PSR2_TP2_TIME_100us (1 << 8)
4440 #define EDP_PSR2_TP2_TIME_2500us (2 << 8)
4441 #define EDP_PSR2_TP2_TIME_50us (3 << 8)
4442 #define EDP_PSR2_TP2_TIME_MASK (3 << 8)
4443 #define EDP_PSR2_FRAME_BEFORE_SU_SHIFT 4
4444 #define EDP_PSR2_FRAME_BEFORE_SU_MASK (0xf << 4)
4445 #define EDP_PSR2_FRAME_BEFORE_SU(a) ((a) << 4)
4446 #define EDP_PSR2_IDLE_FRAME_MASK 0xf
4447 #define EDP_PSR2_IDLE_FRAME_SHIFT 0
4449 #define _PSR_EVENT_TRANS_A 0x60848
4450 #define _PSR_EVENT_TRANS_B 0x61848
4451 #define _PSR_EVENT_TRANS_C 0x62848
4452 #define _PSR_EVENT_TRANS_D 0x63848
4453 #define _PSR_EVENT_TRANS_EDP 0x6f848
4454 #define PSR_EVENT(tran) _MMIO_TRANS2(tran, _PSR_EVENT_TRANS_A)
4455 #define PSR_EVENT_PSR2_WD_TIMER_EXPIRE (1 << 17)
4456 #define PSR_EVENT_PSR2_DISABLED (1 << 16)
4457 #define PSR_EVENT_SU_DIRTY_FIFO_UNDERRUN (1 << 15)
4458 #define PSR_EVENT_SU_CRC_FIFO_UNDERRUN (1 << 14)
4459 #define PSR_EVENT_GRAPHICS_RESET (1 << 12)
4460 #define PSR_EVENT_PCH_INTERRUPT (1 << 11)
4461 #define PSR_EVENT_MEMORY_UP (1 << 10)
4462 #define PSR_EVENT_FRONT_BUFFER_MODIFY (1 << 9)
4463 #define PSR_EVENT_WD_TIMER_EXPIRE (1 << 8)
4464 #define PSR_EVENT_PIPE_REGISTERS_UPDATE (1 << 6)
4465 #define PSR_EVENT_REGISTER_UPDATE (1 << 5) /* Reserved in ICL+ */
4466 #define PSR_EVENT_HDCP_ENABLE (1 << 4)
4467 #define PSR_EVENT_KVMR_SESSION_ENABLE (1 << 3)
4468 #define PSR_EVENT_VBI_ENABLE (1 << 2)
4469 #define PSR_EVENT_LPSP_MODE_EXIT (1 << 1)
4470 #define PSR_EVENT_PSR_DISABLE (1 << 0)
4472 #define _PSR2_STATUS_A 0x60940
4473 #define _PSR2_STATUS_EDP 0x6f940
4474 #define EDP_PSR2_STATUS(tran) _MMIO_TRANS2(tran, _PSR2_STATUS_A)
4475 #define EDP_PSR2_STATUS_STATE_MASK (0xf << 28)
4476 #define EDP_PSR2_STATUS_STATE_SHIFT 28
4478 #define _PSR2_SU_STATUS_A 0x60914
4479 #define _PSR2_SU_STATUS_EDP 0x6f914
4480 #define _PSR2_SU_STATUS(tran, index) _MMIO(_TRANS2(tran, _PSR2_SU_STATUS_A) + (index) * 4)
4481 #define PSR2_SU_STATUS(tran, frame) (_PSR2_SU_STATUS(tran, (frame) / 3))
4482 #define PSR2_SU_STATUS_SHIFT(frame) (((frame) % 3) * 10)
4483 #define PSR2_SU_STATUS_MASK(frame) (0x3ff << PSR2_SU_STATUS_SHIFT(frame))
4484 #define PSR2_SU_STATUS_FRAMES 8
4486 /* VGA port control */
4487 #define ADPA _MMIO(0x61100)
4488 #define PCH_ADPA _MMIO(0xe1100)
4489 #define VLV_ADPA _MMIO(VLV_DISPLAY_BASE + 0x61100)
4491 #define ADPA_DAC_ENABLE (1 << 31)
4492 #define ADPA_DAC_DISABLE 0
4493 #define ADPA_PIPE_SEL_SHIFT 30
4494 #define ADPA_PIPE_SEL_MASK (1 << 30)
4495 #define ADPA_PIPE_SEL(pipe) ((pipe) << 30)
4496 #define ADPA_PIPE_SEL_SHIFT_CPT 29
4497 #define ADPA_PIPE_SEL_MASK_CPT (3 << 29)
4498 #define ADPA_PIPE_SEL_CPT(pipe) ((pipe) << 29)
4499 #define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
4500 #define ADPA_CRT_HOTPLUG_MONITOR_NONE (0 << 24)
4501 #define ADPA_CRT_HOTPLUG_MONITOR_MASK (3 << 24)
4502 #define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3 << 24)
4503 #define ADPA_CRT_HOTPLUG_MONITOR_MONO (2 << 24)
4504 #define ADPA_CRT_HOTPLUG_ENABLE (1 << 23)
4505 #define ADPA_CRT_HOTPLUG_PERIOD_64 (0 << 22)
4506 #define ADPA_CRT_HOTPLUG_PERIOD_128 (1 << 22)
4507 #define ADPA_CRT_HOTPLUG_WARMUP_5MS (0 << 21)
4508 #define ADPA_CRT_HOTPLUG_WARMUP_10MS (1 << 21)
4509 #define ADPA_CRT_HOTPLUG_SAMPLE_2S (0 << 20)
4510 #define ADPA_CRT_HOTPLUG_SAMPLE_4S (1 << 20)
4511 #define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0 << 18)
4512 #define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1 << 18)
4513 #define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2 << 18)
4514 #define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3 << 18)
4515 #define ADPA_CRT_HOTPLUG_VOLREF_325MV (0 << 17)
4516 #define ADPA_CRT_HOTPLUG_VOLREF_475MV (1 << 17)
4517 #define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1 << 16)
4518 #define ADPA_USE_VGA_HVPOLARITY (1 << 15)
4519 #define ADPA_SETS_HVPOLARITY 0
4520 #define ADPA_VSYNC_CNTL_DISABLE (1 << 10)
4521 #define ADPA_VSYNC_CNTL_ENABLE 0
4522 #define ADPA_HSYNC_CNTL_DISABLE (1 << 11)
4523 #define ADPA_HSYNC_CNTL_ENABLE 0
4524 #define ADPA_VSYNC_ACTIVE_HIGH (1 << 4)
4525 #define ADPA_VSYNC_ACTIVE_LOW 0
4526 #define ADPA_HSYNC_ACTIVE_HIGH (1 << 3)
4527 #define ADPA_HSYNC_ACTIVE_LOW 0
4528 #define ADPA_DPMS_MASK (~(3 << 10))
4529 #define ADPA_DPMS_ON (0 << 10)
4530 #define ADPA_DPMS_SUSPEND (1 << 10)
4531 #define ADPA_DPMS_STANDBY (2 << 10)
4532 #define ADPA_DPMS_OFF (3 << 10)
4535 /* Hotplug control (945+ only) */
4536 #define PORT_HOTPLUG_EN _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61110)
4537 #define PORTB_HOTPLUG_INT_EN (1 << 29)
4538 #define PORTC_HOTPLUG_INT_EN (1 << 28)
4539 #define PORTD_HOTPLUG_INT_EN (1 << 27)
4540 #define SDVOB_HOTPLUG_INT_EN (1 << 26)
4541 #define SDVOC_HOTPLUG_INT_EN (1 << 25)
4542 #define TV_HOTPLUG_INT_EN (1 << 18)
4543 #define CRT_HOTPLUG_INT_EN (1 << 9)
4544 #define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
4545 PORTC_HOTPLUG_INT_EN | \
4546 PORTD_HOTPLUG_INT_EN | \
4547 SDVOC_HOTPLUG_INT_EN | \
4548 SDVOB_HOTPLUG_INT_EN | \
4550 #define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
4551 #define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
4552 /* must use period 64 on GM45 according to docs */
4553 #define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
4554 #define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
4555 #define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
4556 #define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
4557 #define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
4558 #define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
4559 #define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
4560 #define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
4561 #define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
4562 #define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
4563 #define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
4564 #define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
4566 #define PORT_HOTPLUG_STAT _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61114)
4568 * HDMI/DP bits are g4x+
4570 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
4571 * Please check the detailed lore in the commit message for for experimental
4574 /* Bspec says GM45 should match G4X/VLV/CHV, but reality disagrees */
4575 #define PORTD_HOTPLUG_LIVE_STATUS_GM45 (1 << 29)
4576 #define PORTC_HOTPLUG_LIVE_STATUS_GM45 (1 << 28)
4577 #define PORTB_HOTPLUG_LIVE_STATUS_GM45 (1 << 27)
4578 /* G4X/VLV/CHV DP/HDMI bits again match Bspec */
4579 #define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
4580 #define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
4581 #define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
4582 #define PORTD_HOTPLUG_INT_STATUS (3 << 21)
4583 #define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
4584 #define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
4585 #define PORTC_HOTPLUG_INT_STATUS (3 << 19)
4586 #define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
4587 #define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
4588 #define PORTB_HOTPLUG_INT_STATUS (3 << 17)
4589 #define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
4590 #define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
4591 /* CRT/TV common between gen3+ */
4592 #define CRT_HOTPLUG_INT_STATUS (1 << 11)
4593 #define TV_HOTPLUG_INT_STATUS (1 << 10)
4594 #define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
4595 #define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
4596 #define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
4597 #define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
4598 #define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
4599 #define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
4600 #define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
4601 #define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
4603 /* SDVO is different across gen3/4 */
4604 #define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
4605 #define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
4607 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
4608 * since reality corrobates that they're the same as on gen3. But keep these
4609 * bits here (and the comment!) to help any other lost wanderers back onto the
4612 #define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
4613 #define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
4614 #define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
4615 #define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
4616 #define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
4617 SDVOB_HOTPLUG_INT_STATUS_G4X | \
4618 SDVOC_HOTPLUG_INT_STATUS_G4X | \
4619 PORTB_HOTPLUG_INT_STATUS | \
4620 PORTC_HOTPLUG_INT_STATUS | \
4621 PORTD_HOTPLUG_INT_STATUS)
4623 #define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
4624 SDVOB_HOTPLUG_INT_STATUS_I915 | \
4625 SDVOC_HOTPLUG_INT_STATUS_I915 | \
4626 PORTB_HOTPLUG_INT_STATUS | \
4627 PORTC_HOTPLUG_INT_STATUS | \
4628 PORTD_HOTPLUG_INT_STATUS)
4630 /* SDVO and HDMI port control.
4631 * The same register may be used for SDVO or HDMI */
4632 #define _GEN3_SDVOB 0x61140
4633 #define _GEN3_SDVOC 0x61160
4634 #define GEN3_SDVOB _MMIO(_GEN3_SDVOB)
4635 #define GEN3_SDVOC _MMIO(_GEN3_SDVOC)
4636 #define GEN4_HDMIB GEN3_SDVOB
4637 #define GEN4_HDMIC GEN3_SDVOC
4638 #define VLV_HDMIB _MMIO(VLV_DISPLAY_BASE + 0x61140)
4639 #define VLV_HDMIC _MMIO(VLV_DISPLAY_BASE + 0x61160)
4640 #define CHV_HDMID _MMIO(VLV_DISPLAY_BASE + 0x6116C)
4641 #define PCH_SDVOB _MMIO(0xe1140)
4642 #define PCH_HDMIB PCH_SDVOB
4643 #define PCH_HDMIC _MMIO(0xe1150)
4644 #define PCH_HDMID _MMIO(0xe1160)
4646 #define PORT_DFT_I9XX _MMIO(0x61150)
4647 #define DC_BALANCE_RESET (1 << 25)
4648 #define PORT_DFT2_G4X _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61154)
4649 #define DC_BALANCE_RESET_VLV (1 << 31)
4650 #define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0))
4651 #define PIPE_C_SCRAMBLE_RESET (1 << 14) /* chv */
4652 #define PIPE_B_SCRAMBLE_RESET (1 << 1)
4653 #define PIPE_A_SCRAMBLE_RESET (1 << 0)
4655 /* Gen 3 SDVO bits: */
4656 #define SDVO_ENABLE (1 << 31)
4657 #define SDVO_PIPE_SEL_SHIFT 30
4658 #define SDVO_PIPE_SEL_MASK (1 << 30)
4659 #define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
4660 #define SDVO_STALL_SELECT (1 << 29)
4661 #define SDVO_INTERRUPT_ENABLE (1 << 26)
4663 * 915G/GM SDVO pixel multiplier.
4664 * Programmed value is multiplier - 1, up to 5x.
4665 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
4667 #define SDVO_PORT_MULTIPLY_MASK (7 << 23)
4668 #define SDVO_PORT_MULTIPLY_SHIFT 23
4669 #define SDVO_PHASE_SELECT_MASK (15 << 19)
4670 #define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
4671 #define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
4672 #define SDVOC_GANG_MODE (1 << 16) /* Port C only */
4673 #define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
4674 #define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
4675 #define SDVO_DETECTED (1 << 2)
4676 /* Bits to be preserved when writing */
4677 #define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
4678 SDVO_INTERRUPT_ENABLE)
4679 #define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
4681 /* Gen 4 SDVO/HDMI bits: */
4682 #define SDVO_COLOR_FORMAT_8bpc (0 << 26)
4683 #define SDVO_COLOR_FORMAT_MASK (7 << 26)
4684 #define SDVO_ENCODING_SDVO (0 << 10)
4685 #define SDVO_ENCODING_HDMI (2 << 10)
4686 #define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
4687 #define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
4688 #define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
4689 #define HDMI_AUDIO_ENABLE (1 << 6) /* HDMI only */
4690 /* VSYNC/HSYNC bits new with 965, default is to be set */
4691 #define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
4692 #define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
4694 /* Gen 5 (IBX) SDVO/HDMI bits: */
4695 #define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
4696 #define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
4698 /* Gen 6 (CPT) SDVO/HDMI bits: */
4699 #define SDVO_PIPE_SEL_SHIFT_CPT 29
4700 #define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
4701 #define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
4703 /* CHV SDVO/HDMI bits: */
4704 #define SDVO_PIPE_SEL_SHIFT_CHV 24
4705 #define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
4706 #define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
4709 /* DVO port control */
4710 #define _DVOA 0x61120
4711 #define DVOA _MMIO(_DVOA)
4712 #define _DVOB 0x61140
4713 #define DVOB _MMIO(_DVOB)
4714 #define _DVOC 0x61160
4715 #define DVOC _MMIO(_DVOC)
4716 #define DVO_ENABLE (1 << 31)
4717 #define DVO_PIPE_SEL_SHIFT 30
4718 #define DVO_PIPE_SEL_MASK (1 << 30)
4719 #define DVO_PIPE_SEL(pipe) ((pipe) << 30)
4720 #define DVO_PIPE_STALL_UNUSED (0 << 28)
4721 #define DVO_PIPE_STALL (1 << 28)
4722 #define DVO_PIPE_STALL_TV (2 << 28)
4723 #define DVO_PIPE_STALL_MASK (3 << 28)
4724 #define DVO_USE_VGA_SYNC (1 << 15)
4725 #define DVO_DATA_ORDER_I740 (0 << 14)
4726 #define DVO_DATA_ORDER_FP (1 << 14)
4727 #define DVO_VSYNC_DISABLE (1 << 11)
4728 #define DVO_HSYNC_DISABLE (1 << 10)
4729 #define DVO_VSYNC_TRISTATE (1 << 9)
4730 #define DVO_HSYNC_TRISTATE (1 << 8)
4731 #define DVO_BORDER_ENABLE (1 << 7)
4732 #define DVO_DATA_ORDER_GBRG (1 << 6)
4733 #define DVO_DATA_ORDER_RGGB (0 << 6)
4734 #define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
4735 #define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
4736 #define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
4737 #define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
4738 #define DVO_BLANK_ACTIVE_HIGH (1 << 2)
4739 #define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
4740 #define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
4741 #define DVO_PRESERVE_MASK (0x7 << 24)
4742 #define DVOA_SRCDIM _MMIO(0x61124)
4743 #define DVOB_SRCDIM _MMIO(0x61144)
4744 #define DVOC_SRCDIM _MMIO(0x61164)
4745 #define DVO_SRCDIM_HORIZONTAL_SHIFT 12
4746 #define DVO_SRCDIM_VERTICAL_SHIFT 0
4748 /* LVDS port control */
4749 #define LVDS _MMIO(0x61180)
4751 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
4752 * the DPLL semantics change when the LVDS is assigned to that pipe.
4754 #define LVDS_PORT_EN (1 << 31)
4755 /* Selects pipe B for LVDS data. Must be set on pre-965. */
4756 #define LVDS_PIPE_SEL_SHIFT 30
4757 #define LVDS_PIPE_SEL_MASK (1 << 30)
4758 #define LVDS_PIPE_SEL(pipe) ((pipe) << 30)
4759 #define LVDS_PIPE_SEL_SHIFT_CPT 29
4760 #define LVDS_PIPE_SEL_MASK_CPT (3 << 29)
4761 #define LVDS_PIPE_SEL_CPT(pipe) ((pipe) << 29)
4762 /* LVDS dithering flag on 965/g4x platform */
4763 #define LVDS_ENABLE_DITHER (1 << 25)
4764 /* LVDS sync polarity flags. Set to invert (i.e. negative) */
4765 #define LVDS_VSYNC_POLARITY (1 << 21)
4766 #define LVDS_HSYNC_POLARITY (1 << 20)
4768 /* Enable border for unscaled (or aspect-scaled) display */
4769 #define LVDS_BORDER_ENABLE (1 << 15)
4771 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
4774 #define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
4775 #define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
4776 #define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
4778 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
4779 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
4782 #define LVDS_A3_POWER_MASK (3 << 6)
4783 #define LVDS_A3_POWER_DOWN (0 << 6)
4784 #define LVDS_A3_POWER_UP (3 << 6)
4786 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
4789 #define LVDS_CLKB_POWER_MASK (3 << 4)
4790 #define LVDS_CLKB_POWER_DOWN (0 << 4)
4791 #define LVDS_CLKB_POWER_UP (3 << 4)
4793 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
4794 * setting for whether we are in dual-channel mode. The B3 pair will
4795 * additionally only be powered up when LVDS_A3_POWER_UP is set.
4797 #define LVDS_B0B3_POWER_MASK (3 << 2)
4798 #define LVDS_B0B3_POWER_DOWN (0 << 2)
4799 #define LVDS_B0B3_POWER_UP (3 << 2)
4801 /* Video Data Island Packet control */
4802 #define VIDEO_DIP_DATA _MMIO(0x61178)
4803 /* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC
4804 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
4805 * of the infoframe structure specified by CEA-861. */
4806 #define VIDEO_DIP_DATA_SIZE 32
4807 #define VIDEO_DIP_GMP_DATA_SIZE 36
4808 #define VIDEO_DIP_VSC_DATA_SIZE 36
4809 #define VIDEO_DIP_PPS_DATA_SIZE 132
4810 #define VIDEO_DIP_CTL _MMIO(0x61170)
4812 #define VIDEO_DIP_ENABLE (1 << 31)
4813 #define VIDEO_DIP_PORT(port) ((port) << 29)
4814 #define VIDEO_DIP_PORT_MASK (3 << 29)
4815 #define VIDEO_DIP_ENABLE_GCP (1 << 25) /* ilk+ */
4816 #define VIDEO_DIP_ENABLE_AVI (1 << 21)
4817 #define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
4818 #define VIDEO_DIP_ENABLE_GAMUT (4 << 21) /* ilk+ */
4819 #define VIDEO_DIP_ENABLE_SPD (8 << 21)
4820 #define VIDEO_DIP_SELECT_AVI (0 << 19)
4821 #define VIDEO_DIP_SELECT_VENDOR (1 << 19)
4822 #define VIDEO_DIP_SELECT_GAMUT (2 << 19)
4823 #define VIDEO_DIP_SELECT_SPD (3 << 19)
4824 #define VIDEO_DIP_SELECT_MASK (3 << 19)
4825 #define VIDEO_DIP_FREQ_ONCE (0 << 16)
4826 #define VIDEO_DIP_FREQ_VSYNC (1 << 16)
4827 #define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
4828 #define VIDEO_DIP_FREQ_MASK (3 << 16)
4829 /* HSW and later: */
4830 #define VIDEO_DIP_ENABLE_DRM_GLK (1 << 28)
4831 #define PSR_VSC_BIT_7_SET (1 << 27)
4832 #define VSC_SELECT_MASK (0x3 << 25)
4833 #define VSC_SELECT_SHIFT 25
4834 #define VSC_DIP_HW_HEA_DATA (0 << 25)
4835 #define VSC_DIP_HW_HEA_SW_DATA (1 << 25)
4836 #define VSC_DIP_HW_DATA_SW_HEA (2 << 25)
4837 #define VSC_DIP_SW_HEA_DATA (3 << 25)
4838 #define VDIP_ENABLE_PPS (1 << 24)
4839 #define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
4840 #define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
4841 #define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
4842 #define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
4843 #define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
4844 #define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
4846 /* Panel power sequencing */
4847 #define PPS_BASE 0x61200
4848 #define VLV_PPS_BASE (VLV_DISPLAY_BASE + PPS_BASE)
4849 #define PCH_PPS_BASE 0xC7200
4851 #define _MMIO_PPS(pps_idx, reg) _MMIO(dev_priv->pps_mmio_base - \
4852 PPS_BASE + (reg) + \
4855 #define _PP_STATUS 0x61200
4856 #define PP_STATUS(pps_idx) _MMIO_PPS(pps_idx, _PP_STATUS)
4857 #define PP_ON REG_BIT(31)
4859 #define _PP_CONTROL_1 0xc7204
4860 #define _PP_CONTROL_2 0xc7304
4861 #define ICP_PP_CONTROL(x) _MMIO(((x) == 1) ? _PP_CONTROL_1 : \
4863 #define POWER_CYCLE_DELAY_MASK REG_GENMASK(8, 4)
4864 #define VDD_OVERRIDE_FORCE REG_BIT(3)
4865 #define BACKLIGHT_ENABLE REG_BIT(2)
4866 #define PWR_DOWN_ON_RESET REG_BIT(1)
4867 #define PWR_STATE_TARGET REG_BIT(0)
4869 * Indicates that all dependencies of the panel are on:
4873 * - LVDS/DVOB/DVOC on
4875 #define PP_READY REG_BIT(30)
4876 #define PP_SEQUENCE_MASK REG_GENMASK(29, 28)
4877 #define PP_SEQUENCE_NONE REG_FIELD_PREP(PP_SEQUENCE_MASK, 0)
4878 #define PP_SEQUENCE_POWER_UP REG_FIELD_PREP(PP_SEQUENCE_MASK, 1)
4879 #define PP_SEQUENCE_POWER_DOWN REG_FIELD_PREP(PP_SEQUENCE_MASK, 2)
4880 #define PP_CYCLE_DELAY_ACTIVE REG_BIT(27)
4881 #define PP_SEQUENCE_STATE_MASK REG_GENMASK(3, 0)
4882 #define PP_SEQUENCE_STATE_OFF_IDLE REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x0)
4883 #define PP_SEQUENCE_STATE_OFF_S0_1 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x1)
4884 #define PP_SEQUENCE_STATE_OFF_S0_2 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x2)
4885 #define PP_SEQUENCE_STATE_OFF_S0_3 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x3)
4886 #define PP_SEQUENCE_STATE_ON_IDLE REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x8)
4887 #define PP_SEQUENCE_STATE_ON_S1_1 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x9)
4888 #define PP_SEQUENCE_STATE_ON_S1_2 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0xa)
4889 #define PP_SEQUENCE_STATE_ON_S1_3 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0xb)
4890 #define PP_SEQUENCE_STATE_RESET REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0xf)
4892 #define _PP_CONTROL 0x61204
4893 #define PP_CONTROL(pps_idx) _MMIO_PPS(pps_idx, _PP_CONTROL)
4894 #define PANEL_UNLOCK_MASK REG_GENMASK(31, 16)
4895 #define PANEL_UNLOCK_REGS REG_FIELD_PREP(PANEL_UNLOCK_MASK, 0xabcd)
4896 #define BXT_POWER_CYCLE_DELAY_MASK REG_GENMASK(8, 4)
4897 #define EDP_FORCE_VDD REG_BIT(3)
4898 #define EDP_BLC_ENABLE REG_BIT(2)
4899 #define PANEL_POWER_RESET REG_BIT(1)
4900 #define PANEL_POWER_ON REG_BIT(0)
4902 #define _PP_ON_DELAYS 0x61208
4903 #define PP_ON_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_ON_DELAYS)
4904 #define PANEL_PORT_SELECT_MASK REG_GENMASK(31, 30)
4905 #define PANEL_PORT_SELECT_LVDS REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 0)
4906 #define PANEL_PORT_SELECT_DPA REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 1)
4907 #define PANEL_PORT_SELECT_DPC REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 2)
4908 #define PANEL_PORT_SELECT_DPD REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 3)
4909 #define PANEL_PORT_SELECT_VLV(port) REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, port)
4910 #define PANEL_POWER_UP_DELAY_MASK REG_GENMASK(28, 16)
4911 #define PANEL_LIGHT_ON_DELAY_MASK REG_GENMASK(12, 0)
4913 #define _PP_OFF_DELAYS 0x6120C
4914 #define PP_OFF_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_OFF_DELAYS)
4915 #define PANEL_POWER_DOWN_DELAY_MASK REG_GENMASK(28, 16)
4916 #define PANEL_LIGHT_OFF_DELAY_MASK REG_GENMASK(12, 0)
4918 #define _PP_DIVISOR 0x61210
4919 #define PP_DIVISOR(pps_idx) _MMIO_PPS(pps_idx, _PP_DIVISOR)
4920 #define PP_REFERENCE_DIVIDER_MASK REG_GENMASK(31, 8)
4921 #define PANEL_POWER_CYCLE_DELAY_MASK REG_GENMASK(4, 0)
4924 #define PFIT_CONTROL _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61230)
4925 #define PFIT_ENABLE (1 << 31)
4926 #define PFIT_PIPE_MASK (3 << 29)
4927 #define PFIT_PIPE_SHIFT 29
4928 #define VERT_INTERP_DISABLE (0 << 10)
4929 #define VERT_INTERP_BILINEAR (1 << 10)
4930 #define VERT_INTERP_MASK (3 << 10)
4931 #define VERT_AUTO_SCALE (1 << 9)
4932 #define HORIZ_INTERP_DISABLE (0 << 6)
4933 #define HORIZ_INTERP_BILINEAR (1 << 6)
4934 #define HORIZ_INTERP_MASK (3 << 6)
4935 #define HORIZ_AUTO_SCALE (1 << 5)
4936 #define PANEL_8TO6_DITHER_ENABLE (1 << 3)
4937 #define PFIT_FILTER_FUZZY (0 << 24)
4938 #define PFIT_SCALING_AUTO (0 << 26)
4939 #define PFIT_SCALING_PROGRAMMED (1 << 26)
4940 #define PFIT_SCALING_PILLAR (2 << 26)
4941 #define PFIT_SCALING_LETTER (3 << 26)
4942 #define PFIT_PGM_RATIOS _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61234)
4944 #define PFIT_VERT_SCALE_SHIFT 20
4945 #define PFIT_VERT_SCALE_MASK 0xfff00000
4946 #define PFIT_HORIZ_SCALE_SHIFT 4
4947 #define PFIT_HORIZ_SCALE_MASK 0x0000fff0
4949 #define PFIT_VERT_SCALE_SHIFT_965 16
4950 #define PFIT_VERT_SCALE_MASK_965 0x1fff0000
4951 #define PFIT_HORIZ_SCALE_SHIFT_965 0
4952 #define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
4954 #define PFIT_AUTO_RATIOS _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61238)
4956 #define _VLV_BLC_PWM_CTL2_A (DISPLAY_MMIO_BASE(dev_priv) + 0x61250)
4957 #define _VLV_BLC_PWM_CTL2_B (DISPLAY_MMIO_BASE(dev_priv) + 0x61350)
4958 #define VLV_BLC_PWM_CTL2(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
4959 _VLV_BLC_PWM_CTL2_B)
4961 #define _VLV_BLC_PWM_CTL_A (DISPLAY_MMIO_BASE(dev_priv) + 0x61254)
4962 #define _VLV_BLC_PWM_CTL_B (DISPLAY_MMIO_BASE(dev_priv) + 0x61354)
4963 #define VLV_BLC_PWM_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
4966 #define _VLV_BLC_HIST_CTL_A (DISPLAY_MMIO_BASE(dev_priv) + 0x61260)
4967 #define _VLV_BLC_HIST_CTL_B (DISPLAY_MMIO_BASE(dev_priv) + 0x61360)
4968 #define VLV_BLC_HIST_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
4969 _VLV_BLC_HIST_CTL_B)
4971 /* Backlight control */
4972 #define BLC_PWM_CTL2 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61250) /* 965+ only */
4973 #define BLM_PWM_ENABLE (1 << 31)
4974 #define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
4975 #define BLM_PIPE_SELECT (1 << 29)
4976 #define BLM_PIPE_SELECT_IVB (3 << 29)
4977 #define BLM_PIPE_A (0 << 29)
4978 #define BLM_PIPE_B (1 << 29)
4979 #define BLM_PIPE_C (2 << 29) /* ivb + */
4980 #define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
4981 #define BLM_TRANSCODER_B BLM_PIPE_B
4982 #define BLM_TRANSCODER_C BLM_PIPE_C
4983 #define BLM_TRANSCODER_EDP (3 << 29)
4984 #define BLM_PIPE(pipe) ((pipe) << 29)
4985 #define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
4986 #define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
4987 #define BLM_PHASE_IN_ENABLE (1 << 25)
4988 #define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
4989 #define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
4990 #define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
4991 #define BLM_PHASE_IN_COUNT_SHIFT (8)
4992 #define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
4993 #define BLM_PHASE_IN_INCR_SHIFT (0)
4994 #define BLM_PHASE_IN_INCR_MASK (0xff << 0)
4995 #define BLC_PWM_CTL _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61254)
4997 * This is the most significant 15 bits of the number of backlight cycles in a
4998 * complete cycle of the modulated backlight control.
5000 * The actual value is this field multiplied by two.
5002 #define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
5003 #define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
5004 #define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
5006 * This is the number of cycles out of the backlight modulation cycle for which
5007 * the backlight is on.
5009 * This field must be no greater than the number of cycles in the complete
5010 * backlight modulation cycle.
5012 #define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
5013 #define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
5014 #define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
5015 #define BLM_POLARITY_PNV (1 << 0) /* pnv only */
5017 #define BLC_HIST_CTL _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61260)
5018 #define BLM_HISTOGRAM_ENABLE (1 << 31)
5020 /* New registers for PCH-split platforms. Safe where new bits show up, the
5021 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
5022 #define BLC_PWM_CPU_CTL2 _MMIO(0x48250)
5023 #define BLC_PWM_CPU_CTL _MMIO(0x48254)
5025 #define HSW_BLC_PWM2_CTL _MMIO(0x48350)
5027 /* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
5028 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
5029 #define BLC_PWM_PCH_CTL1 _MMIO(0xc8250)
5030 #define BLM_PCH_PWM_ENABLE (1 << 31)
5031 #define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
5032 #define BLM_PCH_POLARITY (1 << 29)
5033 #define BLC_PWM_PCH_CTL2 _MMIO(0xc8254)
5035 #define UTIL_PIN_CTL _MMIO(0x48400)
5036 #define UTIL_PIN_ENABLE (1 << 31)
5038 #define UTIL_PIN_PIPE(x) ((x) << 29)
5039 #define UTIL_PIN_PIPE_MASK (3 << 29)
5040 #define UTIL_PIN_MODE_PWM (1 << 24)
5041 #define UTIL_PIN_MODE_MASK (0xf << 24)
5042 #define UTIL_PIN_POLARITY (1 << 22)
5044 /* BXT backlight register definition. */
5045 #define _BXT_BLC_PWM_CTL1 0xC8250
5046 #define BXT_BLC_PWM_ENABLE (1 << 31)
5047 #define BXT_BLC_PWM_POLARITY (1 << 29)
5048 #define _BXT_BLC_PWM_FREQ1 0xC8254
5049 #define _BXT_BLC_PWM_DUTY1 0xC8258
5051 #define _BXT_BLC_PWM_CTL2 0xC8350
5052 #define _BXT_BLC_PWM_FREQ2 0xC8354
5053 #define _BXT_BLC_PWM_DUTY2 0xC8358
5055 #define BXT_BLC_PWM_CTL(controller) _MMIO_PIPE(controller, \
5056 _BXT_BLC_PWM_CTL1, _BXT_BLC_PWM_CTL2)
5057 #define BXT_BLC_PWM_FREQ(controller) _MMIO_PIPE(controller, \
5058 _BXT_BLC_PWM_FREQ1, _BXT_BLC_PWM_FREQ2)
5059 #define BXT_BLC_PWM_DUTY(controller) _MMIO_PIPE(controller, \
5060 _BXT_BLC_PWM_DUTY1, _BXT_BLC_PWM_DUTY2)
5062 #define PCH_GTC_CTL _MMIO(0xe7000)
5063 #define PCH_GTC_ENABLE (1 << 31)
5065 /* TV port control */
5066 #define TV_CTL _MMIO(0x68000)
5067 /* Enables the TV encoder */
5068 # define TV_ENC_ENABLE (1 << 31)
5069 /* Sources the TV encoder input from pipe B instead of A. */
5070 # define TV_ENC_PIPE_SEL_SHIFT 30
5071 # define TV_ENC_PIPE_SEL_MASK (1 << 30)
5072 # define TV_ENC_PIPE_SEL(pipe) ((pipe) << 30)
5073 /* Outputs composite video (DAC A only) */
5074 # define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
5075 /* Outputs SVideo video (DAC B/C) */
5076 # define TV_ENC_OUTPUT_SVIDEO (1 << 28)
5077 /* Outputs Component video (DAC A/B/C) */
5078 # define TV_ENC_OUTPUT_COMPONENT (2 << 28)
5079 /* Outputs Composite and SVideo (DAC A/B/C) */
5080 # define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
5081 # define TV_TRILEVEL_SYNC (1 << 21)
5082 /* Enables slow sync generation (945GM only) */
5083 # define TV_SLOW_SYNC (1 << 20)
5084 /* Selects 4x oversampling for 480i and 576p */
5085 # define TV_OVERSAMPLE_4X (0 << 18)
5086 /* Selects 2x oversampling for 720p and 1080i */
5087 # define TV_OVERSAMPLE_2X (1 << 18)
5088 /* Selects no oversampling for 1080p */
5089 # define TV_OVERSAMPLE_NONE (2 << 18)
5090 /* Selects 8x oversampling */
5091 # define TV_OVERSAMPLE_8X (3 << 18)
5092 # define TV_OVERSAMPLE_MASK (3 << 18)
5093 /* Selects progressive mode rather than interlaced */
5094 # define TV_PROGRESSIVE (1 << 17)
5095 /* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
5096 # define TV_PAL_BURST (1 << 16)
5097 /* Field for setting delay of Y compared to C */
5098 # define TV_YC_SKEW_MASK (7 << 12)
5099 /* Enables a fix for 480p/576p standard definition modes on the 915GM only */
5100 # define TV_ENC_SDP_FIX (1 << 11)
5102 * Enables a fix for the 915GM only.
5104 * Not sure what it does.
5106 # define TV_ENC_C0_FIX (1 << 10)
5107 /* Bits that must be preserved by software */
5108 # define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
5109 # define TV_FUSE_STATE_MASK (3 << 4)
5110 /* Read-only state that reports all features enabled */
5111 # define TV_FUSE_STATE_ENABLED (0 << 4)
5112 /* Read-only state that reports that Macrovision is disabled in hardware*/
5113 # define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
5114 /* Read-only state that reports that TV-out is disabled in hardware. */
5115 # define TV_FUSE_STATE_DISABLED (2 << 4)
5116 /* Normal operation */
5117 # define TV_TEST_MODE_NORMAL (0 << 0)
5118 /* Encoder test pattern 1 - combo pattern */
5119 # define TV_TEST_MODE_PATTERN_1 (1 << 0)
5120 /* Encoder test pattern 2 - full screen vertical 75% color bars */
5121 # define TV_TEST_MODE_PATTERN_2 (2 << 0)
5122 /* Encoder test pattern 3 - full screen horizontal 75% color bars */
5123 # define TV_TEST_MODE_PATTERN_3 (3 << 0)
5124 /* Encoder test pattern 4 - random noise */
5125 # define TV_TEST_MODE_PATTERN_4 (4 << 0)
5126 /* Encoder test pattern 5 - linear color ramps */
5127 # define TV_TEST_MODE_PATTERN_5 (5 << 0)
5129 * This test mode forces the DACs to 50% of full output.
5131 * This is used for load detection in combination with TVDAC_SENSE_MASK
5133 # define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
5134 # define TV_TEST_MODE_MASK (7 << 0)
5136 #define TV_DAC _MMIO(0x68004)
5137 # define TV_DAC_SAVE 0x00ffff00
5139 * Reports that DAC state change logic has reported change (RO).
5141 * This gets cleared when TV_DAC_STATE_EN is cleared
5143 # define TVDAC_STATE_CHG (1 << 31)
5144 # define TVDAC_SENSE_MASK (7 << 28)
5145 /* Reports that DAC A voltage is above the detect threshold */
5146 # define TVDAC_A_SENSE (1 << 30)
5147 /* Reports that DAC B voltage is above the detect threshold */
5148 # define TVDAC_B_SENSE (1 << 29)
5149 /* Reports that DAC C voltage is above the detect threshold */
5150 # define TVDAC_C_SENSE (1 << 28)
5152 * Enables DAC state detection logic, for load-based TV detection.
5154 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
5155 * to off, for load detection to work.
5157 # define TVDAC_STATE_CHG_EN (1 << 27)
5158 /* Sets the DAC A sense value to high */
5159 # define TVDAC_A_SENSE_CTL (1 << 26)
5160 /* Sets the DAC B sense value to high */
5161 # define TVDAC_B_SENSE_CTL (1 << 25)
5162 /* Sets the DAC C sense value to high */
5163 # define TVDAC_C_SENSE_CTL (1 << 24)
5164 /* Overrides the ENC_ENABLE and DAC voltage levels */
5165 # define DAC_CTL_OVERRIDE (1 << 7)
5166 /* Sets the slew rate. Must be preserved in software */
5167 # define ENC_TVDAC_SLEW_FAST (1 << 6)
5168 # define DAC_A_1_3_V (0 << 4)
5169 # define DAC_A_1_1_V (1 << 4)
5170 # define DAC_A_0_7_V (2 << 4)
5171 # define DAC_A_MASK (3 << 4)
5172 # define DAC_B_1_3_V (0 << 2)
5173 # define DAC_B_1_1_V (1 << 2)
5174 # define DAC_B_0_7_V (2 << 2)
5175 # define DAC_B_MASK (3 << 2)
5176 # define DAC_C_1_3_V (0 << 0)
5177 # define DAC_C_1_1_V (1 << 0)
5178 # define DAC_C_0_7_V (2 << 0)
5179 # define DAC_C_MASK (3 << 0)
5182 * CSC coefficients are stored in a floating point format with 9 bits of
5183 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
5184 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
5185 * -1 (0x3) being the only legal negative value.
5187 #define TV_CSC_Y _MMIO(0x68010)
5188 # define TV_RY_MASK 0x07ff0000
5189 # define TV_RY_SHIFT 16
5190 # define TV_GY_MASK 0x00000fff
5191 # define TV_GY_SHIFT 0
5193 #define TV_CSC_Y2 _MMIO(0x68014)
5194 # define TV_BY_MASK 0x07ff0000
5195 # define TV_BY_SHIFT 16
5197 * Y attenuation for component video.
5199 * Stored in 1.9 fixed point.
5201 # define TV_AY_MASK 0x000003ff
5202 # define TV_AY_SHIFT 0
5204 #define TV_CSC_U _MMIO(0x68018)
5205 # define TV_RU_MASK 0x07ff0000
5206 # define TV_RU_SHIFT 16
5207 # define TV_GU_MASK 0x000007ff
5208 # define TV_GU_SHIFT 0
5210 #define TV_CSC_U2 _MMIO(0x6801c)
5211 # define TV_BU_MASK 0x07ff0000
5212 # define TV_BU_SHIFT 16
5214 * U attenuation for component video.
5216 * Stored in 1.9 fixed point.
5218 # define TV_AU_MASK 0x000003ff
5219 # define TV_AU_SHIFT 0
5221 #define TV_CSC_V _MMIO(0x68020)
5222 # define TV_RV_MASK 0x0fff0000
5223 # define TV_RV_SHIFT 16
5224 # define TV_GV_MASK 0x000007ff
5225 # define TV_GV_SHIFT 0
5227 #define TV_CSC_V2 _MMIO(0x68024)
5228 # define TV_BV_MASK 0x07ff0000
5229 # define TV_BV_SHIFT 16
5231 * V attenuation for component video.
5233 * Stored in 1.9 fixed point.
5235 # define TV_AV_MASK 0x000007ff
5236 # define TV_AV_SHIFT 0
5238 #define TV_CLR_KNOBS _MMIO(0x68028)
5239 /* 2s-complement brightness adjustment */
5240 # define TV_BRIGHTNESS_MASK 0xff000000
5241 # define TV_BRIGHTNESS_SHIFT 24
5242 /* Contrast adjustment, as a 2.6 unsigned floating point number */
5243 # define TV_CONTRAST_MASK 0x00ff0000
5244 # define TV_CONTRAST_SHIFT 16
5245 /* Saturation adjustment, as a 2.6 unsigned floating point number */
5246 # define TV_SATURATION_MASK 0x0000ff00
5247 # define TV_SATURATION_SHIFT 8
5248 /* Hue adjustment, as an integer phase angle in degrees */
5249 # define TV_HUE_MASK 0x000000ff
5250 # define TV_HUE_SHIFT 0
5252 #define TV_CLR_LEVEL _MMIO(0x6802c)
5253 /* Controls the DAC level for black */
5254 # define TV_BLACK_LEVEL_MASK 0x01ff0000
5255 # define TV_BLACK_LEVEL_SHIFT 16
5256 /* Controls the DAC level for blanking */
5257 # define TV_BLANK_LEVEL_MASK 0x000001ff
5258 # define TV_BLANK_LEVEL_SHIFT 0
5260 #define TV_H_CTL_1 _MMIO(0x68030)
5261 /* Number of pixels in the hsync. */
5262 # define TV_HSYNC_END_MASK 0x1fff0000
5263 # define TV_HSYNC_END_SHIFT 16
5264 /* Total number of pixels minus one in the line (display and blanking). */
5265 # define TV_HTOTAL_MASK 0x00001fff
5266 # define TV_HTOTAL_SHIFT 0
5268 #define TV_H_CTL_2 _MMIO(0x68034)
5269 /* Enables the colorburst (needed for non-component color) */
5270 # define TV_BURST_ENA (1 << 31)
5271 /* Offset of the colorburst from the start of hsync, in pixels minus one. */
5272 # define TV_HBURST_START_SHIFT 16
5273 # define TV_HBURST_START_MASK 0x1fff0000
5274 /* Length of the colorburst */
5275 # define TV_HBURST_LEN_SHIFT 0
5276 # define TV_HBURST_LEN_MASK 0x0001fff
5278 #define TV_H_CTL_3 _MMIO(0x68038)
5279 /* End of hblank, measured in pixels minus one from start of hsync */
5280 # define TV_HBLANK_END_SHIFT 16
5281 # define TV_HBLANK_END_MASK 0x1fff0000
5282 /* Start of hblank, measured in pixels minus one from start of hsync */
5283 # define TV_HBLANK_START_SHIFT 0
5284 # define TV_HBLANK_START_MASK 0x0001fff
5286 #define TV_V_CTL_1 _MMIO(0x6803c)
5288 # define TV_NBR_END_SHIFT 16
5289 # define TV_NBR_END_MASK 0x07ff0000
5291 # define TV_VI_END_F1_SHIFT 8
5292 # define TV_VI_END_F1_MASK 0x00003f00
5294 # define TV_VI_END_F2_SHIFT 0
5295 # define TV_VI_END_F2_MASK 0x0000003f
5297 #define TV_V_CTL_2 _MMIO(0x68040)
5298 /* Length of vsync, in half lines */
5299 # define TV_VSYNC_LEN_MASK 0x07ff0000
5300 # define TV_VSYNC_LEN_SHIFT 16
5301 /* Offset of the start of vsync in field 1, measured in one less than the
5302 * number of half lines.
5304 # define TV_VSYNC_START_F1_MASK 0x00007f00
5305 # define TV_VSYNC_START_F1_SHIFT 8
5307 * Offset of the start of vsync in field 2, measured in one less than the
5308 * number of half lines.
5310 # define TV_VSYNC_START_F2_MASK 0x0000007f
5311 # define TV_VSYNC_START_F2_SHIFT 0
5313 #define TV_V_CTL_3 _MMIO(0x68044)
5314 /* Enables generation of the equalization signal */
5315 # define TV_EQUAL_ENA (1 << 31)
5316 /* Length of vsync, in half lines */
5317 # define TV_VEQ_LEN_MASK 0x007f0000
5318 # define TV_VEQ_LEN_SHIFT 16
5319 /* Offset of the start of equalization in field 1, measured in one less than
5320 * the number of half lines.
5322 # define TV_VEQ_START_F1_MASK 0x0007f00
5323 # define TV_VEQ_START_F1_SHIFT 8
5325 * Offset of the start of equalization in field 2, measured in one less than
5326 * the number of half lines.
5328 # define TV_VEQ_START_F2_MASK 0x000007f
5329 # define TV_VEQ_START_F2_SHIFT 0
5331 #define TV_V_CTL_4 _MMIO(0x68048)
5333 * Offset to start of vertical colorburst, measured in one less than the
5334 * number of lines from vertical start.
5336 # define TV_VBURST_START_F1_MASK 0x003f0000
5337 # define TV_VBURST_START_F1_SHIFT 16
5339 * Offset to the end of vertical colorburst, measured in one less than the
5340 * number of lines from the start of NBR.
5342 # define TV_VBURST_END_F1_MASK 0x000000ff
5343 # define TV_VBURST_END_F1_SHIFT 0
5345 #define TV_V_CTL_5 _MMIO(0x6804c)
5347 * Offset to start of vertical colorburst, measured in one less than the
5348 * number of lines from vertical start.
5350 # define TV_VBURST_START_F2_MASK 0x003f0000
5351 # define TV_VBURST_START_F2_SHIFT 16
5353 * Offset to the end of vertical colorburst, measured in one less than the
5354 * number of lines from the start of NBR.
5356 # define TV_VBURST_END_F2_MASK 0x000000ff
5357 # define TV_VBURST_END_F2_SHIFT 0
5359 #define TV_V_CTL_6 _MMIO(0x68050)
5361 * Offset to start of vertical colorburst, measured in one less than the
5362 * number of lines from vertical start.
5364 # define TV_VBURST_START_F3_MASK 0x003f0000
5365 # define TV_VBURST_START_F3_SHIFT 16
5367 * Offset to the end of vertical colorburst, measured in one less than the
5368 * number of lines from the start of NBR.
5370 # define TV_VBURST_END_F3_MASK 0x000000ff
5371 # define TV_VBURST_END_F3_SHIFT 0
5373 #define TV_V_CTL_7 _MMIO(0x68054)
5375 * Offset to start of vertical colorburst, measured in one less than the
5376 * number of lines from vertical start.
5378 # define TV_VBURST_START_F4_MASK 0x003f0000
5379 # define TV_VBURST_START_F4_SHIFT 16
5381 * Offset to the end of vertical colorburst, measured in one less than the
5382 * number of lines from the start of NBR.
5384 # define TV_VBURST_END_F4_MASK 0x000000ff
5385 # define TV_VBURST_END_F4_SHIFT 0
5387 #define TV_SC_CTL_1 _MMIO(0x68060)
5388 /* Turns on the first subcarrier phase generation DDA */
5389 # define TV_SC_DDA1_EN (1 << 31)
5390 /* Turns on the first subcarrier phase generation DDA */
5391 # define TV_SC_DDA2_EN (1 << 30)
5392 /* Turns on the first subcarrier phase generation DDA */
5393 # define TV_SC_DDA3_EN (1 << 29)
5394 /* Sets the subcarrier DDA to reset frequency every other field */
5395 # define TV_SC_RESET_EVERY_2 (0 << 24)
5396 /* Sets the subcarrier DDA to reset frequency every fourth field */
5397 # define TV_SC_RESET_EVERY_4 (1 << 24)
5398 /* Sets the subcarrier DDA to reset frequency every eighth field */
5399 # define TV_SC_RESET_EVERY_8 (2 << 24)
5400 /* Sets the subcarrier DDA to never reset the frequency */
5401 # define TV_SC_RESET_NEVER (3 << 24)
5402 /* Sets the peak amplitude of the colorburst.*/
5403 # define TV_BURST_LEVEL_MASK 0x00ff0000
5404 # define TV_BURST_LEVEL_SHIFT 16
5405 /* Sets the increment of the first subcarrier phase generation DDA */
5406 # define TV_SCDDA1_INC_MASK 0x00000fff
5407 # define TV_SCDDA1_INC_SHIFT 0
5409 #define TV_SC_CTL_2 _MMIO(0x68064)
5410 /* Sets the rollover for the second subcarrier phase generation DDA */
5411 # define TV_SCDDA2_SIZE_MASK 0x7fff0000
5412 # define TV_SCDDA2_SIZE_SHIFT 16
5413 /* Sets the increent of the second subcarrier phase generation DDA */
5414 # define TV_SCDDA2_INC_MASK 0x00007fff
5415 # define TV_SCDDA2_INC_SHIFT 0
5417 #define TV_SC_CTL_3 _MMIO(0x68068)
5418 /* Sets the rollover for the third subcarrier phase generation DDA */
5419 # define TV_SCDDA3_SIZE_MASK 0x7fff0000
5420 # define TV_SCDDA3_SIZE_SHIFT 16
5421 /* Sets the increent of the third subcarrier phase generation DDA */
5422 # define TV_SCDDA3_INC_MASK 0x00007fff
5423 # define TV_SCDDA3_INC_SHIFT 0
5425 #define TV_WIN_POS _MMIO(0x68070)
5426 /* X coordinate of the display from the start of horizontal active */
5427 # define TV_XPOS_MASK 0x1fff0000
5428 # define TV_XPOS_SHIFT 16
5429 /* Y coordinate of the display from the start of vertical active (NBR) */
5430 # define TV_YPOS_MASK 0x00000fff
5431 # define TV_YPOS_SHIFT 0
5433 #define TV_WIN_SIZE _MMIO(0x68074)
5434 /* Horizontal size of the display window, measured in pixels*/
5435 # define TV_XSIZE_MASK 0x1fff0000
5436 # define TV_XSIZE_SHIFT 16
5438 * Vertical size of the display window, measured in pixels.
5440 * Must be even for interlaced modes.
5442 # define TV_YSIZE_MASK 0x00000fff
5443 # define TV_YSIZE_SHIFT 0
5445 #define TV_FILTER_CTL_1 _MMIO(0x68080)
5447 * Enables automatic scaling calculation.
5449 * If set, the rest of the registers are ignored, and the calculated values can
5450 * be read back from the register.
5452 # define TV_AUTO_SCALE (1 << 31)
5454 * Disables the vertical filter.
5456 * This is required on modes more than 1024 pixels wide */
5457 # define TV_V_FILTER_BYPASS (1 << 29)
5458 /* Enables adaptive vertical filtering */
5459 # define TV_VADAPT (1 << 28)
5460 # define TV_VADAPT_MODE_MASK (3 << 26)
5461 /* Selects the least adaptive vertical filtering mode */
5462 # define TV_VADAPT_MODE_LEAST (0 << 26)
5463 /* Selects the moderately adaptive vertical filtering mode */
5464 # define TV_VADAPT_MODE_MODERATE (1 << 26)
5465 /* Selects the most adaptive vertical filtering mode */
5466 # define TV_VADAPT_MODE_MOST (3 << 26)
5468 * Sets the horizontal scaling factor.
5470 * This should be the fractional part of the horizontal scaling factor divided
5471 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
5473 * (src width - 1) / ((oversample * dest width) - 1)
5475 # define TV_HSCALE_FRAC_MASK 0x00003fff
5476 # define TV_HSCALE_FRAC_SHIFT 0
5478 #define TV_FILTER_CTL_2 _MMIO(0x68084)
5480 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
5482 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
5484 # define TV_VSCALE_INT_MASK 0x00038000
5485 # define TV_VSCALE_INT_SHIFT 15
5487 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
5489 * \sa TV_VSCALE_INT_MASK
5491 # define TV_VSCALE_FRAC_MASK 0x00007fff
5492 # define TV_VSCALE_FRAC_SHIFT 0
5494 #define TV_FILTER_CTL_3 _MMIO(0x68088)
5496 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
5498 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
5500 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
5502 # define TV_VSCALE_IP_INT_MASK 0x00038000
5503 # define TV_VSCALE_IP_INT_SHIFT 15
5505 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
5507 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
5509 * \sa TV_VSCALE_IP_INT_MASK
5511 # define TV_VSCALE_IP_FRAC_MASK 0x00007fff
5512 # define TV_VSCALE_IP_FRAC_SHIFT 0
5514 #define TV_CC_CONTROL _MMIO(0x68090)
5515 # define TV_CC_ENABLE (1 << 31)
5517 * Specifies which field to send the CC data in.
5519 * CC data is usually sent in field 0.
5521 # define TV_CC_FID_MASK (1 << 27)
5522 # define TV_CC_FID_SHIFT 27
5523 /* Sets the horizontal position of the CC data. Usually 135. */
5524 # define TV_CC_HOFF_MASK 0x03ff0000
5525 # define TV_CC_HOFF_SHIFT 16
5526 /* Sets the vertical position of the CC data. Usually 21 */
5527 # define TV_CC_LINE_MASK 0x0000003f
5528 # define TV_CC_LINE_SHIFT 0
5530 #define TV_CC_DATA _MMIO(0x68094)
5531 # define TV_CC_RDY (1 << 31)
5532 /* Second word of CC data to be transmitted. */
5533 # define TV_CC_DATA_2_MASK 0x007f0000
5534 # define TV_CC_DATA_2_SHIFT 16
5535 /* First word of CC data to be transmitted. */
5536 # define TV_CC_DATA_1_MASK 0x0000007f
5537 # define TV_CC_DATA_1_SHIFT 0
5539 #define TV_H_LUMA(i) _MMIO(0x68100 + (i) * 4) /* 60 registers */
5540 #define TV_H_CHROMA(i) _MMIO(0x68200 + (i) * 4) /* 60 registers */
5541 #define TV_V_LUMA(i) _MMIO(0x68300 + (i) * 4) /* 43 registers */
5542 #define TV_V_CHROMA(i) _MMIO(0x68400 + (i) * 4) /* 43 registers */
5545 #define DP_A _MMIO(0x64000) /* eDP */
5546 #define DP_B _MMIO(0x64100)
5547 #define DP_C _MMIO(0x64200)
5548 #define DP_D _MMIO(0x64300)
5550 #define VLV_DP_B _MMIO(VLV_DISPLAY_BASE + 0x64100)
5551 #define VLV_DP_C _MMIO(VLV_DISPLAY_BASE + 0x64200)
5552 #define CHV_DP_D _MMIO(VLV_DISPLAY_BASE + 0x64300)
5554 #define DP_PORT_EN (1 << 31)
5555 #define DP_PIPE_SEL_SHIFT 30
5556 #define DP_PIPE_SEL_MASK (1 << 30)
5557 #define DP_PIPE_SEL(pipe) ((pipe) << 30)
5558 #define DP_PIPE_SEL_SHIFT_IVB 29
5559 #define DP_PIPE_SEL_MASK_IVB (3 << 29)
5560 #define DP_PIPE_SEL_IVB(pipe) ((pipe) << 29)
5561 #define DP_PIPE_SEL_SHIFT_CHV 16
5562 #define DP_PIPE_SEL_MASK_CHV (3 << 16)
5563 #define DP_PIPE_SEL_CHV(pipe) ((pipe) << 16)
5565 /* Link training mode - select a suitable mode for each stage */
5566 #define DP_LINK_TRAIN_PAT_1 (0 << 28)
5567 #define DP_LINK_TRAIN_PAT_2 (1 << 28)
5568 #define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
5569 #define DP_LINK_TRAIN_OFF (3 << 28)
5570 #define DP_LINK_TRAIN_MASK (3 << 28)
5571 #define DP_LINK_TRAIN_SHIFT 28
5573 /* CPT Link training mode */
5574 #define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
5575 #define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
5576 #define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
5577 #define DP_LINK_TRAIN_OFF_CPT (3 << 8)
5578 #define DP_LINK_TRAIN_MASK_CPT (7 << 8)
5579 #define DP_LINK_TRAIN_SHIFT_CPT 8
5581 /* Signal voltages. These are mostly controlled by the other end */
5582 #define DP_VOLTAGE_0_4 (0 << 25)
5583 #define DP_VOLTAGE_0_6 (1 << 25)
5584 #define DP_VOLTAGE_0_8 (2 << 25)
5585 #define DP_VOLTAGE_1_2 (3 << 25)
5586 #define DP_VOLTAGE_MASK (7 << 25)
5587 #define DP_VOLTAGE_SHIFT 25
5589 /* Signal pre-emphasis levels, like voltages, the other end tells us what
5592 #define DP_PRE_EMPHASIS_0 (0 << 22)
5593 #define DP_PRE_EMPHASIS_3_5 (1 << 22)
5594 #define DP_PRE_EMPHASIS_6 (2 << 22)
5595 #define DP_PRE_EMPHASIS_9_5 (3 << 22)
5596 #define DP_PRE_EMPHASIS_MASK (7 << 22)
5597 #define DP_PRE_EMPHASIS_SHIFT 22
5599 /* How many wires to use. I guess 3 was too hard */
5600 #define DP_PORT_WIDTH(width) (((width) - 1) << 19)
5601 #define DP_PORT_WIDTH_MASK (7 << 19)
5602 #define DP_PORT_WIDTH_SHIFT 19
5604 /* Mystic DPCD version 1.1 special mode */
5605 #define DP_ENHANCED_FRAMING (1 << 18)
5608 #define DP_PLL_FREQ_270MHZ (0 << 16)
5609 #define DP_PLL_FREQ_162MHZ (1 << 16)
5610 #define DP_PLL_FREQ_MASK (3 << 16)
5612 /* locked once port is enabled */
5613 #define DP_PORT_REVERSAL (1 << 15)
5616 #define DP_PLL_ENABLE (1 << 14)
5618 /* sends the clock on lane 15 of the PEG for debug */
5619 #define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
5621 #define DP_SCRAMBLING_DISABLE (1 << 12)
5622 #define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
5624 /* limit RGB values to avoid confusing TVs */
5625 #define DP_COLOR_RANGE_16_235 (1 << 8)
5627 /* Turn on the audio link */
5628 #define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
5630 /* vs and hs sync polarity */
5631 #define DP_SYNC_VS_HIGH (1 << 4)
5632 #define DP_SYNC_HS_HIGH (1 << 3)
5635 #define DP_DETECTED (1 << 2)
5637 /* The aux channel provides a way to talk to the
5638 * signal sink for DDC etc. Max packet size supported
5639 * is 20 bytes in each direction, hence the 5 fixed
5642 #define _DPA_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64010)
5643 #define _DPA_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64014)
5644 #define _DPA_AUX_CH_DATA2 (DISPLAY_MMIO_BASE(dev_priv) + 0x64018)
5645 #define _DPA_AUX_CH_DATA3 (DISPLAY_MMIO_BASE(dev_priv) + 0x6401c)
5646 #define _DPA_AUX_CH_DATA4 (DISPLAY_MMIO_BASE(dev_priv) + 0x64020)
5647 #define _DPA_AUX_CH_DATA5 (DISPLAY_MMIO_BASE(dev_priv) + 0x64024)
5649 #define _DPB_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64110)
5650 #define _DPB_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64114)
5651 #define _DPB_AUX_CH_DATA2 (DISPLAY_MMIO_BASE(dev_priv) + 0x64118)
5652 #define _DPB_AUX_CH_DATA3 (DISPLAY_MMIO_BASE(dev_priv) + 0x6411c)
5653 #define _DPB_AUX_CH_DATA4 (DISPLAY_MMIO_BASE(dev_priv) + 0x64120)
5654 #define _DPB_AUX_CH_DATA5 (DISPLAY_MMIO_BASE(dev_priv) + 0x64124)
5656 #define _DPC_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64210)
5657 #define _DPC_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64214)
5658 #define _DPC_AUX_CH_DATA2 (DISPLAY_MMIO_BASE(dev_priv) + 0x64218)
5659 #define _DPC_AUX_CH_DATA3 (DISPLAY_MMIO_BASE(dev_priv) + 0x6421c)
5660 #define _DPC_AUX_CH_DATA4 (DISPLAY_MMIO_BASE(dev_priv) + 0x64220)
5661 #define _DPC_AUX_CH_DATA5 (DISPLAY_MMIO_BASE(dev_priv) + 0x64224)
5663 #define _DPD_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64310)
5664 #define _DPD_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64314)
5665 #define _DPD_AUX_CH_DATA2 (DISPLAY_MMIO_BASE(dev_priv) + 0x64318)
5666 #define _DPD_AUX_CH_DATA3 (DISPLAY_MMIO_BASE(dev_priv) + 0x6431c)
5667 #define _DPD_AUX_CH_DATA4 (DISPLAY_MMIO_BASE(dev_priv) + 0x64320)
5668 #define _DPD_AUX_CH_DATA5 (DISPLAY_MMIO_BASE(dev_priv) + 0x64324)
5670 #define _DPE_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64410)
5671 #define _DPE_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64414)
5672 #define _DPE_AUX_CH_DATA2 (DISPLAY_MMIO_BASE(dev_priv) + 0x64418)
5673 #define _DPE_AUX_CH_DATA3 (DISPLAY_MMIO_BASE(dev_priv) + 0x6441c)
5674 #define _DPE_AUX_CH_DATA4 (DISPLAY_MMIO_BASE(dev_priv) + 0x64420)
5675 #define _DPE_AUX_CH_DATA5 (DISPLAY_MMIO_BASE(dev_priv) + 0x64424)
5677 #define _DPF_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64510)
5678 #define _DPF_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64514)
5679 #define _DPF_AUX_CH_DATA2 (DISPLAY_MMIO_BASE(dev_priv) + 0x64518)
5680 #define _DPF_AUX_CH_DATA3 (DISPLAY_MMIO_BASE(dev_priv) + 0x6451c)
5681 #define _DPF_AUX_CH_DATA4 (DISPLAY_MMIO_BASE(dev_priv) + 0x64520)
5682 #define _DPF_AUX_CH_DATA5 (DISPLAY_MMIO_BASE(dev_priv) + 0x64524)
5684 #define DP_AUX_CH_CTL(aux_ch) _MMIO_PORT(aux_ch, _DPA_AUX_CH_CTL, _DPB_AUX_CH_CTL)
5685 #define DP_AUX_CH_DATA(aux_ch, i) _MMIO(_PORT(aux_ch, _DPA_AUX_CH_DATA1, _DPB_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
5687 #define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
5688 #define DP_AUX_CH_CTL_DONE (1 << 30)
5689 #define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
5690 #define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
5691 #define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
5692 #define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
5693 #define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
5694 #define DP_AUX_CH_CTL_TIME_OUT_MAX (3 << 26) /* Varies per platform */
5695 #define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
5696 #define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
5697 #define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
5698 #define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
5699 #define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
5700 #define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
5701 #define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
5702 #define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
5703 #define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
5704 #define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
5705 #define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
5706 #define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
5707 #define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
5708 #define DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL (1 << 14)
5709 #define DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL (1 << 13)
5710 #define DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL (1 << 12)
5711 #define DP_AUX_CH_CTL_TBT_IO (1 << 11)
5712 #define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (0x1f << 5)
5713 #define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5)
5714 #define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1)
5717 * Computing GMCH M and N values for the Display Port link
5719 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
5721 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
5723 * The GMCH value is used internally
5725 * bytes_per_pixel is the number of bytes coming out of the plane,
5726 * which is after the LUTs, so we want the bytes for our color format.
5727 * For our current usage, this is always 3, one byte for R, G and B.
5729 #define _PIPEA_DATA_M_G4X 0x70050
5730 #define _PIPEB_DATA_M_G4X 0x71050
5732 /* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
5733 #define TU_SIZE(x) (((x) - 1) << 25) /* default size 64 */
5734 #define TU_SIZE_SHIFT 25
5735 #define TU_SIZE_MASK (0x3f << 25)
5737 #define DATA_LINK_M_N_MASK (0xffffff)
5738 #define DATA_LINK_N_MAX (0x800000)
5740 #define _PIPEA_DATA_N_G4X 0x70054
5741 #define _PIPEB_DATA_N_G4X 0x71054
5742 #define PIPE_GMCH_DATA_N_MASK (0xffffff)
5745 * Computing Link M and N values for the Display Port link
5747 * Link M / N = pixel_clock / ls_clk
5749 * (the DP spec calls pixel_clock the 'strm_clk')
5751 * The Link value is transmitted in the Main Stream
5752 * Attributes and VB-ID.
5755 #define _PIPEA_LINK_M_G4X 0x70060
5756 #define _PIPEB_LINK_M_G4X 0x71060
5757 #define PIPEA_DP_LINK_M_MASK (0xffffff)
5759 #define _PIPEA_LINK_N_G4X 0x70064
5760 #define _PIPEB_LINK_N_G4X 0x71064
5761 #define PIPEA_DP_LINK_N_MASK (0xffffff)
5763 #define PIPE_DATA_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
5764 #define PIPE_DATA_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
5765 #define PIPE_LINK_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
5766 #define PIPE_LINK_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
5768 /* Display & cursor control */
5771 #define _PIPEADSL 0x70000
5772 #define DSL_LINEMASK_GEN2 0x00000fff
5773 #define DSL_LINEMASK_GEN3 0x00001fff
5774 #define _PIPEACONF 0x70008
5775 #define PIPECONF_ENABLE (1 << 31)
5776 #define PIPECONF_DISABLE 0
5777 #define PIPECONF_DOUBLE_WIDE (1 << 30)
5778 #define I965_PIPECONF_ACTIVE (1 << 30)
5779 #define PIPECONF_DSI_PLL_LOCKED (1 << 29) /* vlv & pipe A only */
5780 #define PIPECONF_FRAME_START_DELAY_MASK (3 << 27)
5781 #define PIPECONF_SINGLE_WIDE 0
5782 #define PIPECONF_PIPE_UNLOCKED 0
5783 #define PIPECONF_PIPE_LOCKED (1 << 25)
5784 #define PIPECONF_FORCE_BORDER (1 << 25)
5785 #define PIPECONF_GAMMA_MODE_MASK_I9XX (1 << 24) /* gmch */
5786 #define PIPECONF_GAMMA_MODE_MASK_ILK (3 << 24) /* ilk-ivb */
5787 #define PIPECONF_GAMMA_MODE_8BIT (0 << 24) /* gmch,ilk-ivb */
5788 #define PIPECONF_GAMMA_MODE_10BIT (1 << 24) /* gmch,ilk-ivb */
5789 #define PIPECONF_GAMMA_MODE_12BIT (2 << 24) /* ilk-ivb */
5790 #define PIPECONF_GAMMA_MODE_SPLIT (3 << 24) /* ivb */
5791 #define PIPECONF_GAMMA_MODE(x) ((x) << 24) /* pass in GAMMA_MODE_MODE_* */
5792 #define PIPECONF_GAMMA_MODE_SHIFT 24
5793 #define PIPECONF_INTERLACE_MASK (7 << 21)
5794 #define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
5795 /* Note that pre-gen3 does not support interlaced display directly. Panel
5796 * fitting must be disabled on pre-ilk for interlaced. */
5797 #define PIPECONF_PROGRESSIVE (0 << 21)
5798 #define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
5799 #define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
5800 #define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
5801 #define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
5802 /* Ironlake and later have a complete new set of values for interlaced. PFIT
5803 * means panel fitter required, PF means progressive fetch, DBL means power
5804 * saving pixel doubling. */
5805 #define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
5806 #define PIPECONF_INTERLACED_ILK (3 << 21)
5807 #define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
5808 #define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
5809 #define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
5810 #define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
5811 #define PIPECONF_CXSR_DOWNCLOCK (1 << 16)
5812 #define PIPECONF_EDP_RR_MODE_SWITCH_VLV (1 << 14)
5813 #define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
5814 #define PIPECONF_OUTPUT_COLORSPACE_MASK (3 << 11) /* ilk-ivb */
5815 #define PIPECONF_OUTPUT_COLORSPACE_RGB (0 << 11) /* ilk-ivb */
5816 #define PIPECONF_OUTPUT_COLORSPACE_YUV601 (1 << 11) /* ilk-ivb */
5817 #define PIPECONF_OUTPUT_COLORSPACE_YUV709 (2 << 11) /* ilk-ivb */
5818 #define PIPECONF_OUTPUT_COLORSPACE_YUV_HSW (1 << 11) /* hsw only */
5819 #define PIPECONF_BPC_MASK (0x7 << 5)
5820 #define PIPECONF_8BPC (0 << 5)
5821 #define PIPECONF_10BPC (1 << 5)
5822 #define PIPECONF_6BPC (2 << 5)
5823 #define PIPECONF_12BPC (3 << 5)
5824 #define PIPECONF_DITHER_EN (1 << 4)
5825 #define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
5826 #define PIPECONF_DITHER_TYPE_SP (0 << 2)
5827 #define PIPECONF_DITHER_TYPE_ST1 (1 << 2)
5828 #define PIPECONF_DITHER_TYPE_ST2 (2 << 2)
5829 #define PIPECONF_DITHER_TYPE_TEMP (3 << 2)
5830 #define _PIPEASTAT 0x70024
5831 #define PIPE_FIFO_UNDERRUN_STATUS (1UL << 31)
5832 #define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL << 30)
5833 #define PIPE_CRC_ERROR_ENABLE (1UL << 29)
5834 #define PIPE_CRC_DONE_ENABLE (1UL << 28)
5835 #define PERF_COUNTER2_INTERRUPT_EN (1UL << 27)
5836 #define PIPE_GMBUS_EVENT_ENABLE (1UL << 27)
5837 #define PLANE_FLIP_DONE_INT_EN_VLV (1UL << 26)
5838 #define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL << 26)
5839 #define PIPE_VSYNC_INTERRUPT_ENABLE (1UL << 25)
5840 #define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL << 24)
5841 #define PIPE_DPST_EVENT_ENABLE (1UL << 23)
5842 #define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL << 22)
5843 #define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL << 22)
5844 #define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL << 21)
5845 #define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL << 20)
5846 #define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL << 19)
5847 #define PERF_COUNTER_INTERRUPT_EN (1UL << 19)
5848 #define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL << 18) /* pre-965 */
5849 #define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL << 18) /* 965 or later */
5850 #define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL << 17)
5851 #define PIPE_VBLANK_INTERRUPT_ENABLE (1UL << 17)
5852 #define PIPEA_HBLANK_INT_EN_VLV (1UL << 16)
5853 #define PIPE_OVERLAY_UPDATED_ENABLE (1UL << 16)
5854 #define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL << 15)
5855 #define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL << 14)
5856 #define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL << 13)
5857 #define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL << 12)
5858 #define PERF_COUNTER2_INTERRUPT_STATUS (1UL << 11)
5859 #define PIPE_GMBUS_INTERRUPT_STATUS (1UL << 11)
5860 #define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL << 10)
5861 #define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL << 10)
5862 #define PIPE_VSYNC_INTERRUPT_STATUS (1UL << 9)
5863 #define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL << 8)
5864 #define PIPE_DPST_EVENT_STATUS (1UL << 7)
5865 #define PIPE_A_PSR_STATUS_VLV (1UL << 6)
5866 #define PIPE_LEGACY_BLC_EVENT_STATUS (1UL << 6)
5867 #define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL << 5)
5868 #define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL << 4)
5869 #define PIPE_B_PSR_STATUS_VLV (1UL << 3)
5870 #define PERF_COUNTER_INTERRUPT_STATUS (1UL << 3)
5871 #define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL << 2) /* pre-965 */
5872 #define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL << 2) /* 965 or later */
5873 #define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL << 1)
5874 #define PIPE_VBLANK_INTERRUPT_STATUS (1UL << 1)
5875 #define PIPE_HBLANK_INT_STATUS (1UL << 0)
5876 #define PIPE_OVERLAY_UPDATED_STATUS (1UL << 0)
5878 #define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
5879 #define PIPESTAT_INT_STATUS_MASK 0x0000ffff
5881 #define PIPE_A_OFFSET 0x70000
5882 #define PIPE_B_OFFSET 0x71000
5883 #define PIPE_C_OFFSET 0x72000
5884 #define PIPE_D_OFFSET 0x73000
5885 #define CHV_PIPE_C_OFFSET 0x74000
5887 * There's actually no pipe EDP. Some pipe registers have
5888 * simply shifted from the pipe to the transcoder, while
5889 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
5890 * to access such registers in transcoder EDP.
5892 #define PIPE_EDP_OFFSET 0x7f000
5894 /* ICL DSI 0 and 1 */
5895 #define PIPE_DSI0_OFFSET 0x7b000
5896 #define PIPE_DSI1_OFFSET 0x7b800
5898 #define PIPECONF(pipe) _MMIO_PIPE2(pipe, _PIPEACONF)
5899 #define PIPEDSL(pipe) _MMIO_PIPE2(pipe, _PIPEADSL)
5900 #define PIPEFRAME(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEHIGH)
5901 #define PIPEFRAMEPIXEL(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEPIXEL)
5902 #define PIPESTAT(pipe) _MMIO_PIPE2(pipe, _PIPEASTAT)
5904 #define _PIPEAGCMAX 0x70010
5905 #define _PIPEBGCMAX 0x71010
5906 #define PIPEGCMAX_RGB_MASK REG_GENMASK(15, 0)
5907 #define PIPEGCMAX(pipe, i) _MMIO_PIPE2(pipe, _PIPEAGCMAX + (i) * 4)
5909 #define _PIPE_MISC_A 0x70030
5910 #define _PIPE_MISC_B 0x71030
5911 #define PIPEMISC_YUV420_ENABLE (1 << 27) /* glk+ */
5912 #define PIPEMISC_YUV420_MODE_FULL_BLEND (1 << 26) /* glk+ */
5913 #define PIPEMISC_HDR_MODE_PRECISION (1 << 23) /* icl+ */
5914 #define PIPEMISC_OUTPUT_COLORSPACE_YUV (1 << 11)
5915 #define PIPEMISC_DITHER_BPC_MASK (7 << 5)
5916 #define PIPEMISC_DITHER_8_BPC (0 << 5)
5917 #define PIPEMISC_DITHER_10_BPC (1 << 5)
5918 #define PIPEMISC_DITHER_6_BPC (2 << 5)
5919 #define PIPEMISC_DITHER_12_BPC (3 << 5)
5920 #define PIPEMISC_DITHER_ENABLE (1 << 4)
5921 #define PIPEMISC_DITHER_TYPE_MASK (3 << 2)
5922 #define PIPEMISC_DITHER_TYPE_SP (0 << 2)
5923 #define PIPEMISC(pipe) _MMIO_PIPE2(pipe, _PIPE_MISC_A)
5925 /* Skylake+ pipe bottom (background) color */
5926 #define _SKL_BOTTOM_COLOR_A 0x70034
5927 #define SKL_BOTTOM_COLOR_GAMMA_ENABLE (1 << 31)
5928 #define SKL_BOTTOM_COLOR_CSC_ENABLE (1 << 30)
5929 #define SKL_BOTTOM_COLOR(pipe) _MMIO_PIPE2(pipe, _SKL_BOTTOM_COLOR_A)
5931 #define VLV_DPFLIPSTAT _MMIO(VLV_DISPLAY_BASE + 0x70028)
5932 #define PIPEB_LINE_COMPARE_INT_EN (1 << 29)
5933 #define PIPEB_HLINE_INT_EN (1 << 28)
5934 #define PIPEB_VBLANK_INT_EN (1 << 27)
5935 #define SPRITED_FLIP_DONE_INT_EN (1 << 26)
5936 #define SPRITEC_FLIP_DONE_INT_EN (1 << 25)
5937 #define PLANEB_FLIP_DONE_INT_EN (1 << 24)
5938 #define PIPE_PSR_INT_EN (1 << 22)
5939 #define PIPEA_LINE_COMPARE_INT_EN (1 << 21)
5940 #define PIPEA_HLINE_INT_EN (1 << 20)
5941 #define PIPEA_VBLANK_INT_EN (1 << 19)
5942 #define SPRITEB_FLIP_DONE_INT_EN (1 << 18)
5943 #define SPRITEA_FLIP_DONE_INT_EN (1 << 17)
5944 #define PLANEA_FLIPDONE_INT_EN (1 << 16)
5945 #define PIPEC_LINE_COMPARE_INT_EN (1 << 13)
5946 #define PIPEC_HLINE_INT_EN (1 << 12)
5947 #define PIPEC_VBLANK_INT_EN (1 << 11)
5948 #define SPRITEF_FLIPDONE_INT_EN (1 << 10)
5949 #define SPRITEE_FLIPDONE_INT_EN (1 << 9)
5950 #define PLANEC_FLIPDONE_INT_EN (1 << 8)
5952 #define DPINVGTT _MMIO(VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
5953 #define SPRITEF_INVALID_GTT_INT_EN (1 << 27)
5954 #define SPRITEE_INVALID_GTT_INT_EN (1 << 26)
5955 #define PLANEC_INVALID_GTT_INT_EN (1 << 25)
5956 #define CURSORC_INVALID_GTT_INT_EN (1 << 24)
5957 #define CURSORB_INVALID_GTT_INT_EN (1 << 23)
5958 #define CURSORA_INVALID_GTT_INT_EN (1 << 22)
5959 #define SPRITED_INVALID_GTT_INT_EN (1 << 21)
5960 #define SPRITEC_INVALID_GTT_INT_EN (1 << 20)
5961 #define PLANEB_INVALID_GTT_INT_EN (1 << 19)
5962 #define SPRITEB_INVALID_GTT_INT_EN (1 << 18)
5963 #define SPRITEA_INVALID_GTT_INT_EN (1 << 17)
5964 #define PLANEA_INVALID_GTT_INT_EN (1 << 16)
5965 #define DPINVGTT_EN_MASK 0xff0000
5966 #define DPINVGTT_EN_MASK_CHV 0xfff0000
5967 #define SPRITEF_INVALID_GTT_STATUS (1 << 11)
5968 #define SPRITEE_INVALID_GTT_STATUS (1 << 10)
5969 #define PLANEC_INVALID_GTT_STATUS (1 << 9)
5970 #define CURSORC_INVALID_GTT_STATUS (1 << 8)
5971 #define CURSORB_INVALID_GTT_STATUS (1 << 7)
5972 #define CURSORA_INVALID_GTT_STATUS (1 << 6)
5973 #define SPRITED_INVALID_GTT_STATUS (1 << 5)
5974 #define SPRITEC_INVALID_GTT_STATUS (1 << 4)
5975 #define PLANEB_INVALID_GTT_STATUS (1 << 3)
5976 #define SPRITEB_INVALID_GTT_STATUS (1 << 2)
5977 #define SPRITEA_INVALID_GTT_STATUS (1 << 1)
5978 #define PLANEA_INVALID_GTT_STATUS (1 << 0)
5979 #define DPINVGTT_STATUS_MASK 0xff
5980 #define DPINVGTT_STATUS_MASK_CHV 0xfff
5982 #define DSPARB _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70030)
5983 #define DSPARB_CSTART_MASK (0x7f << 7)
5984 #define DSPARB_CSTART_SHIFT 7
5985 #define DSPARB_BSTART_MASK (0x7f)
5986 #define DSPARB_BSTART_SHIFT 0
5987 #define DSPARB_BEND_SHIFT 9 /* on 855 */
5988 #define DSPARB_AEND_SHIFT 0
5989 #define DSPARB_SPRITEA_SHIFT_VLV 0
5990 #define DSPARB_SPRITEA_MASK_VLV (0xff << 0)
5991 #define DSPARB_SPRITEB_SHIFT_VLV 8
5992 #define DSPARB_SPRITEB_MASK_VLV (0xff << 8)
5993 #define DSPARB_SPRITEC_SHIFT_VLV 16
5994 #define DSPARB_SPRITEC_MASK_VLV (0xff << 16)
5995 #define DSPARB_SPRITED_SHIFT_VLV 24
5996 #define DSPARB_SPRITED_MASK_VLV (0xff << 24)
5997 #define DSPARB2 _MMIO(VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */
5998 #define DSPARB_SPRITEA_HI_SHIFT_VLV 0
5999 #define DSPARB_SPRITEA_HI_MASK_VLV (0x1 << 0)
6000 #define DSPARB_SPRITEB_HI_SHIFT_VLV 4
6001 #define DSPARB_SPRITEB_HI_MASK_VLV (0x1 << 4)
6002 #define DSPARB_SPRITEC_HI_SHIFT_VLV 8
6003 #define DSPARB_SPRITEC_HI_MASK_VLV (0x1 << 8)
6004 #define DSPARB_SPRITED_HI_SHIFT_VLV 12
6005 #define DSPARB_SPRITED_HI_MASK_VLV (0x1 << 12)
6006 #define DSPARB_SPRITEE_HI_SHIFT_VLV 16
6007 #define DSPARB_SPRITEE_HI_MASK_VLV (0x1 << 16)
6008 #define DSPARB_SPRITEF_HI_SHIFT_VLV 20
6009 #define DSPARB_SPRITEF_HI_MASK_VLV (0x1 << 20)
6010 #define DSPARB3 _MMIO(VLV_DISPLAY_BASE + 0x7006c) /* chv */
6011 #define DSPARB_SPRITEE_SHIFT_VLV 0
6012 #define DSPARB_SPRITEE_MASK_VLV (0xff << 0)
6013 #define DSPARB_SPRITEF_SHIFT_VLV 8
6014 #define DSPARB_SPRITEF_MASK_VLV (0xff << 8)
6016 /* pnv/gen4/g4x/vlv/chv */
6017 #define DSPFW1 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70034)
6018 #define DSPFW_SR_SHIFT 23
6019 #define DSPFW_SR_MASK (0x1ff << 23)
6020 #define DSPFW_CURSORB_SHIFT 16
6021 #define DSPFW_CURSORB_MASK (0x3f << 16)
6022 #define DSPFW_PLANEB_SHIFT 8
6023 #define DSPFW_PLANEB_MASK (0x7f << 8)
6024 #define DSPFW_PLANEB_MASK_VLV (0xff << 8) /* vlv/chv */
6025 #define DSPFW_PLANEA_SHIFT 0
6026 #define DSPFW_PLANEA_MASK (0x7f << 0)
6027 #define DSPFW_PLANEA_MASK_VLV (0xff << 0) /* vlv/chv */
6028 #define DSPFW2 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70038)
6029 #define DSPFW_FBC_SR_EN (1 << 31) /* g4x */
6030 #define DSPFW_FBC_SR_SHIFT 28
6031 #define DSPFW_FBC_SR_MASK (0x7 << 28) /* g4x */
6032 #define DSPFW_FBC_HPLL_SR_SHIFT 24
6033 #define DSPFW_FBC_HPLL_SR_MASK (0xf << 24) /* g4x */
6034 #define DSPFW_SPRITEB_SHIFT (16)
6035 #define DSPFW_SPRITEB_MASK (0x7f << 16) /* g4x */
6036 #define DSPFW_SPRITEB_MASK_VLV (0xff << 16) /* vlv/chv */
6037 #define DSPFW_CURSORA_SHIFT 8
6038 #define DSPFW_CURSORA_MASK (0x3f << 8)
6039 #define DSPFW_PLANEC_OLD_SHIFT 0
6040 #define DSPFW_PLANEC_OLD_MASK (0x7f << 0) /* pre-gen4 sprite C */
6041 #define DSPFW_SPRITEA_SHIFT 0
6042 #define DSPFW_SPRITEA_MASK (0x7f << 0) /* g4x */
6043 #define DSPFW_SPRITEA_MASK_VLV (0xff << 0) /* vlv/chv */
6044 #define DSPFW3 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x7003c)
6045 #define DSPFW_HPLL_SR_EN (1 << 31)
6046 #define PINEVIEW_SELF_REFRESH_EN (1 << 30)
6047 #define DSPFW_CURSOR_SR_SHIFT 24
6048 #define DSPFW_CURSOR_SR_MASK (0x3f << 24)
6049 #define DSPFW_HPLL_CURSOR_SHIFT 16
6050 #define DSPFW_HPLL_CURSOR_MASK (0x3f << 16)
6051 #define DSPFW_HPLL_SR_SHIFT 0
6052 #define DSPFW_HPLL_SR_MASK (0x1ff << 0)
6055 #define DSPFW4 _MMIO(VLV_DISPLAY_BASE + 0x70070)
6056 #define DSPFW_SPRITEB_WM1_SHIFT 16
6057 #define DSPFW_SPRITEB_WM1_MASK (0xff << 16)
6058 #define DSPFW_CURSORA_WM1_SHIFT 8
6059 #define DSPFW_CURSORA_WM1_MASK (0x3f << 8)
6060 #define DSPFW_SPRITEA_WM1_SHIFT 0
6061 #define DSPFW_SPRITEA_WM1_MASK (0xff << 0)
6062 #define DSPFW5 _MMIO(VLV_DISPLAY_BASE + 0x70074)
6063 #define DSPFW_PLANEB_WM1_SHIFT 24
6064 #define DSPFW_PLANEB_WM1_MASK (0xff << 24)
6065 #define DSPFW_PLANEA_WM1_SHIFT 16
6066 #define DSPFW_PLANEA_WM1_MASK (0xff << 16)
6067 #define DSPFW_CURSORB_WM1_SHIFT 8
6068 #define DSPFW_CURSORB_WM1_MASK (0x3f << 8)
6069 #define DSPFW_CURSOR_SR_WM1_SHIFT 0
6070 #define DSPFW_CURSOR_SR_WM1_MASK (0x3f << 0)
6071 #define DSPFW6 _MMIO(VLV_DISPLAY_BASE + 0x70078)
6072 #define DSPFW_SR_WM1_SHIFT 0
6073 #define DSPFW_SR_WM1_MASK (0x1ff << 0)
6074 #define DSPFW7 _MMIO(VLV_DISPLAY_BASE + 0x7007c)
6075 #define DSPFW7_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
6076 #define DSPFW_SPRITED_WM1_SHIFT 24
6077 #define DSPFW_SPRITED_WM1_MASK (0xff << 24)
6078 #define DSPFW_SPRITED_SHIFT 16
6079 #define DSPFW_SPRITED_MASK_VLV (0xff << 16)
6080 #define DSPFW_SPRITEC_WM1_SHIFT 8
6081 #define DSPFW_SPRITEC_WM1_MASK (0xff << 8)
6082 #define DSPFW_SPRITEC_SHIFT 0
6083 #define DSPFW_SPRITEC_MASK_VLV (0xff << 0)
6084 #define DSPFW8_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b8)
6085 #define DSPFW_SPRITEF_WM1_SHIFT 24
6086 #define DSPFW_SPRITEF_WM1_MASK (0xff << 24)
6087 #define DSPFW_SPRITEF_SHIFT 16
6088 #define DSPFW_SPRITEF_MASK_VLV (0xff << 16)
6089 #define DSPFW_SPRITEE_WM1_SHIFT 8
6090 #define DSPFW_SPRITEE_WM1_MASK (0xff << 8)
6091 #define DSPFW_SPRITEE_SHIFT 0
6092 #define DSPFW_SPRITEE_MASK_VLV (0xff << 0)
6093 #define DSPFW9_CHV _MMIO(VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
6094 #define DSPFW_PLANEC_WM1_SHIFT 24
6095 #define DSPFW_PLANEC_WM1_MASK (0xff << 24)
6096 #define DSPFW_PLANEC_SHIFT 16
6097 #define DSPFW_PLANEC_MASK_VLV (0xff << 16)
6098 #define DSPFW_CURSORC_WM1_SHIFT 8
6099 #define DSPFW_CURSORC_WM1_MASK (0x3f << 16)
6100 #define DSPFW_CURSORC_SHIFT 0
6101 #define DSPFW_CURSORC_MASK (0x3f << 0)
6103 /* vlv/chv high order bits */
6104 #define DSPHOWM _MMIO(VLV_DISPLAY_BASE + 0x70064)
6105 #define DSPFW_SR_HI_SHIFT 24
6106 #define DSPFW_SR_HI_MASK (3 << 24) /* 2 bits for chv, 1 for vlv */
6107 #define DSPFW_SPRITEF_HI_SHIFT 23
6108 #define DSPFW_SPRITEF_HI_MASK (1 << 23)
6109 #define DSPFW_SPRITEE_HI_SHIFT 22
6110 #define DSPFW_SPRITEE_HI_MASK (1 << 22)
6111 #define DSPFW_PLANEC_HI_SHIFT 21
6112 #define DSPFW_PLANEC_HI_MASK (1 << 21)
6113 #define DSPFW_SPRITED_HI_SHIFT 20
6114 #define DSPFW_SPRITED_HI_MASK (1 << 20)
6115 #define DSPFW_SPRITEC_HI_SHIFT 16
6116 #define DSPFW_SPRITEC_HI_MASK (1 << 16)
6117 #define DSPFW_PLANEB_HI_SHIFT 12
6118 #define DSPFW_PLANEB_HI_MASK (1 << 12)
6119 #define DSPFW_SPRITEB_HI_SHIFT 8
6120 #define DSPFW_SPRITEB_HI_MASK (1 << 8)
6121 #define DSPFW_SPRITEA_HI_SHIFT 4
6122 #define DSPFW_SPRITEA_HI_MASK (1 << 4)
6123 #define DSPFW_PLANEA_HI_SHIFT 0
6124 #define DSPFW_PLANEA_HI_MASK (1 << 0)
6125 #define DSPHOWM1 _MMIO(VLV_DISPLAY_BASE + 0x70068)
6126 #define DSPFW_SR_WM1_HI_SHIFT 24
6127 #define DSPFW_SR_WM1_HI_MASK (3 << 24) /* 2 bits for chv, 1 for vlv */
6128 #define DSPFW_SPRITEF_WM1_HI_SHIFT 23
6129 #define DSPFW_SPRITEF_WM1_HI_MASK (1 << 23)
6130 #define DSPFW_SPRITEE_WM1_HI_SHIFT 22
6131 #define DSPFW_SPRITEE_WM1_HI_MASK (1 << 22)
6132 #define DSPFW_PLANEC_WM1_HI_SHIFT 21
6133 #define DSPFW_PLANEC_WM1_HI_MASK (1 << 21)
6134 #define DSPFW_SPRITED_WM1_HI_SHIFT 20
6135 #define DSPFW_SPRITED_WM1_HI_MASK (1 << 20)
6136 #define DSPFW_SPRITEC_WM1_HI_SHIFT 16
6137 #define DSPFW_SPRITEC_WM1_HI_MASK (1 << 16)
6138 #define DSPFW_PLANEB_WM1_HI_SHIFT 12
6139 #define DSPFW_PLANEB_WM1_HI_MASK (1 << 12)
6140 #define DSPFW_SPRITEB_WM1_HI_SHIFT 8
6141 #define DSPFW_SPRITEB_WM1_HI_MASK (1 << 8)
6142 #define DSPFW_SPRITEA_WM1_HI_SHIFT 4
6143 #define DSPFW_SPRITEA_WM1_HI_MASK (1 << 4)
6144 #define DSPFW_PLANEA_WM1_HI_SHIFT 0
6145 #define DSPFW_PLANEA_WM1_HI_MASK (1 << 0)
6147 /* drain latency register values*/
6148 #define VLV_DDL(pipe) _MMIO(VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
6149 #define DDL_CURSOR_SHIFT 24
6150 #define DDL_SPRITE_SHIFT(sprite) (8 + 8 * (sprite))
6151 #define DDL_PLANE_SHIFT 0
6152 #define DDL_PRECISION_HIGH (1 << 7)
6153 #define DDL_PRECISION_LOW (0 << 7)
6154 #define DRAIN_LATENCY_MASK 0x7f
6156 #define CBR1_VLV _MMIO(VLV_DISPLAY_BASE + 0x70400)
6157 #define CBR_PND_DEADLINE_DISABLE (1 << 31)
6158 #define CBR_PWM_CLOCK_MUX_SELECT (1 << 30)
6160 #define CBR4_VLV _MMIO(VLV_DISPLAY_BASE + 0x70450)
6161 #define CBR_DPLLBMD_PIPE(pipe) (1 << (7 + (pipe) * 11)) /* pipes B and C */
6163 /* FIFO watermark sizes etc */
6164 #define G4X_FIFO_LINE_SIZE 64
6165 #define I915_FIFO_LINE_SIZE 64
6166 #define I830_FIFO_LINE_SIZE 32
6168 #define VALLEYVIEW_FIFO_SIZE 255
6169 #define G4X_FIFO_SIZE 127
6170 #define I965_FIFO_SIZE 512
6171 #define I945_FIFO_SIZE 127
6172 #define I915_FIFO_SIZE 95
6173 #define I855GM_FIFO_SIZE 127 /* In cachelines */
6174 #define I830_FIFO_SIZE 95
6176 #define VALLEYVIEW_MAX_WM 0xff
6177 #define G4X_MAX_WM 0x3f
6178 #define I915_MAX_WM 0x3f
6180 #define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
6181 #define PINEVIEW_FIFO_LINE_SIZE 64
6182 #define PINEVIEW_MAX_WM 0x1ff
6183 #define PINEVIEW_DFT_WM 0x3f
6184 #define PINEVIEW_DFT_HPLLOFF_WM 0
6185 #define PINEVIEW_GUARD_WM 10
6186 #define PINEVIEW_CURSOR_FIFO 64
6187 #define PINEVIEW_CURSOR_MAX_WM 0x3f
6188 #define PINEVIEW_CURSOR_DFT_WM 0
6189 #define PINEVIEW_CURSOR_GUARD_WM 5
6191 #define VALLEYVIEW_CURSOR_MAX_WM 64
6192 #define I965_CURSOR_FIFO 64
6193 #define I965_CURSOR_MAX_WM 32
6194 #define I965_CURSOR_DFT_WM 8
6196 /* Watermark register definitions for SKL */
6197 #define _CUR_WM_A_0 0x70140
6198 #define _CUR_WM_B_0 0x71140
6199 #define _PLANE_WM_1_A_0 0x70240
6200 #define _PLANE_WM_1_B_0 0x71240
6201 #define _PLANE_WM_2_A_0 0x70340
6202 #define _PLANE_WM_2_B_0 0x71340
6203 #define _PLANE_WM_TRANS_1_A_0 0x70268
6204 #define _PLANE_WM_TRANS_1_B_0 0x71268
6205 #define _PLANE_WM_TRANS_2_A_0 0x70368
6206 #define _PLANE_WM_TRANS_2_B_0 0x71368
6207 #define _CUR_WM_TRANS_A_0 0x70168
6208 #define _CUR_WM_TRANS_B_0 0x71168
6209 #define PLANE_WM_EN (1 << 31)
6210 #define PLANE_WM_IGNORE_LINES (1 << 30)
6211 #define PLANE_WM_LINES_SHIFT 14
6212 #define PLANE_WM_LINES_MASK 0x1f
6213 #define PLANE_WM_BLOCKS_MASK 0x7ff /* skl+: 10 bits, icl+ 11 bits */
6215 #define _CUR_WM_0(pipe) _PIPE(pipe, _CUR_WM_A_0, _CUR_WM_B_0)
6216 #define CUR_WM(pipe, level) _MMIO(_CUR_WM_0(pipe) + ((4) * (level)))
6217 #define CUR_WM_TRANS(pipe) _MMIO_PIPE(pipe, _CUR_WM_TRANS_A_0, _CUR_WM_TRANS_B_0)
6219 #define _PLANE_WM_1(pipe) _PIPE(pipe, _PLANE_WM_1_A_0, _PLANE_WM_1_B_0)
6220 #define _PLANE_WM_2(pipe) _PIPE(pipe, _PLANE_WM_2_A_0, _PLANE_WM_2_B_0)
6221 #define _PLANE_WM_BASE(pipe, plane) \
6222 _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
6223 #define PLANE_WM(pipe, plane, level) \
6224 _MMIO(_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
6225 #define _PLANE_WM_TRANS_1(pipe) \
6226 _PIPE(pipe, _PLANE_WM_TRANS_1_A_0, _PLANE_WM_TRANS_1_B_0)
6227 #define _PLANE_WM_TRANS_2(pipe) \
6228 _PIPE(pipe, _PLANE_WM_TRANS_2_A_0, _PLANE_WM_TRANS_2_B_0)
6229 #define PLANE_WM_TRANS(pipe, plane) \
6230 _MMIO(_PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe)))
6232 /* define the Watermark register on Ironlake */
6233 #define WM0_PIPEA_ILK _MMIO(0x45100)
6234 #define WM0_PIPE_PLANE_MASK (0xffff << 16)
6235 #define WM0_PIPE_PLANE_SHIFT 16
6236 #define WM0_PIPE_SPRITE_MASK (0xff << 8)
6237 #define WM0_PIPE_SPRITE_SHIFT 8
6238 #define WM0_PIPE_CURSOR_MASK (0xff)
6240 #define WM0_PIPEB_ILK _MMIO(0x45104)
6241 #define WM0_PIPEC_IVB _MMIO(0x45200)
6242 #define WM1_LP_ILK _MMIO(0x45108)
6243 #define WM1_LP_SR_EN (1 << 31)
6244 #define WM1_LP_LATENCY_SHIFT 24
6245 #define WM1_LP_LATENCY_MASK (0x7f << 24)
6246 #define WM1_LP_FBC_MASK (0xf << 20)
6247 #define WM1_LP_FBC_SHIFT 20
6248 #define WM1_LP_FBC_SHIFT_BDW 19
6249 #define WM1_LP_SR_MASK (0x7ff << 8)
6250 #define WM1_LP_SR_SHIFT 8
6251 #define WM1_LP_CURSOR_MASK (0xff)
6252 #define WM2_LP_ILK _MMIO(0x4510c)
6253 #define WM2_LP_EN (1 << 31)
6254 #define WM3_LP_ILK _MMIO(0x45110)
6255 #define WM3_LP_EN (1 << 31)
6256 #define WM1S_LP_ILK _MMIO(0x45120)
6257 #define WM2S_LP_IVB _MMIO(0x45124)
6258 #define WM3S_LP_IVB _MMIO(0x45128)
6259 #define WM1S_LP_EN (1 << 31)
6261 #define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
6262 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
6263 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
6265 /* Memory latency timer register */
6266 #define MLTR_ILK _MMIO(0x11222)
6267 #define MLTR_WM1_SHIFT 0
6268 #define MLTR_WM2_SHIFT 8
6269 /* the unit of memory self-refresh latency time is 0.5us */
6270 #define ILK_SRLT_MASK 0x3f
6273 /* the address where we get all kinds of latency value */
6274 #define SSKPD _MMIO(0x5d10)
6275 #define SSKPD_WM_MASK 0x3f
6276 #define SSKPD_WM0_SHIFT 0
6277 #define SSKPD_WM1_SHIFT 8
6278 #define SSKPD_WM2_SHIFT 16
6279 #define SSKPD_WM3_SHIFT 24
6282 * The two pipe frame counter registers are not synchronized, so
6283 * reading a stable value is somewhat tricky. The following code
6287 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
6288 * PIPE_FRAME_HIGH_SHIFT;
6289 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
6290 * PIPE_FRAME_LOW_SHIFT);
6291 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
6292 * PIPE_FRAME_HIGH_SHIFT);
6293 * } while (high1 != high2);
6294 * frame = (high1 << 8) | low1;
6296 #define _PIPEAFRAMEHIGH 0x70040
6297 #define PIPE_FRAME_HIGH_MASK 0x0000ffff
6298 #define PIPE_FRAME_HIGH_SHIFT 0
6299 #define _PIPEAFRAMEPIXEL 0x70044
6300 #define PIPE_FRAME_LOW_MASK 0xff000000
6301 #define PIPE_FRAME_LOW_SHIFT 24
6302 #define PIPE_PIXEL_MASK 0x00ffffff
6303 #define PIPE_PIXEL_SHIFT 0
6304 /* GM45+ just has to be different */
6305 #define _PIPEA_FRMCOUNT_G4X 0x70040
6306 #define _PIPEA_FLIPCOUNT_G4X 0x70044
6307 #define PIPE_FRMCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FRMCOUNT_G4X)
6308 #define PIPE_FLIPCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FLIPCOUNT_G4X)
6310 /* Cursor A & B regs */
6311 #define _CURACNTR 0x70080
6312 /* Old style CUR*CNTR flags (desktop 8xx) */
6313 #define CURSOR_ENABLE 0x80000000
6314 #define CURSOR_GAMMA_ENABLE 0x40000000
6315 #define CURSOR_STRIDE_SHIFT 28
6316 #define CURSOR_STRIDE(x) ((ffs(x) - 9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
6317 #define CURSOR_FORMAT_SHIFT 24
6318 #define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
6319 #define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
6320 #define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
6321 #define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
6322 #define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
6323 #define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
6324 /* New style CUR*CNTR flags */
6325 #define MCURSOR_MODE 0x27
6326 #define MCURSOR_MODE_DISABLE 0x00
6327 #define MCURSOR_MODE_128_32B_AX 0x02
6328 #define MCURSOR_MODE_256_32B_AX 0x03
6329 #define MCURSOR_MODE_64_32B_AX 0x07
6330 #define MCURSOR_MODE_128_ARGB_AX ((1 << 5) | MCURSOR_MODE_128_32B_AX)
6331 #define MCURSOR_MODE_256_ARGB_AX ((1 << 5) | MCURSOR_MODE_256_32B_AX)
6332 #define MCURSOR_MODE_64_ARGB_AX ((1 << 5) | MCURSOR_MODE_64_32B_AX)
6333 #define MCURSOR_PIPE_SELECT_MASK (0x3 << 28)
6334 #define MCURSOR_PIPE_SELECT_SHIFT 28
6335 #define MCURSOR_PIPE_SELECT(pipe) ((pipe) << 28)
6336 #define MCURSOR_GAMMA_ENABLE (1 << 26)
6337 #define MCURSOR_PIPE_CSC_ENABLE (1 << 24) /* ilk+ */
6338 #define MCURSOR_ROTATE_180 (1 << 15)
6339 #define MCURSOR_TRICKLE_FEED_DISABLE (1 << 14)
6340 #define _CURABASE 0x70084
6341 #define _CURAPOS 0x70088
6342 #define CURSOR_POS_MASK 0x007FF
6343 #define CURSOR_POS_SIGN 0x8000
6344 #define CURSOR_X_SHIFT 0
6345 #define CURSOR_Y_SHIFT 16
6346 #define CURSIZE _MMIO(0x700a0) /* 845/865 */
6347 #define _CUR_FBC_CTL_A 0x700a0 /* ivb+ */
6348 #define CUR_FBC_CTL_EN (1 << 31)
6349 #define _CURASURFLIVE 0x700ac /* g4x+ */
6350 #define _CURBCNTR 0x700c0
6351 #define _CURBBASE 0x700c4
6352 #define _CURBPOS 0x700c8
6354 #define _CURBCNTR_IVB 0x71080
6355 #define _CURBBASE_IVB 0x71084
6356 #define _CURBPOS_IVB 0x71088
6358 #define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
6359 #define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
6360 #define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
6361 #define CUR_FBC_CTL(pipe) _CURSOR2(pipe, _CUR_FBC_CTL_A)
6362 #define CURSURFLIVE(pipe) _CURSOR2(pipe, _CURASURFLIVE)
6364 #define CURSOR_A_OFFSET 0x70080
6365 #define CURSOR_B_OFFSET 0x700c0
6366 #define CHV_CURSOR_C_OFFSET 0x700e0
6367 #define IVB_CURSOR_B_OFFSET 0x71080
6368 #define IVB_CURSOR_C_OFFSET 0x72080
6369 #define TGL_CURSOR_D_OFFSET 0x73080
6371 /* Display A control */
6372 #define _DSPACNTR 0x70180
6373 #define DISPLAY_PLANE_ENABLE (1 << 31)
6374 #define DISPLAY_PLANE_DISABLE 0
6375 #define DISPPLANE_GAMMA_ENABLE (1 << 30)
6376 #define DISPPLANE_GAMMA_DISABLE 0
6377 #define DISPPLANE_PIXFORMAT_MASK (0xf << 26)
6378 #define DISPPLANE_YUV422 (0x0 << 26)
6379 #define DISPPLANE_8BPP (0x2 << 26)
6380 #define DISPPLANE_BGRA555 (0x3 << 26)
6381 #define DISPPLANE_BGRX555 (0x4 << 26)
6382 #define DISPPLANE_BGRX565 (0x5 << 26)
6383 #define DISPPLANE_BGRX888 (0x6 << 26)
6384 #define DISPPLANE_BGRA888 (0x7 << 26)
6385 #define DISPPLANE_RGBX101010 (0x8 << 26)
6386 #define DISPPLANE_RGBA101010 (0x9 << 26)
6387 #define DISPPLANE_BGRX101010 (0xa << 26)
6388 #define DISPPLANE_RGBX161616 (0xc << 26)
6389 #define DISPPLANE_RGBX888 (0xe << 26)
6390 #define DISPPLANE_RGBA888 (0xf << 26)
6391 #define DISPPLANE_STEREO_ENABLE (1 << 25)
6392 #define DISPPLANE_STEREO_DISABLE 0
6393 #define DISPPLANE_PIPE_CSC_ENABLE (1 << 24) /* ilk+ */
6394 #define DISPPLANE_SEL_PIPE_SHIFT 24
6395 #define DISPPLANE_SEL_PIPE_MASK (3 << DISPPLANE_SEL_PIPE_SHIFT)
6396 #define DISPPLANE_SEL_PIPE(pipe) ((pipe) << DISPPLANE_SEL_PIPE_SHIFT)
6397 #define DISPPLANE_SRC_KEY_ENABLE (1 << 22)
6398 #define DISPPLANE_SRC_KEY_DISABLE 0
6399 #define DISPPLANE_LINE_DOUBLE (1 << 20)
6400 #define DISPPLANE_NO_LINE_DOUBLE 0
6401 #define DISPPLANE_STEREO_POLARITY_FIRST 0
6402 #define DISPPLANE_STEREO_POLARITY_SECOND (1 << 18)
6403 #define DISPPLANE_ALPHA_PREMULTIPLY (1 << 16) /* CHV pipe B */
6404 #define DISPPLANE_ROTATE_180 (1 << 15)
6405 #define DISPPLANE_TRICKLE_FEED_DISABLE (1 << 14) /* Ironlake */
6406 #define DISPPLANE_TILED (1 << 10)
6407 #define DISPPLANE_MIRROR (1 << 8) /* CHV pipe B */
6408 #define _DSPAADDR 0x70184
6409 #define _DSPASTRIDE 0x70188
6410 #define _DSPAPOS 0x7018C /* reserved */
6411 #define _DSPASIZE 0x70190
6412 #define _DSPASURF 0x7019C /* 965+ only */
6413 #define _DSPATILEOFF 0x701A4 /* 965+ only */
6414 #define _DSPAOFFSET 0x701A4 /* HSW */
6415 #define _DSPASURFLIVE 0x701AC
6416 #define _DSPAGAMC 0x701E0
6418 #define DSPCNTR(plane) _MMIO_PIPE2(plane, _DSPACNTR)
6419 #define DSPADDR(plane) _MMIO_PIPE2(plane, _DSPAADDR)
6420 #define DSPSTRIDE(plane) _MMIO_PIPE2(plane, _DSPASTRIDE)
6421 #define DSPPOS(plane) _MMIO_PIPE2(plane, _DSPAPOS)
6422 #define DSPSIZE(plane) _MMIO_PIPE2(plane, _DSPASIZE)
6423 #define DSPSURF(plane) _MMIO_PIPE2(plane, _DSPASURF)
6424 #define DSPTILEOFF(plane) _MMIO_PIPE2(plane, _DSPATILEOFF)
6425 #define DSPLINOFF(plane) DSPADDR(plane)
6426 #define DSPOFFSET(plane) _MMIO_PIPE2(plane, _DSPAOFFSET)
6427 #define DSPSURFLIVE(plane) _MMIO_PIPE2(plane, _DSPASURFLIVE)
6428 #define DSPGAMC(plane, i) _MMIO(_PIPE2(plane, _DSPAGAMC) + (5 - (i)) * 4) /* plane C only, 6 x u0.8 */
6430 /* CHV pipe B blender and primary plane */
6431 #define _CHV_BLEND_A 0x60a00
6432 #define CHV_BLEND_LEGACY (0 << 30)
6433 #define CHV_BLEND_ANDROID (1 << 30)
6434 #define CHV_BLEND_MPO (2 << 30)
6435 #define CHV_BLEND_MASK (3 << 30)
6436 #define _CHV_CANVAS_A 0x60a04
6437 #define _PRIMPOS_A 0x60a08
6438 #define _PRIMSIZE_A 0x60a0c
6439 #define _PRIMCNSTALPHA_A 0x60a10
6440 #define PRIM_CONST_ALPHA_ENABLE (1 << 31)
6442 #define CHV_BLEND(pipe) _MMIO_TRANS2(pipe, _CHV_BLEND_A)
6443 #define CHV_CANVAS(pipe) _MMIO_TRANS2(pipe, _CHV_CANVAS_A)
6444 #define PRIMPOS(plane) _MMIO_TRANS2(plane, _PRIMPOS_A)
6445 #define PRIMSIZE(plane) _MMIO_TRANS2(plane, _PRIMSIZE_A)
6446 #define PRIMCNSTALPHA(plane) _MMIO_TRANS2(plane, _PRIMCNSTALPHA_A)
6448 /* Display/Sprite base address macros */
6449 #define DISP_BASEADDR_MASK (0xfffff000)
6450 #define I915_LO_DISPBASE(val) ((val) & ~DISP_BASEADDR_MASK)
6451 #define I915_HI_DISPBASE(val) ((val) & DISP_BASEADDR_MASK)
6464 #define SWF0(i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70410 + (i) * 4)
6465 #define SWF1(i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x71410 + (i) * 4)
6466 #define SWF3(i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x72414 + (i) * 4)
6467 #define SWF_ILK(i) _MMIO(0x4F000 + (i) * 4)
6470 #define _PIPEBDSL (DISPLAY_MMIO_BASE(dev_priv) + 0x71000)
6471 #define _PIPEBCONF (DISPLAY_MMIO_BASE(dev_priv) + 0x71008)
6472 #define _PIPEBSTAT (DISPLAY_MMIO_BASE(dev_priv) + 0x71024)
6473 #define _PIPEBFRAMEHIGH 0x71040
6474 #define _PIPEBFRAMEPIXEL 0x71044
6475 #define _PIPEB_FRMCOUNT_G4X (DISPLAY_MMIO_BASE(dev_priv) + 0x71040)
6476 #define _PIPEB_FLIPCOUNT_G4X (DISPLAY_MMIO_BASE(dev_priv) + 0x71044)
6479 /* Display B control */
6480 #define _DSPBCNTR (DISPLAY_MMIO_BASE(dev_priv) + 0x71180)
6481 #define DISPPLANE_ALPHA_TRANS_ENABLE (1 << 15)
6482 #define DISPPLANE_ALPHA_TRANS_DISABLE 0
6483 #define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
6484 #define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
6485 #define _DSPBADDR (DISPLAY_MMIO_BASE(dev_priv) + 0x71184)
6486 #define _DSPBSTRIDE (DISPLAY_MMIO_BASE(dev_priv) + 0x71188)
6487 #define _DSPBPOS (DISPLAY_MMIO_BASE(dev_priv) + 0x7118C)
6488 #define _DSPBSIZE (DISPLAY_MMIO_BASE(dev_priv) + 0x71190)
6489 #define _DSPBSURF (DISPLAY_MMIO_BASE(dev_priv) + 0x7119C)
6490 #define _DSPBTILEOFF (DISPLAY_MMIO_BASE(dev_priv) + 0x711A4)
6491 #define _DSPBOFFSET (DISPLAY_MMIO_BASE(dev_priv) + 0x711A4)
6492 #define _DSPBSURFLIVE (DISPLAY_MMIO_BASE(dev_priv) + 0x711AC)
6494 /* ICL DSI 0 and 1 */
6495 #define _PIPEDSI0CONF 0x7b008
6496 #define _PIPEDSI1CONF 0x7b808
6498 /* Sprite A control */
6499 #define _DVSACNTR 0x72180
6500 #define DVS_ENABLE (1 << 31)
6501 #define DVS_GAMMA_ENABLE (1 << 30)
6502 #define DVS_YUV_RANGE_CORRECTION_DISABLE (1 << 27)
6503 #define DVS_PIXFORMAT_MASK (3 << 25)
6504 #define DVS_FORMAT_YUV422 (0 << 25)
6505 #define DVS_FORMAT_RGBX101010 (1 << 25)
6506 #define DVS_FORMAT_RGBX888 (2 << 25)
6507 #define DVS_FORMAT_RGBX161616 (3 << 25)
6508 #define DVS_PIPE_CSC_ENABLE (1 << 24)
6509 #define DVS_SOURCE_KEY (1 << 22)
6510 #define DVS_RGB_ORDER_XBGR (1 << 20)
6511 #define DVS_YUV_FORMAT_BT709 (1 << 18)
6512 #define DVS_YUV_BYTE_ORDER_MASK (3 << 16)
6513 #define DVS_YUV_ORDER_YUYV (0 << 16)
6514 #define DVS_YUV_ORDER_UYVY (1 << 16)
6515 #define DVS_YUV_ORDER_YVYU (2 << 16)
6516 #define DVS_YUV_ORDER_VYUY (3 << 16)
6517 #define DVS_ROTATE_180 (1 << 15)
6518 #define DVS_DEST_KEY (1 << 2)
6519 #define DVS_TRICKLE_FEED_DISABLE (1 << 14)
6520 #define DVS_TILED (1 << 10)
6521 #define _DVSALINOFF 0x72184
6522 #define _DVSASTRIDE 0x72188
6523 #define _DVSAPOS 0x7218c
6524 #define _DVSASIZE 0x72190
6525 #define _DVSAKEYVAL 0x72194
6526 #define _DVSAKEYMSK 0x72198
6527 #define _DVSASURF 0x7219c
6528 #define _DVSAKEYMAXVAL 0x721a0
6529 #define _DVSATILEOFF 0x721a4
6530 #define _DVSASURFLIVE 0x721ac
6531 #define _DVSAGAMC_G4X 0x721e0 /* g4x */
6532 #define _DVSASCALE 0x72204
6533 #define DVS_SCALE_ENABLE (1 << 31)
6534 #define DVS_FILTER_MASK (3 << 29)
6535 #define DVS_FILTER_MEDIUM (0 << 29)
6536 #define DVS_FILTER_ENHANCING (1 << 29)
6537 #define DVS_FILTER_SOFTENING (2 << 29)
6538 #define DVS_VERTICAL_OFFSET_HALF (1 << 28) /* must be enabled below */
6539 #define DVS_VERTICAL_OFFSET_ENABLE (1 << 27)
6540 #define _DVSAGAMC_ILK 0x72300 /* ilk/snb */
6541 #define _DVSAGAMCMAX_ILK 0x72340 /* ilk/snb */
6543 #define _DVSBCNTR 0x73180
6544 #define _DVSBLINOFF 0x73184
6545 #define _DVSBSTRIDE 0x73188
6546 #define _DVSBPOS 0x7318c
6547 #define _DVSBSIZE 0x73190
6548 #define _DVSBKEYVAL 0x73194
6549 #define _DVSBKEYMSK 0x73198
6550 #define _DVSBSURF 0x7319c
6551 #define _DVSBKEYMAXVAL 0x731a0
6552 #define _DVSBTILEOFF 0x731a4
6553 #define _DVSBSURFLIVE 0x731ac
6554 #define _DVSBGAMC_G4X 0x731e0 /* g4x */
6555 #define _DVSBSCALE 0x73204
6556 #define _DVSBGAMC_ILK 0x73300 /* ilk/snb */
6557 #define _DVSBGAMCMAX_ILK 0x73340 /* ilk/snb */
6559 #define DVSCNTR(pipe) _MMIO_PIPE(pipe, _DVSACNTR, _DVSBCNTR)
6560 #define DVSLINOFF(pipe) _MMIO_PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
6561 #define DVSSTRIDE(pipe) _MMIO_PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
6562 #define DVSPOS(pipe) _MMIO_PIPE(pipe, _DVSAPOS, _DVSBPOS)
6563 #define DVSSURF(pipe) _MMIO_PIPE(pipe, _DVSASURF, _DVSBSURF)
6564 #define DVSKEYMAX(pipe) _MMIO_PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
6565 #define DVSSIZE(pipe) _MMIO_PIPE(pipe, _DVSASIZE, _DVSBSIZE)
6566 #define DVSSCALE(pipe) _MMIO_PIPE(pipe, _DVSASCALE, _DVSBSCALE)
6567 #define DVSTILEOFF(pipe) _MMIO_PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
6568 #define DVSKEYVAL(pipe) _MMIO_PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
6569 #define DVSKEYMSK(pipe) _MMIO_PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
6570 #define DVSSURFLIVE(pipe) _MMIO_PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
6571 #define DVSGAMC_G4X(pipe, i) _MMIO(_PIPE(pipe, _DVSAGAMC_G4X, _DVSBGAMC_G4X) + (5 - (i)) * 4) /* 6 x u0.8 */
6572 #define DVSGAMC_ILK(pipe, i) _MMIO(_PIPE(pipe, _DVSAGAMC_ILK, _DVSBGAMC_ILK) + (i) * 4) /* 16 x u0.10 */
6573 #define DVSGAMCMAX_ILK(pipe, i) _MMIO(_PIPE(pipe, _DVSAGAMCMAX_ILK, _DVSBGAMCMAX_ILK) + (i) * 4) /* 3 x u1.10 */
6575 #define _SPRA_CTL 0x70280
6576 #define SPRITE_ENABLE (1 << 31)
6577 #define SPRITE_GAMMA_ENABLE (1 << 30)
6578 #define SPRITE_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
6579 #define SPRITE_PIXFORMAT_MASK (7 << 25)
6580 #define SPRITE_FORMAT_YUV422 (0 << 25)
6581 #define SPRITE_FORMAT_RGBX101010 (1 << 25)
6582 #define SPRITE_FORMAT_RGBX888 (2 << 25)
6583 #define SPRITE_FORMAT_RGBX161616 (3 << 25)
6584 #define SPRITE_FORMAT_YUV444 (4 << 25)
6585 #define SPRITE_FORMAT_XR_BGR101010 (5 << 25) /* Extended range */
6586 #define SPRITE_PIPE_CSC_ENABLE (1 << 24)
6587 #define SPRITE_SOURCE_KEY (1 << 22)
6588 #define SPRITE_RGB_ORDER_RGBX (1 << 20) /* only for 888 and 161616 */
6589 #define SPRITE_YUV_TO_RGB_CSC_DISABLE (1 << 19)
6590 #define SPRITE_YUV_TO_RGB_CSC_FORMAT_BT709 (1 << 18) /* 0 is BT601 */
6591 #define SPRITE_YUV_BYTE_ORDER_MASK (3 << 16)
6592 #define SPRITE_YUV_ORDER_YUYV (0 << 16)
6593 #define SPRITE_YUV_ORDER_UYVY (1 << 16)
6594 #define SPRITE_YUV_ORDER_YVYU (2 << 16)
6595 #define SPRITE_YUV_ORDER_VYUY (3 << 16)
6596 #define SPRITE_ROTATE_180 (1 << 15)
6597 #define SPRITE_TRICKLE_FEED_DISABLE (1 << 14)
6598 #define SPRITE_INT_GAMMA_DISABLE (1 << 13)
6599 #define SPRITE_TILED (1 << 10)
6600 #define SPRITE_DEST_KEY (1 << 2)
6601 #define _SPRA_LINOFF 0x70284
6602 #define _SPRA_STRIDE 0x70288
6603 #define _SPRA_POS 0x7028c
6604 #define _SPRA_SIZE 0x70290
6605 #define _SPRA_KEYVAL 0x70294
6606 #define _SPRA_KEYMSK 0x70298
6607 #define _SPRA_SURF 0x7029c
6608 #define _SPRA_KEYMAX 0x702a0
6609 #define _SPRA_TILEOFF 0x702a4
6610 #define _SPRA_OFFSET 0x702a4
6611 #define _SPRA_SURFLIVE 0x702ac
6612 #define _SPRA_SCALE 0x70304
6613 #define SPRITE_SCALE_ENABLE (1 << 31)
6614 #define SPRITE_FILTER_MASK (3 << 29)
6615 #define SPRITE_FILTER_MEDIUM (0 << 29)
6616 #define SPRITE_FILTER_ENHANCING (1 << 29)
6617 #define SPRITE_FILTER_SOFTENING (2 << 29)
6618 #define SPRITE_VERTICAL_OFFSET_HALF (1 << 28) /* must be enabled below */
6619 #define SPRITE_VERTICAL_OFFSET_ENABLE (1 << 27)
6620 #define _SPRA_GAMC 0x70400
6621 #define _SPRA_GAMC16 0x70440
6622 #define _SPRA_GAMC17 0x7044c
6624 #define _SPRB_CTL 0x71280
6625 #define _SPRB_LINOFF 0x71284
6626 #define _SPRB_STRIDE 0x71288
6627 #define _SPRB_POS 0x7128c
6628 #define _SPRB_SIZE 0x71290
6629 #define _SPRB_KEYVAL 0x71294
6630 #define _SPRB_KEYMSK 0x71298
6631 #define _SPRB_SURF 0x7129c
6632 #define _SPRB_KEYMAX 0x712a0
6633 #define _SPRB_TILEOFF 0x712a4
6634 #define _SPRB_OFFSET 0x712a4
6635 #define _SPRB_SURFLIVE 0x712ac
6636 #define _SPRB_SCALE 0x71304
6637 #define _SPRB_GAMC 0x71400
6638 #define _SPRB_GAMC16 0x71440
6639 #define _SPRB_GAMC17 0x7144c
6641 #define SPRCTL(pipe) _MMIO_PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
6642 #define SPRLINOFF(pipe) _MMIO_PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
6643 #define SPRSTRIDE(pipe) _MMIO_PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
6644 #define SPRPOS(pipe) _MMIO_PIPE(pipe, _SPRA_POS, _SPRB_POS)
6645 #define SPRSIZE(pipe) _MMIO_PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
6646 #define SPRKEYVAL(pipe) _MMIO_PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
6647 #define SPRKEYMSK(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
6648 #define SPRSURF(pipe) _MMIO_PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
6649 #define SPRKEYMAX(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
6650 #define SPRTILEOFF(pipe) _MMIO_PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
6651 #define SPROFFSET(pipe) _MMIO_PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
6652 #define SPRSCALE(pipe) _MMIO_PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
6653 #define SPRGAMC(pipe, i) _MMIO(_PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC) + (i) * 4) /* 16 x u0.10 */
6654 #define SPRGAMC16(pipe, i) _MMIO(_PIPE(pipe, _SPRA_GAMC16, _SPRB_GAMC16) + (i) * 4) /* 3 x u1.10 */
6655 #define SPRGAMC17(pipe, i) _MMIO(_PIPE(pipe, _SPRA_GAMC17, _SPRB_GAMC17) + (i) * 4) /* 3 x u2.10 */
6656 #define SPRSURFLIVE(pipe) _MMIO_PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
6658 #define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
6659 #define SP_ENABLE (1 << 31)
6660 #define SP_GAMMA_ENABLE (1 << 30)
6661 #define SP_PIXFORMAT_MASK (0xf << 26)
6662 #define SP_FORMAT_YUV422 (0 << 26)
6663 #define SP_FORMAT_BGR565 (5 << 26)
6664 #define SP_FORMAT_BGRX8888 (6 << 26)
6665 #define SP_FORMAT_BGRA8888 (7 << 26)
6666 #define SP_FORMAT_RGBX1010102 (8 << 26)
6667 #define SP_FORMAT_RGBA1010102 (9 << 26)
6668 #define SP_FORMAT_RGBX8888 (0xe << 26)
6669 #define SP_FORMAT_RGBA8888 (0xf << 26)
6670 #define SP_ALPHA_PREMULTIPLY (1 << 23) /* CHV pipe B */
6671 #define SP_SOURCE_KEY (1 << 22)
6672 #define SP_YUV_FORMAT_BT709 (1 << 18)
6673 #define SP_YUV_BYTE_ORDER_MASK (3 << 16)
6674 #define SP_YUV_ORDER_YUYV (0 << 16)
6675 #define SP_YUV_ORDER_UYVY (1 << 16)
6676 #define SP_YUV_ORDER_YVYU (2 << 16)
6677 #define SP_YUV_ORDER_VYUY (3 << 16)
6678 #define SP_ROTATE_180 (1 << 15)
6679 #define SP_TILED (1 << 10)
6680 #define SP_MIRROR (1 << 8) /* CHV pipe B */
6681 #define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
6682 #define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
6683 #define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
6684 #define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
6685 #define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
6686 #define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
6687 #define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
6688 #define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
6689 #define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
6690 #define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
6691 #define SP_CONST_ALPHA_ENABLE (1 << 31)
6692 #define _SPACLRC0 (VLV_DISPLAY_BASE + 0x721d0)
6693 #define SP_CONTRAST(x) ((x) << 18) /* u3.6 */
6694 #define SP_BRIGHTNESS(x) ((x) & 0xff) /* s8 */
6695 #define _SPACLRC1 (VLV_DISPLAY_BASE + 0x721d4)
6696 #define SP_SH_SIN(x) (((x) & 0x7ff) << 16) /* s4.7 */
6697 #define SP_SH_COS(x) (x) /* u3.7 */
6698 #define _SPAGAMC (VLV_DISPLAY_BASE + 0x721e0)
6700 #define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
6701 #define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
6702 #define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
6703 #define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
6704 #define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
6705 #define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
6706 #define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
6707 #define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
6708 #define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
6709 #define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
6710 #define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
6711 #define _SPBCLRC0 (VLV_DISPLAY_BASE + 0x722d0)
6712 #define _SPBCLRC1 (VLV_DISPLAY_BASE + 0x722d4)
6713 #define _SPBGAMC (VLV_DISPLAY_BASE + 0x722e0)
6715 #define _VLV_SPR(pipe, plane_id, reg_a, reg_b) \
6716 _PIPE((pipe) * 2 + (plane_id) - PLANE_SPRITE0, (reg_a), (reg_b))
6717 #define _MMIO_VLV_SPR(pipe, plane_id, reg_a, reg_b) \
6718 _MMIO(_VLV_SPR((pipe), (plane_id), (reg_a), (reg_b)))
6720 #define SPCNTR(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACNTR, _SPBCNTR)
6721 #define SPLINOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPALINOFF, _SPBLINOFF)
6722 #define SPSTRIDE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASTRIDE, _SPBSTRIDE)
6723 #define SPPOS(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAPOS, _SPBPOS)
6724 #define SPSIZE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASIZE, _SPBSIZE)
6725 #define SPKEYMINVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMINVAL, _SPBKEYMINVAL)
6726 #define SPKEYMSK(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMSK, _SPBKEYMSK)
6727 #define SPSURF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASURF, _SPBSURF)
6728 #define SPKEYMAXVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMAXVAL, _SPBKEYMAXVAL)
6729 #define SPTILEOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPATILEOFF, _SPBTILEOFF)
6730 #define SPCONSTALPHA(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACONSTALPHA, _SPBCONSTALPHA)
6731 #define SPCLRC0(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC0, _SPBCLRC0)
6732 #define SPCLRC1(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC1, _SPBCLRC1)
6733 #define SPGAMC(pipe, plane_id, i) _MMIO(_VLV_SPR((pipe), (plane_id), _SPAGAMC, _SPBGAMC) + (5 - (i)) * 4) /* 6 x u0.10 */
6736 * CHV pipe B sprite CSC
6738 * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff|
6739 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
6740 * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff|
6742 #define _MMIO_CHV_SPCSC(plane_id, reg) \
6743 _MMIO(VLV_DISPLAY_BASE + ((plane_id) - PLANE_SPRITE0) * 0x1000 + (reg))
6745 #define SPCSCYGOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d900)
6746 #define SPCSCCBOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d904)
6747 #define SPCSCCROFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d908)
6748 #define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */
6749 #define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */
6751 #define SPCSCC01(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d90c)
6752 #define SPCSCC23(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d910)
6753 #define SPCSCC45(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d914)
6754 #define SPCSCC67(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d918)
6755 #define SPCSCC8(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d91c)
6756 #define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */
6757 #define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */
6759 #define SPCSCYGICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d920)
6760 #define SPCSCCBICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d924)
6761 #define SPCSCCRICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d928)
6762 #define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */
6763 #define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */
6765 #define SPCSCYGOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d92c)
6766 #define SPCSCCBOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d930)
6767 #define SPCSCCROCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d934)
6768 #define SPCSC_OMAX(x) ((x) << 16) /* u10 */
6769 #define SPCSC_OMIN(x) ((x) << 0) /* u10 */
6771 /* Skylake plane registers */
6773 #define _PLANE_CTL_1_A 0x70180
6774 #define _PLANE_CTL_2_A 0x70280
6775 #define _PLANE_CTL_3_A 0x70380
6776 #define PLANE_CTL_ENABLE (1 << 31)
6777 #define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30) /* Pre-GLK */
6778 #define PLANE_CTL_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
6780 * ICL+ uses the same PLANE_CTL_FORMAT bits, but the field definition
6781 * expanded to include bit 23 as well. However, the shift-24 based values
6782 * correctly map to the same formats in ICL, as long as bit 23 is set to 0
6784 #define PLANE_CTL_FORMAT_MASK (0xf << 24)
6785 #define PLANE_CTL_FORMAT_YUV422 (0 << 24)
6786 #define PLANE_CTL_FORMAT_NV12 (1 << 24)
6787 #define PLANE_CTL_FORMAT_XRGB_2101010 (2 << 24)
6788 #define PLANE_CTL_FORMAT_P010 (3 << 24)
6789 #define PLANE_CTL_FORMAT_XRGB_8888 (4 << 24)
6790 #define PLANE_CTL_FORMAT_P012 (5 << 24)
6791 #define PLANE_CTL_FORMAT_XRGB_16161616F (6 << 24)
6792 #define PLANE_CTL_FORMAT_P016 (7 << 24)
6793 #define PLANE_CTL_FORMAT_AYUV (8 << 24)
6794 #define PLANE_CTL_FORMAT_INDEXED (12 << 24)
6795 #define PLANE_CTL_FORMAT_RGB_565 (14 << 24)
6796 #define ICL_PLANE_CTL_FORMAT_MASK (0x1f << 23)
6797 #define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23) /* Pre-GLK */
6798 #define PLANE_CTL_FORMAT_Y210 (1 << 23)
6799 #define PLANE_CTL_FORMAT_Y212 (3 << 23)
6800 #define PLANE_CTL_FORMAT_Y216 (5 << 23)
6801 #define PLANE_CTL_FORMAT_Y410 (7 << 23)
6802 #define PLANE_CTL_FORMAT_Y412 (9 << 23)
6803 #define PLANE_CTL_FORMAT_Y416 (0xb << 23)
6804 #define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21)
6805 #define PLANE_CTL_KEY_ENABLE_SOURCE (1 << 21)
6806 #define PLANE_CTL_KEY_ENABLE_DESTINATION (2 << 21)
6807 #define PLANE_CTL_ORDER_BGRX (0 << 20)
6808 #define PLANE_CTL_ORDER_RGBX (1 << 20)
6809 #define PLANE_CTL_YUV420_Y_PLANE (1 << 19)
6810 #define PLANE_CTL_YUV_TO_RGB_CSC_FORMAT_BT709 (1 << 18)
6811 #define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16)
6812 #define PLANE_CTL_YUV422_YUYV (0 << 16)
6813 #define PLANE_CTL_YUV422_UYVY (1 << 16)
6814 #define PLANE_CTL_YUV422_YVYU (2 << 16)
6815 #define PLANE_CTL_YUV422_VYUY (3 << 16)
6816 #define PLANE_CTL_RENDER_DECOMPRESSION_ENABLE (1 << 15)
6817 #define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14)
6818 #define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13) /* Pre-GLK */
6819 #define PLANE_CTL_TILED_MASK (0x7 << 10)
6820 #define PLANE_CTL_TILED_LINEAR (0 << 10)
6821 #define PLANE_CTL_TILED_X (1 << 10)
6822 #define PLANE_CTL_TILED_Y (4 << 10)
6823 #define PLANE_CTL_TILED_YF (5 << 10)
6824 #define PLANE_CTL_FLIP_HORIZONTAL (1 << 8)
6825 #define PLANE_CTL_ALPHA_MASK (0x3 << 4) /* Pre-GLK */
6826 #define PLANE_CTL_ALPHA_DISABLE (0 << 4)
6827 #define PLANE_CTL_ALPHA_SW_PREMULTIPLY (2 << 4)
6828 #define PLANE_CTL_ALPHA_HW_PREMULTIPLY (3 << 4)
6829 #define PLANE_CTL_ROTATE_MASK 0x3
6830 #define PLANE_CTL_ROTATE_0 0x0
6831 #define PLANE_CTL_ROTATE_90 0x1
6832 #define PLANE_CTL_ROTATE_180 0x2
6833 #define PLANE_CTL_ROTATE_270 0x3
6834 #define _PLANE_STRIDE_1_A 0x70188
6835 #define _PLANE_STRIDE_2_A 0x70288
6836 #define _PLANE_STRIDE_3_A 0x70388
6837 #define _PLANE_POS_1_A 0x7018c
6838 #define _PLANE_POS_2_A 0x7028c
6839 #define _PLANE_POS_3_A 0x7038c
6840 #define _PLANE_SIZE_1_A 0x70190
6841 #define _PLANE_SIZE_2_A 0x70290
6842 #define _PLANE_SIZE_3_A 0x70390
6843 #define _PLANE_SURF_1_A 0x7019c
6844 #define _PLANE_SURF_2_A 0x7029c
6845 #define _PLANE_SURF_3_A 0x7039c
6846 #define _PLANE_OFFSET_1_A 0x701a4
6847 #define _PLANE_OFFSET_2_A 0x702a4
6848 #define _PLANE_OFFSET_3_A 0x703a4
6849 #define _PLANE_KEYVAL_1_A 0x70194
6850 #define _PLANE_KEYVAL_2_A 0x70294
6851 #define _PLANE_KEYMSK_1_A 0x70198
6852 #define _PLANE_KEYMSK_2_A 0x70298
6853 #define PLANE_KEYMSK_ALPHA_ENABLE (1 << 31)
6854 #define _PLANE_KEYMAX_1_A 0x701a0
6855 #define _PLANE_KEYMAX_2_A 0x702a0
6856 #define PLANE_KEYMAX_ALPHA(a) ((a) << 24)
6857 #define _PLANE_AUX_DIST_1_A 0x701c0
6858 #define _PLANE_AUX_DIST_2_A 0x702c0
6859 #define _PLANE_AUX_OFFSET_1_A 0x701c4
6860 #define _PLANE_AUX_OFFSET_2_A 0x702c4
6861 #define _PLANE_CUS_CTL_1_A 0x701c8
6862 #define _PLANE_CUS_CTL_2_A 0x702c8
6863 #define PLANE_CUS_ENABLE (1 << 31)
6864 #define PLANE_CUS_PLANE_6 (0 << 30)
6865 #define PLANE_CUS_PLANE_7 (1 << 30)
6866 #define PLANE_CUS_HPHASE_SIGN_NEGATIVE (1 << 19)
6867 #define PLANE_CUS_HPHASE_0 (0 << 16)
6868 #define PLANE_CUS_HPHASE_0_25 (1 << 16)
6869 #define PLANE_CUS_HPHASE_0_5 (2 << 16)
6870 #define PLANE_CUS_VPHASE_SIGN_NEGATIVE (1 << 15)
6871 #define PLANE_CUS_VPHASE_0 (0 << 12)
6872 #define PLANE_CUS_VPHASE_0_25 (1 << 12)
6873 #define PLANE_CUS_VPHASE_0_5 (2 << 12)
6874 #define _PLANE_COLOR_CTL_1_A 0x701CC /* GLK+ */
6875 #define _PLANE_COLOR_CTL_2_A 0x702CC /* GLK+ */
6876 #define _PLANE_COLOR_CTL_3_A 0x703CC /* GLK+ */
6877 #define PLANE_COLOR_PIPE_GAMMA_ENABLE (1 << 30) /* Pre-ICL */
6878 #define PLANE_COLOR_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
6879 #define PLANE_COLOR_INPUT_CSC_ENABLE (1 << 20) /* ICL+ */
6880 #define PLANE_COLOR_PIPE_CSC_ENABLE (1 << 23) /* Pre-ICL */
6881 #define PLANE_COLOR_CSC_MODE_BYPASS (0 << 17)
6882 #define PLANE_COLOR_CSC_MODE_YUV601_TO_RGB709 (1 << 17)
6883 #define PLANE_COLOR_CSC_MODE_YUV709_TO_RGB709 (2 << 17)
6884 #define PLANE_COLOR_CSC_MODE_YUV2020_TO_RGB2020 (3 << 17)
6885 #define PLANE_COLOR_CSC_MODE_RGB709_TO_RGB2020 (4 << 17)
6886 #define PLANE_COLOR_PLANE_GAMMA_DISABLE (1 << 13)
6887 #define PLANE_COLOR_ALPHA_MASK (0x3 << 4)
6888 #define PLANE_COLOR_ALPHA_DISABLE (0 << 4)
6889 #define PLANE_COLOR_ALPHA_SW_PREMULTIPLY (2 << 4)
6890 #define PLANE_COLOR_ALPHA_HW_PREMULTIPLY (3 << 4)
6891 #define _PLANE_BUF_CFG_1_A 0x7027c
6892 #define _PLANE_BUF_CFG_2_A 0x7037c
6893 #define _PLANE_NV12_BUF_CFG_1_A 0x70278
6894 #define _PLANE_NV12_BUF_CFG_2_A 0x70378
6896 /* Input CSC Register Definitions */
6897 #define _PLANE_INPUT_CSC_RY_GY_1_A 0x701E0
6898 #define _PLANE_INPUT_CSC_RY_GY_2_A 0x702E0
6900 #define _PLANE_INPUT_CSC_RY_GY_1_B 0x711E0
6901 #define _PLANE_INPUT_CSC_RY_GY_2_B 0x712E0
6903 #define _PLANE_INPUT_CSC_RY_GY_1(pipe) \
6904 _PIPE(pipe, _PLANE_INPUT_CSC_RY_GY_1_A, \
6905 _PLANE_INPUT_CSC_RY_GY_1_B)
6906 #define _PLANE_INPUT_CSC_RY_GY_2(pipe) \
6907 _PIPE(pipe, _PLANE_INPUT_CSC_RY_GY_2_A, \
6908 _PLANE_INPUT_CSC_RY_GY_2_B)
6910 #define PLANE_INPUT_CSC_COEFF(pipe, plane, index) \
6911 _MMIO_PLANE(plane, _PLANE_INPUT_CSC_RY_GY_1(pipe) + (index) * 4, \
6912 _PLANE_INPUT_CSC_RY_GY_2(pipe) + (index) * 4)
6914 #define _PLANE_INPUT_CSC_PREOFF_HI_1_A 0x701F8
6915 #define _PLANE_INPUT_CSC_PREOFF_HI_2_A 0x702F8
6917 #define _PLANE_INPUT_CSC_PREOFF_HI_1_B 0x711F8
6918 #define _PLANE_INPUT_CSC_PREOFF_HI_2_B 0x712F8
6920 #define _PLANE_INPUT_CSC_PREOFF_HI_1(pipe) \
6921 _PIPE(pipe, _PLANE_INPUT_CSC_PREOFF_HI_1_A, \
6922 _PLANE_INPUT_CSC_PREOFF_HI_1_B)
6923 #define _PLANE_INPUT_CSC_PREOFF_HI_2(pipe) \
6924 _PIPE(pipe, _PLANE_INPUT_CSC_PREOFF_HI_2_A, \
6925 _PLANE_INPUT_CSC_PREOFF_HI_2_B)
6926 #define PLANE_INPUT_CSC_PREOFF(pipe, plane, index) \
6927 _MMIO_PLANE(plane, _PLANE_INPUT_CSC_PREOFF_HI_1(pipe) + (index) * 4, \
6928 _PLANE_INPUT_CSC_PREOFF_HI_2(pipe) + (index) * 4)
6930 #define _PLANE_INPUT_CSC_POSTOFF_HI_1_A 0x70204
6931 #define _PLANE_INPUT_CSC_POSTOFF_HI_2_A 0x70304
6933 #define _PLANE_INPUT_CSC_POSTOFF_HI_1_B 0x71204
6934 #define _PLANE_INPUT_CSC_POSTOFF_HI_2_B 0x71304
6936 #define _PLANE_INPUT_CSC_POSTOFF_HI_1(pipe) \
6937 _PIPE(pipe, _PLANE_INPUT_CSC_POSTOFF_HI_1_A, \
6938 _PLANE_INPUT_CSC_POSTOFF_HI_1_B)
6939 #define _PLANE_INPUT_CSC_POSTOFF_HI_2(pipe) \
6940 _PIPE(pipe, _PLANE_INPUT_CSC_POSTOFF_HI_2_A, \
6941 _PLANE_INPUT_CSC_POSTOFF_HI_2_B)
6942 #define PLANE_INPUT_CSC_POSTOFF(pipe, plane, index) \
6943 _MMIO_PLANE(plane, _PLANE_INPUT_CSC_POSTOFF_HI_1(pipe) + (index) * 4, \
6944 _PLANE_INPUT_CSC_POSTOFF_HI_2(pipe) + (index) * 4)
6946 #define _PLANE_CTL_1_B 0x71180
6947 #define _PLANE_CTL_2_B 0x71280
6948 #define _PLANE_CTL_3_B 0x71380
6949 #define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
6950 #define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
6951 #define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
6952 #define PLANE_CTL(pipe, plane) \
6953 _MMIO_PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
6955 #define _PLANE_STRIDE_1_B 0x71188
6956 #define _PLANE_STRIDE_2_B 0x71288
6957 #define _PLANE_STRIDE_3_B 0x71388
6958 #define _PLANE_STRIDE_1(pipe) \
6959 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
6960 #define _PLANE_STRIDE_2(pipe) \
6961 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
6962 #define _PLANE_STRIDE_3(pipe) \
6963 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
6964 #define PLANE_STRIDE(pipe, plane) \
6965 _MMIO_PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
6967 #define _PLANE_POS_1_B 0x7118c
6968 #define _PLANE_POS_2_B 0x7128c
6969 #define _PLANE_POS_3_B 0x7138c
6970 #define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
6971 #define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
6972 #define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
6973 #define PLANE_POS(pipe, plane) \
6974 _MMIO_PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
6976 #define _PLANE_SIZE_1_B 0x71190
6977 #define _PLANE_SIZE_2_B 0x71290
6978 #define _PLANE_SIZE_3_B 0x71390
6979 #define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
6980 #define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
6981 #define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
6982 #define PLANE_SIZE(pipe, plane) \
6983 _MMIO_PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
6985 #define _PLANE_SURF_1_B 0x7119c
6986 #define _PLANE_SURF_2_B 0x7129c
6987 #define _PLANE_SURF_3_B 0x7139c
6988 #define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
6989 #define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
6990 #define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
6991 #define PLANE_SURF(pipe, plane) \
6992 _MMIO_PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
6994 #define _PLANE_OFFSET_1_B 0x711a4
6995 #define _PLANE_OFFSET_2_B 0x712a4
6996 #define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
6997 #define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
6998 #define PLANE_OFFSET(pipe, plane) \
6999 _MMIO_PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
7001 #define _PLANE_KEYVAL_1_B 0x71194
7002 #define _PLANE_KEYVAL_2_B 0x71294
7003 #define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
7004 #define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
7005 #define PLANE_KEYVAL(pipe, plane) \
7006 _MMIO_PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
7008 #define _PLANE_KEYMSK_1_B 0x71198
7009 #define _PLANE_KEYMSK_2_B 0x71298
7010 #define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
7011 #define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
7012 #define PLANE_KEYMSK(pipe, plane) \
7013 _MMIO_PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
7015 #define _PLANE_KEYMAX_1_B 0x711a0
7016 #define _PLANE_KEYMAX_2_B 0x712a0
7017 #define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
7018 #define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
7019 #define PLANE_KEYMAX(pipe, plane) \
7020 _MMIO_PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
7022 #define _PLANE_BUF_CFG_1_B 0x7127c
7023 #define _PLANE_BUF_CFG_2_B 0x7137c
7024 #define DDB_ENTRY_MASK 0x7FF /* skl+: 10 bits, icl+ 11 bits */
7025 #define DDB_ENTRY_END_SHIFT 16
7026 #define _PLANE_BUF_CFG_1(pipe) \
7027 _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
7028 #define _PLANE_BUF_CFG_2(pipe) \
7029 _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
7030 #define PLANE_BUF_CFG(pipe, plane) \
7031 _MMIO_PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
7033 #define _PLANE_NV12_BUF_CFG_1_B 0x71278
7034 #define _PLANE_NV12_BUF_CFG_2_B 0x71378
7035 #define _PLANE_NV12_BUF_CFG_1(pipe) \
7036 _PIPE(pipe, _PLANE_NV12_BUF_CFG_1_A, _PLANE_NV12_BUF_CFG_1_B)
7037 #define _PLANE_NV12_BUF_CFG_2(pipe) \
7038 _PIPE(pipe, _PLANE_NV12_BUF_CFG_2_A, _PLANE_NV12_BUF_CFG_2_B)
7039 #define PLANE_NV12_BUF_CFG(pipe, plane) \
7040 _MMIO_PLANE(plane, _PLANE_NV12_BUF_CFG_1(pipe), _PLANE_NV12_BUF_CFG_2(pipe))
7042 #define _PLANE_AUX_DIST_1_B 0x711c0
7043 #define _PLANE_AUX_DIST_2_B 0x712c0
7044 #define _PLANE_AUX_DIST_1(pipe) \
7045 _PIPE(pipe, _PLANE_AUX_DIST_1_A, _PLANE_AUX_DIST_1_B)
7046 #define _PLANE_AUX_DIST_2(pipe) \
7047 _PIPE(pipe, _PLANE_AUX_DIST_2_A, _PLANE_AUX_DIST_2_B)
7048 #define PLANE_AUX_DIST(pipe, plane) \
7049 _MMIO_PLANE(plane, _PLANE_AUX_DIST_1(pipe), _PLANE_AUX_DIST_2(pipe))
7051 #define _PLANE_AUX_OFFSET_1_B 0x711c4
7052 #define _PLANE_AUX_OFFSET_2_B 0x712c4
7053 #define _PLANE_AUX_OFFSET_1(pipe) \
7054 _PIPE(pipe, _PLANE_AUX_OFFSET_1_A, _PLANE_AUX_OFFSET_1_B)
7055 #define _PLANE_AUX_OFFSET_2(pipe) \
7056 _PIPE(pipe, _PLANE_AUX_OFFSET_2_A, _PLANE_AUX_OFFSET_2_B)
7057 #define PLANE_AUX_OFFSET(pipe, plane) \
7058 _MMIO_PLANE(plane, _PLANE_AUX_OFFSET_1(pipe), _PLANE_AUX_OFFSET_2(pipe))
7060 #define _PLANE_CUS_CTL_1_B 0x711c8
7061 #define _PLANE_CUS_CTL_2_B 0x712c8
7062 #define _PLANE_CUS_CTL_1(pipe) \
7063 _PIPE(pipe, _PLANE_CUS_CTL_1_A, _PLANE_CUS_CTL_1_B)
7064 #define _PLANE_CUS_CTL_2(pipe) \
7065 _PIPE(pipe, _PLANE_CUS_CTL_2_A, _PLANE_CUS_CTL_2_B)
7066 #define PLANE_CUS_CTL(pipe, plane) \
7067 _MMIO_PLANE(plane, _PLANE_CUS_CTL_1(pipe), _PLANE_CUS_CTL_2(pipe))
7069 #define _PLANE_COLOR_CTL_1_B 0x711CC
7070 #define _PLANE_COLOR_CTL_2_B 0x712CC
7071 #define _PLANE_COLOR_CTL_3_B 0x713CC
7072 #define _PLANE_COLOR_CTL_1(pipe) \
7073 _PIPE(pipe, _PLANE_COLOR_CTL_1_A, _PLANE_COLOR_CTL_1_B)
7074 #define _PLANE_COLOR_CTL_2(pipe) \
7075 _PIPE(pipe, _PLANE_COLOR_CTL_2_A, _PLANE_COLOR_CTL_2_B)
7076 #define PLANE_COLOR_CTL(pipe, plane) \
7077 _MMIO_PLANE(plane, _PLANE_COLOR_CTL_1(pipe), _PLANE_COLOR_CTL_2(pipe))
7079 #/* SKL new cursor registers */
7080 #define _CUR_BUF_CFG_A 0x7017c
7081 #define _CUR_BUF_CFG_B 0x7117c
7082 #define CUR_BUF_CFG(pipe) _MMIO_PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
7085 #define VGACNTRL _MMIO(0x71400)
7086 # define VGA_DISP_DISABLE (1 << 31)
7087 # define VGA_2X_MODE (1 << 30)
7088 # define VGA_PIPE_B_SELECT (1 << 29)
7090 #define VLV_VGACNTRL _MMIO(VLV_DISPLAY_BASE + 0x71400)
7094 #define CPU_VGACNTRL _MMIO(0x41000)
7096 #define DIGITAL_PORT_HOTPLUG_CNTRL _MMIO(0x44030)
7097 #define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
7098 #define DIGITAL_PORTA_PULSE_DURATION_2ms (0 << 2) /* pre-HSW */
7099 #define DIGITAL_PORTA_PULSE_DURATION_4_5ms (1 << 2) /* pre-HSW */
7100 #define DIGITAL_PORTA_PULSE_DURATION_6ms (2 << 2) /* pre-HSW */
7101 #define DIGITAL_PORTA_PULSE_DURATION_100ms (3 << 2) /* pre-HSW */
7102 #define DIGITAL_PORTA_PULSE_DURATION_MASK (3 << 2) /* pre-HSW */
7103 #define DIGITAL_PORTA_HOTPLUG_STATUS_MASK (3 << 0)
7104 #define DIGITAL_PORTA_HOTPLUG_NO_DETECT (0 << 0)
7105 #define DIGITAL_PORTA_HOTPLUG_SHORT_DETECT (1 << 0)
7106 #define DIGITAL_PORTA_HOTPLUG_LONG_DETECT (2 << 0)
7108 /* refresh rate hardware control */
7109 #define RR_HW_CTL _MMIO(0x45300)
7110 #define RR_HW_LOW_POWER_FRAMES_MASK 0xff
7111 #define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
7113 #define FDI_PLL_BIOS_0 _MMIO(0x46000)
7114 #define FDI_PLL_FB_CLOCK_MASK 0xff
7115 #define FDI_PLL_BIOS_1 _MMIO(0x46004)
7116 #define FDI_PLL_BIOS_2 _MMIO(0x46008)
7117 #define DISPLAY_PORT_PLL_BIOS_0 _MMIO(0x4600c)
7118 #define DISPLAY_PORT_PLL_BIOS_1 _MMIO(0x46010)
7119 #define DISPLAY_PORT_PLL_BIOS_2 _MMIO(0x46014)
7121 #define PCH_3DCGDIS0 _MMIO(0x46020)
7122 # define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
7123 # define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
7125 #define PCH_3DCGDIS1 _MMIO(0x46024)
7126 # define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
7128 #define FDI_PLL_FREQ_CTL _MMIO(0x46030)
7129 #define FDI_PLL_FREQ_CHANGE_REQUEST (1 << 24)
7130 #define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
7131 #define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
7134 #define _PIPEA_DATA_M1 0x60030
7135 #define PIPE_DATA_M1_OFFSET 0
7136 #define _PIPEA_DATA_N1 0x60034
7137 #define PIPE_DATA_N1_OFFSET 0
7139 #define _PIPEA_DATA_M2 0x60038
7140 #define PIPE_DATA_M2_OFFSET 0
7141 #define _PIPEA_DATA_N2 0x6003c
7142 #define PIPE_DATA_N2_OFFSET 0
7144 #define _PIPEA_LINK_M1 0x60040
7145 #define PIPE_LINK_M1_OFFSET 0
7146 #define _PIPEA_LINK_N1 0x60044
7147 #define PIPE_LINK_N1_OFFSET 0
7149 #define _PIPEA_LINK_M2 0x60048
7150 #define PIPE_LINK_M2_OFFSET 0
7151 #define _PIPEA_LINK_N2 0x6004c
7152 #define PIPE_LINK_N2_OFFSET 0
7154 /* PIPEB timing regs are same start from 0x61000 */
7156 #define _PIPEB_DATA_M1 0x61030
7157 #define _PIPEB_DATA_N1 0x61034
7158 #define _PIPEB_DATA_M2 0x61038
7159 #define _PIPEB_DATA_N2 0x6103c
7160 #define _PIPEB_LINK_M1 0x61040
7161 #define _PIPEB_LINK_N1 0x61044
7162 #define _PIPEB_LINK_M2 0x61048
7163 #define _PIPEB_LINK_N2 0x6104c
7165 #define PIPE_DATA_M1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M1)
7166 #define PIPE_DATA_N1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N1)
7167 #define PIPE_DATA_M2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M2)
7168 #define PIPE_DATA_N2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N2)
7169 #define PIPE_LINK_M1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M1)
7170 #define PIPE_LINK_N1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N1)
7171 #define PIPE_LINK_M2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M2)
7172 #define PIPE_LINK_N2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N2)
7174 /* CPU panel fitter */
7175 /* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
7176 #define _PFA_CTL_1 0x68080
7177 #define _PFB_CTL_1 0x68880
7178 #define PF_ENABLE (1 << 31)
7179 #define PF_PIPE_SEL_MASK_IVB (3 << 29)
7180 #define PF_PIPE_SEL_IVB(pipe) ((pipe) << 29)
7181 #define PF_FILTER_MASK (3 << 23)
7182 #define PF_FILTER_PROGRAMMED (0 << 23)
7183 #define PF_FILTER_MED_3x3 (1 << 23)
7184 #define PF_FILTER_EDGE_ENHANCE (2 << 23)
7185 #define PF_FILTER_EDGE_SOFTEN (3 << 23)
7186 #define _PFA_WIN_SZ 0x68074
7187 #define _PFB_WIN_SZ 0x68874
7188 #define _PFA_WIN_POS 0x68070
7189 #define _PFB_WIN_POS 0x68870
7190 #define _PFA_VSCALE 0x68084
7191 #define _PFB_VSCALE 0x68884
7192 #define _PFA_HSCALE 0x68090
7193 #define _PFB_HSCALE 0x68890
7195 #define PF_CTL(pipe) _MMIO_PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
7196 #define PF_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
7197 #define PF_WIN_POS(pipe) _MMIO_PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
7198 #define PF_VSCALE(pipe) _MMIO_PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
7199 #define PF_HSCALE(pipe) _MMIO_PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
7201 #define _PSA_CTL 0x68180
7202 #define _PSB_CTL 0x68980
7203 #define PS_ENABLE (1 << 31)
7204 #define _PSA_WIN_SZ 0x68174
7205 #define _PSB_WIN_SZ 0x68974
7206 #define _PSA_WIN_POS 0x68170
7207 #define _PSB_WIN_POS 0x68970
7209 #define PS_CTL(pipe) _MMIO_PIPE(pipe, _PSA_CTL, _PSB_CTL)
7210 #define PS_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
7211 #define PS_WIN_POS(pipe) _MMIO_PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
7216 #define _PS_1A_CTRL 0x68180
7217 #define _PS_2A_CTRL 0x68280
7218 #define _PS_1B_CTRL 0x68980
7219 #define _PS_2B_CTRL 0x68A80
7220 #define _PS_1C_CTRL 0x69180
7221 #define PS_SCALER_EN (1 << 31)
7222 #define SKL_PS_SCALER_MODE_MASK (3 << 28)
7223 #define SKL_PS_SCALER_MODE_DYN (0 << 28)
7224 #define SKL_PS_SCALER_MODE_HQ (1 << 28)
7225 #define SKL_PS_SCALER_MODE_NV12 (2 << 28)
7226 #define PS_SCALER_MODE_PLANAR (1 << 29)
7227 #define PS_SCALER_MODE_NORMAL (0 << 29)
7228 #define PS_PLANE_SEL_MASK (7 << 25)
7229 #define PS_PLANE_SEL(plane) (((plane) + 1) << 25)
7230 #define PS_FILTER_MASK (3 << 23)
7231 #define PS_FILTER_MEDIUM (0 << 23)
7232 #define PS_FILTER_EDGE_ENHANCE (2 << 23)
7233 #define PS_FILTER_BILINEAR (3 << 23)
7234 #define PS_VERT3TAP (1 << 21)
7235 #define PS_VERT_INT_INVERT_FIELD1 (0 << 20)
7236 #define PS_VERT_INT_INVERT_FIELD0 (1 << 20)
7237 #define PS_PWRUP_PROGRESS (1 << 17)
7238 #define PS_V_FILTER_BYPASS (1 << 8)
7239 #define PS_VADAPT_EN (1 << 7)
7240 #define PS_VADAPT_MODE_MASK (3 << 5)
7241 #define PS_VADAPT_MODE_LEAST_ADAPT (0 << 5)
7242 #define PS_VADAPT_MODE_MOD_ADAPT (1 << 5)
7243 #define PS_VADAPT_MODE_MOST_ADAPT (3 << 5)
7244 #define PS_PLANE_Y_SEL_MASK (7 << 5)
7245 #define PS_PLANE_Y_SEL(plane) (((plane) + 1) << 5)
7247 #define _PS_PWR_GATE_1A 0x68160
7248 #define _PS_PWR_GATE_2A 0x68260
7249 #define _PS_PWR_GATE_1B 0x68960
7250 #define _PS_PWR_GATE_2B 0x68A60
7251 #define _PS_PWR_GATE_1C 0x69160
7252 #define PS_PWR_GATE_DIS_OVERRIDE (1 << 31)
7253 #define PS_PWR_GATE_SETTLING_TIME_32 (0 << 3)
7254 #define PS_PWR_GATE_SETTLING_TIME_64 (1 << 3)
7255 #define PS_PWR_GATE_SETTLING_TIME_96 (2 << 3)
7256 #define PS_PWR_GATE_SETTLING_TIME_128 (3 << 3)
7257 #define PS_PWR_GATE_SLPEN_8 0
7258 #define PS_PWR_GATE_SLPEN_16 1
7259 #define PS_PWR_GATE_SLPEN_24 2
7260 #define PS_PWR_GATE_SLPEN_32 3
7262 #define _PS_WIN_POS_1A 0x68170
7263 #define _PS_WIN_POS_2A 0x68270
7264 #define _PS_WIN_POS_1B 0x68970
7265 #define _PS_WIN_POS_2B 0x68A70
7266 #define _PS_WIN_POS_1C 0x69170
7268 #define _PS_WIN_SZ_1A 0x68174
7269 #define _PS_WIN_SZ_2A 0x68274
7270 #define _PS_WIN_SZ_1B 0x68974
7271 #define _PS_WIN_SZ_2B 0x68A74
7272 #define _PS_WIN_SZ_1C 0x69174
7274 #define _PS_VSCALE_1A 0x68184
7275 #define _PS_VSCALE_2A 0x68284
7276 #define _PS_VSCALE_1B 0x68984
7277 #define _PS_VSCALE_2B 0x68A84
7278 #define _PS_VSCALE_1C 0x69184
7280 #define _PS_HSCALE_1A 0x68190
7281 #define _PS_HSCALE_2A 0x68290
7282 #define _PS_HSCALE_1B 0x68990
7283 #define _PS_HSCALE_2B 0x68A90
7284 #define _PS_HSCALE_1C 0x69190
7286 #define _PS_VPHASE_1A 0x68188
7287 #define _PS_VPHASE_2A 0x68288
7288 #define _PS_VPHASE_1B 0x68988
7289 #define _PS_VPHASE_2B 0x68A88
7290 #define _PS_VPHASE_1C 0x69188
7291 #define PS_Y_PHASE(x) ((x) << 16)
7292 #define PS_UV_RGB_PHASE(x) ((x) << 0)
7293 #define PS_PHASE_MASK (0x7fff << 1) /* u2.13 */
7294 #define PS_PHASE_TRIP (1 << 0)
7296 #define _PS_HPHASE_1A 0x68194
7297 #define _PS_HPHASE_2A 0x68294
7298 #define _PS_HPHASE_1B 0x68994
7299 #define _PS_HPHASE_2B 0x68A94
7300 #define _PS_HPHASE_1C 0x69194
7302 #define _PS_ECC_STAT_1A 0x681D0
7303 #define _PS_ECC_STAT_2A 0x682D0
7304 #define _PS_ECC_STAT_1B 0x689D0
7305 #define _PS_ECC_STAT_2B 0x68AD0
7306 #define _PS_ECC_STAT_1C 0x691D0
7308 #define _ID(id, a, b) _PICK_EVEN(id, a, b)
7309 #define SKL_PS_CTRL(pipe, id) _MMIO_PIPE(pipe, \
7310 _ID(id, _PS_1A_CTRL, _PS_2A_CTRL), \
7311 _ID(id, _PS_1B_CTRL, _PS_2B_CTRL))
7312 #define SKL_PS_PWR_GATE(pipe, id) _MMIO_PIPE(pipe, \
7313 _ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \
7314 _ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B))
7315 #define SKL_PS_WIN_POS(pipe, id) _MMIO_PIPE(pipe, \
7316 _ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \
7317 _ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B))
7318 #define SKL_PS_WIN_SZ(pipe, id) _MMIO_PIPE(pipe, \
7319 _ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A), \
7320 _ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B))
7321 #define SKL_PS_VSCALE(pipe, id) _MMIO_PIPE(pipe, \
7322 _ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A), \
7323 _ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B))
7324 #define SKL_PS_HSCALE(pipe, id) _MMIO_PIPE(pipe, \
7325 _ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A), \
7326 _ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B))
7327 #define SKL_PS_VPHASE(pipe, id) _MMIO_PIPE(pipe, \
7328 _ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A), \
7329 _ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B))
7330 #define SKL_PS_HPHASE(pipe, id) _MMIO_PIPE(pipe, \
7331 _ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A), \
7332 _ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B))
7333 #define SKL_PS_ECC_STAT(pipe, id) _MMIO_PIPE(pipe, \
7334 _ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A), \
7335 _ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B))
7337 /* legacy palette */
7338 #define _LGC_PALETTE_A 0x4a000
7339 #define _LGC_PALETTE_B 0x4a800
7340 #define LGC_PALETTE_RED_MASK REG_GENMASK(23, 16)
7341 #define LGC_PALETTE_GREEN_MASK REG_GENMASK(15, 8)
7342 #define LGC_PALETTE_BLUE_MASK REG_GENMASK(7, 0)
7343 #define LGC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B) + (i) * 4)
7345 /* ilk/snb precision palette */
7346 #define _PREC_PALETTE_A 0x4b000
7347 #define _PREC_PALETTE_B 0x4c000
7348 #define PREC_PALETTE_RED_MASK REG_GENMASK(29, 20)
7349 #define PREC_PALETTE_GREEN_MASK REG_GENMASK(19, 10)
7350 #define PREC_PALETTE_BLUE_MASK REG_GENMASK(9, 0)
7351 #define PREC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _PREC_PALETTE_A, _PREC_PALETTE_B) + (i) * 4)
7353 #define _PREC_PIPEAGCMAX 0x4d000
7354 #define _PREC_PIPEBGCMAX 0x4d010
7355 #define PREC_PIPEGCMAX(pipe, i) _MMIO(_PIPE(pipe, _PIPEAGCMAX, _PIPEBGCMAX) + (i) * 4)
7357 #define _GAMMA_MODE_A 0x4a480
7358 #define _GAMMA_MODE_B 0x4ac80
7359 #define GAMMA_MODE(pipe) _MMIO_PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
7360 #define PRE_CSC_GAMMA_ENABLE (1 << 31)
7361 #define POST_CSC_GAMMA_ENABLE (1 << 30)
7362 #define GAMMA_MODE_MODE_MASK (3 << 0)
7363 #define GAMMA_MODE_MODE_8BIT (0 << 0)
7364 #define GAMMA_MODE_MODE_10BIT (1 << 0)
7365 #define GAMMA_MODE_MODE_12BIT (2 << 0)
7366 #define GAMMA_MODE_MODE_SPLIT (3 << 0) /* ivb-bdw */
7367 #define GAMMA_MODE_MODE_12BIT_MULTI_SEGMENTED (3 << 0) /* icl + */
7370 #define CSR_PROGRAM(i) _MMIO(0x80000 + (i) * 4)
7371 #define CSR_SSP_BASE_ADDR_GEN9 0x00002FC0
7372 #define CSR_HTP_ADDR_SKL 0x00500034
7373 #define CSR_SSP_BASE _MMIO(0x8F074)
7374 #define CSR_HTP_SKL _MMIO(0x8F004)
7375 #define CSR_LAST_WRITE _MMIO(0x8F034)
7376 #define CSR_LAST_WRITE_VALUE 0xc003b400
7377 /* MMIO address range for CSR program (0x80000 - 0x82FFF) */
7378 #define CSR_MMIO_START_RANGE 0x80000
7379 #define CSR_MMIO_END_RANGE 0x8FFFF
7380 #define SKL_CSR_DC3_DC5_COUNT _MMIO(0x80030)
7381 #define SKL_CSR_DC5_DC6_COUNT _MMIO(0x8002C)
7382 #define BXT_CSR_DC3_DC5_COUNT _MMIO(0x80038)
7383 #define TGL_DMC_DEBUG_DC5_COUNT _MMIO(0x101084)
7384 #define TGL_DMC_DEBUG_DC6_COUNT _MMIO(0x101088)
7386 #define DMC_DEBUG3 _MMIO(0x101090)
7389 #define DE_MASTER_IRQ_CONTROL (1 << 31)
7390 #define DE_SPRITEB_FLIP_DONE (1 << 29)
7391 #define DE_SPRITEA_FLIP_DONE (1 << 28)
7392 #define DE_PLANEB_FLIP_DONE (1 << 27)
7393 #define DE_PLANEA_FLIP_DONE (1 << 26)
7394 #define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
7395 #define DE_PCU_EVENT (1 << 25)
7396 #define DE_GTT_FAULT (1 << 24)
7397 #define DE_POISON (1 << 23)
7398 #define DE_PERFORM_COUNTER (1 << 22)
7399 #define DE_PCH_EVENT (1 << 21)
7400 #define DE_AUX_CHANNEL_A (1 << 20)
7401 #define DE_DP_A_HOTPLUG (1 << 19)
7402 #define DE_GSE (1 << 18)
7403 #define DE_PIPEB_VBLANK (1 << 15)
7404 #define DE_PIPEB_EVEN_FIELD (1 << 14)
7405 #define DE_PIPEB_ODD_FIELD (1 << 13)
7406 #define DE_PIPEB_LINE_COMPARE (1 << 12)
7407 #define DE_PIPEB_VSYNC (1 << 11)
7408 #define DE_PIPEB_CRC_DONE (1 << 10)
7409 #define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
7410 #define DE_PIPEA_VBLANK (1 << 7)
7411 #define DE_PIPE_VBLANK(pipe) (1 << (7 + 8 * (pipe)))
7412 #define DE_PIPEA_EVEN_FIELD (1 << 6)
7413 #define DE_PIPEA_ODD_FIELD (1 << 5)
7414 #define DE_PIPEA_LINE_COMPARE (1 << 4)
7415 #define DE_PIPEA_VSYNC (1 << 3)
7416 #define DE_PIPEA_CRC_DONE (1 << 2)
7417 #define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8 * (pipe)))
7418 #define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
7419 #define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8 * (pipe)))
7421 /* More Ivybridge lolz */
7422 #define DE_ERR_INT_IVB (1 << 30)
7423 #define DE_GSE_IVB (1 << 29)
7424 #define DE_PCH_EVENT_IVB (1 << 28)
7425 #define DE_DP_A_HOTPLUG_IVB (1 << 27)
7426 #define DE_AUX_CHANNEL_A_IVB (1 << 26)
7427 #define DE_EDP_PSR_INT_HSW (1 << 19)
7428 #define DE_SPRITEC_FLIP_DONE_IVB (1 << 14)
7429 #define DE_PLANEC_FLIP_DONE_IVB (1 << 13)
7430 #define DE_PIPEC_VBLANK_IVB (1 << 10)
7431 #define DE_SPRITEB_FLIP_DONE_IVB (1 << 9)
7432 #define DE_PLANEB_FLIP_DONE_IVB (1 << 8)
7433 #define DE_PIPEB_VBLANK_IVB (1 << 5)
7434 #define DE_SPRITEA_FLIP_DONE_IVB (1 << 4)
7435 #define DE_PLANEA_FLIP_DONE_IVB (1 << 3)
7436 #define DE_PLANE_FLIP_DONE_IVB(plane) (1 << (3 + 5 * (plane)))
7437 #define DE_PIPEA_VBLANK_IVB (1 << 0)
7438 #define DE_PIPE_VBLANK_IVB(pipe) (1 << ((pipe) * 5))
7440 #define VLV_MASTER_IER _MMIO(0x4400c) /* Gunit master IER */
7441 #define MASTER_INTERRUPT_ENABLE (1 << 31)
7443 #define DEISR _MMIO(0x44000)
7444 #define DEIMR _MMIO(0x44004)
7445 #define DEIIR _MMIO(0x44008)
7446 #define DEIER _MMIO(0x4400c)
7448 #define GTISR _MMIO(0x44010)
7449 #define GTIMR _MMIO(0x44014)
7450 #define GTIIR _MMIO(0x44018)
7451 #define GTIER _MMIO(0x4401c)
7453 #define GEN8_MASTER_IRQ _MMIO(0x44200)
7454 #define GEN8_MASTER_IRQ_CONTROL (1 << 31)
7455 #define GEN8_PCU_IRQ (1 << 30)
7456 #define GEN8_DE_PCH_IRQ (1 << 23)
7457 #define GEN8_DE_MISC_IRQ (1 << 22)
7458 #define GEN8_DE_PORT_IRQ (1 << 20)
7459 #define GEN8_DE_PIPE_C_IRQ (1 << 18)
7460 #define GEN8_DE_PIPE_B_IRQ (1 << 17)
7461 #define GEN8_DE_PIPE_A_IRQ (1 << 16)
7462 #define GEN8_DE_PIPE_IRQ(pipe) (1 << (16 + (pipe)))
7463 #define GEN8_GT_VECS_IRQ (1 << 6)
7464 #define GEN8_GT_GUC_IRQ (1 << 5)
7465 #define GEN8_GT_PM_IRQ (1 << 4)
7466 #define GEN8_GT_VCS1_IRQ (1 << 3) /* NB: VCS2 in bspec! */
7467 #define GEN8_GT_VCS0_IRQ (1 << 2) /* NB: VCS1 in bpsec! */
7468 #define GEN8_GT_BCS_IRQ (1 << 1)
7469 #define GEN8_GT_RCS_IRQ (1 << 0)
7471 #define GEN8_GT_ISR(which) _MMIO(0x44300 + (0x10 * (which)))
7472 #define GEN8_GT_IMR(which) _MMIO(0x44304 + (0x10 * (which)))
7473 #define GEN8_GT_IIR(which) _MMIO(0x44308 + (0x10 * (which)))
7474 #define GEN8_GT_IER(which) _MMIO(0x4430c + (0x10 * (which)))
7476 #define GEN8_RCS_IRQ_SHIFT 0
7477 #define GEN8_BCS_IRQ_SHIFT 16
7478 #define GEN8_VCS0_IRQ_SHIFT 0 /* NB: VCS1 in bspec! */
7479 #define GEN8_VCS1_IRQ_SHIFT 16 /* NB: VCS2 in bpsec! */
7480 #define GEN8_VECS_IRQ_SHIFT 0
7481 #define GEN8_WD_IRQ_SHIFT 16
7483 #define GEN8_DE_PIPE_ISR(pipe) _MMIO(0x44400 + (0x10 * (pipe)))
7484 #define GEN8_DE_PIPE_IMR(pipe) _MMIO(0x44404 + (0x10 * (pipe)))
7485 #define GEN8_DE_PIPE_IIR(pipe) _MMIO(0x44408 + (0x10 * (pipe)))
7486 #define GEN8_DE_PIPE_IER(pipe) _MMIO(0x4440c + (0x10 * (pipe)))
7487 #define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
7488 #define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
7489 #define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
7490 #define GEN8_PIPE_CURSOR_FAULT (1 << 10)
7491 #define GEN8_PIPE_SPRITE_FAULT (1 << 9)
7492 #define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
7493 #define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
7494 #define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
7495 #define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
7496 #define GEN8_PIPE_VSYNC (1 << 1)
7497 #define GEN8_PIPE_VBLANK (1 << 0)
7498 #define GEN9_PIPE_CURSOR_FAULT (1 << 11)
7499 #define GEN11_PIPE_PLANE7_FAULT (1 << 22)
7500 #define GEN11_PIPE_PLANE6_FAULT (1 << 21)
7501 #define GEN11_PIPE_PLANE5_FAULT (1 << 20)
7502 #define GEN9_PIPE_PLANE4_FAULT (1 << 10)
7503 #define GEN9_PIPE_PLANE3_FAULT (1 << 9)
7504 #define GEN9_PIPE_PLANE2_FAULT (1 << 8)
7505 #define GEN9_PIPE_PLANE1_FAULT (1 << 7)
7506 #define GEN9_PIPE_PLANE4_FLIP_DONE (1 << 6)
7507 #define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5)
7508 #define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4)
7509 #define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3)
7510 #define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + (p)))
7511 #define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
7512 (GEN8_PIPE_CURSOR_FAULT | \
7513 GEN8_PIPE_SPRITE_FAULT | \
7514 GEN8_PIPE_PRIMARY_FAULT)
7515 #define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
7516 (GEN9_PIPE_CURSOR_FAULT | \
7517 GEN9_PIPE_PLANE4_FAULT | \
7518 GEN9_PIPE_PLANE3_FAULT | \
7519 GEN9_PIPE_PLANE2_FAULT | \
7520 GEN9_PIPE_PLANE1_FAULT)
7521 #define GEN11_DE_PIPE_IRQ_FAULT_ERRORS \
7522 (GEN9_DE_PIPE_IRQ_FAULT_ERRORS | \
7523 GEN11_PIPE_PLANE7_FAULT | \
7524 GEN11_PIPE_PLANE6_FAULT | \
7525 GEN11_PIPE_PLANE5_FAULT)
7527 #define GEN8_DE_PORT_ISR _MMIO(0x44440)
7528 #define GEN8_DE_PORT_IMR _MMIO(0x44444)
7529 #define GEN8_DE_PORT_IIR _MMIO(0x44448)
7530 #define GEN8_DE_PORT_IER _MMIO(0x4444c)
7531 #define ICL_AUX_CHANNEL_E (1 << 29)
7532 #define CNL_AUX_CHANNEL_F (1 << 28)
7533 #define GEN9_AUX_CHANNEL_D (1 << 27)
7534 #define GEN9_AUX_CHANNEL_C (1 << 26)
7535 #define GEN9_AUX_CHANNEL_B (1 << 25)
7536 #define BXT_DE_PORT_HP_DDIC (1 << 5)
7537 #define BXT_DE_PORT_HP_DDIB (1 << 4)
7538 #define BXT_DE_PORT_HP_DDIA (1 << 3)
7539 #define BXT_DE_PORT_HOTPLUG_MASK (BXT_DE_PORT_HP_DDIA | \
7540 BXT_DE_PORT_HP_DDIB | \
7541 BXT_DE_PORT_HP_DDIC)
7542 #define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
7543 #define BXT_DE_PORT_GMBUS (1 << 1)
7544 #define GEN8_AUX_CHANNEL_A (1 << 0)
7545 #define TGL_DE_PORT_AUX_USBC6 (1 << 13)
7546 #define TGL_DE_PORT_AUX_USBC5 (1 << 12)
7547 #define TGL_DE_PORT_AUX_USBC4 (1 << 11)
7548 #define TGL_DE_PORT_AUX_USBC3 (1 << 10)
7549 #define TGL_DE_PORT_AUX_USBC2 (1 << 9)
7550 #define TGL_DE_PORT_AUX_USBC1 (1 << 8)
7551 #define TGL_DE_PORT_AUX_DDIC (1 << 2)
7552 #define TGL_DE_PORT_AUX_DDIB (1 << 1)
7553 #define TGL_DE_PORT_AUX_DDIA (1 << 0)
7555 #define GEN8_DE_MISC_ISR _MMIO(0x44460)
7556 #define GEN8_DE_MISC_IMR _MMIO(0x44464)
7557 #define GEN8_DE_MISC_IIR _MMIO(0x44468)
7558 #define GEN8_DE_MISC_IER _MMIO(0x4446c)
7559 #define GEN8_DE_MISC_GSE (1 << 27)
7560 #define GEN8_DE_EDP_PSR (1 << 19)
7562 #define GEN8_PCU_ISR _MMIO(0x444e0)
7563 #define GEN8_PCU_IMR _MMIO(0x444e4)
7564 #define GEN8_PCU_IIR _MMIO(0x444e8)
7565 #define GEN8_PCU_IER _MMIO(0x444ec)
7567 #define GEN11_GU_MISC_ISR _MMIO(0x444f0)
7568 #define GEN11_GU_MISC_IMR _MMIO(0x444f4)
7569 #define GEN11_GU_MISC_IIR _MMIO(0x444f8)
7570 #define GEN11_GU_MISC_IER _MMIO(0x444fc)
7571 #define GEN11_GU_MISC_GSE (1 << 27)
7573 #define GEN11_GFX_MSTR_IRQ _MMIO(0x190010)
7574 #define GEN11_MASTER_IRQ (1 << 31)
7575 #define GEN11_PCU_IRQ (1 << 30)
7576 #define GEN11_GU_MISC_IRQ (1 << 29)
7577 #define GEN11_DISPLAY_IRQ (1 << 16)
7578 #define GEN11_GT_DW_IRQ(x) (1 << (x))
7579 #define GEN11_GT_DW1_IRQ (1 << 1)
7580 #define GEN11_GT_DW0_IRQ (1 << 0)
7582 #define GEN11_DISPLAY_INT_CTL _MMIO(0x44200)
7583 #define GEN11_DISPLAY_IRQ_ENABLE (1 << 31)
7584 #define GEN11_AUDIO_CODEC_IRQ (1 << 24)
7585 #define GEN11_DE_PCH_IRQ (1 << 23)
7586 #define GEN11_DE_MISC_IRQ (1 << 22)
7587 #define GEN11_DE_HPD_IRQ (1 << 21)
7588 #define GEN11_DE_PORT_IRQ (1 << 20)
7589 #define GEN11_DE_PIPE_C (1 << 18)
7590 #define GEN11_DE_PIPE_B (1 << 17)
7591 #define GEN11_DE_PIPE_A (1 << 16)
7593 #define GEN11_DE_HPD_ISR _MMIO(0x44470)
7594 #define GEN11_DE_HPD_IMR _MMIO(0x44474)
7595 #define GEN11_DE_HPD_IIR _MMIO(0x44478)
7596 #define GEN11_DE_HPD_IER _MMIO(0x4447c)
7597 #define GEN12_TC6_HOTPLUG (1 << 21)
7598 #define GEN12_TC5_HOTPLUG (1 << 20)
7599 #define GEN11_TC4_HOTPLUG (1 << 19)
7600 #define GEN11_TC3_HOTPLUG (1 << 18)
7601 #define GEN11_TC2_HOTPLUG (1 << 17)
7602 #define GEN11_TC1_HOTPLUG (1 << 16)
7603 #define GEN11_TC_HOTPLUG(tc_port) (1 << ((tc_port) + 16))
7604 #define GEN11_DE_TC_HOTPLUG_MASK (GEN12_TC6_HOTPLUG | \
7605 GEN12_TC5_HOTPLUG | \
7606 GEN11_TC4_HOTPLUG | \
7607 GEN11_TC3_HOTPLUG | \
7608 GEN11_TC2_HOTPLUG | \
7610 #define GEN12_TBT6_HOTPLUG (1 << 5)
7611 #define GEN12_TBT5_HOTPLUG (1 << 4)
7612 #define GEN11_TBT4_HOTPLUG (1 << 3)
7613 #define GEN11_TBT3_HOTPLUG (1 << 2)
7614 #define GEN11_TBT2_HOTPLUG (1 << 1)
7615 #define GEN11_TBT1_HOTPLUG (1 << 0)
7616 #define GEN11_TBT_HOTPLUG(tc_port) (1 << (tc_port))
7617 #define GEN11_DE_TBT_HOTPLUG_MASK (GEN12_TBT6_HOTPLUG | \
7618 GEN12_TBT5_HOTPLUG | \
7619 GEN11_TBT4_HOTPLUG | \
7620 GEN11_TBT3_HOTPLUG | \
7621 GEN11_TBT2_HOTPLUG | \
7624 #define GEN11_TBT_HOTPLUG_CTL _MMIO(0x44030)
7625 #define GEN11_TC_HOTPLUG_CTL _MMIO(0x44038)
7626 #define GEN11_HOTPLUG_CTL_ENABLE(tc_port) (8 << (tc_port) * 4)
7627 #define GEN11_HOTPLUG_CTL_LONG_DETECT(tc_port) (2 << (tc_port) * 4)
7628 #define GEN11_HOTPLUG_CTL_SHORT_DETECT(tc_port) (1 << (tc_port) * 4)
7629 #define GEN11_HOTPLUG_CTL_NO_DETECT(tc_port) (0 << (tc_port) * 4)
7631 #define GEN11_GT_INTR_DW0 _MMIO(0x190018)
7632 #define GEN11_CSME (31)
7633 #define GEN11_GUNIT (28)
7634 #define GEN11_GUC (25)
7635 #define GEN11_WDPERF (20)
7636 #define GEN11_KCR (19)
7637 #define GEN11_GTPM (16)
7638 #define GEN11_BCS (15)
7639 #define GEN11_RCS0 (0)
7641 #define GEN11_GT_INTR_DW1 _MMIO(0x19001c)
7642 #define GEN11_VECS(x) (31 - (x))
7643 #define GEN11_VCS(x) (x)
7645 #define GEN11_GT_INTR_DW(x) _MMIO(0x190018 + ((x) * 4))
7647 #define GEN11_INTR_IDENTITY_REG0 _MMIO(0x190060)
7648 #define GEN11_INTR_IDENTITY_REG1 _MMIO(0x190064)
7649 #define GEN11_INTR_DATA_VALID (1 << 31)
7650 #define GEN11_INTR_ENGINE_CLASS(x) (((x) & GENMASK(18, 16)) >> 16)
7651 #define GEN11_INTR_ENGINE_INSTANCE(x) (((x) & GENMASK(25, 20)) >> 20)
7652 #define GEN11_INTR_ENGINE_INTR(x) ((x) & 0xffff)
7653 /* irq instances for OTHER_CLASS */
7654 #define OTHER_GUC_INSTANCE 0
7655 #define OTHER_GTPM_INSTANCE 1
7657 #define GEN11_INTR_IDENTITY_REG(x) _MMIO(0x190060 + ((x) * 4))
7659 #define GEN11_IIR_REG0_SELECTOR _MMIO(0x190070)
7660 #define GEN11_IIR_REG1_SELECTOR _MMIO(0x190074)
7662 #define GEN11_IIR_REG_SELECTOR(x) _MMIO(0x190070 + ((x) * 4))
7664 #define GEN11_RENDER_COPY_INTR_ENABLE _MMIO(0x190030)
7665 #define GEN11_VCS_VECS_INTR_ENABLE _MMIO(0x190034)
7666 #define GEN11_GUC_SG_INTR_ENABLE _MMIO(0x190038)
7667 #define GEN11_GPM_WGBOXPERF_INTR_ENABLE _MMIO(0x19003c)
7668 #define GEN11_CRYPTO_RSVD_INTR_ENABLE _MMIO(0x190040)
7669 #define GEN11_GUNIT_CSME_INTR_ENABLE _MMIO(0x190044)
7671 #define GEN11_RCS0_RSVD_INTR_MASK _MMIO(0x190090)
7672 #define GEN11_BCS_RSVD_INTR_MASK _MMIO(0x1900a0)
7673 #define GEN11_VCS0_VCS1_INTR_MASK _MMIO(0x1900a8)
7674 #define GEN11_VCS2_VCS3_INTR_MASK _MMIO(0x1900ac)
7675 #define GEN11_VECS0_VECS1_INTR_MASK _MMIO(0x1900d0)
7676 #define GEN11_GUC_SG_INTR_MASK _MMIO(0x1900e8)
7677 #define GEN11_GPM_WGBOXPERF_INTR_MASK _MMIO(0x1900ec)
7678 #define GEN11_CRYPTO_RSVD_INTR_MASK _MMIO(0x1900f0)
7679 #define GEN11_GUNIT_CSME_INTR_MASK _MMIO(0x1900f4)
7681 #define ENGINE1_MASK REG_GENMASK(31, 16)
7682 #define ENGINE0_MASK REG_GENMASK(15, 0)
7684 #define ILK_DISPLAY_CHICKEN2 _MMIO(0x42004)
7685 /* Required on all Ironlake and Sandybridge according to the B-Spec. */
7686 #define ILK_ELPIN_409_SELECT (1 << 25)
7687 #define ILK_DPARB_GATE (1 << 22)
7688 #define ILK_VSDPFD_FULL (1 << 21)
7689 #define FUSE_STRAP _MMIO(0x42014)
7690 #define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
7691 #define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
7692 #define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
7693 #define IVB_PIPE_C_DISABLE (1 << 28)
7694 #define ILK_HDCP_DISABLE (1 << 25)
7695 #define ILK_eDP_A_DISABLE (1 << 24)
7696 #define HSW_CDCLK_LIMIT (1 << 24)
7697 #define ILK_DESKTOP (1 << 23)
7698 #define HSW_CPU_SSC_ENABLE (1 << 21)
7700 #define FUSE_STRAP3 _MMIO(0x42020)
7701 #define HSW_REF_CLK_SELECT (1 << 1)
7703 #define ILK_DSPCLK_GATE_D _MMIO(0x42020)
7704 #define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
7705 #define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
7706 #define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
7707 #define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
7708 #define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
7710 #define IVB_CHICKEN3 _MMIO(0x4200c)
7711 # define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
7712 # define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
7714 #define CHICKEN_PAR1_1 _MMIO(0x42080)
7715 #define SKL_DE_COMPRESSED_HASH_MODE (1 << 15)
7716 #define DPA_MASK_VBLANK_SRD (1 << 15)
7717 #define FORCE_ARB_IDLE_PLANES (1 << 14)
7718 #define SKL_EDP_PSR_FIX_RDWRAP (1 << 3)
7720 #define CHICKEN_PAR2_1 _MMIO(0x42090)
7721 #define KVM_CONFIG_CHANGE_NOTIFICATION_SELECT (1 << 14)
7723 #define CHICKEN_MISC_2 _MMIO(0x42084)
7724 #define CNL_COMP_PWR_DOWN (1 << 23)
7725 #define GLK_CL2_PWR_DOWN (1 << 12)
7726 #define GLK_CL1_PWR_DOWN (1 << 11)
7727 #define GLK_CL0_PWR_DOWN (1 << 10)
7729 #define CHICKEN_MISC_4 _MMIO(0x4208c)
7730 #define FBC_STRIDE_OVERRIDE (1 << 13)
7731 #define FBC_STRIDE_MASK 0x1FFF
7733 #define _CHICKEN_PIPESL_1_A 0x420b0
7734 #define _CHICKEN_PIPESL_1_B 0x420b4
7735 #define HSW_FBCQ_DIS (1 << 22)
7736 #define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
7737 #define CHICKEN_PIPESL_1(pipe) _MMIO_PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
7739 #define _CHICKEN_TRANS_A 0x420c0
7740 #define _CHICKEN_TRANS_B 0x420c4
7741 #define _CHICKEN_TRANS_C 0x420c8
7742 #define _CHICKEN_TRANS_EDP 0x420cc
7743 #define _CHICKEN_TRANS_D 0x420d8
7744 #define CHICKEN_TRANS(trans) _MMIO(_PICK((trans), \
7745 [TRANSCODER_EDP] = _CHICKEN_TRANS_EDP, \
7746 [TRANSCODER_A] = _CHICKEN_TRANS_A, \
7747 [TRANSCODER_B] = _CHICKEN_TRANS_B, \
7748 [TRANSCODER_C] = _CHICKEN_TRANS_C, \
7749 [TRANSCODER_D] = _CHICKEN_TRANS_D))
7750 #define VSC_DATA_SEL_SOFTWARE_CONTROL (1 << 25) /* GLK and CNL+ */
7751 #define DDI_TRAINING_OVERRIDE_ENABLE (1 << 19)
7752 #define DDI_TRAINING_OVERRIDE_VALUE (1 << 18)
7753 #define DDIE_TRAINING_OVERRIDE_ENABLE (1 << 17) /* CHICKEN_TRANS_A only */
7754 #define DDIE_TRAINING_OVERRIDE_VALUE (1 << 16) /* CHICKEN_TRANS_A only */
7755 #define PSR2_ADD_VERTICAL_LINE_COUNT (1 << 15)
7756 #define PSR2_VSC_ENABLE_PROG_HEADER (1 << 12)
7758 #define DISP_ARB_CTL _MMIO(0x45000)
7759 #define DISP_FBC_MEMORY_WAKE (1 << 31)
7760 #define DISP_TILE_SURFACE_SWIZZLING (1 << 13)
7761 #define DISP_FBC_WM_DIS (1 << 15)
7762 #define DISP_ARB_CTL2 _MMIO(0x45004)
7763 #define DISP_DATA_PARTITION_5_6 (1 << 6)
7764 #define DISP_IPC_ENABLE (1 << 3)
7765 #define DBUF_CTL _MMIO(0x45008)
7766 #define DBUF_CTL_S1 _MMIO(0x45008)
7767 #define DBUF_CTL_S2 _MMIO(0x44FE8)
7768 #define DBUF_POWER_REQUEST (1 << 31)
7769 #define DBUF_POWER_STATE (1 << 30)
7770 #define GEN7_MSG_CTL _MMIO(0x45010)
7771 #define WAIT_FOR_PCH_RESET_ACK (1 << 1)
7772 #define WAIT_FOR_PCH_FLR_ACK (1 << 0)
7773 #define HSW_NDE_RSTWRN_OPT _MMIO(0x46408)
7774 #define RESET_PCH_HANDSHAKE_ENABLE (1 << 4)
7776 #define GEN8_CHICKEN_DCPR_1 _MMIO(0x46430)
7777 #define SKL_SELECT_ALTERNATE_DC_EXIT (1 << 30)
7778 #define MASK_WAKEMEM (1 << 13)
7779 #define CNL_DDI_CLOCK_REG_ACCESS_ON (1 << 7)
7781 #define SKL_DFSM _MMIO(0x51000)
7782 #define SKL_DFSM_CDCLK_LIMIT_MASK (3 << 23)
7783 #define SKL_DFSM_CDCLK_LIMIT_675 (0 << 23)
7784 #define SKL_DFSM_CDCLK_LIMIT_540 (1 << 23)
7785 #define SKL_DFSM_CDCLK_LIMIT_450 (2 << 23)
7786 #define SKL_DFSM_CDCLK_LIMIT_337_5 (3 << 23)
7787 #define SKL_DFSM_PIPE_A_DISABLE (1 << 30)
7788 #define SKL_DFSM_PIPE_B_DISABLE (1 << 21)
7789 #define SKL_DFSM_PIPE_C_DISABLE (1 << 28)
7790 #define TGL_DFSM_PIPE_D_DISABLE (1 << 22)
7792 #define SKL_DSSM _MMIO(0x51004)
7793 #define CNL_DSSM_CDCLK_PLL_REFCLK_24MHz (1 << 31)
7794 #define ICL_DSSM_CDCLK_PLL_REFCLK_MASK (7 << 29)
7795 #define ICL_DSSM_CDCLK_PLL_REFCLK_24MHz (0 << 29)
7796 #define ICL_DSSM_CDCLK_PLL_REFCLK_19_2MHz (1 << 29)
7797 #define ICL_DSSM_CDCLK_PLL_REFCLK_38_4MHz (2 << 29)
7799 #define GEN7_FF_SLICE_CS_CHICKEN1 _MMIO(0x20e0)
7800 #define GEN9_FFSC_PERCTX_PREEMPT_CTRL (1 << 14)
7802 #define FF_SLICE_CS_CHICKEN2 _MMIO(0x20e4)
7803 #define GEN9_TSG_BARRIER_ACK_DISABLE (1 << 8)
7804 #define GEN9_POOLED_EU_LOAD_BALANCING_FIX_DISABLE (1 << 10)
7806 #define GEN9_CS_DEBUG_MODE1 _MMIO(0x20ec)
7807 #define FF_DOP_CLOCK_GATE_DISABLE REG_BIT(1)
7808 #define GEN9_CTX_PREEMPT_REG _MMIO(0x2248)
7809 #define GEN12_DISABLE_POSH_BUSY_FF_DOP_CG REG_BIT(11)
7811 #define GEN8_CS_CHICKEN1 _MMIO(0x2580)
7812 #define GEN9_PREEMPT_3D_OBJECT_LEVEL (1 << 0)
7813 #define GEN9_PREEMPT_GPGPU_LEVEL(hi, lo) (((hi) << 2) | ((lo) << 1))
7814 #define GEN9_PREEMPT_GPGPU_MID_THREAD_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 0)
7815 #define GEN9_PREEMPT_GPGPU_THREAD_GROUP_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 1)
7816 #define GEN9_PREEMPT_GPGPU_COMMAND_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(1, 0)
7817 #define GEN9_PREEMPT_GPGPU_LEVEL_MASK GEN9_PREEMPT_GPGPU_LEVEL(1, 1)
7820 #define GEN7_COMMON_SLICE_CHICKEN1 _MMIO(0x7010)
7821 #define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1 << 10) | (1 << 26))
7822 #define GEN9_RHWO_OPTIMIZATION_DISABLE (1 << 14)
7824 #define COMMON_SLICE_CHICKEN2 _MMIO(0x7014)
7825 #define GEN9_PBE_COMPRESSED_HASH_SELECTION (1 << 13)
7826 #define GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE (1 << 12)
7827 #define GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION (1 << 8)
7828 #define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1 << 0)
7830 #define GEN8_L3CNTLREG _MMIO(0x7034)
7831 #define GEN8_ERRDETBCTRL (1 << 9)
7833 #define GEN11_COMMON_SLICE_CHICKEN3 _MMIO(0x7304)
7834 #define GEN11_BLEND_EMB_FIX_DISABLE_IN_RCC (1 << 11)
7835 #define GEN12_DISABLE_CPS_AWARE_COLOR_PIPE (1 << 9)
7837 #define HIZ_CHICKEN _MMIO(0x7018)
7838 # define CHV_HZ_8X8_MODE_IN_1X (1 << 15)
7839 # define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE (1 << 3)
7841 #define GEN9_SLICE_COMMON_ECO_CHICKEN0 _MMIO(0x7308)
7842 #define DISABLE_PIXEL_MASK_CAMMING (1 << 14)
7844 #define GEN9_SLICE_COMMON_ECO_CHICKEN1 _MMIO(0x731c)
7845 #define GEN11_STATE_CACHE_REDIRECT_TO_CS (1 << 11)
7847 #define GEN7_SARCHKMD _MMIO(0xB000)
7848 #define GEN7_DISABLE_DEMAND_PREFETCH (1 << 31)
7849 #define GEN7_DISABLE_SAMPLER_PREFETCH (1 << 30)
7851 #define GEN7_L3SQCREG1 _MMIO(0xB010)
7852 #define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
7854 #define GEN8_L3SQCREG1 _MMIO(0xB100)
7856 * Note that on CHV the following has an off-by-one error wrt. to BSpec.
7857 * Using the formula in BSpec leads to a hang, while the formula here works
7858 * fine and matches the formulas for all other platforms. A BSpec change
7859 * request has been filed to clarify this.
7861 #define L3_GENERAL_PRIO_CREDITS(x) (((x) >> 1) << 19)
7862 #define L3_HIGH_PRIO_CREDITS(x) (((x) >> 1) << 14)
7863 #define L3_PRIO_CREDITS_MASK ((0x1f << 19) | (0x1f << 14))
7865 #define GEN7_L3CNTLREG1 _MMIO(0xB01C)
7866 #define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
7867 #define GEN7_L3AGDIS (1 << 19)
7868 #define GEN7_L3CNTLREG2 _MMIO(0xB020)
7869 #define GEN7_L3CNTLREG3 _MMIO(0xB024)
7871 #define GEN7_L3_CHICKEN_MODE_REGISTER _MMIO(0xB030)
7872 #define GEN7_WA_L3_CHICKEN_MODE 0x20000000
7873 #define GEN10_L3_CHICKEN_MODE_REGISTER _MMIO(0xB114)
7874 #define GEN11_I2M_WRITE_DISABLE (1 << 28)
7876 #define GEN7_L3SQCREG4 _MMIO(0xb034)
7877 #define L3SQ_URB_READ_CAM_MATCH_DISABLE (1 << 27)
7879 #define GEN11_SCRATCH2 _MMIO(0xb140)
7880 #define GEN11_COHERENT_PARTIAL_WRITE_MERGE_ENABLE (1 << 19)
7882 #define GEN8_L3SQCREG4 _MMIO(0xb118)
7883 #define GEN11_LQSC_CLEAN_EVICT_DISABLE (1 << 6)
7884 #define GEN8_LQSC_RO_PERF_DIS (1 << 27)
7885 #define GEN8_LQSC_FLUSH_COHERENT_LINES (1 << 21)
7888 #define HDC_CHICKEN0 _MMIO(0x7300)
7889 #define CNL_HDC_CHICKEN0 _MMIO(0xE5F0)
7890 #define ICL_HDC_MODE _MMIO(0xE5F4)
7891 #define HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE (1 << 15)
7892 #define HDC_FENCE_DEST_SLM_DISABLE (1 << 14)
7893 #define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1 << 11)
7894 #define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1 << 5)
7895 #define HDC_FORCE_NON_COHERENT (1 << 4)
7896 #define HDC_BARRIER_PERFORMANCE_DISABLE (1 << 10)
7898 #define GEN8_HDC_CHICKEN1 _MMIO(0x7304)
7901 #define SLICE_ECO_CHICKEN0 _MMIO(0x7308)
7902 #define PIXEL_MASK_CAMMING_DISABLE (1 << 14)
7904 #define GEN9_WM_CHICKEN3 _MMIO(0x5588)
7905 #define GEN9_FACTOR_IN_CLR_VAL_HIZ (1 << 9)
7907 /* WaCatErrorRejectionIssue */
7908 #define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG _MMIO(0x9030)
7909 #define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1 << 11)
7911 #define HSW_SCRATCH1 _MMIO(0xb038)
7912 #define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1 << 27)
7914 #define BDW_SCRATCH1 _MMIO(0xb11c)
7915 #define GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE (1 << 2)
7918 #define _PIPEA_CHICKEN 0x70038
7919 #define _PIPEB_CHICKEN 0x71038
7920 #define _PIPEC_CHICKEN 0x72038
7921 #define PIPE_CHICKEN(pipe) _MMIO_PIPE(pipe, _PIPEA_CHICKEN,\
7923 #define PIXEL_ROUNDING_TRUNC_FB_PASSTHRU (1 << 15)
7924 #define PER_PIXEL_ALPHA_BYPASS_EN (1 << 7)
7928 #define PCH_DISPLAY_BASE 0xc0000u
7930 /* south display engine interrupt: IBX */
7931 #define SDE_AUDIO_POWER_D (1 << 27)
7932 #define SDE_AUDIO_POWER_C (1 << 26)
7933 #define SDE_AUDIO_POWER_B (1 << 25)
7934 #define SDE_AUDIO_POWER_SHIFT (25)
7935 #define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
7936 #define SDE_GMBUS (1 << 24)
7937 #define SDE_AUDIO_HDCP_TRANSB (1 << 23)
7938 #define SDE_AUDIO_HDCP_TRANSA (1 << 22)
7939 #define SDE_AUDIO_HDCP_MASK (3 << 22)
7940 #define SDE_AUDIO_TRANSB (1 << 21)
7941 #define SDE_AUDIO_TRANSA (1 << 20)
7942 #define SDE_AUDIO_TRANS_MASK (3 << 20)
7943 #define SDE_POISON (1 << 19)
7945 #define SDE_FDI_RXB (1 << 17)
7946 #define SDE_FDI_RXA (1 << 16)
7947 #define SDE_FDI_MASK (3 << 16)
7948 #define SDE_AUXD (1 << 15)
7949 #define SDE_AUXC (1 << 14)
7950 #define SDE_AUXB (1 << 13)
7951 #define SDE_AUX_MASK (7 << 13)
7953 #define SDE_CRT_HOTPLUG (1 << 11)
7954 #define SDE_PORTD_HOTPLUG (1 << 10)
7955 #define SDE_PORTC_HOTPLUG (1 << 9)
7956 #define SDE_PORTB_HOTPLUG (1 << 8)
7957 #define SDE_SDVOB_HOTPLUG (1 << 6)
7958 #define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
7959 SDE_SDVOB_HOTPLUG | \
7960 SDE_PORTB_HOTPLUG | \
7961 SDE_PORTC_HOTPLUG | \
7963 #define SDE_TRANSB_CRC_DONE (1 << 5)
7964 #define SDE_TRANSB_CRC_ERR (1 << 4)
7965 #define SDE_TRANSB_FIFO_UNDER (1 << 3)
7966 #define SDE_TRANSA_CRC_DONE (1 << 2)
7967 #define SDE_TRANSA_CRC_ERR (1 << 1)
7968 #define SDE_TRANSA_FIFO_UNDER (1 << 0)
7969 #define SDE_TRANS_MASK (0x3f)
7971 /* south display engine interrupt: CPT - CNP */
7972 #define SDE_AUDIO_POWER_D_CPT (1 << 31)
7973 #define SDE_AUDIO_POWER_C_CPT (1 << 30)
7974 #define SDE_AUDIO_POWER_B_CPT (1 << 29)
7975 #define SDE_AUDIO_POWER_SHIFT_CPT 29
7976 #define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
7977 #define SDE_AUXD_CPT (1 << 27)
7978 #define SDE_AUXC_CPT (1 << 26)
7979 #define SDE_AUXB_CPT (1 << 25)
7980 #define SDE_AUX_MASK_CPT (7 << 25)
7981 #define SDE_PORTE_HOTPLUG_SPT (1 << 25)
7982 #define SDE_PORTA_HOTPLUG_SPT (1 << 24)
7983 #define SDE_PORTD_HOTPLUG_CPT (1 << 23)
7984 #define SDE_PORTC_HOTPLUG_CPT (1 << 22)
7985 #define SDE_PORTB_HOTPLUG_CPT (1 << 21)
7986 #define SDE_CRT_HOTPLUG_CPT (1 << 19)
7987 #define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
7988 #define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
7989 SDE_SDVOB_HOTPLUG_CPT | \
7990 SDE_PORTD_HOTPLUG_CPT | \
7991 SDE_PORTC_HOTPLUG_CPT | \
7992 SDE_PORTB_HOTPLUG_CPT)
7993 #define SDE_HOTPLUG_MASK_SPT (SDE_PORTE_HOTPLUG_SPT | \
7994 SDE_PORTD_HOTPLUG_CPT | \
7995 SDE_PORTC_HOTPLUG_CPT | \
7996 SDE_PORTB_HOTPLUG_CPT | \
7997 SDE_PORTA_HOTPLUG_SPT)
7998 #define SDE_GMBUS_CPT (1 << 17)
7999 #define SDE_ERROR_CPT (1 << 16)
8000 #define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
8001 #define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
8002 #define SDE_FDI_RXC_CPT (1 << 8)
8003 #define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
8004 #define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
8005 #define SDE_FDI_RXB_CPT (1 << 4)
8006 #define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
8007 #define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
8008 #define SDE_FDI_RXA_CPT (1 << 0)
8009 #define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
8010 SDE_AUDIO_CP_REQ_B_CPT | \
8011 SDE_AUDIO_CP_REQ_A_CPT)
8012 #define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
8013 SDE_AUDIO_CP_CHG_B_CPT | \
8014 SDE_AUDIO_CP_CHG_A_CPT)
8015 #define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
8019 /* south display engine interrupt: ICP/TGP */
8020 #define SDE_GMBUS_ICP (1 << 23)
8021 #define SDE_TC_HOTPLUG_ICP(tc_port) (1 << ((tc_port) + 24))
8022 #define SDE_DDI_HOTPLUG_ICP(port) (1 << ((port) + 16))
8023 #define SDE_DDI_MASK_ICP (SDE_DDI_HOTPLUG_ICP(PORT_B) | \
8024 SDE_DDI_HOTPLUG_ICP(PORT_A))
8025 #define SDE_TC_MASK_ICP (SDE_TC_HOTPLUG_ICP(PORT_TC4) | \
8026 SDE_TC_HOTPLUG_ICP(PORT_TC3) | \
8027 SDE_TC_HOTPLUG_ICP(PORT_TC2) | \
8028 SDE_TC_HOTPLUG_ICP(PORT_TC1))
8029 #define SDE_DDI_MASK_TGP (SDE_DDI_HOTPLUG_ICP(PORT_C) | \
8030 SDE_DDI_HOTPLUG_ICP(PORT_B) | \
8031 SDE_DDI_HOTPLUG_ICP(PORT_A))
8032 #define SDE_TC_MASK_TGP (SDE_TC_HOTPLUG_ICP(PORT_TC6) | \
8033 SDE_TC_HOTPLUG_ICP(PORT_TC5) | \
8034 SDE_TC_HOTPLUG_ICP(PORT_TC4) | \
8035 SDE_TC_HOTPLUG_ICP(PORT_TC3) | \
8036 SDE_TC_HOTPLUG_ICP(PORT_TC2) | \
8037 SDE_TC_HOTPLUG_ICP(PORT_TC1))
8039 #define SDEISR _MMIO(0xc4000)
8040 #define SDEIMR _MMIO(0xc4004)
8041 #define SDEIIR _MMIO(0xc4008)
8042 #define SDEIER _MMIO(0xc400c)
8044 #define SERR_INT _MMIO(0xc4040)
8045 #define SERR_INT_POISON (1 << 31)
8046 #define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1 << ((pipe) * 3))
8048 /* digital port hotplug */
8049 #define PCH_PORT_HOTPLUG _MMIO(0xc4030) /* SHOTPLUG_CTL */
8050 #define PORTA_HOTPLUG_ENABLE (1 << 28) /* LPT:LP+ & BXT */
8051 #define BXT_DDIA_HPD_INVERT (1 << 27)
8052 #define PORTA_HOTPLUG_STATUS_MASK (3 << 24) /* SPT+ & BXT */
8053 #define PORTA_HOTPLUG_NO_DETECT (0 << 24) /* SPT+ & BXT */
8054 #define PORTA_HOTPLUG_SHORT_DETECT (1 << 24) /* SPT+ & BXT */
8055 #define PORTA_HOTPLUG_LONG_DETECT (2 << 24) /* SPT+ & BXT */
8056 #define PORTD_HOTPLUG_ENABLE (1 << 20)
8057 #define PORTD_PULSE_DURATION_2ms (0 << 18) /* pre-LPT */
8058 #define PORTD_PULSE_DURATION_4_5ms (1 << 18) /* pre-LPT */
8059 #define PORTD_PULSE_DURATION_6ms (2 << 18) /* pre-LPT */
8060 #define PORTD_PULSE_DURATION_100ms (3 << 18) /* pre-LPT */
8061 #define PORTD_PULSE_DURATION_MASK (3 << 18) /* pre-LPT */
8062 #define PORTD_HOTPLUG_STATUS_MASK (3 << 16)
8063 #define PORTD_HOTPLUG_NO_DETECT (0 << 16)
8064 #define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
8065 #define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
8066 #define PORTC_HOTPLUG_ENABLE (1 << 12)
8067 #define BXT_DDIC_HPD_INVERT (1 << 11)
8068 #define PORTC_PULSE_DURATION_2ms (0 << 10) /* pre-LPT */
8069 #define PORTC_PULSE_DURATION_4_5ms (1 << 10) /* pre-LPT */
8070 #define PORTC_PULSE_DURATION_6ms (2 << 10) /* pre-LPT */
8071 #define PORTC_PULSE_DURATION_100ms (3 << 10) /* pre-LPT */
8072 #define PORTC_PULSE_DURATION_MASK (3 << 10) /* pre-LPT */
8073 #define PORTC_HOTPLUG_STATUS_MASK (3 << 8)
8074 #define PORTC_HOTPLUG_NO_DETECT (0 << 8)
8075 #define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
8076 #define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
8077 #define PORTB_HOTPLUG_ENABLE (1 << 4)
8078 #define BXT_DDIB_HPD_INVERT (1 << 3)
8079 #define PORTB_PULSE_DURATION_2ms (0 << 2) /* pre-LPT */
8080 #define PORTB_PULSE_DURATION_4_5ms (1 << 2) /* pre-LPT */
8081 #define PORTB_PULSE_DURATION_6ms (2 << 2) /* pre-LPT */
8082 #define PORTB_PULSE_DURATION_100ms (3 << 2) /* pre-LPT */
8083 #define PORTB_PULSE_DURATION_MASK (3 << 2) /* pre-LPT */
8084 #define PORTB_HOTPLUG_STATUS_MASK (3 << 0)
8085 #define PORTB_HOTPLUG_NO_DETECT (0 << 0)
8086 #define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
8087 #define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
8088 #define BXT_DDI_HPD_INVERT_MASK (BXT_DDIA_HPD_INVERT | \
8089 BXT_DDIB_HPD_INVERT | \
8090 BXT_DDIC_HPD_INVERT)
8092 #define PCH_PORT_HOTPLUG2 _MMIO(0xc403C) /* SHOTPLUG_CTL2 SPT+ */
8093 #define PORTE_HOTPLUG_ENABLE (1 << 4)
8094 #define PORTE_HOTPLUG_STATUS_MASK (3 << 0)
8095 #define PORTE_HOTPLUG_NO_DETECT (0 << 0)
8096 #define PORTE_HOTPLUG_SHORT_DETECT (1 << 0)
8097 #define PORTE_HOTPLUG_LONG_DETECT (2 << 0)
8099 /* This register is a reuse of PCH_PORT_HOTPLUG register. The
8100 * functionality covered in PCH_PORT_HOTPLUG is split into
8101 * SHOTPLUG_CTL_DDI and SHOTPLUG_CTL_TC.
8104 #define SHOTPLUG_CTL_DDI _MMIO(0xc4030)
8105 #define SHOTPLUG_CTL_DDI_HPD_ENABLE(port) (0x8 << (4 * (port)))
8106 #define SHOTPLUG_CTL_DDI_HPD_STATUS_MASK(port) (0x3 << (4 * (port)))
8107 #define SHOTPLUG_CTL_DDI_HPD_NO_DETECT(port) (0x0 << (4 * (port)))
8108 #define SHOTPLUG_CTL_DDI_HPD_SHORT_DETECT(port) (0x1 << (4 * (port)))
8109 #define SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(port) (0x2 << (4 * (port)))
8110 #define SHOTPLUG_CTL_DDI_HPD_SHORT_LONG_DETECT(port) (0x3 << (4 * (port)))
8112 #define SHOTPLUG_CTL_TC _MMIO(0xc4034)
8113 #define ICP_TC_HPD_ENABLE(tc_port) (8 << (tc_port) * 4)
8114 /* Icelake DSC Rate Control Range Parameter Registers */
8115 #define DSCA_RC_RANGE_PARAMETERS_0 _MMIO(0x6B240)
8116 #define DSCA_RC_RANGE_PARAMETERS_0_UDW _MMIO(0x6B240 + 4)
8117 #define DSCC_RC_RANGE_PARAMETERS_0 _MMIO(0x6BA40)
8118 #define DSCC_RC_RANGE_PARAMETERS_0_UDW _MMIO(0x6BA40 + 4)
8119 #define _ICL_DSC0_RC_RANGE_PARAMETERS_0_PB (0x78208)
8120 #define _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PB (0x78208 + 4)
8121 #define _ICL_DSC1_RC_RANGE_PARAMETERS_0_PB (0x78308)
8122 #define _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PB (0x78308 + 4)
8123 #define _ICL_DSC0_RC_RANGE_PARAMETERS_0_PC (0x78408)
8124 #define _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PC (0x78408 + 4)
8125 #define _ICL_DSC1_RC_RANGE_PARAMETERS_0_PC (0x78508)
8126 #define _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PC (0x78508 + 4)
8127 #define ICL_DSC0_RC_RANGE_PARAMETERS_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8128 _ICL_DSC0_RC_RANGE_PARAMETERS_0_PB, \
8129 _ICL_DSC0_RC_RANGE_PARAMETERS_0_PC)
8130 #define ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8131 _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PB, \
8132 _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PC)
8133 #define ICL_DSC1_RC_RANGE_PARAMETERS_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8134 _ICL_DSC1_RC_RANGE_PARAMETERS_0_PB, \
8135 _ICL_DSC1_RC_RANGE_PARAMETERS_0_PC)
8136 #define ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8137 _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PB, \
8138 _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PC)
8139 #define RC_BPG_OFFSET_SHIFT 10
8140 #define RC_MAX_QP_SHIFT 5
8141 #define RC_MIN_QP_SHIFT 0
8143 #define DSCA_RC_RANGE_PARAMETERS_1 _MMIO(0x6B248)
8144 #define DSCA_RC_RANGE_PARAMETERS_1_UDW _MMIO(0x6B248 + 4)
8145 #define DSCC_RC_RANGE_PARAMETERS_1 _MMIO(0x6BA48)
8146 #define DSCC_RC_RANGE_PARAMETERS_1_UDW _MMIO(0x6BA48 + 4)
8147 #define _ICL_DSC0_RC_RANGE_PARAMETERS_1_PB (0x78210)
8148 #define _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PB (0x78210 + 4)
8149 #define _ICL_DSC1_RC_RANGE_PARAMETERS_1_PB (0x78310)
8150 #define _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PB (0x78310 + 4)
8151 #define _ICL_DSC0_RC_RANGE_PARAMETERS_1_PC (0x78410)
8152 #define _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PC (0x78410 + 4)
8153 #define _ICL_DSC1_RC_RANGE_PARAMETERS_1_PC (0x78510)
8154 #define _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PC (0x78510 + 4)
8155 #define ICL_DSC0_RC_RANGE_PARAMETERS_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8156 _ICL_DSC0_RC_RANGE_PARAMETERS_1_PB, \
8157 _ICL_DSC0_RC_RANGE_PARAMETERS_1_PC)
8158 #define ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8159 _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PB, \
8160 _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PC)
8161 #define ICL_DSC1_RC_RANGE_PARAMETERS_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8162 _ICL_DSC1_RC_RANGE_PARAMETERS_1_PB, \
8163 _ICL_DSC1_RC_RANGE_PARAMETERS_1_PC)
8164 #define ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8165 _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PB, \
8166 _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PC)
8168 #define DSCA_RC_RANGE_PARAMETERS_2 _MMIO(0x6B250)
8169 #define DSCA_RC_RANGE_PARAMETERS_2_UDW _MMIO(0x6B250 + 4)
8170 #define DSCC_RC_RANGE_PARAMETERS_2 _MMIO(0x6BA50)
8171 #define DSCC_RC_RANGE_PARAMETERS_2_UDW _MMIO(0x6BA50 + 4)
8172 #define _ICL_DSC0_RC_RANGE_PARAMETERS_2_PB (0x78218)
8173 #define _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PB (0x78218 + 4)
8174 #define _ICL_DSC1_RC_RANGE_PARAMETERS_2_PB (0x78318)
8175 #define _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PB (0x78318 + 4)
8176 #define _ICL_DSC0_RC_RANGE_PARAMETERS_2_PC (0x78418)
8177 #define _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PC (0x78418 + 4)
8178 #define _ICL_DSC1_RC_RANGE_PARAMETERS_2_PC (0x78518)
8179 #define _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PC (0x78518 + 4)
8180 #define ICL_DSC0_RC_RANGE_PARAMETERS_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8181 _ICL_DSC0_RC_RANGE_PARAMETERS_2_PB, \
8182 _ICL_DSC0_RC_RANGE_PARAMETERS_2_PC)
8183 #define ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8184 _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PB, \
8185 _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PC)
8186 #define ICL_DSC1_RC_RANGE_PARAMETERS_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8187 _ICL_DSC1_RC_RANGE_PARAMETERS_2_PB, \
8188 _ICL_DSC1_RC_RANGE_PARAMETERS_2_PC)
8189 #define ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8190 _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PB, \
8191 _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PC)
8193 #define DSCA_RC_RANGE_PARAMETERS_3 _MMIO(0x6B258)
8194 #define DSCA_RC_RANGE_PARAMETERS_3_UDW _MMIO(0x6B258 + 4)
8195 #define DSCC_RC_RANGE_PARAMETERS_3 _MMIO(0x6BA58)
8196 #define DSCC_RC_RANGE_PARAMETERS_3_UDW _MMIO(0x6BA58 + 4)
8197 #define _ICL_DSC0_RC_RANGE_PARAMETERS_3_PB (0x78220)
8198 #define _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PB (0x78220 + 4)
8199 #define _ICL_DSC1_RC_RANGE_PARAMETERS_3_PB (0x78320)
8200 #define _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PB (0x78320 + 4)
8201 #define _ICL_DSC0_RC_RANGE_PARAMETERS_3_PC (0x78420)
8202 #define _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PC (0x78420 + 4)
8203 #define _ICL_DSC1_RC_RANGE_PARAMETERS_3_PC (0x78520)
8204 #define _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PC (0x78520 + 4)
8205 #define ICL_DSC0_RC_RANGE_PARAMETERS_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8206 _ICL_DSC0_RC_RANGE_PARAMETERS_3_PB, \
8207 _ICL_DSC0_RC_RANGE_PARAMETERS_3_PC)
8208 #define ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8209 _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PB, \
8210 _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PC)
8211 #define ICL_DSC1_RC_RANGE_PARAMETERS_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8212 _ICL_DSC1_RC_RANGE_PARAMETERS_3_PB, \
8213 _ICL_DSC1_RC_RANGE_PARAMETERS_3_PC)
8214 #define ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8215 _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PB, \
8216 _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PC)
8218 #define ICP_TC_HPD_LONG_DETECT(tc_port) (2 << (tc_port) * 4)
8219 #define ICP_TC_HPD_SHORT_DETECT(tc_port) (1 << (tc_port) * 4)
8221 #define ICP_DDI_HPD_ENABLE_MASK (SHOTPLUG_CTL_DDI_HPD_ENABLE(PORT_B) | \
8222 SHOTPLUG_CTL_DDI_HPD_ENABLE(PORT_A))
8223 #define ICP_TC_HPD_ENABLE_MASK (ICP_TC_HPD_ENABLE(PORT_TC4) | \
8224 ICP_TC_HPD_ENABLE(PORT_TC3) | \
8225 ICP_TC_HPD_ENABLE(PORT_TC2) | \
8226 ICP_TC_HPD_ENABLE(PORT_TC1))
8227 #define TGP_DDI_HPD_ENABLE_MASK (SHOTPLUG_CTL_DDI_HPD_ENABLE(PORT_C) | \
8228 SHOTPLUG_CTL_DDI_HPD_ENABLE(PORT_B) | \
8229 SHOTPLUG_CTL_DDI_HPD_ENABLE(PORT_A))
8230 #define TGP_TC_HPD_ENABLE_MASK (ICP_TC_HPD_ENABLE(PORT_TC6) | \
8231 ICP_TC_HPD_ENABLE(PORT_TC5) | \
8232 ICP_TC_HPD_ENABLE_MASK)
8234 #define _PCH_DPLL_A 0xc6014
8235 #define _PCH_DPLL_B 0xc6018
8236 #define PCH_DPLL(pll) _MMIO((pll) == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
8238 #define _PCH_FPA0 0xc6040
8239 #define FP_CB_TUNE (0x3 << 22)
8240 #define _PCH_FPA1 0xc6044
8241 #define _PCH_FPB0 0xc6048
8242 #define _PCH_FPB1 0xc604c
8243 #define PCH_FP0(pll) _MMIO((pll) == 0 ? _PCH_FPA0 : _PCH_FPB0)
8244 #define PCH_FP1(pll) _MMIO((pll) == 0 ? _PCH_FPA1 : _PCH_FPB1)
8246 #define PCH_DPLL_TEST _MMIO(0xc606c)
8248 #define PCH_DREF_CONTROL _MMIO(0xC6200)
8249 #define DREF_CONTROL_MASK 0x7fc3
8250 #define DREF_CPU_SOURCE_OUTPUT_DISABLE (0 << 13)
8251 #define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2 << 13)
8252 #define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3 << 13)
8253 #define DREF_CPU_SOURCE_OUTPUT_MASK (3 << 13)
8254 #define DREF_SSC_SOURCE_DISABLE (0 << 11)
8255 #define DREF_SSC_SOURCE_ENABLE (2 << 11)
8256 #define DREF_SSC_SOURCE_MASK (3 << 11)
8257 #define DREF_NONSPREAD_SOURCE_DISABLE (0 << 9)
8258 #define DREF_NONSPREAD_CK505_ENABLE (1 << 9)
8259 #define DREF_NONSPREAD_SOURCE_ENABLE (2 << 9)
8260 #define DREF_NONSPREAD_SOURCE_MASK (3 << 9)
8261 #define DREF_SUPERSPREAD_SOURCE_DISABLE (0 << 7)
8262 #define DREF_SUPERSPREAD_SOURCE_ENABLE (2 << 7)
8263 #define DREF_SUPERSPREAD_SOURCE_MASK (3 << 7)
8264 #define DREF_SSC4_DOWNSPREAD (0 << 6)
8265 #define DREF_SSC4_CENTERSPREAD (1 << 6)
8266 #define DREF_SSC1_DISABLE (0 << 1)
8267 #define DREF_SSC1_ENABLE (1 << 1)
8268 #define DREF_SSC4_DISABLE (0)
8269 #define DREF_SSC4_ENABLE (1)
8271 #define PCH_RAWCLK_FREQ _MMIO(0xc6204)
8272 #define FDL_TP1_TIMER_SHIFT 12
8273 #define FDL_TP1_TIMER_MASK (3 << 12)
8274 #define FDL_TP2_TIMER_SHIFT 10
8275 #define FDL_TP2_TIMER_MASK (3 << 10)
8276 #define RAWCLK_FREQ_MASK 0x3ff
8277 #define CNP_RAWCLK_DIV_MASK (0x3ff << 16)
8278 #define CNP_RAWCLK_DIV(div) ((div) << 16)
8279 #define CNP_RAWCLK_FRAC_MASK (0xf << 26)
8280 #define CNP_RAWCLK_DEN(den) ((den) << 26)
8281 #define ICP_RAWCLK_NUM(num) ((num) << 11)
8283 #define PCH_DPLL_TMR_CFG _MMIO(0xc6208)
8285 #define PCH_SSC4_PARMS _MMIO(0xc6210)
8286 #define PCH_SSC4_AUX_PARMS _MMIO(0xc6214)
8288 #define PCH_DPLL_SEL _MMIO(0xc7000)
8289 #define TRANS_DPLLB_SEL(pipe) (1 << ((pipe) * 4))
8290 #define TRANS_DPLLA_SEL(pipe) 0
8291 #define TRANS_DPLL_ENABLE(pipe) (1 << ((pipe) * 4 + 3))
8295 #define _PCH_TRANS_HTOTAL_A 0xe0000
8296 #define TRANS_HTOTAL_SHIFT 16
8297 #define TRANS_HACTIVE_SHIFT 0
8298 #define _PCH_TRANS_HBLANK_A 0xe0004
8299 #define TRANS_HBLANK_END_SHIFT 16
8300 #define TRANS_HBLANK_START_SHIFT 0
8301 #define _PCH_TRANS_HSYNC_A 0xe0008
8302 #define TRANS_HSYNC_END_SHIFT 16
8303 #define TRANS_HSYNC_START_SHIFT 0
8304 #define _PCH_TRANS_VTOTAL_A 0xe000c
8305 #define TRANS_VTOTAL_SHIFT 16
8306 #define TRANS_VACTIVE_SHIFT 0
8307 #define _PCH_TRANS_VBLANK_A 0xe0010
8308 #define TRANS_VBLANK_END_SHIFT 16
8309 #define TRANS_VBLANK_START_SHIFT 0
8310 #define _PCH_TRANS_VSYNC_A 0xe0014
8311 #define TRANS_VSYNC_END_SHIFT 16
8312 #define TRANS_VSYNC_START_SHIFT 0
8313 #define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
8315 #define _PCH_TRANSA_DATA_M1 0xe0030
8316 #define _PCH_TRANSA_DATA_N1 0xe0034
8317 #define _PCH_TRANSA_DATA_M2 0xe0038
8318 #define _PCH_TRANSA_DATA_N2 0xe003c
8319 #define _PCH_TRANSA_LINK_M1 0xe0040
8320 #define _PCH_TRANSA_LINK_N1 0xe0044
8321 #define _PCH_TRANSA_LINK_M2 0xe0048
8322 #define _PCH_TRANSA_LINK_N2 0xe004c
8324 /* Per-transcoder DIP controls (PCH) */
8325 #define _VIDEO_DIP_CTL_A 0xe0200
8326 #define _VIDEO_DIP_DATA_A 0xe0208
8327 #define _VIDEO_DIP_GCP_A 0xe0210
8328 #define GCP_COLOR_INDICATION (1 << 2)
8329 #define GCP_DEFAULT_PHASE_ENABLE (1 << 1)
8330 #define GCP_AV_MUTE (1 << 0)
8332 #define _VIDEO_DIP_CTL_B 0xe1200
8333 #define _VIDEO_DIP_DATA_B 0xe1208
8334 #define _VIDEO_DIP_GCP_B 0xe1210
8336 #define TVIDEO_DIP_CTL(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
8337 #define TVIDEO_DIP_DATA(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
8338 #define TVIDEO_DIP_GCP(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
8340 /* Per-transcoder DIP controls (VLV) */
8341 #define _VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
8342 #define _VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
8343 #define _VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
8345 #define _VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
8346 #define _VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
8347 #define _VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
8349 #define _CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
8350 #define _CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
8351 #define _CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
8353 #define VLV_TVIDEO_DIP_CTL(pipe) \
8354 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_CTL_A, \
8355 _VLV_VIDEO_DIP_CTL_B, _CHV_VIDEO_DIP_CTL_C)
8356 #define VLV_TVIDEO_DIP_DATA(pipe) \
8357 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_DATA_A, \
8358 _VLV_VIDEO_DIP_DATA_B, _CHV_VIDEO_DIP_DATA_C)
8359 #define VLV_TVIDEO_DIP_GCP(pipe) \
8360 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
8361 _VLV_VIDEO_DIP_GDCP_PAYLOAD_B, _CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
8363 /* Haswell DIP controls */
8365 #define _HSW_VIDEO_DIP_CTL_A 0x60200
8366 #define _HSW_VIDEO_DIP_AVI_DATA_A 0x60220
8367 #define _HSW_VIDEO_DIP_VS_DATA_A 0x60260
8368 #define _HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
8369 #define _HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
8370 #define _HSW_VIDEO_DIP_VSC_DATA_A 0x60320
8371 #define _GLK_VIDEO_DIP_DRM_DATA_A 0x60440
8372 #define _HSW_VIDEO_DIP_AVI_ECC_A 0x60240
8373 #define _HSW_VIDEO_DIP_VS_ECC_A 0x60280
8374 #define _HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
8375 #define _HSW_VIDEO_DIP_GMP_ECC_A 0x60300
8376 #define _HSW_VIDEO_DIP_VSC_ECC_A 0x60344
8377 #define _HSW_VIDEO_DIP_GCP_A 0x60210
8379 #define _HSW_VIDEO_DIP_CTL_B 0x61200
8380 #define _HSW_VIDEO_DIP_AVI_DATA_B 0x61220
8381 #define _HSW_VIDEO_DIP_VS_DATA_B 0x61260
8382 #define _HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
8383 #define _HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
8384 #define _HSW_VIDEO_DIP_VSC_DATA_B 0x61320
8385 #define _GLK_VIDEO_DIP_DRM_DATA_B 0x61440
8386 #define _HSW_VIDEO_DIP_BVI_ECC_B 0x61240
8387 #define _HSW_VIDEO_DIP_VS_ECC_B 0x61280
8388 #define _HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
8389 #define _HSW_VIDEO_DIP_GMP_ECC_B 0x61300
8390 #define _HSW_VIDEO_DIP_VSC_ECC_B 0x61344
8391 #define _HSW_VIDEO_DIP_GCP_B 0x61210
8393 /* Icelake PPS_DATA and _ECC DIP Registers.
8394 * These are available for transcoders B,C and eDP.
8395 * Adding the _A so as to reuse the _MMIO_TRANS2
8396 * definition, with which it offsets to the right location.
8399 #define _ICL_VIDEO_DIP_PPS_DATA_A 0x60350
8400 #define _ICL_VIDEO_DIP_PPS_DATA_B 0x61350
8401 #define _ICL_VIDEO_DIP_PPS_ECC_A 0x603D4
8402 #define _ICL_VIDEO_DIP_PPS_ECC_B 0x613D4
8404 #define HSW_TVIDEO_DIP_CTL(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_CTL_A)
8405 #define HSW_TVIDEO_DIP_GCP(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GCP_A)
8406 #define HSW_TVIDEO_DIP_AVI_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_AVI_DATA_A + (i) * 4)
8407 #define HSW_TVIDEO_DIP_VS_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VS_DATA_A + (i) * 4)
8408 #define HSW_TVIDEO_DIP_SPD_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_SPD_DATA_A + (i) * 4)
8409 #define HSW_TVIDEO_DIP_GMP_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GMP_DATA_A + (i) * 4)
8410 #define HSW_TVIDEO_DIP_VSC_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VSC_DATA_A + (i) * 4)
8411 #define GLK_TVIDEO_DIP_DRM_DATA(trans, i) _MMIO_TRANS2(trans, _GLK_VIDEO_DIP_DRM_DATA_A + (i) * 4)
8412 #define ICL_VIDEO_DIP_PPS_DATA(trans, i) _MMIO_TRANS2(trans, _ICL_VIDEO_DIP_PPS_DATA_A + (i) * 4)
8413 #define ICL_VIDEO_DIP_PPS_ECC(trans, i) _MMIO_TRANS2(trans, _ICL_VIDEO_DIP_PPS_ECC_A + (i) * 4)
8415 #define _HSW_STEREO_3D_CTL_A 0x70020
8416 #define S3D_ENABLE (1 << 31)
8417 #define _HSW_STEREO_3D_CTL_B 0x71020
8419 #define HSW_STEREO_3D_CTL(trans) _MMIO_PIPE2(trans, _HSW_STEREO_3D_CTL_A)
8421 #define _PCH_TRANS_HTOTAL_B 0xe1000
8422 #define _PCH_TRANS_HBLANK_B 0xe1004
8423 #define _PCH_TRANS_HSYNC_B 0xe1008
8424 #define _PCH_TRANS_VTOTAL_B 0xe100c
8425 #define _PCH_TRANS_VBLANK_B 0xe1010
8426 #define _PCH_TRANS_VSYNC_B 0xe1014
8427 #define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
8429 #define PCH_TRANS_HTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
8430 #define PCH_TRANS_HBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
8431 #define PCH_TRANS_HSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
8432 #define PCH_TRANS_VTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
8433 #define PCH_TRANS_VBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
8434 #define PCH_TRANS_VSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
8435 #define PCH_TRANS_VSYNCSHIFT(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, _PCH_TRANS_VSYNCSHIFT_B)
8437 #define _PCH_TRANSB_DATA_M1 0xe1030
8438 #define _PCH_TRANSB_DATA_N1 0xe1034
8439 #define _PCH_TRANSB_DATA_M2 0xe1038
8440 #define _PCH_TRANSB_DATA_N2 0xe103c
8441 #define _PCH_TRANSB_LINK_M1 0xe1040
8442 #define _PCH_TRANSB_LINK_N1 0xe1044
8443 #define _PCH_TRANSB_LINK_M2 0xe1048
8444 #define _PCH_TRANSB_LINK_N2 0xe104c
8446 #define PCH_TRANS_DATA_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
8447 #define PCH_TRANS_DATA_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
8448 #define PCH_TRANS_DATA_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
8449 #define PCH_TRANS_DATA_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
8450 #define PCH_TRANS_LINK_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
8451 #define PCH_TRANS_LINK_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
8452 #define PCH_TRANS_LINK_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
8453 #define PCH_TRANS_LINK_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
8455 #define _PCH_TRANSACONF 0xf0008
8456 #define _PCH_TRANSBCONF 0xf1008
8457 #define PCH_TRANSCONF(pipe) _MMIO_PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
8458 #define LPT_TRANSCONF PCH_TRANSCONF(PIPE_A) /* lpt has only one transcoder */
8459 #define TRANS_DISABLE (0 << 31)
8460 #define TRANS_ENABLE (1 << 31)
8461 #define TRANS_STATE_MASK (1 << 30)
8462 #define TRANS_STATE_DISABLE (0 << 30)
8463 #define TRANS_STATE_ENABLE (1 << 30)
8464 #define TRANS_FSYNC_DELAY_HB1 (0 << 27)
8465 #define TRANS_FSYNC_DELAY_HB2 (1 << 27)
8466 #define TRANS_FSYNC_DELAY_HB3 (2 << 27)
8467 #define TRANS_FSYNC_DELAY_HB4 (3 << 27)
8468 #define TRANS_INTERLACE_MASK (7 << 21)
8469 #define TRANS_PROGRESSIVE (0 << 21)
8470 #define TRANS_INTERLACED (3 << 21)
8471 #define TRANS_LEGACY_INTERLACED_ILK (2 << 21)
8472 #define TRANS_8BPC (0 << 5)
8473 #define TRANS_10BPC (1 << 5)
8474 #define TRANS_6BPC (2 << 5)
8475 #define TRANS_12BPC (3 << 5)
8477 #define _TRANSA_CHICKEN1 0xf0060
8478 #define _TRANSB_CHICKEN1 0xf1060
8479 #define TRANS_CHICKEN1(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
8480 #define TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE (1 << 10)
8481 #define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1 << 4)
8482 #define _TRANSA_CHICKEN2 0xf0064
8483 #define _TRANSB_CHICKEN2 0xf1064
8484 #define TRANS_CHICKEN2(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
8485 #define TRANS_CHICKEN2_TIMING_OVERRIDE (1 << 31)
8486 #define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1 << 29)
8487 #define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3 << 27)
8488 #define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1 << 26)
8489 #define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1 << 25)
8491 #define SOUTH_CHICKEN1 _MMIO(0xc2000)
8492 #define FDIA_PHASE_SYNC_SHIFT_OVR 19
8493 #define FDIA_PHASE_SYNC_SHIFT_EN 18
8494 #define FDI_PHASE_SYNC_OVR(pipe) (1 << (FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
8495 #define FDI_PHASE_SYNC_EN(pipe) (1 << (FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
8496 #define FDI_BC_BIFURCATION_SELECT (1 << 12)
8497 #define CHASSIS_CLK_REQ_DURATION_MASK (0xf << 8)
8498 #define CHASSIS_CLK_REQ_DURATION(x) ((x) << 8)
8499 #define SPT_PWM_GRANULARITY (1 << 0)
8500 #define SOUTH_CHICKEN2 _MMIO(0xc2004)
8501 #define FDI_MPHY_IOSFSB_RESET_STATUS (1 << 13)
8502 #define FDI_MPHY_IOSFSB_RESET_CTL (1 << 12)
8503 #define LPT_PWM_GRANULARITY (1 << 5)
8504 #define DPLS_EDP_PPS_FIX_DIS (1 << 0)
8506 #define _FDI_RXA_CHICKEN 0xc200c
8507 #define _FDI_RXB_CHICKEN 0xc2010
8508 #define FDI_RX_PHASE_SYNC_POINTER_OVR (1 << 1)
8509 #define FDI_RX_PHASE_SYNC_POINTER_EN (1 << 0)
8510 #define FDI_RX_CHICKEN(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
8512 #define SOUTH_DSPCLK_GATE_D _MMIO(0xc2020)
8513 #define PCH_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 31)
8514 #define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1 << 30)
8515 #define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1 << 29)
8516 #define PCH_CPUNIT_CLOCK_GATE_DISABLE (1 << 14)
8517 #define CNP_PWM_CGE_GATING_DISABLE (1 << 13)
8518 #define PCH_LP_PARTITION_LEVEL_DISABLE (1 << 12)
8521 #define _FDI_TXA_CTL 0x60100
8522 #define _FDI_TXB_CTL 0x61100
8523 #define FDI_TX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
8524 #define FDI_TX_DISABLE (0 << 31)
8525 #define FDI_TX_ENABLE (1 << 31)
8526 #define FDI_LINK_TRAIN_PATTERN_1 (0 << 28)
8527 #define FDI_LINK_TRAIN_PATTERN_2 (1 << 28)
8528 #define FDI_LINK_TRAIN_PATTERN_IDLE (2 << 28)
8529 #define FDI_LINK_TRAIN_NONE (3 << 28)
8530 #define FDI_LINK_TRAIN_VOLTAGE_0_4V (0 << 25)
8531 #define FDI_LINK_TRAIN_VOLTAGE_0_6V (1 << 25)
8532 #define FDI_LINK_TRAIN_VOLTAGE_0_8V (2 << 25)
8533 #define FDI_LINK_TRAIN_VOLTAGE_1_2V (3 << 25)
8534 #define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0 << 22)
8535 #define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1 << 22)
8536 #define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2 << 22)
8537 #define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3 << 22)
8538 /* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
8539 SNB has different settings. */
8540 /* SNB A-stepping */
8541 #define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38 << 22)
8542 #define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02 << 22)
8543 #define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01 << 22)
8544 #define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0 << 22)
8545 /* SNB B-stepping */
8546 #define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0 << 22)
8547 #define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a << 22)
8548 #define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39 << 22)
8549 #define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38 << 22)
8550 #define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f << 22)
8551 #define FDI_DP_PORT_WIDTH_SHIFT 19
8552 #define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
8553 #define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
8554 #define FDI_TX_ENHANCE_FRAME_ENABLE (1 << 18)
8555 /* Ironlake: hardwired to 1 */
8556 #define FDI_TX_PLL_ENABLE (1 << 14)
8558 /* Ivybridge has different bits for lolz */
8559 #define FDI_LINK_TRAIN_PATTERN_1_IVB (0 << 8)
8560 #define FDI_LINK_TRAIN_PATTERN_2_IVB (1 << 8)
8561 #define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2 << 8)
8562 #define FDI_LINK_TRAIN_NONE_IVB (3 << 8)
8564 /* both Tx and Rx */
8565 #define FDI_COMPOSITE_SYNC (1 << 11)
8566 #define FDI_LINK_TRAIN_AUTO (1 << 10)
8567 #define FDI_SCRAMBLING_ENABLE (0 << 7)
8568 #define FDI_SCRAMBLING_DISABLE (1 << 7)
8570 /* FDI_RX, FDI_X is hard-wired to Transcoder_X */
8571 #define _FDI_RXA_CTL 0xf000c
8572 #define _FDI_RXB_CTL 0xf100c
8573 #define FDI_RX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
8574 #define FDI_RX_ENABLE (1 << 31)
8575 /* train, dp width same as FDI_TX */
8576 #define FDI_FS_ERRC_ENABLE (1 << 27)
8577 #define FDI_FE_ERRC_ENABLE (1 << 26)
8578 #define FDI_RX_POLARITY_REVERSED_LPT (1 << 16)
8579 #define FDI_8BPC (0 << 16)
8580 #define FDI_10BPC (1 << 16)
8581 #define FDI_6BPC (2 << 16)
8582 #define FDI_12BPC (3 << 16)
8583 #define FDI_RX_LINK_REVERSAL_OVERRIDE (1 << 15)
8584 #define FDI_DMI_LINK_REVERSE_MASK (1 << 14)
8585 #define FDI_RX_PLL_ENABLE (1 << 13)
8586 #define FDI_FS_ERR_CORRECT_ENABLE (1 << 11)
8587 #define FDI_FE_ERR_CORRECT_ENABLE (1 << 10)
8588 #define FDI_FS_ERR_REPORT_ENABLE (1 << 9)
8589 #define FDI_FE_ERR_REPORT_ENABLE (1 << 8)
8590 #define FDI_RX_ENHANCE_FRAME_ENABLE (1 << 6)
8591 #define FDI_PCDCLK (1 << 4)
8593 #define FDI_AUTO_TRAINING (1 << 10)
8594 #define FDI_LINK_TRAIN_PATTERN_1_CPT (0 << 8)
8595 #define FDI_LINK_TRAIN_PATTERN_2_CPT (1 << 8)
8596 #define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2 << 8)
8597 #define FDI_LINK_TRAIN_NORMAL_CPT (3 << 8)
8598 #define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3 << 8)
8600 #define _FDI_RXA_MISC 0xf0010
8601 #define _FDI_RXB_MISC 0xf1010
8602 #define FDI_RX_PWRDN_LANE1_MASK (3 << 26)
8603 #define FDI_RX_PWRDN_LANE1_VAL(x) ((x) << 26)
8604 #define FDI_RX_PWRDN_LANE0_MASK (3 << 24)
8605 #define FDI_RX_PWRDN_LANE0_VAL(x) ((x) << 24)
8606 #define FDI_RX_TP1_TO_TP2_48 (2 << 20)
8607 #define FDI_RX_TP1_TO_TP2_64 (3 << 20)
8608 #define FDI_RX_FDI_DELAY_90 (0x90 << 0)
8609 #define FDI_RX_MISC(pipe) _MMIO_PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
8611 #define _FDI_RXA_TUSIZE1 0xf0030
8612 #define _FDI_RXA_TUSIZE2 0xf0038
8613 #define _FDI_RXB_TUSIZE1 0xf1030
8614 #define _FDI_RXB_TUSIZE2 0xf1038
8615 #define FDI_RX_TUSIZE1(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
8616 #define FDI_RX_TUSIZE2(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
8618 /* FDI_RX interrupt register format */
8619 #define FDI_RX_INTER_LANE_ALIGN (1 << 10)
8620 #define FDI_RX_SYMBOL_LOCK (1 << 9) /* train 2 */
8621 #define FDI_RX_BIT_LOCK (1 << 8) /* train 1 */
8622 #define FDI_RX_TRAIN_PATTERN_2_FAIL (1 << 7)
8623 #define FDI_RX_FS_CODE_ERR (1 << 6)
8624 #define FDI_RX_FE_CODE_ERR (1 << 5)
8625 #define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1 << 4)
8626 #define FDI_RX_HDCP_LINK_FAIL (1 << 3)
8627 #define FDI_RX_PIXEL_FIFO_OVERFLOW (1 << 2)
8628 #define FDI_RX_CROSS_CLOCK_OVERFLOW (1 << 1)
8629 #define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1 << 0)
8631 #define _FDI_RXA_IIR 0xf0014
8632 #define _FDI_RXA_IMR 0xf0018
8633 #define _FDI_RXB_IIR 0xf1014
8634 #define _FDI_RXB_IMR 0xf1018
8635 #define FDI_RX_IIR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
8636 #define FDI_RX_IMR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
8638 #define FDI_PLL_CTL_1 _MMIO(0xfe000)
8639 #define FDI_PLL_CTL_2 _MMIO(0xfe004)
8641 #define PCH_LVDS _MMIO(0xe1180)
8642 #define LVDS_DETECTED (1 << 1)
8644 #define _PCH_DP_B 0xe4100
8645 #define PCH_DP_B _MMIO(_PCH_DP_B)
8646 #define _PCH_DPB_AUX_CH_CTL 0xe4110
8647 #define _PCH_DPB_AUX_CH_DATA1 0xe4114
8648 #define _PCH_DPB_AUX_CH_DATA2 0xe4118
8649 #define _PCH_DPB_AUX_CH_DATA3 0xe411c
8650 #define _PCH_DPB_AUX_CH_DATA4 0xe4120
8651 #define _PCH_DPB_AUX_CH_DATA5 0xe4124
8653 #define _PCH_DP_C 0xe4200
8654 #define PCH_DP_C _MMIO(_PCH_DP_C)
8655 #define _PCH_DPC_AUX_CH_CTL 0xe4210
8656 #define _PCH_DPC_AUX_CH_DATA1 0xe4214
8657 #define _PCH_DPC_AUX_CH_DATA2 0xe4218
8658 #define _PCH_DPC_AUX_CH_DATA3 0xe421c
8659 #define _PCH_DPC_AUX_CH_DATA4 0xe4220
8660 #define _PCH_DPC_AUX_CH_DATA5 0xe4224
8662 #define _PCH_DP_D 0xe4300
8663 #define PCH_DP_D _MMIO(_PCH_DP_D)
8664 #define _PCH_DPD_AUX_CH_CTL 0xe4310
8665 #define _PCH_DPD_AUX_CH_DATA1 0xe4314
8666 #define _PCH_DPD_AUX_CH_DATA2 0xe4318
8667 #define _PCH_DPD_AUX_CH_DATA3 0xe431c
8668 #define _PCH_DPD_AUX_CH_DATA4 0xe4320
8669 #define _PCH_DPD_AUX_CH_DATA5 0xe4324
8671 #define PCH_DP_AUX_CH_CTL(aux_ch) _MMIO_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_CTL, _PCH_DPC_AUX_CH_CTL)
8672 #define PCH_DP_AUX_CH_DATA(aux_ch, i) _MMIO(_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_DATA1, _PCH_DPC_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
8675 #define _TRANS_DP_CTL_A 0xe0300
8676 #define _TRANS_DP_CTL_B 0xe1300
8677 #define _TRANS_DP_CTL_C 0xe2300
8678 #define TRANS_DP_CTL(pipe) _MMIO_PIPE(pipe, _TRANS_DP_CTL_A, _TRANS_DP_CTL_B)
8679 #define TRANS_DP_OUTPUT_ENABLE (1 << 31)
8680 #define TRANS_DP_PORT_SEL_MASK (3 << 29)
8681 #define TRANS_DP_PORT_SEL_NONE (3 << 29)
8682 #define TRANS_DP_PORT_SEL(port) (((port) - PORT_B) << 29)
8683 #define TRANS_DP_AUDIO_ONLY (1 << 26)
8684 #define TRANS_DP_ENH_FRAMING (1 << 18)
8685 #define TRANS_DP_8BPC (0 << 9)
8686 #define TRANS_DP_10BPC (1 << 9)
8687 #define TRANS_DP_6BPC (2 << 9)
8688 #define TRANS_DP_12BPC (3 << 9)
8689 #define TRANS_DP_BPC_MASK (3 << 9)
8690 #define TRANS_DP_VSYNC_ACTIVE_HIGH (1 << 4)
8691 #define TRANS_DP_VSYNC_ACTIVE_LOW 0
8692 #define TRANS_DP_HSYNC_ACTIVE_HIGH (1 << 3)
8693 #define TRANS_DP_HSYNC_ACTIVE_LOW 0
8694 #define TRANS_DP_SYNC_MASK (3 << 3)
8696 /* SNB eDP training params */
8697 /* SNB A-stepping */
8698 #define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38 << 22)
8699 #define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02 << 22)
8700 #define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01 << 22)
8701 #define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0 << 22)
8702 /* SNB B-stepping */
8703 #define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0 << 22)
8704 #define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1 << 22)
8705 #define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a << 22)
8706 #define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39 << 22)
8707 #define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38 << 22)
8708 #define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f << 22)
8711 #define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 << 22)
8712 #define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a << 22)
8713 #define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f << 22)
8714 #define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 << 22)
8715 #define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 << 22)
8716 #define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 << 22)
8717 #define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e << 22)
8720 #define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 << 22)
8721 #define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 << 22)
8722 #define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 << 22)
8723 #define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 << 22)
8724 #define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 << 22)
8726 #define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f << 22)
8728 #define VLV_PMWGICZ _MMIO(0x1300a4)
8730 #define RC6_LOCATION _MMIO(0xD40)
8731 #define RC6_CTX_IN_DRAM (1 << 0)
8732 #define RC6_CTX_BASE _MMIO(0xD48)
8733 #define RC6_CTX_BASE_MASK 0xFFFFFFF0
8734 #define PWRCTX_MAXCNT_RCSUNIT _MMIO(0x2054)
8735 #define PWRCTX_MAXCNT_VCSUNIT0 _MMIO(0x12054)
8736 #define PWRCTX_MAXCNT_BCSUNIT _MMIO(0x22054)
8737 #define PWRCTX_MAXCNT_VECSUNIT _MMIO(0x1A054)
8738 #define PWRCTX_MAXCNT_VCSUNIT1 _MMIO(0x1C054)
8739 #define IDLE_TIME_MASK 0xFFFFF
8740 #define FORCEWAKE _MMIO(0xA18C)
8741 #define FORCEWAKE_VLV _MMIO(0x1300b0)
8742 #define FORCEWAKE_ACK_VLV _MMIO(0x1300b4)
8743 #define FORCEWAKE_MEDIA_VLV _MMIO(0x1300b8)
8744 #define FORCEWAKE_ACK_MEDIA_VLV _MMIO(0x1300bc)
8745 #define FORCEWAKE_ACK_HSW _MMIO(0x130044)
8746 #define FORCEWAKE_ACK _MMIO(0x130090)
8747 #define VLV_GTLC_WAKE_CTRL _MMIO(0x130090)
8748 #define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
8749 #define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
8750 #define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
8752 #define VLV_GTLC_PW_STATUS _MMIO(0x130094)
8753 #define VLV_GTLC_ALLOWWAKEACK (1 << 0)
8754 #define VLV_GTLC_ALLOWWAKEERR (1 << 1)
8755 #define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
8756 #define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
8757 #define FORCEWAKE_MT _MMIO(0xa188) /* multi-threaded */
8758 #define FORCEWAKE_MEDIA_GEN9 _MMIO(0xa270)
8759 #define FORCEWAKE_MEDIA_VDBOX_GEN11(n) _MMIO(0xa540 + (n) * 4)
8760 #define FORCEWAKE_MEDIA_VEBOX_GEN11(n) _MMIO(0xa560 + (n) * 4)
8761 #define FORCEWAKE_RENDER_GEN9 _MMIO(0xa278)
8762 #define FORCEWAKE_BLITTER_GEN9 _MMIO(0xa188)
8763 #define FORCEWAKE_ACK_MEDIA_GEN9 _MMIO(0x0D88)
8764 #define FORCEWAKE_ACK_MEDIA_VDBOX_GEN11(n) _MMIO(0x0D50 + (n) * 4)
8765 #define FORCEWAKE_ACK_MEDIA_VEBOX_GEN11(n) _MMIO(0x0D70 + (n) * 4)
8766 #define FORCEWAKE_ACK_RENDER_GEN9 _MMIO(0x0D84)
8767 #define FORCEWAKE_ACK_BLITTER_GEN9 _MMIO(0x130044)
8768 #define FORCEWAKE_KERNEL BIT(0)
8769 #define FORCEWAKE_USER BIT(1)
8770 #define FORCEWAKE_KERNEL_FALLBACK BIT(15)
8771 #define FORCEWAKE_MT_ACK _MMIO(0x130040)
8772 #define ECOBUS _MMIO(0xa180)
8773 #define FORCEWAKE_MT_ENABLE (1 << 5)
8774 #define VLV_SPAREG2H _MMIO(0xA194)
8775 #define GEN9_PWRGT_DOMAIN_STATUS _MMIO(0xA2A0)
8776 #define GEN9_PWRGT_MEDIA_STATUS_MASK (1 << 0)
8777 #define GEN9_PWRGT_RENDER_STATUS_MASK (1 << 1)
8779 #define POWERGATE_ENABLE _MMIO(0xa210)
8780 #define VDN_HCP_POWERGATE_ENABLE(n) BIT(((n) * 2) + 3)
8781 #define VDN_MFX_POWERGATE_ENABLE(n) BIT(((n) * 2) + 4)
8783 #define GTFIFODBG _MMIO(0x120000)
8784 #define GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV (0x1f << 20)
8785 #define GT_FIFO_FREE_ENTRIES_CHV (0x7f << 13)
8786 #define GT_FIFO_SBDROPERR (1 << 6)
8787 #define GT_FIFO_BLOBDROPERR (1 << 5)
8788 #define GT_FIFO_SB_READ_ABORTERR (1 << 4)
8789 #define GT_FIFO_DROPERR (1 << 3)
8790 #define GT_FIFO_OVFERR (1 << 2)
8791 #define GT_FIFO_IAWRERR (1 << 1)
8792 #define GT_FIFO_IARDERR (1 << 0)
8794 #define GTFIFOCTL _MMIO(0x120008)
8795 #define GT_FIFO_FREE_ENTRIES_MASK 0x7f
8796 #define GT_FIFO_NUM_RESERVED_ENTRIES 20
8797 #define GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL (1 << 12)
8798 #define GT_FIFO_CTL_RC6_POLICY_STALL (1 << 11)
8800 #define HSW_IDICR _MMIO(0x9008)
8801 #define IDIHASHMSK(x) (((x) & 0x3f) << 16)
8802 #define HSW_EDRAM_CAP _MMIO(0x120010)
8803 #define EDRAM_ENABLED 0x1
8804 #define EDRAM_NUM_BANKS(cap) (((cap) >> 1) & 0xf)
8805 #define EDRAM_WAYS_IDX(cap) (((cap) >> 5) & 0x7)
8806 #define EDRAM_SETS_IDX(cap) (((cap) >> 8) & 0x3)
8808 #define GEN6_UCGCTL1 _MMIO(0x9400)
8809 # define GEN6_GAMUNIT_CLOCK_GATE_DISABLE (1 << 22)
8810 # define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
8811 # define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
8812 # define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
8814 #define GEN6_UCGCTL2 _MMIO(0x9404)
8815 # define GEN6_VFUNIT_CLOCK_GATE_DISABLE (1 << 31)
8816 # define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
8817 # define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
8818 # define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
8819 # define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
8820 # define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
8822 #define GEN6_UCGCTL3 _MMIO(0x9408)
8823 # define GEN6_OACSUNIT_CLOCK_GATE_DISABLE (1 << 20)
8825 #define GEN7_UCGCTL4 _MMIO(0x940c)
8826 #define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1 << 25)
8827 #define GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE (1 << 14)
8829 #define GEN6_RCGCTL1 _MMIO(0x9410)
8830 #define GEN6_RCGCTL2 _MMIO(0x9414)
8831 #define GEN6_RSTCTL _MMIO(0x9420)
8833 #define GEN8_UCGCTL6 _MMIO(0x9430)
8834 #define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1 << 24)
8835 #define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1 << 14)
8836 #define GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1 << 28)
8838 #define GEN6_GFXPAUSE _MMIO(0xA000)
8839 #define GEN6_RPNSWREQ _MMIO(0xA008)
8840 #define GEN6_TURBO_DISABLE (1 << 31)
8841 #define GEN6_FREQUENCY(x) ((x) << 25)
8842 #define HSW_FREQUENCY(x) ((x) << 24)
8843 #define GEN9_FREQUENCY(x) ((x) << 23)
8844 #define GEN6_OFFSET(x) ((x) << 19)
8845 #define GEN6_AGGRESSIVE_TURBO (0 << 15)
8846 #define GEN6_RC_VIDEO_FREQ _MMIO(0xA00C)
8847 #define GEN6_RC_CONTROL _MMIO(0xA090)
8848 #define GEN6_RC_CTL_RC6pp_ENABLE (1 << 16)
8849 #define GEN6_RC_CTL_RC6p_ENABLE (1 << 17)
8850 #define GEN6_RC_CTL_RC6_ENABLE (1 << 18)
8851 #define GEN6_RC_CTL_RC1e_ENABLE (1 << 20)
8852 #define GEN6_RC_CTL_RC7_ENABLE (1 << 22)
8853 #define VLV_RC_CTL_CTX_RST_PARALLEL (1 << 24)
8854 #define GEN7_RC_CTL_TO_MODE (1 << 28)
8855 #define GEN6_RC_CTL_EI_MODE(x) ((x) << 27)
8856 #define GEN6_RC_CTL_HW_ENABLE (1 << 31)
8857 #define GEN6_RP_DOWN_TIMEOUT _MMIO(0xA010)
8858 #define GEN6_RP_INTERRUPT_LIMITS _MMIO(0xA014)
8859 #define GEN6_RPSTAT1 _MMIO(0xA01C)
8860 #define GEN6_CAGF_SHIFT 8
8861 #define HSW_CAGF_SHIFT 7
8862 #define GEN9_CAGF_SHIFT 23
8863 #define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
8864 #define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
8865 #define GEN9_CAGF_MASK (0x1ff << GEN9_CAGF_SHIFT)
8866 #define GEN6_RP_CONTROL _MMIO(0xA024)
8867 #define GEN6_RP_MEDIA_TURBO (1 << 11)
8868 #define GEN6_RP_MEDIA_MODE_MASK (3 << 9)
8869 #define GEN6_RP_MEDIA_HW_TURBO_MODE (3 << 9)
8870 #define GEN6_RP_MEDIA_HW_NORMAL_MODE (2 << 9)
8871 #define GEN6_RP_MEDIA_HW_MODE (1 << 9)
8872 #define GEN6_RP_MEDIA_SW_MODE (0 << 9)
8873 #define GEN6_RP_MEDIA_IS_GFX (1 << 8)
8874 #define GEN6_RP_ENABLE (1 << 7)
8875 #define GEN6_RP_UP_IDLE_MIN (0x1 << 3)
8876 #define GEN6_RP_UP_BUSY_AVG (0x2 << 3)
8877 #define GEN6_RP_UP_BUSY_CONT (0x4 << 3)
8878 #define GEN6_RP_DOWN_IDLE_AVG (0x2 << 0)
8879 #define GEN6_RP_DOWN_IDLE_CONT (0x1 << 0)
8880 #define GEN6_RP_UP_THRESHOLD _MMIO(0xA02C)
8881 #define GEN6_RP_DOWN_THRESHOLD _MMIO(0xA030)
8882 #define GEN6_RP_CUR_UP_EI _MMIO(0xA050)
8883 #define GEN6_RP_EI_MASK 0xffffff
8884 #define GEN6_CURICONT_MASK GEN6_RP_EI_MASK
8885 #define GEN6_RP_CUR_UP _MMIO(0xA054)
8886 #define GEN6_CURBSYTAVG_MASK GEN6_RP_EI_MASK
8887 #define GEN6_RP_PREV_UP _MMIO(0xA058)
8888 #define GEN6_RP_CUR_DOWN_EI _MMIO(0xA05C)
8889 #define GEN6_CURIAVG_MASK GEN6_RP_EI_MASK
8890 #define GEN6_RP_CUR_DOWN _MMIO(0xA060)
8891 #define GEN6_RP_PREV_DOWN _MMIO(0xA064)
8892 #define GEN6_RP_UP_EI _MMIO(0xA068)
8893 #define GEN6_RP_DOWN_EI _MMIO(0xA06C)
8894 #define GEN6_RP_IDLE_HYSTERSIS _MMIO(0xA070)
8895 #define GEN6_RPDEUHWTC _MMIO(0xA080)
8896 #define GEN6_RPDEUC _MMIO(0xA084)
8897 #define GEN6_RPDEUCSW _MMIO(0xA088)
8898 #define GEN6_RC_STATE _MMIO(0xA094)
8899 #define RC_SW_TARGET_STATE_SHIFT 16
8900 #define RC_SW_TARGET_STATE_MASK (7 << RC_SW_TARGET_STATE_SHIFT)
8901 #define GEN6_RC1_WAKE_RATE_LIMIT _MMIO(0xA098)
8902 #define GEN6_RC6_WAKE_RATE_LIMIT _MMIO(0xA09C)
8903 #define GEN6_RC6pp_WAKE_RATE_LIMIT _MMIO(0xA0A0)
8904 #define GEN10_MEDIA_WAKE_RATE_LIMIT _MMIO(0xA0A0)
8905 #define GEN6_RC_EVALUATION_INTERVAL _MMIO(0xA0A8)
8906 #define GEN6_RC_IDLE_HYSTERSIS _MMIO(0xA0AC)
8907 #define GEN6_RC_SLEEP _MMIO(0xA0B0)
8908 #define GEN6_RCUBMABDTMR _MMIO(0xA0B0)
8909 #define GEN6_RC1e_THRESHOLD _MMIO(0xA0B4)
8910 #define GEN6_RC6_THRESHOLD _MMIO(0xA0B8)
8911 #define GEN6_RC6p_THRESHOLD _MMIO(0xA0BC)
8912 #define VLV_RCEDATA _MMIO(0xA0BC)
8913 #define GEN6_RC6pp_THRESHOLD _MMIO(0xA0C0)
8914 #define GEN6_PMINTRMSK _MMIO(0xA168)
8915 #define GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC (1 << 31)
8916 #define ARAT_EXPIRED_INTRMSK (1 << 9)
8917 #define GEN8_MISC_CTRL0 _MMIO(0xA180)
8918 #define VLV_PWRDWNUPCTL _MMIO(0xA294)
8919 #define GEN9_MEDIA_PG_IDLE_HYSTERESIS _MMIO(0xA0C4)
8920 #define GEN9_RENDER_PG_IDLE_HYSTERESIS _MMIO(0xA0C8)
8921 #define GEN9_PG_ENABLE _MMIO(0xA210)
8922 #define GEN9_RENDER_PG_ENABLE REG_BIT(0)
8923 #define GEN9_MEDIA_PG_ENABLE REG_BIT(1)
8924 #define GEN11_MEDIA_SAMPLER_PG_ENABLE REG_BIT(2)
8925 #define GEN8_PUSHBUS_CONTROL _MMIO(0xA248)
8926 #define GEN8_PUSHBUS_ENABLE _MMIO(0xA250)
8927 #define GEN8_PUSHBUS_SHIFT _MMIO(0xA25C)
8929 #define VLV_CHICKEN_3 _MMIO(VLV_DISPLAY_BASE + 0x7040C)
8930 #define PIXEL_OVERLAP_CNT_MASK (3 << 30)
8931 #define PIXEL_OVERLAP_CNT_SHIFT 30
8933 #define GEN6_PMISR _MMIO(0x44020)
8934 #define GEN6_PMIMR _MMIO(0x44024) /* rps_lock */
8935 #define GEN6_PMIIR _MMIO(0x44028)
8936 #define GEN6_PMIER _MMIO(0x4402C)
8937 #define GEN6_PM_MBOX_EVENT (1 << 25)
8938 #define GEN6_PM_THERMAL_EVENT (1 << 24)
8941 * For Gen11 these are in the upper word of the GPM_WGBOXPERF
8942 * registers. Shifting is handled on accessing the imr and ier.
8944 #define GEN6_PM_RP_DOWN_TIMEOUT (1 << 6)
8945 #define GEN6_PM_RP_UP_THRESHOLD (1 << 5)
8946 #define GEN6_PM_RP_DOWN_THRESHOLD (1 << 4)
8947 #define GEN6_PM_RP_UP_EI_EXPIRED (1 << 2)
8948 #define GEN6_PM_RP_DOWN_EI_EXPIRED (1 << 1)
8949 #define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_EI_EXPIRED | \
8950 GEN6_PM_RP_UP_THRESHOLD | \
8951 GEN6_PM_RP_DOWN_EI_EXPIRED | \
8952 GEN6_PM_RP_DOWN_THRESHOLD | \
8953 GEN6_PM_RP_DOWN_TIMEOUT)
8955 #define GEN7_GT_SCRATCH(i) _MMIO(0x4F100 + (i) * 4)
8956 #define GEN7_GT_SCRATCH_REG_NUM 8
8958 #define VLV_GTLC_SURVIVABILITY_REG _MMIO(0x130098)
8959 #define VLV_GFX_CLK_STATUS_BIT (1 << 3)
8960 #define VLV_GFX_CLK_FORCE_ON_BIT (1 << 2)
8962 #define GEN6_GT_GFX_RC6_LOCKED _MMIO(0x138104)
8963 #define VLV_COUNTER_CONTROL _MMIO(0x138104)
8964 #define VLV_COUNT_RANGE_HIGH (1 << 15)
8965 #define VLV_MEDIA_RC0_COUNT_EN (1 << 5)
8966 #define VLV_RENDER_RC0_COUNT_EN (1 << 4)
8967 #define VLV_MEDIA_RC6_COUNT_EN (1 << 1)
8968 #define VLV_RENDER_RC6_COUNT_EN (1 << 0)
8969 #define GEN6_GT_GFX_RC6 _MMIO(0x138108)
8970 #define VLV_GT_RENDER_RC6 _MMIO(0x138108)
8971 #define VLV_GT_MEDIA_RC6 _MMIO(0x13810C)
8973 #define GEN6_GT_GFX_RC6p _MMIO(0x13810C)
8974 #define GEN6_GT_GFX_RC6pp _MMIO(0x138110)
8975 #define VLV_RENDER_C0_COUNT _MMIO(0x138118)
8976 #define VLV_MEDIA_C0_COUNT _MMIO(0x13811C)
8978 #define GEN6_PCODE_MAILBOX _MMIO(0x138124)
8979 #define GEN6_PCODE_READY (1 << 31)
8980 #define GEN6_PCODE_ERROR_MASK 0xFF
8981 #define GEN6_PCODE_SUCCESS 0x0
8982 #define GEN6_PCODE_ILLEGAL_CMD 0x1
8983 #define GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x2
8984 #define GEN6_PCODE_TIMEOUT 0x3
8985 #define GEN6_PCODE_UNIMPLEMENTED_CMD 0xFF
8986 #define GEN7_PCODE_TIMEOUT 0x2
8987 #define GEN7_PCODE_ILLEGAL_DATA 0x3
8988 #define GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x10
8989 #define GEN6_PCODE_WRITE_RC6VIDS 0x4
8990 #define GEN6_PCODE_READ_RC6VIDS 0x5
8991 #define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
8992 #define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
8993 #define BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ 0x18
8994 #define GEN9_PCODE_READ_MEM_LATENCY 0x6
8995 #define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF
8996 #define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8
8997 #define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16
8998 #define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24
8999 #define SKL_PCODE_LOAD_HDCP_KEYS 0x5
9000 #define SKL_PCODE_CDCLK_CONTROL 0x7
9001 #define SKL_CDCLK_PREPARE_FOR_CHANGE 0x3
9002 #define SKL_CDCLK_READY_FOR_CHANGE 0x1
9003 #define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
9004 #define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
9005 #define GEN6_READ_OC_PARAMS 0xc
9006 #define ICL_PCODE_MEM_SUBSYSYSTEM_INFO 0xd
9007 #define ICL_PCODE_MEM_SS_READ_GLOBAL_INFO (0x0 << 8)
9008 #define ICL_PCODE_MEM_SS_READ_QGV_POINT_INFO(point) (((point) << 16) | (0x1 << 8))
9009 #define GEN6_PCODE_READ_D_COMP 0x10
9010 #define GEN6_PCODE_WRITE_D_COMP 0x11
9011 #define HSW_PCODE_DE_WRITE_FREQ_REQ 0x17
9012 #define DISPLAY_IPS_CONTROL 0x19
9013 /* See also IPS_CTL */
9014 #define IPS_PCODE_CONTROL (1 << 30)
9015 #define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A
9016 #define GEN9_PCODE_SAGV_CONTROL 0x21
9017 #define GEN9_SAGV_DISABLE 0x0
9018 #define GEN9_SAGV_IS_DISABLED 0x1
9019 #define GEN9_SAGV_ENABLE 0x3
9020 #define GEN12_PCODE_READ_SAGV_BLOCK_TIME_US 0x23
9021 #define GEN6_PCODE_DATA _MMIO(0x138128)
9022 #define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
9023 #define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
9024 #define GEN6_PCODE_DATA1 _MMIO(0x13812C)
9026 #define GEN6_GT_CORE_STATUS _MMIO(0x138060)
9027 #define GEN6_CORE_CPD_STATE_MASK (7 << 4)
9028 #define GEN6_RCn_MASK 7
9034 #define GEN8_GT_SLICE_INFO _MMIO(0x138064)
9035 #define GEN8_LSLICESTAT_MASK 0x7
9037 #define CHV_POWER_SS0_SIG1 _MMIO(0xa720)
9038 #define CHV_POWER_SS1_SIG1 _MMIO(0xa728)
9039 #define CHV_SS_PG_ENABLE (1 << 1)
9040 #define CHV_EU08_PG_ENABLE (1 << 9)
9041 #define CHV_EU19_PG_ENABLE (1 << 17)
9042 #define CHV_EU210_PG_ENABLE (1 << 25)
9044 #define CHV_POWER_SS0_SIG2 _MMIO(0xa724)
9045 #define CHV_POWER_SS1_SIG2 _MMIO(0xa72c)
9046 #define CHV_EU311_PG_ENABLE (1 << 1)
9048 #define GEN9_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + (slice) * 0x4)
9049 #define GEN10_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + ((slice) / 3) * 0x34 + \
9050 ((slice) % 3) * 0x4)
9051 #define GEN9_PGCTL_SLICE_ACK (1 << 0)
9052 #define GEN9_PGCTL_SS_ACK(subslice) (1 << (2 + (subslice) * 2))
9053 #define GEN10_PGCTL_VALID_SS_MASK(slice) ((slice) == 0 ? 0x7F : 0x1F)
9055 #define GEN9_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + (slice) * 0x8)
9056 #define GEN10_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + ((slice) / 3) * 0x30 + \
9057 ((slice) % 3) * 0x8)
9058 #define GEN9_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + (slice) * 0x8)
9059 #define GEN10_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + ((slice) / 3) * 0x30 + \
9060 ((slice) % 3) * 0x8)
9061 #define GEN9_PGCTL_SSA_EU08_ACK (1 << 0)
9062 #define GEN9_PGCTL_SSA_EU19_ACK (1 << 2)
9063 #define GEN9_PGCTL_SSA_EU210_ACK (1 << 4)
9064 #define GEN9_PGCTL_SSA_EU311_ACK (1 << 6)
9065 #define GEN9_PGCTL_SSB_EU08_ACK (1 << 8)
9066 #define GEN9_PGCTL_SSB_EU19_ACK (1 << 10)
9067 #define GEN9_PGCTL_SSB_EU210_ACK (1 << 12)
9068 #define GEN9_PGCTL_SSB_EU311_ACK (1 << 14)
9070 #define GEN7_MISCCPCTL _MMIO(0x9424)
9071 #define GEN7_DOP_CLOCK_GATE_ENABLE (1 << 0)
9072 #define GEN8_DOP_CLOCK_GATE_CFCLK_ENABLE (1 << 2)
9073 #define GEN8_DOP_CLOCK_GATE_GUC_ENABLE (1 << 4)
9074 #define GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE (1 << 6)
9076 #define GEN8_GARBCNTL _MMIO(0xB004)
9077 #define GEN9_GAPS_TSV_CREDIT_DISABLE (1 << 7)
9078 #define GEN11_ARBITRATION_PRIO_ORDER_MASK (0x3f << 22)
9079 #define GEN11_HASH_CTRL_EXCL_MASK (0x7f << 0)
9080 #define GEN11_HASH_CTRL_EXCL_BIT0 (1 << 0)
9082 #define GEN11_GLBLINVL _MMIO(0xB404)
9083 #define GEN11_BANK_HASH_ADDR_EXCL_MASK (0x7f << 5)
9084 #define GEN11_BANK_HASH_ADDR_EXCL_BIT0 (1 << 5)
9086 #define GEN10_DFR_RATIO_EN_AND_CHICKEN _MMIO(0x9550)
9087 #define DFR_DISABLE (1 << 9)
9089 #define GEN11_GACB_PERF_CTRL _MMIO(0x4B80)
9090 #define GEN11_HASH_CTRL_MASK (0x3 << 12 | 0xf << 0)
9091 #define GEN11_HASH_CTRL_BIT0 (1 << 0)
9092 #define GEN11_HASH_CTRL_BIT4 (1 << 12)
9094 #define GEN11_LSN_UNSLCVC _MMIO(0xB43C)
9095 #define GEN11_LSN_UNSLCVC_GAFS_HALF_CL2_MAXALLOC (1 << 9)
9096 #define GEN11_LSN_UNSLCVC_GAFS_HALF_SF_MAXALLOC (1 << 7)
9098 #define GEN10_SAMPLER_MODE _MMIO(0xE18C)
9099 #define GEN11_SAMPLER_ENABLE_HEADLESS_MSG REG_BIT(5)
9102 #define GEN7_L3CDERRST1(slice) _MMIO(0xB008 + (slice) * 0x200) /* L3CD Error Status 1 */
9103 #define GEN7_L3CDERRST1_ROW_MASK (0x7ff << 14)
9104 #define GEN7_PARITY_ERROR_VALID (1 << 13)
9105 #define GEN7_L3CDERRST1_BANK_MASK (3 << 11)
9106 #define GEN7_L3CDERRST1_SUBBANK_MASK (7 << 8)
9107 #define GEN7_PARITY_ERROR_ROW(reg) \
9108 (((reg) & GEN7_L3CDERRST1_ROW_MASK) >> 14)
9109 #define GEN7_PARITY_ERROR_BANK(reg) \
9110 (((reg) & GEN7_L3CDERRST1_BANK_MASK) >> 11)
9111 #define GEN7_PARITY_ERROR_SUBBANK(reg) \
9112 (((reg) & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
9113 #define GEN7_L3CDERRST1_ENABLE (1 << 7)
9115 #define GEN7_L3LOG(slice, i) _MMIO(0xB070 + (slice) * 0x200 + (i) * 4)
9116 #define GEN7_L3LOG_SIZE 0x80
9118 #define GEN7_HALF_SLICE_CHICKEN1 _MMIO(0xe100) /* IVB GT1 + VLV */
9119 #define GEN7_HALF_SLICE_CHICKEN1_GT2 _MMIO(0xf100)
9120 #define GEN7_MAX_PS_THREAD_DEP (8 << 12)
9121 #define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1 << 10)
9122 #define GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE (1 << 4)
9123 #define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1 << 3)
9125 #define GEN9_HALF_SLICE_CHICKEN5 _MMIO(0xe188)
9126 #define GEN9_DG_MIRROR_FIX_ENABLE (1 << 5)
9127 #define GEN9_CCS_TLB_PREFETCH_ENABLE (1 << 3)
9129 #define GEN8_ROW_CHICKEN _MMIO(0xe4f0)
9130 #define FLOW_CONTROL_ENABLE (1 << 15)
9131 #define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1 << 8)
9132 #define STALL_DOP_GATING_DISABLE (1 << 5)
9133 #define THROTTLE_12_5 (7 << 2)
9134 #define DISABLE_EARLY_EOT (1 << 1)
9136 #define GEN7_ROW_CHICKEN2 _MMIO(0xe4f4)
9137 #define GEN7_ROW_CHICKEN2_GT2 _MMIO(0xf4f4)
9138 #define DOP_CLOCK_GATING_DISABLE (1 << 0)
9139 #define PUSH_CONSTANT_DEREF_DISABLE (1 << 8)
9140 #define GEN11_TDL_CLOCK_GATING_FIX_DISABLE (1 << 1)
9142 #define HSW_ROW_CHICKEN3 _MMIO(0xe49c)
9143 #define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
9145 #define HALF_SLICE_CHICKEN2 _MMIO(0xe180)
9146 #define GEN8_ST_PO_DISABLE (1 << 13)
9148 #define HALF_SLICE_CHICKEN3 _MMIO(0xe184)
9149 #define HSW_SAMPLE_C_PERFORMANCE (1 << 9)
9150 #define GEN8_CENTROID_PIXEL_OPT_DIS (1 << 8)
9151 #define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1 << 5)
9152 #define CNL_FAST_ANISO_L1_BANKING_FIX (1 << 4)
9153 #define GEN8_SAMPLER_POWER_BYPASS_DIS (1 << 1)
9155 #define GEN9_HALF_SLICE_CHICKEN7 _MMIO(0xe194)
9156 #define GEN9_SAMPLER_HASH_COMPRESSED_READ_ADDR (1 << 8)
9157 #define GEN9_ENABLE_YV12_BUGFIX (1 << 4)
9158 #define GEN9_ENABLE_GPGPU_PREEMPTION (1 << 2)
9161 #define G4X_AUD_VID_DID _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x62020)
9162 #define INTEL_AUDIO_DEVCL 0x808629FB
9163 #define INTEL_AUDIO_DEVBLC 0x80862801
9164 #define INTEL_AUDIO_DEVCTG 0x80862802
9166 #define G4X_AUD_CNTL_ST _MMIO(0x620B4)
9167 #define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
9168 #define G4X_ELDV_DEVCTG (1 << 14)
9169 #define G4X_ELD_ADDR_MASK (0xf << 5)
9170 #define G4X_ELD_ACK (1 << 4)
9171 #define G4X_HDMIW_HDMIEDID _MMIO(0x6210C)
9173 #define _IBX_HDMIW_HDMIEDID_A 0xE2050
9174 #define _IBX_HDMIW_HDMIEDID_B 0xE2150
9175 #define IBX_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _IBX_HDMIW_HDMIEDID_A, \
9176 _IBX_HDMIW_HDMIEDID_B)
9177 #define _IBX_AUD_CNTL_ST_A 0xE20B4
9178 #define _IBX_AUD_CNTL_ST_B 0xE21B4
9179 #define IBX_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CNTL_ST_A, \
9181 #define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10)
9182 #define IBX_ELD_ADDRESS_MASK (0x1f << 5)
9183 #define IBX_ELD_ACK (1 << 4)
9184 #define IBX_AUD_CNTL_ST2 _MMIO(0xE20C0)
9185 #define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4))
9186 #define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4))
9188 #define _CPT_HDMIW_HDMIEDID_A 0xE5050
9189 #define _CPT_HDMIW_HDMIEDID_B 0xE5150
9190 #define CPT_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _CPT_HDMIW_HDMIEDID_A, _CPT_HDMIW_HDMIEDID_B)
9191 #define _CPT_AUD_CNTL_ST_A 0xE50B4
9192 #define _CPT_AUD_CNTL_ST_B 0xE51B4
9193 #define CPT_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CNTL_ST_A, _CPT_AUD_CNTL_ST_B)
9194 #define CPT_AUD_CNTRL_ST2 _MMIO(0xE50C0)
9196 #define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
9197 #define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
9198 #define VLV_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _VLV_HDMIW_HDMIEDID_A, _VLV_HDMIW_HDMIEDID_B)
9199 #define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
9200 #define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
9201 #define VLV_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CNTL_ST_A, _VLV_AUD_CNTL_ST_B)
9202 #define VLV_AUD_CNTL_ST2 _MMIO(VLV_DISPLAY_BASE + 0x620C0)
9204 /* These are the 4 32-bit write offset registers for each stream
9205 * output buffer. It determines the offset from the
9206 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
9208 #define GEN7_SO_WRITE_OFFSET(n) _MMIO(0x5280 + (n) * 4)
9210 #define _IBX_AUD_CONFIG_A 0xe2000
9211 #define _IBX_AUD_CONFIG_B 0xe2100
9212 #define IBX_AUD_CFG(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CONFIG_A, _IBX_AUD_CONFIG_B)
9213 #define _CPT_AUD_CONFIG_A 0xe5000
9214 #define _CPT_AUD_CONFIG_B 0xe5100
9215 #define CPT_AUD_CFG(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CONFIG_A, _CPT_AUD_CONFIG_B)
9216 #define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
9217 #define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
9218 #define VLV_AUD_CFG(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CONFIG_A, _VLV_AUD_CONFIG_B)
9220 #define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
9221 #define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
9222 #define AUD_CONFIG_UPPER_N_SHIFT 20
9223 #define AUD_CONFIG_UPPER_N_MASK (0xff << 20)
9224 #define AUD_CONFIG_LOWER_N_SHIFT 4
9225 #define AUD_CONFIG_LOWER_N_MASK (0xfff << 4)
9226 #define AUD_CONFIG_N_MASK (AUD_CONFIG_UPPER_N_MASK | AUD_CONFIG_LOWER_N_MASK)
9227 #define AUD_CONFIG_N(n) \
9228 (((((n) >> 12) & 0xff) << AUD_CONFIG_UPPER_N_SHIFT) | \
9229 (((n) & 0xfff) << AUD_CONFIG_LOWER_N_SHIFT))
9230 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
9231 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
9232 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
9233 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
9234 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
9235 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
9236 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
9237 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
9238 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
9239 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
9240 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
9241 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
9242 #define AUD_CONFIG_DISABLE_NCTS (1 << 3)
9245 #define _HSW_AUD_CONFIG_A 0x65000
9246 #define _HSW_AUD_CONFIG_B 0x65100
9247 #define HSW_AUD_CFG(trans) _MMIO_TRANS(trans, _HSW_AUD_CONFIG_A, _HSW_AUD_CONFIG_B)
9249 #define _HSW_AUD_MISC_CTRL_A 0x65010
9250 #define _HSW_AUD_MISC_CTRL_B 0x65110
9251 #define HSW_AUD_MISC_CTRL(trans) _MMIO_TRANS(trans, _HSW_AUD_MISC_CTRL_A, _HSW_AUD_MISC_CTRL_B)
9253 #define _HSW_AUD_M_CTS_ENABLE_A 0x65028
9254 #define _HSW_AUD_M_CTS_ENABLE_B 0x65128
9255 #define HSW_AUD_M_CTS_ENABLE(trans) _MMIO_TRANS(trans, _HSW_AUD_M_CTS_ENABLE_A, _HSW_AUD_M_CTS_ENABLE_B)
9256 #define AUD_M_CTS_M_VALUE_INDEX (1 << 21)
9257 #define AUD_M_CTS_M_PROG_ENABLE (1 << 20)
9258 #define AUD_CONFIG_M_MASK 0xfffff
9260 #define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4
9261 #define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4
9262 #define HSW_AUD_DIP_ELD_CTRL(trans) _MMIO_TRANS(trans, _HSW_AUD_DIP_ELD_CTRL_ST_A, _HSW_AUD_DIP_ELD_CTRL_ST_B)
9264 /* Audio Digital Converter */
9265 #define _HSW_AUD_DIG_CNVT_1 0x65080
9266 #define _HSW_AUD_DIG_CNVT_2 0x65180
9267 #define AUD_DIG_CNVT(trans) _MMIO_TRANS(trans, _HSW_AUD_DIG_CNVT_1, _HSW_AUD_DIG_CNVT_2)
9268 #define DIP_PORT_SEL_MASK 0x3
9270 #define _HSW_AUD_EDID_DATA_A 0x65050
9271 #define _HSW_AUD_EDID_DATA_B 0x65150
9272 #define HSW_AUD_EDID_DATA(trans) _MMIO_TRANS(trans, _HSW_AUD_EDID_DATA_A, _HSW_AUD_EDID_DATA_B)
9274 #define HSW_AUD_PIPE_CONV_CFG _MMIO(0x6507c)
9275 #define HSW_AUD_PIN_ELD_CP_VLD _MMIO(0x650c0)
9276 #define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4))
9277 #define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4))
9278 #define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4))
9279 #define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4))
9281 #define HSW_AUD_CHICKENBIT _MMIO(0x65f10)
9282 #define SKL_AUD_CODEC_WAKE_SIGNAL (1 << 15)
9284 #define AUD_FREQ_CNTRL _MMIO(0x65900)
9285 #define AUD_PIN_BUF_CTL _MMIO(0x48414)
9286 #define AUD_PIN_BUF_ENABLE REG_BIT(31)
9289 * HSW - ICL power wells
9291 * Platforms have up to 3 power well control register sets, each set
9292 * controlling up to 16 power wells via a request/status HW flag tuple:
9293 * - main (HSW_PWR_WELL_CTL[1-4])
9294 * - AUX (ICL_PWR_WELL_CTL_AUX[1-4])
9295 * - DDI (ICL_PWR_WELL_CTL_DDI[1-4])
9296 * Each control register set consists of up to 4 registers used by different
9297 * sources that can request a power well to be enabled:
9298 * - BIOS (HSW_PWR_WELL_CTL1/ICL_PWR_WELL_CTL_AUX1/ICL_PWR_WELL_CTL_DDI1)
9299 * - DRIVER (HSW_PWR_WELL_CTL2/ICL_PWR_WELL_CTL_AUX2/ICL_PWR_WELL_CTL_DDI2)
9300 * - KVMR (HSW_PWR_WELL_CTL3) (only in the main register set)
9301 * - DEBUG (HSW_PWR_WELL_CTL4/ICL_PWR_WELL_CTL_AUX4/ICL_PWR_WELL_CTL_DDI4)
9303 #define HSW_PWR_WELL_CTL1 _MMIO(0x45400)
9304 #define HSW_PWR_WELL_CTL2 _MMIO(0x45404)
9305 #define HSW_PWR_WELL_CTL3 _MMIO(0x45408)
9306 #define HSW_PWR_WELL_CTL4 _MMIO(0x4540C)
9307 #define HSW_PWR_WELL_CTL_REQ(pw_idx) (0x2 << ((pw_idx) * 2))
9308 #define HSW_PWR_WELL_CTL_STATE(pw_idx) (0x1 << ((pw_idx) * 2))
9310 /* HSW/BDW power well */
9311 #define HSW_PW_CTL_IDX_GLOBAL 15
9313 /* SKL/BXT/GLK/CNL power wells */
9314 #define SKL_PW_CTL_IDX_PW_2 15
9315 #define SKL_PW_CTL_IDX_PW_1 14
9316 #define CNL_PW_CTL_IDX_AUX_F 12
9317 #define CNL_PW_CTL_IDX_AUX_D 11
9318 #define GLK_PW_CTL_IDX_AUX_C 10
9319 #define GLK_PW_CTL_IDX_AUX_B 9
9320 #define GLK_PW_CTL_IDX_AUX_A 8
9321 #define CNL_PW_CTL_IDX_DDI_F 6
9322 #define SKL_PW_CTL_IDX_DDI_D 4
9323 #define SKL_PW_CTL_IDX_DDI_C 3
9324 #define SKL_PW_CTL_IDX_DDI_B 2
9325 #define SKL_PW_CTL_IDX_DDI_A_E 1
9326 #define GLK_PW_CTL_IDX_DDI_A 1
9327 #define SKL_PW_CTL_IDX_MISC_IO 0
9329 /* ICL/TGL - power wells */
9330 #define TGL_PW_CTL_IDX_PW_5 4
9331 #define ICL_PW_CTL_IDX_PW_4 3
9332 #define ICL_PW_CTL_IDX_PW_3 2
9333 #define ICL_PW_CTL_IDX_PW_2 1
9334 #define ICL_PW_CTL_IDX_PW_1 0
9336 #define ICL_PWR_WELL_CTL_AUX1 _MMIO(0x45440)
9337 #define ICL_PWR_WELL_CTL_AUX2 _MMIO(0x45444)
9338 #define ICL_PWR_WELL_CTL_AUX4 _MMIO(0x4544C)
9339 #define TGL_PW_CTL_IDX_AUX_TBT6 14
9340 #define TGL_PW_CTL_IDX_AUX_TBT5 13
9341 #define TGL_PW_CTL_IDX_AUX_TBT4 12
9342 #define ICL_PW_CTL_IDX_AUX_TBT4 11
9343 #define TGL_PW_CTL_IDX_AUX_TBT3 11
9344 #define ICL_PW_CTL_IDX_AUX_TBT3 10
9345 #define TGL_PW_CTL_IDX_AUX_TBT2 10
9346 #define ICL_PW_CTL_IDX_AUX_TBT2 9
9347 #define TGL_PW_CTL_IDX_AUX_TBT1 9
9348 #define ICL_PW_CTL_IDX_AUX_TBT1 8
9349 #define TGL_PW_CTL_IDX_AUX_TC6 8
9350 #define TGL_PW_CTL_IDX_AUX_TC5 7
9351 #define TGL_PW_CTL_IDX_AUX_TC4 6
9352 #define ICL_PW_CTL_IDX_AUX_F 5
9353 #define TGL_PW_CTL_IDX_AUX_TC3 5
9354 #define ICL_PW_CTL_IDX_AUX_E 4
9355 #define TGL_PW_CTL_IDX_AUX_TC2 4
9356 #define ICL_PW_CTL_IDX_AUX_D 3
9357 #define TGL_PW_CTL_IDX_AUX_TC1 3
9358 #define ICL_PW_CTL_IDX_AUX_C 2
9359 #define ICL_PW_CTL_IDX_AUX_B 1
9360 #define ICL_PW_CTL_IDX_AUX_A 0
9362 #define ICL_PWR_WELL_CTL_DDI1 _MMIO(0x45450)
9363 #define ICL_PWR_WELL_CTL_DDI2 _MMIO(0x45454)
9364 #define ICL_PWR_WELL_CTL_DDI4 _MMIO(0x4545C)
9365 #define TGL_PW_CTL_IDX_DDI_TC6 8
9366 #define TGL_PW_CTL_IDX_DDI_TC5 7
9367 #define TGL_PW_CTL_IDX_DDI_TC4 6
9368 #define ICL_PW_CTL_IDX_DDI_F 5
9369 #define TGL_PW_CTL_IDX_DDI_TC3 5
9370 #define ICL_PW_CTL_IDX_DDI_E 4
9371 #define TGL_PW_CTL_IDX_DDI_TC2 4
9372 #define ICL_PW_CTL_IDX_DDI_D 3
9373 #define TGL_PW_CTL_IDX_DDI_TC1 3
9374 #define ICL_PW_CTL_IDX_DDI_C 2
9375 #define ICL_PW_CTL_IDX_DDI_B 1
9376 #define ICL_PW_CTL_IDX_DDI_A 0
9378 /* HSW - power well misc debug registers */
9379 #define HSW_PWR_WELL_CTL5 _MMIO(0x45410)
9380 #define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1 << 31)
9381 #define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1 << 20)
9382 #define HSW_PWR_WELL_FORCE_ON (1 << 19)
9383 #define HSW_PWR_WELL_CTL6 _MMIO(0x45414)
9385 /* SKL Fuse Status */
9386 enum skl_power_gate {
9394 #define SKL_FUSE_STATUS _MMIO(0x42000)
9395 #define SKL_FUSE_DOWNLOAD_STATUS (1 << 31)
9397 * PG0 is HW controlled, so doesn't have a corresponding power well control knob
9398 * SKL_DISP_PW1_IDX..SKL_DISP_PW2_IDX -> PG1..PG2
9400 #define SKL_PW_CTL_IDX_TO_PG(pw_idx) \
9401 ((pw_idx) - SKL_PW_CTL_IDX_PW_1 + SKL_PG1)
9403 * PG0 is HW controlled, so doesn't have a corresponding power well control knob
9404 * ICL_DISP_PW1_IDX..ICL_DISP_PW4_IDX -> PG1..PG4
9406 #define ICL_PW_CTL_IDX_TO_PG(pw_idx) \
9407 ((pw_idx) - ICL_PW_CTL_IDX_PW_1 + SKL_PG1)
9408 #define SKL_FUSE_PG_DIST_STATUS(pg) (1 << (27 - (pg)))
9410 #define _CNL_AUX_REG_IDX(pw_idx) ((pw_idx) - GLK_PW_CTL_IDX_AUX_B)
9411 #define _CNL_AUX_ANAOVRD1_B 0x162250
9412 #define _CNL_AUX_ANAOVRD1_C 0x162210
9413 #define _CNL_AUX_ANAOVRD1_D 0x1622D0
9414 #define _CNL_AUX_ANAOVRD1_F 0x162A90
9415 #define CNL_AUX_ANAOVRD1(pw_idx) _MMIO(_PICK(_CNL_AUX_REG_IDX(pw_idx), \
9416 _CNL_AUX_ANAOVRD1_B, \
9417 _CNL_AUX_ANAOVRD1_C, \
9418 _CNL_AUX_ANAOVRD1_D, \
9419 _CNL_AUX_ANAOVRD1_F))
9420 #define CNL_AUX_ANAOVRD1_ENABLE (1 << 16)
9421 #define CNL_AUX_ANAOVRD1_LDO_BYPASS (1 << 23)
9423 #define _ICL_AUX_REG_IDX(pw_idx) ((pw_idx) - ICL_PW_CTL_IDX_AUX_A)
9424 #define _ICL_AUX_ANAOVRD1_A 0x162398
9425 #define _ICL_AUX_ANAOVRD1_B 0x6C398
9426 #define _TGL_AUX_ANAOVRD1_C 0x160398
9427 #define ICL_AUX_ANAOVRD1(pw_idx) _MMIO(_PICK(_ICL_AUX_REG_IDX(pw_idx), \
9428 _ICL_AUX_ANAOVRD1_A, \
9429 _ICL_AUX_ANAOVRD1_B, \
9430 _TGL_AUX_ANAOVRD1_C))
9431 #define ICL_AUX_ANAOVRD1_LDO_BYPASS (1 << 7)
9432 #define ICL_AUX_ANAOVRD1_ENABLE (1 << 0)
9434 /* HDCP Key Registers */
9435 #define HDCP_KEY_CONF _MMIO(0x66c00)
9436 #define HDCP_AKSV_SEND_TRIGGER BIT(31)
9437 #define HDCP_CLEAR_KEYS_TRIGGER BIT(30)
9438 #define HDCP_KEY_LOAD_TRIGGER BIT(8)
9439 #define HDCP_KEY_STATUS _MMIO(0x66c04)
9440 #define HDCP_FUSE_IN_PROGRESS BIT(7)
9441 #define HDCP_FUSE_ERROR BIT(6)
9442 #define HDCP_FUSE_DONE BIT(5)
9443 #define HDCP_KEY_LOAD_STATUS BIT(1)
9444 #define HDCP_KEY_LOAD_DONE BIT(0)
9445 #define HDCP_AKSV_LO _MMIO(0x66c10)
9446 #define HDCP_AKSV_HI _MMIO(0x66c14)
9448 /* HDCP Repeater Registers */
9449 #define HDCP_REP_CTL _MMIO(0x66d00)
9450 #define HDCP_TRANSA_REP_PRESENT BIT(31)
9451 #define HDCP_TRANSB_REP_PRESENT BIT(30)
9452 #define HDCP_TRANSC_REP_PRESENT BIT(29)
9453 #define HDCP_TRANSD_REP_PRESENT BIT(28)
9454 #define HDCP_DDIB_REP_PRESENT BIT(30)
9455 #define HDCP_DDIA_REP_PRESENT BIT(29)
9456 #define HDCP_DDIC_REP_PRESENT BIT(28)
9457 #define HDCP_DDID_REP_PRESENT BIT(27)
9458 #define HDCP_DDIF_REP_PRESENT BIT(26)
9459 #define HDCP_DDIE_REP_PRESENT BIT(25)
9460 #define HDCP_TRANSA_SHA1_M0 (1 << 20)
9461 #define HDCP_TRANSB_SHA1_M0 (2 << 20)
9462 #define HDCP_TRANSC_SHA1_M0 (3 << 20)
9463 #define HDCP_TRANSD_SHA1_M0 (4 << 20)
9464 #define HDCP_DDIB_SHA1_M0 (1 << 20)
9465 #define HDCP_DDIA_SHA1_M0 (2 << 20)
9466 #define HDCP_DDIC_SHA1_M0 (3 << 20)
9467 #define HDCP_DDID_SHA1_M0 (4 << 20)
9468 #define HDCP_DDIF_SHA1_M0 (5 << 20)
9469 #define HDCP_DDIE_SHA1_M0 (6 << 20) /* Bspec says 5? */
9470 #define HDCP_SHA1_BUSY BIT(16)
9471 #define HDCP_SHA1_READY BIT(17)
9472 #define HDCP_SHA1_COMPLETE BIT(18)
9473 #define HDCP_SHA1_V_MATCH BIT(19)
9474 #define HDCP_SHA1_TEXT_32 (1 << 1)
9475 #define HDCP_SHA1_COMPLETE_HASH (2 << 1)
9476 #define HDCP_SHA1_TEXT_24 (4 << 1)
9477 #define HDCP_SHA1_TEXT_16 (5 << 1)
9478 #define HDCP_SHA1_TEXT_8 (6 << 1)
9479 #define HDCP_SHA1_TEXT_0 (7 << 1)
9480 #define HDCP_SHA_V_PRIME_H0 _MMIO(0x66d04)
9481 #define HDCP_SHA_V_PRIME_H1 _MMIO(0x66d08)
9482 #define HDCP_SHA_V_PRIME_H2 _MMIO(0x66d0C)
9483 #define HDCP_SHA_V_PRIME_H3 _MMIO(0x66d10)
9484 #define HDCP_SHA_V_PRIME_H4 _MMIO(0x66d14)
9485 #define HDCP_SHA_V_PRIME(h) _MMIO((0x66d04 + (h) * 4))
9486 #define HDCP_SHA_TEXT _MMIO(0x66d18)
9488 /* HDCP Auth Registers */
9489 #define _PORTA_HDCP_AUTHENC 0x66800
9490 #define _PORTB_HDCP_AUTHENC 0x66500
9491 #define _PORTC_HDCP_AUTHENC 0x66600
9492 #define _PORTD_HDCP_AUTHENC 0x66700
9493 #define _PORTE_HDCP_AUTHENC 0x66A00
9494 #define _PORTF_HDCP_AUTHENC 0x66900
9495 #define _PORT_HDCP_AUTHENC(port, x) _MMIO(_PICK(port, \
9496 _PORTA_HDCP_AUTHENC, \
9497 _PORTB_HDCP_AUTHENC, \
9498 _PORTC_HDCP_AUTHENC, \
9499 _PORTD_HDCP_AUTHENC, \
9500 _PORTE_HDCP_AUTHENC, \
9501 _PORTF_HDCP_AUTHENC) + (x))
9502 #define PORT_HDCP_CONF(port) _PORT_HDCP_AUTHENC(port, 0x0)
9503 #define _TRANSA_HDCP_CONF 0x66400
9504 #define _TRANSB_HDCP_CONF 0x66500
9505 #define TRANS_HDCP_CONF(trans) _MMIO_TRANS(trans, _TRANSA_HDCP_CONF, \
9507 #define HDCP_CONF(dev_priv, trans, port) \
9508 (INTEL_GEN(dev_priv) >= 12 ? \
9509 TRANS_HDCP_CONF(trans) : \
9510 PORT_HDCP_CONF(port))
9512 #define HDCP_CONF_CAPTURE_AN BIT(0)
9513 #define HDCP_CONF_AUTH_AND_ENC (BIT(1) | BIT(0))
9514 #define PORT_HDCP_ANINIT(port) _PORT_HDCP_AUTHENC(port, 0x4)
9515 #define _TRANSA_HDCP_ANINIT 0x66404
9516 #define _TRANSB_HDCP_ANINIT 0x66504
9517 #define TRANS_HDCP_ANINIT(trans) _MMIO_TRANS(trans, \
9518 _TRANSA_HDCP_ANINIT, \
9519 _TRANSB_HDCP_ANINIT)
9520 #define HDCP_ANINIT(dev_priv, trans, port) \
9521 (INTEL_GEN(dev_priv) >= 12 ? \
9522 TRANS_HDCP_ANINIT(trans) : \
9523 PORT_HDCP_ANINIT(port))
9525 #define PORT_HDCP_ANLO(port) _PORT_HDCP_AUTHENC(port, 0x8)
9526 #define _TRANSA_HDCP_ANLO 0x66408
9527 #define _TRANSB_HDCP_ANLO 0x66508
9528 #define TRANS_HDCP_ANLO(trans) _MMIO_TRANS(trans, _TRANSA_HDCP_ANLO, \
9530 #define HDCP_ANLO(dev_priv, trans, port) \
9531 (INTEL_GEN(dev_priv) >= 12 ? \
9532 TRANS_HDCP_ANLO(trans) : \
9533 PORT_HDCP_ANLO(port))
9535 #define PORT_HDCP_ANHI(port) _PORT_HDCP_AUTHENC(port, 0xC)
9536 #define _TRANSA_HDCP_ANHI 0x6640C
9537 #define _TRANSB_HDCP_ANHI 0x6650C
9538 #define TRANS_HDCP_ANHI(trans) _MMIO_TRANS(trans, _TRANSA_HDCP_ANHI, \
9540 #define HDCP_ANHI(dev_priv, trans, port) \
9541 (INTEL_GEN(dev_priv) >= 12 ? \
9542 TRANS_HDCP_ANHI(trans) : \
9543 PORT_HDCP_ANHI(port))
9545 #define PORT_HDCP_BKSVLO(port) _PORT_HDCP_AUTHENC(port, 0x10)
9546 #define _TRANSA_HDCP_BKSVLO 0x66410
9547 #define _TRANSB_HDCP_BKSVLO 0x66510
9548 #define TRANS_HDCP_BKSVLO(trans) _MMIO_TRANS(trans, \
9549 _TRANSA_HDCP_BKSVLO, \
9550 _TRANSB_HDCP_BKSVLO)
9551 #define HDCP_BKSVLO(dev_priv, trans, port) \
9552 (INTEL_GEN(dev_priv) >= 12 ? \
9553 TRANS_HDCP_BKSVLO(trans) : \
9554 PORT_HDCP_BKSVLO(port))
9556 #define PORT_HDCP_BKSVHI(port) _PORT_HDCP_AUTHENC(port, 0x14)
9557 #define _TRANSA_HDCP_BKSVHI 0x66414
9558 #define _TRANSB_HDCP_BKSVHI 0x66514
9559 #define TRANS_HDCP_BKSVHI(trans) _MMIO_TRANS(trans, \
9560 _TRANSA_HDCP_BKSVHI, \
9561 _TRANSB_HDCP_BKSVHI)
9562 #define HDCP_BKSVHI(dev_priv, trans, port) \
9563 (INTEL_GEN(dev_priv) >= 12 ? \
9564 TRANS_HDCP_BKSVHI(trans) : \
9565 PORT_HDCP_BKSVHI(port))
9567 #define PORT_HDCP_RPRIME(port) _PORT_HDCP_AUTHENC(port, 0x18)
9568 #define _TRANSA_HDCP_RPRIME 0x66418
9569 #define _TRANSB_HDCP_RPRIME 0x66518
9570 #define TRANS_HDCP_RPRIME(trans) _MMIO_TRANS(trans, \
9571 _TRANSA_HDCP_RPRIME, \
9572 _TRANSB_HDCP_RPRIME)
9573 #define HDCP_RPRIME(dev_priv, trans, port) \
9574 (INTEL_GEN(dev_priv) >= 12 ? \
9575 TRANS_HDCP_RPRIME(trans) : \
9576 PORT_HDCP_RPRIME(port))
9578 #define PORT_HDCP_STATUS(port) _PORT_HDCP_AUTHENC(port, 0x1C)
9579 #define _TRANSA_HDCP_STATUS 0x6641C
9580 #define _TRANSB_HDCP_STATUS 0x6651C
9581 #define TRANS_HDCP_STATUS(trans) _MMIO_TRANS(trans, \
9582 _TRANSA_HDCP_STATUS, \
9583 _TRANSB_HDCP_STATUS)
9584 #define HDCP_STATUS(dev_priv, trans, port) \
9585 (INTEL_GEN(dev_priv) >= 12 ? \
9586 TRANS_HDCP_STATUS(trans) : \
9587 PORT_HDCP_STATUS(port))
9589 #define HDCP_STATUS_STREAM_A_ENC BIT(31)
9590 #define HDCP_STATUS_STREAM_B_ENC BIT(30)
9591 #define HDCP_STATUS_STREAM_C_ENC BIT(29)
9592 #define HDCP_STATUS_STREAM_D_ENC BIT(28)
9593 #define HDCP_STATUS_AUTH BIT(21)
9594 #define HDCP_STATUS_ENC BIT(20)
9595 #define HDCP_STATUS_RI_MATCH BIT(19)
9596 #define HDCP_STATUS_R0_READY BIT(18)
9597 #define HDCP_STATUS_AN_READY BIT(17)
9598 #define HDCP_STATUS_CIPHER BIT(16)
9599 #define HDCP_STATUS_FRAME_CNT(x) (((x) >> 8) & 0xff)
9601 /* HDCP2.2 Registers */
9602 #define _PORTA_HDCP2_BASE 0x66800
9603 #define _PORTB_HDCP2_BASE 0x66500
9604 #define _PORTC_HDCP2_BASE 0x66600
9605 #define _PORTD_HDCP2_BASE 0x66700
9606 #define _PORTE_HDCP2_BASE 0x66A00
9607 #define _PORTF_HDCP2_BASE 0x66900
9608 #define _PORT_HDCP2_BASE(port, x) _MMIO(_PICK((port), \
9609 _PORTA_HDCP2_BASE, \
9610 _PORTB_HDCP2_BASE, \
9611 _PORTC_HDCP2_BASE, \
9612 _PORTD_HDCP2_BASE, \
9613 _PORTE_HDCP2_BASE, \
9614 _PORTF_HDCP2_BASE) + (x))
9615 #define PORT_HDCP2_AUTH(port) _PORT_HDCP2_BASE(port, 0x98)
9616 #define _TRANSA_HDCP2_AUTH 0x66498
9617 #define _TRANSB_HDCP2_AUTH 0x66598
9618 #define TRANS_HDCP2_AUTH(trans) _MMIO_TRANS(trans, _TRANSA_HDCP2_AUTH, \
9620 #define AUTH_LINK_AUTHENTICATED BIT(31)
9621 #define AUTH_LINK_TYPE BIT(30)
9622 #define AUTH_FORCE_CLR_INPUTCTR BIT(19)
9623 #define AUTH_CLR_KEYS BIT(18)
9624 #define HDCP2_AUTH(dev_priv, trans, port) \
9625 (INTEL_GEN(dev_priv) >= 12 ? \
9626 TRANS_HDCP2_AUTH(trans) : \
9627 PORT_HDCP2_AUTH(port))
9629 #define PORT_HDCP2_CTL(port) _PORT_HDCP2_BASE(port, 0xB0)
9630 #define _TRANSA_HDCP2_CTL 0x664B0
9631 #define _TRANSB_HDCP2_CTL 0x665B0
9632 #define TRANS_HDCP2_CTL(trans) _MMIO_TRANS(trans, _TRANSA_HDCP2_CTL, \
9634 #define CTL_LINK_ENCRYPTION_REQ BIT(31)
9635 #define HDCP2_CTL(dev_priv, trans, port) \
9636 (INTEL_GEN(dev_priv) >= 12 ? \
9637 TRANS_HDCP2_CTL(trans) : \
9638 PORT_HDCP2_CTL(port))
9640 #define PORT_HDCP2_STATUS(port) _PORT_HDCP2_BASE(port, 0xB4)
9641 #define _TRANSA_HDCP2_STATUS 0x664B4
9642 #define _TRANSB_HDCP2_STATUS 0x665B4
9643 #define TRANS_HDCP2_STATUS(trans) _MMIO_TRANS(trans, \
9644 _TRANSA_HDCP2_STATUS, \
9645 _TRANSB_HDCP2_STATUS)
9646 #define LINK_TYPE_STATUS BIT(22)
9647 #define LINK_AUTH_STATUS BIT(21)
9648 #define LINK_ENCRYPTION_STATUS BIT(20)
9649 #define HDCP2_STATUS(dev_priv, trans, port) \
9650 (INTEL_GEN(dev_priv) >= 12 ? \
9651 TRANS_HDCP2_STATUS(trans) : \
9652 PORT_HDCP2_STATUS(port))
9654 /* Per-pipe DDI Function Control */
9655 #define _TRANS_DDI_FUNC_CTL_A 0x60400
9656 #define _TRANS_DDI_FUNC_CTL_B 0x61400
9657 #define _TRANS_DDI_FUNC_CTL_C 0x62400
9658 #define _TRANS_DDI_FUNC_CTL_D 0x63400
9659 #define _TRANS_DDI_FUNC_CTL_EDP 0x6F400
9660 #define _TRANS_DDI_FUNC_CTL_DSI0 0x6b400
9661 #define _TRANS_DDI_FUNC_CTL_DSI1 0x6bc00
9662 #define TRANS_DDI_FUNC_CTL(tran) _MMIO_TRANS2(tran, _TRANS_DDI_FUNC_CTL_A)
9664 #define TRANS_DDI_FUNC_ENABLE (1 << 31)
9665 /* Those bits are ignored by pipe EDP since it can only connect to DDI A */
9666 #define TRANS_DDI_PORT_SHIFT 28
9667 #define TGL_TRANS_DDI_PORT_SHIFT 27
9668 #define TRANS_DDI_PORT_MASK (7 << TRANS_DDI_PORT_SHIFT)
9669 #define TGL_TRANS_DDI_PORT_MASK (0xf << TGL_TRANS_DDI_PORT_SHIFT)
9670 #define TRANS_DDI_SELECT_PORT(x) ((x) << TRANS_DDI_PORT_SHIFT)
9671 #define TGL_TRANS_DDI_SELECT_PORT(x) (((x) + 1) << TGL_TRANS_DDI_PORT_SHIFT)
9672 #define TRANS_DDI_FUNC_CTL_VAL_TO_PORT(val) (((val) & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT)
9673 #define TGL_TRANS_DDI_FUNC_CTL_VAL_TO_PORT(val) ((((val) & TGL_TRANS_DDI_PORT_MASK) >> TGL_TRANS_DDI_PORT_SHIFT) - 1)
9674 #define TRANS_DDI_MODE_SELECT_MASK (7 << 24)
9675 #define TRANS_DDI_MODE_SELECT_HDMI (0 << 24)
9676 #define TRANS_DDI_MODE_SELECT_DVI (1 << 24)
9677 #define TRANS_DDI_MODE_SELECT_DP_SST (2 << 24)
9678 #define TRANS_DDI_MODE_SELECT_DP_MST (3 << 24)
9679 #define TRANS_DDI_MODE_SELECT_FDI (4 << 24)
9680 #define TRANS_DDI_BPC_MASK (7 << 20)
9681 #define TRANS_DDI_BPC_8 (0 << 20)
9682 #define TRANS_DDI_BPC_10 (1 << 20)
9683 #define TRANS_DDI_BPC_6 (2 << 20)
9684 #define TRANS_DDI_BPC_12 (3 << 20)
9685 #define TRANS_DDI_PVSYNC (1 << 17)
9686 #define TRANS_DDI_PHSYNC (1 << 16)
9687 #define TRANS_DDI_EDP_INPUT_MASK (7 << 12)
9688 #define TRANS_DDI_EDP_INPUT_A_ON (0 << 12)
9689 #define TRANS_DDI_EDP_INPUT_A_ONOFF (4 << 12)
9690 #define TRANS_DDI_EDP_INPUT_B_ONOFF (5 << 12)
9691 #define TRANS_DDI_EDP_INPUT_C_ONOFF (6 << 12)
9692 #define TRANS_DDI_HDCP_SIGNALLING (1 << 9)
9693 #define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1 << 8)
9694 #define TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE (1 << 7)
9695 #define TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ (1 << 6)
9696 #define TRANS_DDI_BFI_ENABLE (1 << 4)
9697 #define TRANS_DDI_HIGH_TMDS_CHAR_RATE (1 << 4)
9698 #define TRANS_DDI_HDMI_SCRAMBLING (1 << 0)
9699 #define TRANS_DDI_HDMI_SCRAMBLING_MASK (TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE \
9700 | TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ \
9701 | TRANS_DDI_HDMI_SCRAMBLING)
9703 #define _TRANS_DDI_FUNC_CTL2_A 0x60404
9704 #define _TRANS_DDI_FUNC_CTL2_B 0x61404
9705 #define _TRANS_DDI_FUNC_CTL2_C 0x62404
9706 #define _TRANS_DDI_FUNC_CTL2_EDP 0x6f404
9707 #define _TRANS_DDI_FUNC_CTL2_DSI0 0x6b404
9708 #define _TRANS_DDI_FUNC_CTL2_DSI1 0x6bc04
9709 #define TRANS_DDI_FUNC_CTL2(tran) _MMIO_TRANS2(tran, \
9710 _TRANS_DDI_FUNC_CTL2_A)
9711 #define PORT_SYNC_MODE_ENABLE (1 << 4)
9712 #define PORT_SYNC_MODE_MASTER_SELECT(x) ((x) << 0)
9713 #define PORT_SYNC_MODE_MASTER_SELECT_MASK (0x7 << 0)
9714 #define PORT_SYNC_MODE_MASTER_SELECT_SHIFT 0
9716 /* DisplayPort Transport Control */
9717 #define _DP_TP_CTL_A 0x64040
9718 #define _DP_TP_CTL_B 0x64140
9719 #define _TGL_DP_TP_CTL_A 0x60540
9720 #define DP_TP_CTL(port) _MMIO_PORT(port, _DP_TP_CTL_A, _DP_TP_CTL_B)
9721 #define TGL_DP_TP_CTL(tran) _MMIO_TRANS2((tran), _TGL_DP_TP_CTL_A)
9722 #define DP_TP_CTL_ENABLE (1 << 31)
9723 #define DP_TP_CTL_FEC_ENABLE (1 << 30)
9724 #define DP_TP_CTL_MODE_SST (0 << 27)
9725 #define DP_TP_CTL_MODE_MST (1 << 27)
9726 #define DP_TP_CTL_FORCE_ACT (1 << 25)
9727 #define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1 << 18)
9728 #define DP_TP_CTL_FDI_AUTOTRAIN (1 << 15)
9729 #define DP_TP_CTL_LINK_TRAIN_MASK (7 << 8)
9730 #define DP_TP_CTL_LINK_TRAIN_PAT1 (0 << 8)
9731 #define DP_TP_CTL_LINK_TRAIN_PAT2 (1 << 8)
9732 #define DP_TP_CTL_LINK_TRAIN_PAT3 (4 << 8)
9733 #define DP_TP_CTL_LINK_TRAIN_PAT4 (5 << 8)
9734 #define DP_TP_CTL_LINK_TRAIN_IDLE (2 << 8)
9735 #define DP_TP_CTL_LINK_TRAIN_NORMAL (3 << 8)
9736 #define DP_TP_CTL_SCRAMBLE_DISABLE (1 << 7)
9738 /* DisplayPort Transport Status */
9739 #define _DP_TP_STATUS_A 0x64044
9740 #define _DP_TP_STATUS_B 0x64144
9741 #define _TGL_DP_TP_STATUS_A 0x60544
9742 #define DP_TP_STATUS(port) _MMIO_PORT(port, _DP_TP_STATUS_A, _DP_TP_STATUS_B)
9743 #define TGL_DP_TP_STATUS(tran) _MMIO_TRANS2((tran), _TGL_DP_TP_STATUS_A)
9744 #define DP_TP_STATUS_FEC_ENABLE_LIVE (1 << 28)
9745 #define DP_TP_STATUS_IDLE_DONE (1 << 25)
9746 #define DP_TP_STATUS_ACT_SENT (1 << 24)
9747 #define DP_TP_STATUS_MODE_STATUS_MST (1 << 23)
9748 #define DP_TP_STATUS_AUTOTRAIN_DONE (1 << 12)
9749 #define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
9750 #define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
9751 #define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
9753 /* DDI Buffer Control */
9754 #define _DDI_BUF_CTL_A 0x64000
9755 #define _DDI_BUF_CTL_B 0x64100
9756 #define DDI_BUF_CTL(port) _MMIO_PORT(port, _DDI_BUF_CTL_A, _DDI_BUF_CTL_B)
9757 #define DDI_BUF_CTL_ENABLE (1 << 31)
9758 #define DDI_BUF_TRANS_SELECT(n) ((n) << 24)
9759 #define DDI_BUF_EMP_MASK (0xf << 24)
9760 #define DDI_BUF_PORT_REVERSAL (1 << 16)
9761 #define DDI_BUF_IS_IDLE (1 << 7)
9762 #define DDI_A_4_LANES (1 << 4)
9763 #define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
9764 #define DDI_PORT_WIDTH_MASK (7 << 1)
9765 #define DDI_PORT_WIDTH_SHIFT 1
9766 #define DDI_INIT_DISPLAY_DETECTED (1 << 0)
9768 /* DDI Buffer Translations */
9769 #define _DDI_BUF_TRANS_A 0x64E00
9770 #define _DDI_BUF_TRANS_B 0x64E60
9771 #define DDI_BUF_TRANS_LO(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8)
9772 #define DDI_BUF_BALANCE_LEG_ENABLE (1 << 31)
9773 #define DDI_BUF_TRANS_HI(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8 + 4)
9775 /* Sideband Interface (SBI) is programmed indirectly, via
9776 * SBI_ADDR, which contains the register offset; and SBI_DATA,
9777 * which contains the payload */
9778 #define SBI_ADDR _MMIO(0xC6000)
9779 #define SBI_DATA _MMIO(0xC6004)
9780 #define SBI_CTL_STAT _MMIO(0xC6008)
9781 #define SBI_CTL_DEST_ICLK (0x0 << 16)
9782 #define SBI_CTL_DEST_MPHY (0x1 << 16)
9783 #define SBI_CTL_OP_IORD (0x2 << 8)
9784 #define SBI_CTL_OP_IOWR (0x3 << 8)
9785 #define SBI_CTL_OP_CRRD (0x6 << 8)
9786 #define SBI_CTL_OP_CRWR (0x7 << 8)
9787 #define SBI_RESPONSE_FAIL (0x1 << 1)
9788 #define SBI_RESPONSE_SUCCESS (0x0 << 1)
9789 #define SBI_BUSY (0x1 << 0)
9790 #define SBI_READY (0x0 << 0)
9793 #define SBI_SSCDIVINTPHASE 0x0200
9794 #define SBI_SSCDIVINTPHASE6 0x0600
9795 #define SBI_SSCDIVINTPHASE_DIVSEL_SHIFT 1
9796 #define SBI_SSCDIVINTPHASE_DIVSEL_MASK (0x7f << 1)
9797 #define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x) << 1)
9798 #define SBI_SSCDIVINTPHASE_INCVAL_SHIFT 8
9799 #define SBI_SSCDIVINTPHASE_INCVAL_MASK (0x7f << 8)
9800 #define SBI_SSCDIVINTPHASE_INCVAL(x) ((x) << 8)
9801 #define SBI_SSCDIVINTPHASE_DIR(x) ((x) << 15)
9802 #define SBI_SSCDIVINTPHASE_PROPAGATE (1 << 0)
9803 #define SBI_SSCDITHPHASE 0x0204
9804 #define SBI_SSCCTL 0x020c
9805 #define SBI_SSCCTL6 0x060C
9806 #define SBI_SSCCTL_PATHALT (1 << 3)
9807 #define SBI_SSCCTL_DISABLE (1 << 0)
9808 #define SBI_SSCAUXDIV6 0x0610
9809 #define SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT 4
9810 #define SBI_SSCAUXDIV_FINALDIV2SEL_MASK (1 << 4)
9811 #define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x) << 4)
9812 #define SBI_DBUFF0 0x2a00
9813 #define SBI_GEN0 0x1f00
9814 #define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1 << 0)
9816 /* LPT PIXCLK_GATE */
9817 #define PIXCLK_GATE _MMIO(0xC6020)
9818 #define PIXCLK_GATE_UNGATE (1 << 0)
9819 #define PIXCLK_GATE_GATE (0 << 0)
9822 #define SPLL_CTL _MMIO(0x46020)
9823 #define SPLL_PLL_ENABLE (1 << 31)
9824 #define SPLL_REF_BCLK (0 << 28)
9825 #define SPLL_REF_MUXED_SSC (1 << 28) /* CPU SSC if fused enabled, PCH SSC otherwise */
9826 #define SPLL_REF_NON_SSC_HSW (2 << 28)
9827 #define SPLL_REF_PCH_SSC_BDW (2 << 28)
9828 #define SPLL_REF_LCPLL (3 << 28)
9829 #define SPLL_REF_MASK (3 << 28)
9830 #define SPLL_FREQ_810MHz (0 << 26)
9831 #define SPLL_FREQ_1350MHz (1 << 26)
9832 #define SPLL_FREQ_2700MHz (2 << 26)
9833 #define SPLL_FREQ_MASK (3 << 26)
9836 #define _WRPLL_CTL1 0x46040
9837 #define _WRPLL_CTL2 0x46060
9838 #define WRPLL_CTL(pll) _MMIO_PIPE(pll, _WRPLL_CTL1, _WRPLL_CTL2)
9839 #define WRPLL_PLL_ENABLE (1 << 31)
9840 #define WRPLL_REF_BCLK (0 << 28)
9841 #define WRPLL_REF_PCH_SSC (1 << 28)
9842 #define WRPLL_REF_MUXED_SSC_BDW (2 << 28) /* CPU SSC if fused enabled, PCH SSC otherwise */
9843 #define WRPLL_REF_SPECIAL_HSW (2 << 28) /* muxed SSC (ULT), non-SSC (non-ULT) */
9844 #define WRPLL_REF_LCPLL (3 << 28)
9845 #define WRPLL_REF_MASK (3 << 28)
9846 /* WRPLL divider programming */
9847 #define WRPLL_DIVIDER_REFERENCE(x) ((x) << 0)
9848 #define WRPLL_DIVIDER_REF_MASK (0xff)
9849 #define WRPLL_DIVIDER_POST(x) ((x) << 8)
9850 #define WRPLL_DIVIDER_POST_MASK (0x3f << 8)
9851 #define WRPLL_DIVIDER_POST_SHIFT 8
9852 #define WRPLL_DIVIDER_FEEDBACK(x) ((x) << 16)
9853 #define WRPLL_DIVIDER_FB_SHIFT 16
9854 #define WRPLL_DIVIDER_FB_MASK (0xff << 16)
9856 /* Port clock selection */
9857 #define _PORT_CLK_SEL_A 0x46100
9858 #define _PORT_CLK_SEL_B 0x46104
9859 #define PORT_CLK_SEL(port) _MMIO_PORT(port, _PORT_CLK_SEL_A, _PORT_CLK_SEL_B)
9860 #define PORT_CLK_SEL_LCPLL_2700 (0 << 29)
9861 #define PORT_CLK_SEL_LCPLL_1350 (1 << 29)
9862 #define PORT_CLK_SEL_LCPLL_810 (2 << 29)
9863 #define PORT_CLK_SEL_SPLL (3 << 29)
9864 #define PORT_CLK_SEL_WRPLL(pll) (((pll) + 4) << 29)
9865 #define PORT_CLK_SEL_WRPLL1 (4 << 29)
9866 #define PORT_CLK_SEL_WRPLL2 (5 << 29)
9867 #define PORT_CLK_SEL_NONE (7 << 29)
9868 #define PORT_CLK_SEL_MASK (7 << 29)
9870 /* On ICL+ this is the same as PORT_CLK_SEL, but all bits change. */
9871 #define DDI_CLK_SEL(port) PORT_CLK_SEL(port)
9872 #define DDI_CLK_SEL_NONE (0x0 << 28)
9873 #define DDI_CLK_SEL_MG (0x8 << 28)
9874 #define DDI_CLK_SEL_TBT_162 (0xC << 28)
9875 #define DDI_CLK_SEL_TBT_270 (0xD << 28)
9876 #define DDI_CLK_SEL_TBT_540 (0xE << 28)
9877 #define DDI_CLK_SEL_TBT_810 (0xF << 28)
9878 #define DDI_CLK_SEL_MASK (0xF << 28)
9880 /* Transcoder clock selection */
9881 #define _TRANS_CLK_SEL_A 0x46140
9882 #define _TRANS_CLK_SEL_B 0x46144
9883 #define TRANS_CLK_SEL(tran) _MMIO_TRANS(tran, _TRANS_CLK_SEL_A, _TRANS_CLK_SEL_B)
9884 /* For each transcoder, we need to select the corresponding port clock */
9885 #define TRANS_CLK_SEL_DISABLED (0x0 << 29)
9886 #define TRANS_CLK_SEL_PORT(x) (((x) + 1) << 29)
9887 #define TGL_TRANS_CLK_SEL_DISABLED (0x0 << 28)
9888 #define TGL_TRANS_CLK_SEL_PORT(x) (((x) + 1) << 28)
9891 #define CDCLK_FREQ _MMIO(0x46200)
9893 #define _TRANSA_MSA_MISC 0x60410
9894 #define _TRANSB_MSA_MISC 0x61410
9895 #define _TRANSC_MSA_MISC 0x62410
9896 #define _TRANS_EDP_MSA_MISC 0x6f410
9897 #define TRANS_MSA_MISC(tran) _MMIO_TRANS2(tran, _TRANSA_MSA_MISC)
9898 /* See DP_MSA_MISC_* for the bit definitions */
9901 #define LCPLL_CTL _MMIO(0x130040)
9902 #define LCPLL_PLL_DISABLE (1 << 31)
9903 #define LCPLL_PLL_LOCK (1 << 30)
9904 #define LCPLL_REF_NON_SSC (0 << 28)
9905 #define LCPLL_REF_BCLK (2 << 28)
9906 #define LCPLL_REF_PCH_SSC (3 << 28)
9907 #define LCPLL_REF_MASK (3 << 28)
9908 #define LCPLL_CLK_FREQ_MASK (3 << 26)
9909 #define LCPLL_CLK_FREQ_450 (0 << 26)
9910 #define LCPLL_CLK_FREQ_54O_BDW (1 << 26)
9911 #define LCPLL_CLK_FREQ_337_5_BDW (2 << 26)
9912 #define LCPLL_CLK_FREQ_675_BDW (3 << 26)
9913 #define LCPLL_CD_CLOCK_DISABLE (1 << 25)
9914 #define LCPLL_ROOT_CD_CLOCK_DISABLE (1 << 24)
9915 #define LCPLL_CD2X_CLOCK_DISABLE (1 << 23)
9916 #define LCPLL_POWER_DOWN_ALLOW (1 << 22)
9917 #define LCPLL_CD_SOURCE_FCLK (1 << 21)
9918 #define LCPLL_CD_SOURCE_FCLK_DONE (1 << 19)
9925 #define CDCLK_CTL _MMIO(0x46000)
9926 #define CDCLK_FREQ_SEL_MASK (3 << 26)
9927 #define CDCLK_FREQ_450_432 (0 << 26)
9928 #define CDCLK_FREQ_540 (1 << 26)
9929 #define CDCLK_FREQ_337_308 (2 << 26)
9930 #define CDCLK_FREQ_675_617 (3 << 26)
9931 #define BXT_CDCLK_CD2X_DIV_SEL_MASK (3 << 22)
9932 #define BXT_CDCLK_CD2X_DIV_SEL_1 (0 << 22)
9933 #define BXT_CDCLK_CD2X_DIV_SEL_1_5 (1 << 22)
9934 #define BXT_CDCLK_CD2X_DIV_SEL_2 (2 << 22)
9935 #define BXT_CDCLK_CD2X_DIV_SEL_4 (3 << 22)
9936 #define BXT_CDCLK_CD2X_PIPE(pipe) ((pipe) << 20)
9937 #define CDCLK_DIVMUX_CD_OVERRIDE (1 << 19)
9938 #define BXT_CDCLK_CD2X_PIPE_NONE BXT_CDCLK_CD2X_PIPE(3)
9939 #define ICL_CDCLK_CD2X_PIPE(pipe) (_PICK(pipe, 0, 2, 6) << 19)
9940 #define ICL_CDCLK_CD2X_PIPE_NONE (7 << 19)
9941 #define TGL_CDCLK_CD2X_PIPE(pipe) BXT_CDCLK_CD2X_PIPE(pipe)
9942 #define TGL_CDCLK_CD2X_PIPE_NONE ICL_CDCLK_CD2X_PIPE_NONE
9943 #define BXT_CDCLK_SSA_PRECHARGE_ENABLE (1 << 16)
9944 #define CDCLK_FREQ_DECIMAL_MASK (0x7ff)
9947 #define LCPLL1_CTL _MMIO(0x46010)
9948 #define LCPLL2_CTL _MMIO(0x46014)
9949 #define LCPLL_PLL_ENABLE (1 << 31)
9952 #define DPLL_CTRL1 _MMIO(0x6C058)
9953 #define DPLL_CTRL1_HDMI_MODE(id) (1 << ((id) * 6 + 5))
9954 #define DPLL_CTRL1_SSC(id) (1 << ((id) * 6 + 4))
9955 #define DPLL_CTRL1_LINK_RATE_MASK(id) (7 << ((id) * 6 + 1))
9956 #define DPLL_CTRL1_LINK_RATE_SHIFT(id) ((id) * 6 + 1)
9957 #define DPLL_CTRL1_LINK_RATE(linkrate, id) ((linkrate) << ((id) * 6 + 1))
9958 #define DPLL_CTRL1_OVERRIDE(id) (1 << ((id) * 6))
9959 #define DPLL_CTRL1_LINK_RATE_2700 0
9960 #define DPLL_CTRL1_LINK_RATE_1350 1
9961 #define DPLL_CTRL1_LINK_RATE_810 2
9962 #define DPLL_CTRL1_LINK_RATE_1620 3
9963 #define DPLL_CTRL1_LINK_RATE_1080 4
9964 #define DPLL_CTRL1_LINK_RATE_2160 5
9967 #define DPLL_CTRL2 _MMIO(0x6C05C)
9968 #define DPLL_CTRL2_DDI_CLK_OFF(port) (1 << ((port) + 15))
9969 #define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3 << ((port) * 3 + 1))
9970 #define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port) * 3 + 1)
9971 #define DPLL_CTRL2_DDI_CLK_SEL(clk, port) ((clk) << ((port) * 3 + 1))
9972 #define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1 << ((port) * 3))
9975 #define DPLL_STATUS _MMIO(0x6C060)
9976 #define DPLL_LOCK(id) (1 << ((id) * 8))
9979 #define _DPLL1_CFGCR1 0x6C040
9980 #define _DPLL2_CFGCR1 0x6C048
9981 #define _DPLL3_CFGCR1 0x6C050
9982 #define DPLL_CFGCR1_FREQ_ENABLE (1 << 31)
9983 #define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff << 9)
9984 #define DPLL_CFGCR1_DCO_FRACTION(x) ((x) << 9)
9985 #define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff)
9987 #define _DPLL1_CFGCR2 0x6C044
9988 #define _DPLL2_CFGCR2 0x6C04C
9989 #define _DPLL3_CFGCR2 0x6C054
9990 #define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff << 8)
9991 #define DPLL_CFGCR2_QDIV_RATIO(x) ((x) << 8)
9992 #define DPLL_CFGCR2_QDIV_MODE(x) ((x) << 7)
9993 #define DPLL_CFGCR2_KDIV_MASK (3 << 5)
9994 #define DPLL_CFGCR2_KDIV(x) ((x) << 5)
9995 #define DPLL_CFGCR2_KDIV_5 (0 << 5)
9996 #define DPLL_CFGCR2_KDIV_2 (1 << 5)
9997 #define DPLL_CFGCR2_KDIV_3 (2 << 5)
9998 #define DPLL_CFGCR2_KDIV_1 (3 << 5)
9999 #define DPLL_CFGCR2_PDIV_MASK (7 << 2)
10000 #define DPLL_CFGCR2_PDIV(x) ((x) << 2)
10001 #define DPLL_CFGCR2_PDIV_1 (0 << 2)
10002 #define DPLL_CFGCR2_PDIV_2 (1 << 2)
10003 #define DPLL_CFGCR2_PDIV_3 (2 << 2)
10004 #define DPLL_CFGCR2_PDIV_7 (4 << 2)
10005 #define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3)
10007 #define DPLL_CFGCR1(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR1, _DPLL2_CFGCR1)
10008 #define DPLL_CFGCR2(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR2, _DPLL2_CFGCR2)
10013 #define DPCLKA_CFGCR0 _MMIO(0x6C200)
10014 #define DPCLKA_CFGCR0_DDI_CLK_OFF(port) (1 << ((port) == PORT_F ? 23 : \
10016 #define DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port) ((port) == PORT_F ? 21 : \
10018 #define DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port) (3 << DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port))
10019 #define DPCLKA_CFGCR0_DDI_CLK_SEL(pll, port) ((pll) << DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port))
10021 #define ICL_DPCLKA_CFGCR0 _MMIO(0x164280)
10022 #define ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy) (1 << _PICK(phy, 10, 11, 24))
10023 #define ICL_DPCLKA_CFGCR0_TC_CLK_OFF(tc_port) (1 << ((tc_port) < PORT_TC4 ? \
10025 (tc_port) - PORT_TC4 + 21))
10026 #define ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy) ((phy) * 2)
10027 #define ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy) (3 << ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy))
10028 #define ICL_DPCLKA_CFGCR0_DDI_CLK_SEL(pll, phy) ((pll) << ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy))
10031 #define DPLL0_ENABLE 0x46010
10032 #define DPLL1_ENABLE 0x46014
10033 #define PLL_ENABLE (1 << 31)
10034 #define PLL_LOCK (1 << 30)
10035 #define PLL_POWER_ENABLE (1 << 27)
10036 #define PLL_POWER_STATE (1 << 26)
10037 #define CNL_DPLL_ENABLE(pll) _MMIO_PLL(pll, DPLL0_ENABLE, DPLL1_ENABLE)
10039 #define TBT_PLL_ENABLE _MMIO(0x46020)
10041 #define _MG_PLL1_ENABLE 0x46030
10042 #define _MG_PLL2_ENABLE 0x46034
10043 #define _MG_PLL3_ENABLE 0x46038
10044 #define _MG_PLL4_ENABLE 0x4603C
10045 /* Bits are the same as DPLL0_ENABLE */
10046 #define MG_PLL_ENABLE(tc_port) _MMIO_PORT((tc_port), _MG_PLL1_ENABLE, \
10049 #define _MG_REFCLKIN_CTL_PORT1 0x16892C
10050 #define _MG_REFCLKIN_CTL_PORT2 0x16992C
10051 #define _MG_REFCLKIN_CTL_PORT3 0x16A92C
10052 #define _MG_REFCLKIN_CTL_PORT4 0x16B92C
10053 #define MG_REFCLKIN_CTL_OD_2_MUX(x) ((x) << 8)
10054 #define MG_REFCLKIN_CTL_OD_2_MUX_MASK (0x7 << 8)
10055 #define MG_REFCLKIN_CTL(tc_port) _MMIO_PORT((tc_port), \
10056 _MG_REFCLKIN_CTL_PORT1, \
10057 _MG_REFCLKIN_CTL_PORT2)
10059 #define _MG_CLKTOP2_CORECLKCTL1_PORT1 0x1688D8
10060 #define _MG_CLKTOP2_CORECLKCTL1_PORT2 0x1698D8
10061 #define _MG_CLKTOP2_CORECLKCTL1_PORT3 0x16A8D8
10062 #define _MG_CLKTOP2_CORECLKCTL1_PORT4 0x16B8D8
10063 #define MG_CLKTOP2_CORECLKCTL1_B_DIVRATIO(x) ((x) << 16)
10064 #define MG_CLKTOP2_CORECLKCTL1_B_DIVRATIO_MASK (0xff << 16)
10065 #define MG_CLKTOP2_CORECLKCTL1_A_DIVRATIO(x) ((x) << 8)
10066 #define MG_CLKTOP2_CORECLKCTL1_A_DIVRATIO_MASK (0xff << 8)
10067 #define MG_CLKTOP2_CORECLKCTL1(tc_port) _MMIO_PORT((tc_port), \
10068 _MG_CLKTOP2_CORECLKCTL1_PORT1, \
10069 _MG_CLKTOP2_CORECLKCTL1_PORT2)
10071 #define _MG_CLKTOP2_HSCLKCTL_PORT1 0x1688D4
10072 #define _MG_CLKTOP2_HSCLKCTL_PORT2 0x1698D4
10073 #define _MG_CLKTOP2_HSCLKCTL_PORT3 0x16A8D4
10074 #define _MG_CLKTOP2_HSCLKCTL_PORT4 0x16B8D4
10075 #define MG_CLKTOP2_HSCLKCTL_CORE_INPUTSEL(x) ((x) << 16)
10076 #define MG_CLKTOP2_HSCLKCTL_CORE_INPUTSEL_MASK (0x1 << 16)
10077 #define MG_CLKTOP2_HSCLKCTL_TLINEDRV_CLKSEL(x) ((x) << 14)
10078 #define MG_CLKTOP2_HSCLKCTL_TLINEDRV_CLKSEL_MASK (0x3 << 14)
10079 #define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_MASK (0x3 << 12)
10080 #define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_2 (0 << 12)
10081 #define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_3 (1 << 12)
10082 #define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_5 (2 << 12)
10083 #define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_7 (3 << 12)
10084 #define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO(x) ((x) << 8)
10085 #define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO_SHIFT 8
10086 #define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO_MASK (0xf << 8)
10087 #define MG_CLKTOP2_HSCLKCTL(tc_port) _MMIO_PORT((tc_port), \
10088 _MG_CLKTOP2_HSCLKCTL_PORT1, \
10089 _MG_CLKTOP2_HSCLKCTL_PORT2)
10091 #define _MG_PLL_DIV0_PORT1 0x168A00
10092 #define _MG_PLL_DIV0_PORT2 0x169A00
10093 #define _MG_PLL_DIV0_PORT3 0x16AA00
10094 #define _MG_PLL_DIV0_PORT4 0x16BA00
10095 #define MG_PLL_DIV0_FRACNEN_H (1 << 30)
10096 #define MG_PLL_DIV0_FBDIV_FRAC_MASK (0x3fffff << 8)
10097 #define MG_PLL_DIV0_FBDIV_FRAC_SHIFT 8
10098 #define MG_PLL_DIV0_FBDIV_FRAC(x) ((x) << 8)
10099 #define MG_PLL_DIV0_FBDIV_INT_MASK (0xff << 0)
10100 #define MG_PLL_DIV0_FBDIV_INT(x) ((x) << 0)
10101 #define MG_PLL_DIV0(tc_port) _MMIO_PORT((tc_port), _MG_PLL_DIV0_PORT1, \
10102 _MG_PLL_DIV0_PORT2)
10104 #define _MG_PLL_DIV1_PORT1 0x168A04
10105 #define _MG_PLL_DIV1_PORT2 0x169A04
10106 #define _MG_PLL_DIV1_PORT3 0x16AA04
10107 #define _MG_PLL_DIV1_PORT4 0x16BA04
10108 #define MG_PLL_DIV1_IREF_NDIVRATIO(x) ((x) << 16)
10109 #define MG_PLL_DIV1_DITHER_DIV_1 (0 << 12)
10110 #define MG_PLL_DIV1_DITHER_DIV_2 (1 << 12)
10111 #define MG_PLL_DIV1_DITHER_DIV_4 (2 << 12)
10112 #define MG_PLL_DIV1_DITHER_DIV_8 (3 << 12)
10113 #define MG_PLL_DIV1_NDIVRATIO(x) ((x) << 4)
10114 #define MG_PLL_DIV1_FBPREDIV_MASK (0xf << 0)
10115 #define MG_PLL_DIV1_FBPREDIV(x) ((x) << 0)
10116 #define MG_PLL_DIV1(tc_port) _MMIO_PORT((tc_port), _MG_PLL_DIV1_PORT1, \
10117 _MG_PLL_DIV1_PORT2)
10119 #define _MG_PLL_LF_PORT1 0x168A08
10120 #define _MG_PLL_LF_PORT2 0x169A08
10121 #define _MG_PLL_LF_PORT3 0x16AA08
10122 #define _MG_PLL_LF_PORT4 0x16BA08
10123 #define MG_PLL_LF_TDCTARGETCNT(x) ((x) << 24)
10124 #define MG_PLL_LF_AFCCNTSEL_256 (0 << 20)
10125 #define MG_PLL_LF_AFCCNTSEL_512 (1 << 20)
10126 #define MG_PLL_LF_GAINCTRL(x) ((x) << 16)
10127 #define MG_PLL_LF_INT_COEFF(x) ((x) << 8)
10128 #define MG_PLL_LF_PROP_COEFF(x) ((x) << 0)
10129 #define MG_PLL_LF(tc_port) _MMIO_PORT((tc_port), _MG_PLL_LF_PORT1, \
10132 #define _MG_PLL_FRAC_LOCK_PORT1 0x168A0C
10133 #define _MG_PLL_FRAC_LOCK_PORT2 0x169A0C
10134 #define _MG_PLL_FRAC_LOCK_PORT3 0x16AA0C
10135 #define _MG_PLL_FRAC_LOCK_PORT4 0x16BA0C
10136 #define MG_PLL_FRAC_LOCK_TRUELOCK_CRIT_32 (1 << 18)
10137 #define MG_PLL_FRAC_LOCK_EARLYLOCK_CRIT_32 (1 << 16)
10138 #define MG_PLL_FRAC_LOCK_LOCKTHRESH(x) ((x) << 11)
10139 #define MG_PLL_FRAC_LOCK_DCODITHEREN (1 << 10)
10140 #define MG_PLL_FRAC_LOCK_FEEDFWRDCAL_EN (1 << 8)
10141 #define MG_PLL_FRAC_LOCK_FEEDFWRDGAIN(x) ((x) << 0)
10142 #define MG_PLL_FRAC_LOCK(tc_port) _MMIO_PORT((tc_port), \
10143 _MG_PLL_FRAC_LOCK_PORT1, \
10144 _MG_PLL_FRAC_LOCK_PORT2)
10146 #define _MG_PLL_SSC_PORT1 0x168A10
10147 #define _MG_PLL_SSC_PORT2 0x169A10
10148 #define _MG_PLL_SSC_PORT3 0x16AA10
10149 #define _MG_PLL_SSC_PORT4 0x16BA10
10150 #define MG_PLL_SSC_EN (1 << 28)
10151 #define MG_PLL_SSC_TYPE(x) ((x) << 26)
10152 #define MG_PLL_SSC_STEPLENGTH(x) ((x) << 16)
10153 #define MG_PLL_SSC_STEPNUM(x) ((x) << 10)
10154 #define MG_PLL_SSC_FLLEN (1 << 9)
10155 #define MG_PLL_SSC_STEPSIZE(x) ((x) << 0)
10156 #define MG_PLL_SSC(tc_port) _MMIO_PORT((tc_port), _MG_PLL_SSC_PORT1, \
10159 #define _MG_PLL_BIAS_PORT1 0x168A14
10160 #define _MG_PLL_BIAS_PORT2 0x169A14
10161 #define _MG_PLL_BIAS_PORT3 0x16AA14
10162 #define _MG_PLL_BIAS_PORT4 0x16BA14
10163 #define MG_PLL_BIAS_BIAS_GB_SEL(x) ((x) << 30)
10164 #define MG_PLL_BIAS_BIAS_GB_SEL_MASK (0x3 << 30)
10165 #define MG_PLL_BIAS_INIT_DCOAMP(x) ((x) << 24)
10166 #define MG_PLL_BIAS_INIT_DCOAMP_MASK (0x3f << 24)
10167 #define MG_PLL_BIAS_BIAS_BONUS(x) ((x) << 16)
10168 #define MG_PLL_BIAS_BIAS_BONUS_MASK (0xff << 16)
10169 #define MG_PLL_BIAS_BIASCAL_EN (1 << 15)
10170 #define MG_PLL_BIAS_CTRIM(x) ((x) << 8)
10171 #define MG_PLL_BIAS_CTRIM_MASK (0x1f << 8)
10172 #define MG_PLL_BIAS_VREF_RDAC(x) ((x) << 5)
10173 #define MG_PLL_BIAS_VREF_RDAC_MASK (0x7 << 5)
10174 #define MG_PLL_BIAS_IREFTRIM(x) ((x) << 0)
10175 #define MG_PLL_BIAS_IREFTRIM_MASK (0x1f << 0)
10176 #define MG_PLL_BIAS(tc_port) _MMIO_PORT((tc_port), _MG_PLL_BIAS_PORT1, \
10177 _MG_PLL_BIAS_PORT2)
10179 #define _MG_PLL_TDC_COLDST_BIAS_PORT1 0x168A18
10180 #define _MG_PLL_TDC_COLDST_BIAS_PORT2 0x169A18
10181 #define _MG_PLL_TDC_COLDST_BIAS_PORT3 0x16AA18
10182 #define _MG_PLL_TDC_COLDST_BIAS_PORT4 0x16BA18
10183 #define MG_PLL_TDC_COLDST_IREFINT_EN (1 << 27)
10184 #define MG_PLL_TDC_COLDST_REFBIAS_START_PULSE_W(x) ((x) << 17)
10185 #define MG_PLL_TDC_COLDST_COLDSTART (1 << 16)
10186 #define MG_PLL_TDC_TDCOVCCORR_EN (1 << 2)
10187 #define MG_PLL_TDC_TDCSEL(x) ((x) << 0)
10188 #define MG_PLL_TDC_COLDST_BIAS(tc_port) _MMIO_PORT((tc_port), \
10189 _MG_PLL_TDC_COLDST_BIAS_PORT1, \
10190 _MG_PLL_TDC_COLDST_BIAS_PORT2)
10192 #define _CNL_DPLL0_CFGCR0 0x6C000
10193 #define _CNL_DPLL1_CFGCR0 0x6C080
10194 #define DPLL_CFGCR0_HDMI_MODE (1 << 30)
10195 #define DPLL_CFGCR0_SSC_ENABLE (1 << 29)
10196 #define DPLL_CFGCR0_SSC_ENABLE_ICL (1 << 25)
10197 #define DPLL_CFGCR0_LINK_RATE_MASK (0xf << 25)
10198 #define DPLL_CFGCR0_LINK_RATE_2700 (0 << 25)
10199 #define DPLL_CFGCR0_LINK_RATE_1350 (1 << 25)
10200 #define DPLL_CFGCR0_LINK_RATE_810 (2 << 25)
10201 #define DPLL_CFGCR0_LINK_RATE_1620 (3 << 25)
10202 #define DPLL_CFGCR0_LINK_RATE_1080 (4 << 25)
10203 #define DPLL_CFGCR0_LINK_RATE_2160 (5 << 25)
10204 #define DPLL_CFGCR0_LINK_RATE_3240 (6 << 25)
10205 #define DPLL_CFGCR0_LINK_RATE_4050 (7 << 25)
10206 #define DPLL_CFGCR0_DCO_FRACTION_MASK (0x7fff << 10)
10207 #define DPLL_CFGCR0_DCO_FRACTION_SHIFT (10)
10208 #define DPLL_CFGCR0_DCO_FRACTION(x) ((x) << 10)
10209 #define DPLL_CFGCR0_DCO_INTEGER_MASK (0x3ff)
10210 #define CNL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR0, _CNL_DPLL1_CFGCR0)
10212 #define _CNL_DPLL0_CFGCR1 0x6C004
10213 #define _CNL_DPLL1_CFGCR1 0x6C084
10214 #define DPLL_CFGCR1_QDIV_RATIO_MASK (0xff << 10)
10215 #define DPLL_CFGCR1_QDIV_RATIO_SHIFT (10)
10216 #define DPLL_CFGCR1_QDIV_RATIO(x) ((x) << 10)
10217 #define DPLL_CFGCR1_QDIV_MODE_SHIFT (9)
10218 #define DPLL_CFGCR1_QDIV_MODE(x) ((x) << 9)
10219 #define DPLL_CFGCR1_KDIV_MASK (7 << 6)
10220 #define DPLL_CFGCR1_KDIV_SHIFT (6)
10221 #define DPLL_CFGCR1_KDIV(x) ((x) << 6)
10222 #define DPLL_CFGCR1_KDIV_1 (1 << 6)
10223 #define DPLL_CFGCR1_KDIV_2 (2 << 6)
10224 #define DPLL_CFGCR1_KDIV_3 (4 << 6)
10225 #define DPLL_CFGCR1_PDIV_MASK (0xf << 2)
10226 #define DPLL_CFGCR1_PDIV_SHIFT (2)
10227 #define DPLL_CFGCR1_PDIV(x) ((x) << 2)
10228 #define DPLL_CFGCR1_PDIV_2 (1 << 2)
10229 #define DPLL_CFGCR1_PDIV_3 (2 << 2)
10230 #define DPLL_CFGCR1_PDIV_5 (4 << 2)
10231 #define DPLL_CFGCR1_PDIV_7 (8 << 2)
10232 #define DPLL_CFGCR1_CENTRAL_FREQ (3 << 0)
10233 #define DPLL_CFGCR1_CENTRAL_FREQ_8400 (3 << 0)
10234 #define TGL_DPLL_CFGCR1_CFSELOVRD_NORMAL_XTAL (0 << 0)
10235 #define CNL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR1, _CNL_DPLL1_CFGCR1)
10237 #define _ICL_DPLL0_CFGCR0 0x164000
10238 #define _ICL_DPLL1_CFGCR0 0x164080
10239 #define ICL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _ICL_DPLL0_CFGCR0, \
10242 #define _ICL_DPLL0_CFGCR1 0x164004
10243 #define _ICL_DPLL1_CFGCR1 0x164084
10244 #define ICL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _ICL_DPLL0_CFGCR1, \
10247 #define _TGL_DPLL0_CFGCR0 0x164284
10248 #define _TGL_DPLL1_CFGCR0 0x16428C
10249 /* TODO: add DPLL4 */
10250 #define _TGL_TBTPLL_CFGCR0 0x16429C
10251 #define TGL_DPLL_CFGCR0(pll) _MMIO_PLL3(pll, _TGL_DPLL0_CFGCR0, \
10252 _TGL_DPLL1_CFGCR0, \
10253 _TGL_TBTPLL_CFGCR0)
10255 #define _TGL_DPLL0_CFGCR1 0x164288
10256 #define _TGL_DPLL1_CFGCR1 0x164290
10257 /* TODO: add DPLL4 */
10258 #define _TGL_TBTPLL_CFGCR1 0x1642A0
10259 #define TGL_DPLL_CFGCR1(pll) _MMIO_PLL3(pll, _TGL_DPLL0_CFGCR1, \
10260 _TGL_DPLL1_CFGCR1, \
10261 _TGL_TBTPLL_CFGCR1)
10263 #define _DKL_PHY1_BASE 0x168000
10264 #define _DKL_PHY2_BASE 0x169000
10265 #define _DKL_PHY3_BASE 0x16A000
10266 #define _DKL_PHY4_BASE 0x16B000
10267 #define _DKL_PHY5_BASE 0x16C000
10268 #define _DKL_PHY6_BASE 0x16D000
10270 /* DEKEL PHY MMIO Address = Phy base + (internal address & ~index_mask) */
10271 #define _DKL_PLL_DIV0 0x200
10272 #define DKL_PLL_DIV0_INTEG_COEFF(x) ((x) << 16)
10273 #define DKL_PLL_DIV0_INTEG_COEFF_MASK (0x1F << 16)
10274 #define DKL_PLL_DIV0_PROP_COEFF(x) ((x) << 12)
10275 #define DKL_PLL_DIV0_PROP_COEFF_MASK (0xF << 12)
10276 #define DKL_PLL_DIV0_FBPREDIV_SHIFT (8)
10277 #define DKL_PLL_DIV0_FBPREDIV(x) ((x) << DKL_PLL_DIV0_FBPREDIV_SHIFT)
10278 #define DKL_PLL_DIV0_FBPREDIV_MASK (0xF << DKL_PLL_DIV0_FBPREDIV_SHIFT)
10279 #define DKL_PLL_DIV0_FBDIV_INT(x) ((x) << 0)
10280 #define DKL_PLL_DIV0_FBDIV_INT_MASK (0xFF << 0)
10281 #define DKL_PLL_DIV0(tc_port) _MMIO(_PORT(tc_port, _DKL_PHY1_BASE, \
10282 _DKL_PHY2_BASE) + \
10285 #define _DKL_PLL_DIV1 0x204
10286 #define DKL_PLL_DIV1_IREF_TRIM(x) ((x) << 16)
10287 #define DKL_PLL_DIV1_IREF_TRIM_MASK (0x1F << 16)
10288 #define DKL_PLL_DIV1_TDC_TARGET_CNT(x) ((x) << 0)
10289 #define DKL_PLL_DIV1_TDC_TARGET_CNT_MASK (0xFF << 0)
10290 #define DKL_PLL_DIV1(tc_port) _MMIO(_PORT(tc_port, _DKL_PHY1_BASE, \
10291 _DKL_PHY2_BASE) + \
10294 #define _DKL_PLL_SSC 0x210
10295 #define DKL_PLL_SSC_IREF_NDIV_RATIO(x) ((x) << 29)
10296 #define DKL_PLL_SSC_IREF_NDIV_RATIO_MASK (0x7 << 29)
10297 #define DKL_PLL_SSC_STEP_LEN(x) ((x) << 16)
10298 #define DKL_PLL_SSC_STEP_LEN_MASK (0xFF << 16)
10299 #define DKL_PLL_SSC_STEP_NUM(x) ((x) << 11)
10300 #define DKL_PLL_SSC_STEP_NUM_MASK (0x7 << 11)
10301 #define DKL_PLL_SSC_EN (1 << 9)
10302 #define DKL_PLL_SSC(tc_port) _MMIO(_PORT(tc_port, _DKL_PHY1_BASE, \
10303 _DKL_PHY2_BASE) + \
10306 #define _DKL_PLL_BIAS 0x214
10307 #define DKL_PLL_BIAS_FRAC_EN_H (1 << 30)
10308 #define DKL_PLL_BIAS_FBDIV_SHIFT (8)
10309 #define DKL_PLL_BIAS_FBDIV_FRAC(x) ((x) << DKL_PLL_BIAS_FBDIV_SHIFT)
10310 #define DKL_PLL_BIAS_FBDIV_FRAC_MASK (0x3FFFFF << DKL_PLL_BIAS_FBDIV_SHIFT)
10311 #define DKL_PLL_BIAS(tc_port) _MMIO(_PORT(tc_port, _DKL_PHY1_BASE, \
10312 _DKL_PHY2_BASE) + \
10315 #define _DKL_PLL_TDC_COLDST_BIAS 0x218
10316 #define DKL_PLL_TDC_SSC_STEP_SIZE(x) ((x) << 8)
10317 #define DKL_PLL_TDC_SSC_STEP_SIZE_MASK (0xFF << 8)
10318 #define DKL_PLL_TDC_FEED_FWD_GAIN(x) ((x) << 0)
10319 #define DKL_PLL_TDC_FEED_FWD_GAIN_MASK (0xFF << 0)
10320 #define DKL_PLL_TDC_COLDST_BIAS(tc_port) _MMIO(_PORT(tc_port, \
10322 _DKL_PHY2_BASE) + \
10323 _DKL_PLL_TDC_COLDST_BIAS)
10325 #define _DKL_REFCLKIN_CTL 0x12C
10326 /* Bits are the same as MG_REFCLKIN_CTL */
10327 #define DKL_REFCLKIN_CTL(tc_port) _MMIO(_PORT(tc_port, \
10329 _DKL_PHY2_BASE) + \
10332 #define _DKL_CLKTOP2_HSCLKCTL 0xD4
10333 /* Bits are the same as MG_CLKTOP2_HSCLKCTL */
10334 #define DKL_CLKTOP2_HSCLKCTL(tc_port) _MMIO(_PORT(tc_port, \
10336 _DKL_PHY2_BASE) + \
10337 _DKL_CLKTOP2_HSCLKCTL)
10339 #define _DKL_CLKTOP2_CORECLKCTL1 0xD8
10340 /* Bits are the same as MG_CLKTOP2_CORECLKCTL1 */
10341 #define DKL_CLKTOP2_CORECLKCTL1(tc_port) _MMIO(_PORT(tc_port, \
10343 _DKL_PHY2_BASE) + \
10344 _DKL_CLKTOP2_CORECLKCTL1)
10346 #define _DKL_TX_DPCNTL0 0x2C0
10347 #define DKL_TX_PRESHOOT_COEFF(x) ((x) << 13)
10348 #define DKL_TX_PRESHOOT_COEFF_MASK (0x1f << 13)
10349 #define DKL_TX_DE_EMPHASIS_COEFF(x) ((x) << 8)
10350 #define DKL_TX_DE_EMPAHSIS_COEFF_MASK (0x1f << 8)
10351 #define DKL_TX_VSWING_CONTROL(x) ((x) << 0)
10352 #define DKL_TX_VSWING_CONTROL_MASK (0x7 << 0)
10353 #define DKL_TX_DPCNTL0(tc_port) _MMIO(_PORT(tc_port, \
10355 _DKL_PHY2_BASE) + \
10358 #define _DKL_TX_DPCNTL1 0x2C4
10359 /* Bits are the same as DKL_TX_DPCNTRL0 */
10360 #define DKL_TX_DPCNTL1(tc_port) _MMIO(_PORT(tc_port, \
10362 _DKL_PHY2_BASE) + \
10365 #define _DKL_TX_DPCNTL2 0x2C8
10366 #define DKL_TX_DP20BITMODE (1 << 2)
10367 #define DKL_TX_DPCNTL2(tc_port) _MMIO(_PORT(tc_port, \
10369 _DKL_PHY2_BASE) + \
10372 #define _DKL_TX_FW_CALIB 0x2F8
10373 #define DKL_TX_CFG_DISABLE_WAIT_INIT (1 << 7)
10374 #define DKL_TX_FW_CALIB(tc_port) _MMIO(_PORT(tc_port, \
10376 _DKL_PHY2_BASE) + \
10379 #define _DKL_TX_PMD_LANE_SUS 0xD00
10380 #define DKL_TX_PMD_LANE_SUS(tc_port) _MMIO(_PORT(tc_port, \
10382 _DKL_PHY2_BASE) + \
10383 _DKL_TX_PMD_LANE_SUS)
10385 #define _DKL_TX_DW17 0xDC4
10386 #define DKL_TX_DW17(tc_port) _MMIO(_PORT(tc_port, \
10388 _DKL_PHY2_BASE) + \
10391 #define _DKL_TX_DW18 0xDC8
10392 #define DKL_TX_DW18(tc_port) _MMIO(_PORT(tc_port, \
10394 _DKL_PHY2_BASE) + \
10397 #define _DKL_DP_MODE 0xA0
10398 #define DKL_DP_MODE(tc_port) _MMIO(_PORT(tc_port, \
10400 _DKL_PHY2_BASE) + \
10403 #define _DKL_CMN_UC_DW27 0x36C
10404 #define DKL_CMN_UC_DW27_UC_HEALTH (0x1 << 15)
10405 #define DKL_CMN_UC_DW_27(tc_port) _MMIO(_PORT(tc_port, \
10407 _DKL_PHY2_BASE) + \
10411 * Each Dekel PHY is addressed through a 4KB aperture. Each PHY has more than
10412 * 4KB of register space, so a separate index is programmed in HIP_INDEX_REG0
10413 * or HIP_INDEX_REG1, based on the port number, to set the upper 2 address
10414 * bits that point the 4KB window into the full PHY register space.
10416 #define _HIP_INDEX_REG0 0x1010A0
10417 #define _HIP_INDEX_REG1 0x1010A4
10418 #define HIP_INDEX_REG(tc_port) _MMIO((tc_port) < 4 ? _HIP_INDEX_REG0 \
10420 #define _HIP_INDEX_SHIFT(tc_port) (8 * ((tc_port) % 4))
10421 #define HIP_INDEX_VAL(tc_port, val) ((val) << _HIP_INDEX_SHIFT(tc_port))
10423 /* BXT display engine PLL */
10424 #define BXT_DE_PLL_CTL _MMIO(0x6d000)
10425 #define BXT_DE_PLL_RATIO(x) (x) /* {60,65,100} * 19.2MHz */
10426 #define BXT_DE_PLL_RATIO_MASK 0xff
10428 #define BXT_DE_PLL_ENABLE _MMIO(0x46070)
10429 #define BXT_DE_PLL_PLL_ENABLE (1 << 31)
10430 #define BXT_DE_PLL_LOCK (1 << 30)
10431 #define CNL_CDCLK_PLL_RATIO(x) (x)
10432 #define CNL_CDCLK_PLL_RATIO_MASK 0xff
10435 #define DC_STATE_EN _MMIO(0x45504)
10436 #define DC_STATE_DISABLE 0
10437 #define DC_STATE_EN_DC3CO REG_BIT(30)
10438 #define DC_STATE_DC3CO_STATUS REG_BIT(29)
10439 #define DC_STATE_EN_UPTO_DC5 (1 << 0)
10440 #define DC_STATE_EN_DC9 (1 << 3)
10441 #define DC_STATE_EN_UPTO_DC6 (2 << 0)
10442 #define DC_STATE_EN_UPTO_DC5_DC6_MASK 0x3
10444 #define DC_STATE_DEBUG _MMIO(0x45520)
10445 #define DC_STATE_DEBUG_MASK_CORES (1 << 0)
10446 #define DC_STATE_DEBUG_MASK_MEMORY_UP (1 << 1)
10448 #define BXT_P_CR_MC_BIOS_REQ_0_0_0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7114)
10449 #define BXT_REQ_DATA_MASK 0x3F
10450 #define BXT_DRAM_CHANNEL_ACTIVE_SHIFT 12
10451 #define BXT_DRAM_CHANNEL_ACTIVE_MASK (0xF << 12)
10452 #define BXT_MEMORY_FREQ_MULTIPLIER_HZ 133333333
10454 #define BXT_D_CR_DRP0_DUNIT8 0x1000
10455 #define BXT_D_CR_DRP0_DUNIT9 0x1200
10456 #define BXT_D_CR_DRP0_DUNIT_START 8
10457 #define BXT_D_CR_DRP0_DUNIT_END 11
10458 #define BXT_D_CR_DRP0_DUNIT(x) _MMIO(MCHBAR_MIRROR_BASE_SNB + \
10459 _PICK_EVEN((x) - 8, BXT_D_CR_DRP0_DUNIT8,\
10460 BXT_D_CR_DRP0_DUNIT9))
10461 #define BXT_DRAM_RANK_MASK 0x3
10462 #define BXT_DRAM_RANK_SINGLE 0x1
10463 #define BXT_DRAM_RANK_DUAL 0x3
10464 #define BXT_DRAM_WIDTH_MASK (0x3 << 4)
10465 #define BXT_DRAM_WIDTH_SHIFT 4
10466 #define BXT_DRAM_WIDTH_X8 (0x0 << 4)
10467 #define BXT_DRAM_WIDTH_X16 (0x1 << 4)
10468 #define BXT_DRAM_WIDTH_X32 (0x2 << 4)
10469 #define BXT_DRAM_WIDTH_X64 (0x3 << 4)
10470 #define BXT_DRAM_SIZE_MASK (0x7 << 6)
10471 #define BXT_DRAM_SIZE_SHIFT 6
10472 #define BXT_DRAM_SIZE_4GBIT (0x0 << 6)
10473 #define BXT_DRAM_SIZE_6GBIT (0x1 << 6)
10474 #define BXT_DRAM_SIZE_8GBIT (0x2 << 6)
10475 #define BXT_DRAM_SIZE_12GBIT (0x3 << 6)
10476 #define BXT_DRAM_SIZE_16GBIT (0x4 << 6)
10477 #define BXT_DRAM_TYPE_MASK (0x7 << 22)
10478 #define BXT_DRAM_TYPE_SHIFT 22
10479 #define BXT_DRAM_TYPE_DDR3 (0x0 << 22)
10480 #define BXT_DRAM_TYPE_LPDDR3 (0x1 << 22)
10481 #define BXT_DRAM_TYPE_LPDDR4 (0x2 << 22)
10482 #define BXT_DRAM_TYPE_DDR4 (0x4 << 22)
10484 #define SKL_MEMORY_FREQ_MULTIPLIER_HZ 266666666
10485 #define SKL_MC_BIOS_DATA_0_0_0_MCHBAR_PCU _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5E04)
10486 #define SKL_REQ_DATA_MASK (0xF << 0)
10488 #define SKL_MAD_INTER_CHANNEL_0_0_0_MCHBAR_MCMAIN _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5000)
10489 #define SKL_DRAM_DDR_TYPE_MASK (0x3 << 0)
10490 #define SKL_DRAM_DDR_TYPE_DDR4 (0 << 0)
10491 #define SKL_DRAM_DDR_TYPE_DDR3 (1 << 0)
10492 #define SKL_DRAM_DDR_TYPE_LPDDR3 (2 << 0)
10493 #define SKL_DRAM_DDR_TYPE_LPDDR4 (3 << 0)
10495 #define SKL_MAD_DIMM_CH0_0_0_0_MCHBAR_MCMAIN _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
10496 #define SKL_MAD_DIMM_CH1_0_0_0_MCHBAR_MCMAIN _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5010)
10497 #define SKL_DRAM_S_SHIFT 16
10498 #define SKL_DRAM_SIZE_MASK 0x3F
10499 #define SKL_DRAM_WIDTH_MASK (0x3 << 8)
10500 #define SKL_DRAM_WIDTH_SHIFT 8
10501 #define SKL_DRAM_WIDTH_X8 (0x0 << 8)
10502 #define SKL_DRAM_WIDTH_X16 (0x1 << 8)
10503 #define SKL_DRAM_WIDTH_X32 (0x2 << 8)
10504 #define SKL_DRAM_RANK_MASK (0x1 << 10)
10505 #define SKL_DRAM_RANK_SHIFT 10
10506 #define SKL_DRAM_RANK_1 (0x0 << 10)
10507 #define SKL_DRAM_RANK_2 (0x1 << 10)
10508 #define SKL_DRAM_RANK_MASK (0x1 << 10)
10509 #define CNL_DRAM_SIZE_MASK 0x7F
10510 #define CNL_DRAM_WIDTH_MASK (0x3 << 7)
10511 #define CNL_DRAM_WIDTH_SHIFT 7
10512 #define CNL_DRAM_WIDTH_X8 (0x0 << 7)
10513 #define CNL_DRAM_WIDTH_X16 (0x1 << 7)
10514 #define CNL_DRAM_WIDTH_X32 (0x2 << 7)
10515 #define CNL_DRAM_RANK_MASK (0x3 << 9)
10516 #define CNL_DRAM_RANK_SHIFT 9
10517 #define CNL_DRAM_RANK_1 (0x0 << 9)
10518 #define CNL_DRAM_RANK_2 (0x1 << 9)
10519 #define CNL_DRAM_RANK_3 (0x2 << 9)
10520 #define CNL_DRAM_RANK_4 (0x3 << 9)
10522 /* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
10523 * since on HSW we can't write to it using I915_WRITE. */
10524 #define D_COMP_HSW _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
10525 #define D_COMP_BDW _MMIO(0x138144)
10526 #define D_COMP_RCOMP_IN_PROGRESS (1 << 9)
10527 #define D_COMP_COMP_FORCE (1 << 8)
10528 #define D_COMP_COMP_DISABLE (1 << 0)
10530 /* Pipe WM_LINETIME - watermark line time */
10531 #define _PIPE_WM_LINETIME_A 0x45270
10532 #define _PIPE_WM_LINETIME_B 0x45274
10533 #define PIPE_WM_LINETIME(pipe) _MMIO_PIPE(pipe, _PIPE_WM_LINETIME_A, _PIPE_WM_LINETIME_B)
10534 #define PIPE_WM_LINETIME_MASK (0x1ff)
10535 #define PIPE_WM_LINETIME_TIME(x) ((x))
10536 #define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff << 16)
10537 #define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x) << 16)
10540 #define SFUSE_STRAP _MMIO(0xc2014)
10541 #define SFUSE_STRAP_FUSE_LOCK (1 << 13)
10542 #define SFUSE_STRAP_RAW_FREQUENCY (1 << 8)
10543 #define SFUSE_STRAP_DISPLAY_DISABLED (1 << 7)
10544 #define SFUSE_STRAP_CRT_DISABLED (1 << 6)
10545 #define SFUSE_STRAP_DDIF_DETECTED (1 << 3)
10546 #define SFUSE_STRAP_DDIB_DETECTED (1 << 2)
10547 #define SFUSE_STRAP_DDIC_DETECTED (1 << 1)
10548 #define SFUSE_STRAP_DDID_DETECTED (1 << 0)
10550 #define WM_MISC _MMIO(0x45260)
10551 #define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
10553 #define WM_DBG _MMIO(0x45280)
10554 #define WM_DBG_DISALLOW_MULTIPLE_LP (1 << 0)
10555 #define WM_DBG_DISALLOW_MAXFIFO (1 << 1)
10556 #define WM_DBG_DISALLOW_SPRITE (1 << 2)
10559 #define _PIPE_A_CSC_COEFF_RY_GY 0x49010
10560 #define _PIPE_A_CSC_COEFF_BY 0x49014
10561 #define _PIPE_A_CSC_COEFF_RU_GU 0x49018
10562 #define _PIPE_A_CSC_COEFF_BU 0x4901c
10563 #define _PIPE_A_CSC_COEFF_RV_GV 0x49020
10564 #define _PIPE_A_CSC_COEFF_BV 0x49024
10566 #define _PIPE_A_CSC_MODE 0x49028
10567 #define ICL_CSC_ENABLE (1 << 31) /* icl+ */
10568 #define ICL_OUTPUT_CSC_ENABLE (1 << 30) /* icl+ */
10569 #define CSC_BLACK_SCREEN_OFFSET (1 << 2) /* ilk/snb */
10570 #define CSC_POSITION_BEFORE_GAMMA (1 << 1) /* pre-glk */
10571 #define CSC_MODE_YUV_TO_RGB (1 << 0) /* ilk/snb */
10573 #define _PIPE_A_CSC_PREOFF_HI 0x49030
10574 #define _PIPE_A_CSC_PREOFF_ME 0x49034
10575 #define _PIPE_A_CSC_PREOFF_LO 0x49038
10576 #define _PIPE_A_CSC_POSTOFF_HI 0x49040
10577 #define _PIPE_A_CSC_POSTOFF_ME 0x49044
10578 #define _PIPE_A_CSC_POSTOFF_LO 0x49048
10580 #define _PIPE_B_CSC_COEFF_RY_GY 0x49110
10581 #define _PIPE_B_CSC_COEFF_BY 0x49114
10582 #define _PIPE_B_CSC_COEFF_RU_GU 0x49118
10583 #define _PIPE_B_CSC_COEFF_BU 0x4911c
10584 #define _PIPE_B_CSC_COEFF_RV_GV 0x49120
10585 #define _PIPE_B_CSC_COEFF_BV 0x49124
10586 #define _PIPE_B_CSC_MODE 0x49128
10587 #define _PIPE_B_CSC_PREOFF_HI 0x49130
10588 #define _PIPE_B_CSC_PREOFF_ME 0x49134
10589 #define _PIPE_B_CSC_PREOFF_LO 0x49138
10590 #define _PIPE_B_CSC_POSTOFF_HI 0x49140
10591 #define _PIPE_B_CSC_POSTOFF_ME 0x49144
10592 #define _PIPE_B_CSC_POSTOFF_LO 0x49148
10594 #define PIPE_CSC_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
10595 #define PIPE_CSC_COEFF_BY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
10596 #define PIPE_CSC_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
10597 #define PIPE_CSC_COEFF_BU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
10598 #define PIPE_CSC_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
10599 #define PIPE_CSC_COEFF_BV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
10600 #define PIPE_CSC_MODE(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
10601 #define PIPE_CSC_PREOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
10602 #define PIPE_CSC_PREOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
10603 #define PIPE_CSC_PREOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
10604 #define PIPE_CSC_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
10605 #define PIPE_CSC_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
10606 #define PIPE_CSC_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
10608 /* Pipe Output CSC */
10609 #define _PIPE_A_OUTPUT_CSC_COEFF_RY_GY 0x49050
10610 #define _PIPE_A_OUTPUT_CSC_COEFF_BY 0x49054
10611 #define _PIPE_A_OUTPUT_CSC_COEFF_RU_GU 0x49058
10612 #define _PIPE_A_OUTPUT_CSC_COEFF_BU 0x4905c
10613 #define _PIPE_A_OUTPUT_CSC_COEFF_RV_GV 0x49060
10614 #define _PIPE_A_OUTPUT_CSC_COEFF_BV 0x49064
10615 #define _PIPE_A_OUTPUT_CSC_PREOFF_HI 0x49068
10616 #define _PIPE_A_OUTPUT_CSC_PREOFF_ME 0x4906c
10617 #define _PIPE_A_OUTPUT_CSC_PREOFF_LO 0x49070
10618 #define _PIPE_A_OUTPUT_CSC_POSTOFF_HI 0x49074
10619 #define _PIPE_A_OUTPUT_CSC_POSTOFF_ME 0x49078
10620 #define _PIPE_A_OUTPUT_CSC_POSTOFF_LO 0x4907c
10622 #define _PIPE_B_OUTPUT_CSC_COEFF_RY_GY 0x49150
10623 #define _PIPE_B_OUTPUT_CSC_COEFF_BY 0x49154
10624 #define _PIPE_B_OUTPUT_CSC_COEFF_RU_GU 0x49158
10625 #define _PIPE_B_OUTPUT_CSC_COEFF_BU 0x4915c
10626 #define _PIPE_B_OUTPUT_CSC_COEFF_RV_GV 0x49160
10627 #define _PIPE_B_OUTPUT_CSC_COEFF_BV 0x49164
10628 #define _PIPE_B_OUTPUT_CSC_PREOFF_HI 0x49168
10629 #define _PIPE_B_OUTPUT_CSC_PREOFF_ME 0x4916c
10630 #define _PIPE_B_OUTPUT_CSC_PREOFF_LO 0x49170
10631 #define _PIPE_B_OUTPUT_CSC_POSTOFF_HI 0x49174
10632 #define _PIPE_B_OUTPUT_CSC_POSTOFF_ME 0x49178
10633 #define _PIPE_B_OUTPUT_CSC_POSTOFF_LO 0x4917c
10635 #define PIPE_CSC_OUTPUT_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe,\
10636 _PIPE_A_OUTPUT_CSC_COEFF_RY_GY,\
10637 _PIPE_B_OUTPUT_CSC_COEFF_RY_GY)
10638 #define PIPE_CSC_OUTPUT_COEFF_BY(pipe) _MMIO_PIPE(pipe, \
10639 _PIPE_A_OUTPUT_CSC_COEFF_BY, \
10640 _PIPE_B_OUTPUT_CSC_COEFF_BY)
10641 #define PIPE_CSC_OUTPUT_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, \
10642 _PIPE_A_OUTPUT_CSC_COEFF_RU_GU, \
10643 _PIPE_B_OUTPUT_CSC_COEFF_RU_GU)
10644 #define PIPE_CSC_OUTPUT_COEFF_BU(pipe) _MMIO_PIPE(pipe, \
10645 _PIPE_A_OUTPUT_CSC_COEFF_BU, \
10646 _PIPE_B_OUTPUT_CSC_COEFF_BU)
10647 #define PIPE_CSC_OUTPUT_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, \
10648 _PIPE_A_OUTPUT_CSC_COEFF_RV_GV, \
10649 _PIPE_B_OUTPUT_CSC_COEFF_RV_GV)
10650 #define PIPE_CSC_OUTPUT_COEFF_BV(pipe) _MMIO_PIPE(pipe, \
10651 _PIPE_A_OUTPUT_CSC_COEFF_BV, \
10652 _PIPE_B_OUTPUT_CSC_COEFF_BV)
10653 #define PIPE_CSC_OUTPUT_PREOFF_HI(pipe) _MMIO_PIPE(pipe, \
10654 _PIPE_A_OUTPUT_CSC_PREOFF_HI, \
10655 _PIPE_B_OUTPUT_CSC_PREOFF_HI)
10656 #define PIPE_CSC_OUTPUT_PREOFF_ME(pipe) _MMIO_PIPE(pipe, \
10657 _PIPE_A_OUTPUT_CSC_PREOFF_ME, \
10658 _PIPE_B_OUTPUT_CSC_PREOFF_ME)
10659 #define PIPE_CSC_OUTPUT_PREOFF_LO(pipe) _MMIO_PIPE(pipe, \
10660 _PIPE_A_OUTPUT_CSC_PREOFF_LO, \
10661 _PIPE_B_OUTPUT_CSC_PREOFF_LO)
10662 #define PIPE_CSC_OUTPUT_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, \
10663 _PIPE_A_OUTPUT_CSC_POSTOFF_HI, \
10664 _PIPE_B_OUTPUT_CSC_POSTOFF_HI)
10665 #define PIPE_CSC_OUTPUT_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, \
10666 _PIPE_A_OUTPUT_CSC_POSTOFF_ME, \
10667 _PIPE_B_OUTPUT_CSC_POSTOFF_ME)
10668 #define PIPE_CSC_OUTPUT_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, \
10669 _PIPE_A_OUTPUT_CSC_POSTOFF_LO, \
10670 _PIPE_B_OUTPUT_CSC_POSTOFF_LO)
10672 /* pipe degamma/gamma LUTs on IVB+ */
10673 #define _PAL_PREC_INDEX_A 0x4A400
10674 #define _PAL_PREC_INDEX_B 0x4AC00
10675 #define _PAL_PREC_INDEX_C 0x4B400
10676 #define PAL_PREC_10_12_BIT (0 << 31)
10677 #define PAL_PREC_SPLIT_MODE (1 << 31)
10678 #define PAL_PREC_AUTO_INCREMENT (1 << 15)
10679 #define PAL_PREC_INDEX_VALUE_MASK (0x3ff << 0)
10680 #define PAL_PREC_INDEX_VALUE(x) ((x) << 0)
10681 #define _PAL_PREC_DATA_A 0x4A404
10682 #define _PAL_PREC_DATA_B 0x4AC04
10683 #define _PAL_PREC_DATA_C 0x4B404
10684 #define _PAL_PREC_GC_MAX_A 0x4A410
10685 #define _PAL_PREC_GC_MAX_B 0x4AC10
10686 #define _PAL_PREC_GC_MAX_C 0x4B410
10687 #define PREC_PAL_DATA_RED_MASK REG_GENMASK(29, 20)
10688 #define PREC_PAL_DATA_GREEN_MASK REG_GENMASK(19, 10)
10689 #define PREC_PAL_DATA_BLUE_MASK REG_GENMASK(9, 0)
10690 #define _PAL_PREC_EXT_GC_MAX_A 0x4A420
10691 #define _PAL_PREC_EXT_GC_MAX_B 0x4AC20
10692 #define _PAL_PREC_EXT_GC_MAX_C 0x4B420
10693 #define _PAL_PREC_EXT2_GC_MAX_A 0x4A430
10694 #define _PAL_PREC_EXT2_GC_MAX_B 0x4AC30
10695 #define _PAL_PREC_EXT2_GC_MAX_C 0x4B430
10697 #define PREC_PAL_INDEX(pipe) _MMIO_PIPE(pipe, _PAL_PREC_INDEX_A, _PAL_PREC_INDEX_B)
10698 #define PREC_PAL_DATA(pipe) _MMIO_PIPE(pipe, _PAL_PREC_DATA_A, _PAL_PREC_DATA_B)
10699 #define PREC_PAL_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_GC_MAX_A, _PAL_PREC_GC_MAX_B) + (i) * 4)
10700 #define PREC_PAL_EXT_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT_GC_MAX_A, _PAL_PREC_EXT_GC_MAX_B) + (i) * 4)
10701 #define PREC_PAL_EXT2_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT2_GC_MAX_A, _PAL_PREC_EXT2_GC_MAX_B) + (i) * 4)
10703 #define _PRE_CSC_GAMC_INDEX_A 0x4A484
10704 #define _PRE_CSC_GAMC_INDEX_B 0x4AC84
10705 #define _PRE_CSC_GAMC_INDEX_C 0x4B484
10706 #define PRE_CSC_GAMC_AUTO_INCREMENT (1 << 10)
10707 #define _PRE_CSC_GAMC_DATA_A 0x4A488
10708 #define _PRE_CSC_GAMC_DATA_B 0x4AC88
10709 #define _PRE_CSC_GAMC_DATA_C 0x4B488
10711 #define PRE_CSC_GAMC_INDEX(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_INDEX_A, _PRE_CSC_GAMC_INDEX_B)
10712 #define PRE_CSC_GAMC_DATA(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_DATA_A, _PRE_CSC_GAMC_DATA_B)
10714 /* ICL Multi segmented gamma */
10715 #define _PAL_PREC_MULTI_SEG_INDEX_A 0x4A408
10716 #define _PAL_PREC_MULTI_SEG_INDEX_B 0x4AC08
10717 #define PAL_PREC_MULTI_SEGMENT_AUTO_INCREMENT REG_BIT(15)
10718 #define PAL_PREC_MULTI_SEGMENT_INDEX_VALUE_MASK REG_GENMASK(4, 0)
10720 #define _PAL_PREC_MULTI_SEG_DATA_A 0x4A40C
10721 #define _PAL_PREC_MULTI_SEG_DATA_B 0x4AC0C
10723 #define PREC_PAL_MULTI_SEG_INDEX(pipe) _MMIO_PIPE(pipe, \
10724 _PAL_PREC_MULTI_SEG_INDEX_A, \
10725 _PAL_PREC_MULTI_SEG_INDEX_B)
10726 #define PREC_PAL_MULTI_SEG_DATA(pipe) _MMIO_PIPE(pipe, \
10727 _PAL_PREC_MULTI_SEG_DATA_A, \
10728 _PAL_PREC_MULTI_SEG_DATA_B)
10730 /* pipe CSC & degamma/gamma LUTs on CHV */
10731 #define _CGM_PIPE_A_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x67900)
10732 #define _CGM_PIPE_A_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x67904)
10733 #define _CGM_PIPE_A_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x67908)
10734 #define _CGM_PIPE_A_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6790C)
10735 #define _CGM_PIPE_A_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x67910)
10736 #define _CGM_PIPE_A_DEGAMMA (VLV_DISPLAY_BASE + 0x66000)
10737 #define _CGM_PIPE_A_GAMMA (VLV_DISPLAY_BASE + 0x67000)
10738 #define _CGM_PIPE_A_MODE (VLV_DISPLAY_BASE + 0x67A00)
10739 #define CGM_PIPE_MODE_GAMMA (1 << 2)
10740 #define CGM_PIPE_MODE_CSC (1 << 1)
10741 #define CGM_PIPE_MODE_DEGAMMA (1 << 0)
10742 #define CGM_PIPE_GAMMA_RED_MASK REG_GENMASK(9, 0)
10743 #define CGM_PIPE_GAMMA_GREEN_MASK REG_GENMASK(25, 16)
10744 #define CGM_PIPE_GAMMA_BLUE_MASK REG_GENMASK(9, 0)
10746 #define _CGM_PIPE_B_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x69900)
10747 #define _CGM_PIPE_B_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x69904)
10748 #define _CGM_PIPE_B_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x69908)
10749 #define _CGM_PIPE_B_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6990C)
10750 #define _CGM_PIPE_B_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x69910)
10751 #define _CGM_PIPE_B_DEGAMMA (VLV_DISPLAY_BASE + 0x68000)
10752 #define _CGM_PIPE_B_GAMMA (VLV_DISPLAY_BASE + 0x69000)
10753 #define _CGM_PIPE_B_MODE (VLV_DISPLAY_BASE + 0x69A00)
10755 #define CGM_PIPE_CSC_COEFF01(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF01, _CGM_PIPE_B_CSC_COEFF01)
10756 #define CGM_PIPE_CSC_COEFF23(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF23, _CGM_PIPE_B_CSC_COEFF23)
10757 #define CGM_PIPE_CSC_COEFF45(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF45, _CGM_PIPE_B_CSC_COEFF45)
10758 #define CGM_PIPE_CSC_COEFF67(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF67, _CGM_PIPE_B_CSC_COEFF67)
10759 #define CGM_PIPE_CSC_COEFF8(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF8, _CGM_PIPE_B_CSC_COEFF8)
10760 #define CGM_PIPE_DEGAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_DEGAMMA, _CGM_PIPE_B_DEGAMMA) + (i) * 8 + (w) * 4)
10761 #define CGM_PIPE_GAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_GAMMA, _CGM_PIPE_B_GAMMA) + (i) * 8 + (w) * 4)
10762 #define CGM_PIPE_MODE(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_MODE, _CGM_PIPE_B_MODE)
10764 /* MIPI DSI registers */
10766 #define _MIPI_PORT(port, a, c) (((port) == PORT_A) ? a : c) /* ports A and C only */
10767 #define _MMIO_MIPI(port, a, c) _MMIO(_MIPI_PORT(port, a, c))
10770 #define _MMIO_DSI(tc, dsi0, dsi1) _MMIO_TRANS((tc) - TRANSCODER_DSI_0, \
10773 #define MIPIO_TXESC_CLK_DIV1 _MMIO(0x160004)
10774 #define GLK_TX_ESC_CLK_DIV1_MASK 0x3FF
10775 #define MIPIO_TXESC_CLK_DIV2 _MMIO(0x160008)
10776 #define GLK_TX_ESC_CLK_DIV2_MASK 0x3FF
10778 #define _ICL_DSI_ESC_CLK_DIV0 0x6b090
10779 #define _ICL_DSI_ESC_CLK_DIV1 0x6b890
10780 #define ICL_DSI_ESC_CLK_DIV(port) _MMIO_PORT((port), \
10781 _ICL_DSI_ESC_CLK_DIV0, \
10782 _ICL_DSI_ESC_CLK_DIV1)
10783 #define _ICL_DPHY_ESC_CLK_DIV0 0x162190
10784 #define _ICL_DPHY_ESC_CLK_DIV1 0x6C190
10785 #define ICL_DPHY_ESC_CLK_DIV(port) _MMIO_PORT((port), \
10786 _ICL_DPHY_ESC_CLK_DIV0, \
10787 _ICL_DPHY_ESC_CLK_DIV1)
10788 #define ICL_BYTE_CLK_PER_ESC_CLK_MASK (0x1f << 16)
10789 #define ICL_BYTE_CLK_PER_ESC_CLK_SHIFT 16
10790 #define ICL_ESC_CLK_DIV_MASK 0x1ff
10791 #define ICL_ESC_CLK_DIV_SHIFT 0
10792 #define DSI_MAX_ESC_CLK 20000 /* in KHz */
10794 /* Gen4+ Timestamp and Pipe Frame time stamp registers */
10795 #define GEN4_TIMESTAMP _MMIO(0x2358)
10796 #define ILK_TIMESTAMP_HI _MMIO(0x70070)
10797 #define IVB_TIMESTAMP_CTR _MMIO(0x44070)
10799 #define GEN9_TIMESTAMP_OVERRIDE _MMIO(0x44074)
10800 #define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_SHIFT 0
10801 #define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_MASK 0x3ff
10802 #define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_SHIFT 12
10803 #define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_MASK (0xf << 12)
10805 #define _PIPE_FRMTMSTMP_A 0x70048
10806 #define PIPE_FRMTMSTMP(pipe) \
10807 _MMIO_PIPE2(pipe, _PIPE_FRMTMSTMP_A)
10809 /* BXT MIPI clock controls */
10810 #define BXT_MAX_VAR_OUTPUT_KHZ 39500
10812 #define BXT_MIPI_CLOCK_CTL _MMIO(0x46090)
10813 #define BXT_MIPI1_DIV_SHIFT 26
10814 #define BXT_MIPI2_DIV_SHIFT 10
10815 #define BXT_MIPI_DIV_SHIFT(port) \
10816 _MIPI_PORT(port, BXT_MIPI1_DIV_SHIFT, \
10817 BXT_MIPI2_DIV_SHIFT)
10819 /* TX control divider to select actual TX clock output from (8x/var) */
10820 #define BXT_MIPI1_TX_ESCLK_SHIFT 26
10821 #define BXT_MIPI2_TX_ESCLK_SHIFT 10
10822 #define BXT_MIPI_TX_ESCLK_SHIFT(port) \
10823 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_SHIFT, \
10824 BXT_MIPI2_TX_ESCLK_SHIFT)
10825 #define BXT_MIPI1_TX_ESCLK_FIXDIV_MASK (0x3F << 26)
10826 #define BXT_MIPI2_TX_ESCLK_FIXDIV_MASK (0x3F << 10)
10827 #define BXT_MIPI_TX_ESCLK_FIXDIV_MASK(port) \
10828 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_FIXDIV_MASK, \
10829 BXT_MIPI2_TX_ESCLK_FIXDIV_MASK)
10830 #define BXT_MIPI_TX_ESCLK_DIVIDER(port, val) \
10831 (((val) & 0x3F) << BXT_MIPI_TX_ESCLK_SHIFT(port))
10832 /* RX upper control divider to select actual RX clock output from 8x */
10833 #define BXT_MIPI1_RX_ESCLK_UPPER_SHIFT 21
10834 #define BXT_MIPI2_RX_ESCLK_UPPER_SHIFT 5
10835 #define BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port) \
10836 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_SHIFT, \
10837 BXT_MIPI2_RX_ESCLK_UPPER_SHIFT)
10838 #define BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 21)
10839 #define BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 5)
10840 #define BXT_MIPI_RX_ESCLK_UPPER_FIXDIV_MASK(port) \
10841 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK, \
10842 BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK)
10843 #define BXT_MIPI_RX_ESCLK_UPPER_DIVIDER(port, val) \
10844 (((val) & 3) << BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port))
10845 /* 8/3X divider to select the actual 8/3X clock output from 8x */
10846 #define BXT_MIPI1_8X_BY3_SHIFT 19
10847 #define BXT_MIPI2_8X_BY3_SHIFT 3
10848 #define BXT_MIPI_8X_BY3_SHIFT(port) \
10849 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_SHIFT, \
10850 BXT_MIPI2_8X_BY3_SHIFT)
10851 #define BXT_MIPI1_8X_BY3_DIVIDER_MASK (3 << 19)
10852 #define BXT_MIPI2_8X_BY3_DIVIDER_MASK (3 << 3)
10853 #define BXT_MIPI_8X_BY3_DIVIDER_MASK(port) \
10854 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_DIVIDER_MASK, \
10855 BXT_MIPI2_8X_BY3_DIVIDER_MASK)
10856 #define BXT_MIPI_8X_BY3_DIVIDER(port, val) \
10857 (((val) & 3) << BXT_MIPI_8X_BY3_SHIFT(port))
10858 /* RX lower control divider to select actual RX clock output from 8x */
10859 #define BXT_MIPI1_RX_ESCLK_LOWER_SHIFT 16
10860 #define BXT_MIPI2_RX_ESCLK_LOWER_SHIFT 0
10861 #define BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port) \
10862 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_SHIFT, \
10863 BXT_MIPI2_RX_ESCLK_LOWER_SHIFT)
10864 #define BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 16)
10865 #define BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 0)
10866 #define BXT_MIPI_RX_ESCLK_LOWER_FIXDIV_MASK(port) \
10867 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK, \
10868 BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK)
10869 #define BXT_MIPI_RX_ESCLK_LOWER_DIVIDER(port, val) \
10870 (((val) & 3) << BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port))
10872 #define RX_DIVIDER_BIT_1_2 0x3
10873 #define RX_DIVIDER_BIT_3_4 0xC
10875 /* BXT MIPI mode configure */
10876 #define _BXT_MIPIA_TRANS_HACTIVE 0x6B0F8
10877 #define _BXT_MIPIC_TRANS_HACTIVE 0x6B8F8
10878 #define BXT_MIPI_TRANS_HACTIVE(tc) _MMIO_MIPI(tc, \
10879 _BXT_MIPIA_TRANS_HACTIVE, _BXT_MIPIC_TRANS_HACTIVE)
10881 #define _BXT_MIPIA_TRANS_VACTIVE 0x6B0FC
10882 #define _BXT_MIPIC_TRANS_VACTIVE 0x6B8FC
10883 #define BXT_MIPI_TRANS_VACTIVE(tc) _MMIO_MIPI(tc, \
10884 _BXT_MIPIA_TRANS_VACTIVE, _BXT_MIPIC_TRANS_VACTIVE)
10886 #define _BXT_MIPIA_TRANS_VTOTAL 0x6B100
10887 #define _BXT_MIPIC_TRANS_VTOTAL 0x6B900
10888 #define BXT_MIPI_TRANS_VTOTAL(tc) _MMIO_MIPI(tc, \
10889 _BXT_MIPIA_TRANS_VTOTAL, _BXT_MIPIC_TRANS_VTOTAL)
10891 #define BXT_DSI_PLL_CTL _MMIO(0x161000)
10892 #define BXT_DSI_PLL_PVD_RATIO_SHIFT 16
10893 #define BXT_DSI_PLL_PVD_RATIO_MASK (3 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
10894 #define BXT_DSI_PLL_PVD_RATIO_1 (1 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
10895 #define BXT_DSIC_16X_BY1 (0 << 10)
10896 #define BXT_DSIC_16X_BY2 (1 << 10)
10897 #define BXT_DSIC_16X_BY3 (2 << 10)
10898 #define BXT_DSIC_16X_BY4 (3 << 10)
10899 #define BXT_DSIC_16X_MASK (3 << 10)
10900 #define BXT_DSIA_16X_BY1 (0 << 8)
10901 #define BXT_DSIA_16X_BY2 (1 << 8)
10902 #define BXT_DSIA_16X_BY3 (2 << 8)
10903 #define BXT_DSIA_16X_BY4 (3 << 8)
10904 #define BXT_DSIA_16X_MASK (3 << 8)
10905 #define BXT_DSI_FREQ_SEL_SHIFT 8
10906 #define BXT_DSI_FREQ_SEL_MASK (0xF << BXT_DSI_FREQ_SEL_SHIFT)
10908 #define BXT_DSI_PLL_RATIO_MAX 0x7D
10909 #define BXT_DSI_PLL_RATIO_MIN 0x22
10910 #define GLK_DSI_PLL_RATIO_MAX 0x6F
10911 #define GLK_DSI_PLL_RATIO_MIN 0x22
10912 #define BXT_DSI_PLL_RATIO_MASK 0xFF
10913 #define BXT_REF_CLOCK_KHZ 19200
10915 #define BXT_DSI_PLL_ENABLE _MMIO(0x46080)
10916 #define BXT_DSI_PLL_DO_ENABLE (1 << 31)
10917 #define BXT_DSI_PLL_LOCKED (1 << 30)
10919 #define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
10920 #define _MIPIC_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
10921 #define MIPI_PORT_CTRL(port) _MMIO_MIPI(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL)
10923 /* BXT port control */
10924 #define _BXT_MIPIA_PORT_CTRL 0x6B0C0
10925 #define _BXT_MIPIC_PORT_CTRL 0x6B8C0
10926 #define BXT_MIPI_PORT_CTRL(tc) _MMIO_MIPI(tc, _BXT_MIPIA_PORT_CTRL, _BXT_MIPIC_PORT_CTRL)
10928 /* ICL DSI MODE control */
10929 #define _ICL_DSI_IO_MODECTL_0 0x6B094
10930 #define _ICL_DSI_IO_MODECTL_1 0x6B894
10931 #define ICL_DSI_IO_MODECTL(port) _MMIO_PORT(port, \
10932 _ICL_DSI_IO_MODECTL_0, \
10933 _ICL_DSI_IO_MODECTL_1)
10934 #define COMBO_PHY_MODE_DSI (1 << 0)
10936 /* Display Stream Splitter Control */
10937 #define DSS_CTL1 _MMIO(0x67400)
10938 #define SPLITTER_ENABLE (1 << 31)
10939 #define JOINER_ENABLE (1 << 30)
10940 #define DUAL_LINK_MODE_INTERLEAVE (1 << 24)
10941 #define DUAL_LINK_MODE_FRONTBACK (0 << 24)
10942 #define OVERLAP_PIXELS_MASK (0xf << 16)
10943 #define OVERLAP_PIXELS(pixels) ((pixels) << 16)
10944 #define LEFT_DL_BUF_TARGET_DEPTH_MASK (0xfff << 0)
10945 #define LEFT_DL_BUF_TARGET_DEPTH(pixels) ((pixels) << 0)
10946 #define MAX_DL_BUFFER_TARGET_DEPTH 0x5a0
10948 #define DSS_CTL2 _MMIO(0x67404)
10949 #define LEFT_BRANCH_VDSC_ENABLE (1 << 31)
10950 #define RIGHT_BRANCH_VDSC_ENABLE (1 << 15)
10951 #define RIGHT_DL_BUF_TARGET_DEPTH_MASK (0xfff << 0)
10952 #define RIGHT_DL_BUF_TARGET_DEPTH(pixels) ((pixels) << 0)
10954 #define _ICL_PIPE_DSS_CTL1_PB 0x78200
10955 #define _ICL_PIPE_DSS_CTL1_PC 0x78400
10956 #define ICL_PIPE_DSS_CTL1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10957 _ICL_PIPE_DSS_CTL1_PB, \
10958 _ICL_PIPE_DSS_CTL1_PC)
10959 #define BIG_JOINER_ENABLE (1 << 29)
10960 #define MASTER_BIG_JOINER_ENABLE (1 << 28)
10961 #define VGA_CENTERING_ENABLE (1 << 27)
10963 #define _ICL_PIPE_DSS_CTL2_PB 0x78204
10964 #define _ICL_PIPE_DSS_CTL2_PC 0x78404
10965 #define ICL_PIPE_DSS_CTL2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10966 _ICL_PIPE_DSS_CTL2_PB, \
10967 _ICL_PIPE_DSS_CTL2_PC)
10969 #define BXT_P_DSI_REGULATOR_CFG _MMIO(0x160020)
10970 #define STAP_SELECT (1 << 0)
10972 #define BXT_P_DSI_REGULATOR_TX_CTRL _MMIO(0x160054)
10973 #define HS_IO_CTRL_SELECT (1 << 0)
10975 #define DPI_ENABLE (1 << 31) /* A + C */
10976 #define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
10977 #define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
10978 #define DUAL_LINK_MODE_SHIFT 26
10979 #define DUAL_LINK_MODE_MASK (1 << 26)
10980 #define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
10981 #define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
10982 #define DITHERING_ENABLE (1 << 25) /* A + C */
10983 #define FLOPPED_HSTX (1 << 23)
10984 #define DE_INVERT (1 << 19) /* XXX */
10985 #define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
10986 #define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
10987 #define AFE_LATCHOUT (1 << 17)
10988 #define LP_OUTPUT_HOLD (1 << 16)
10989 #define MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
10990 #define MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
10991 #define MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT 11
10992 #define MIPIC_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
10993 #define CSB_SHIFT 9
10994 #define CSB_MASK (3 << 9)
10995 #define CSB_20MHZ (0 << 9)
10996 #define CSB_10MHZ (1 << 9)
10997 #define CSB_40MHZ (2 << 9)
10998 #define BANDGAP_MASK (1 << 8)
10999 #define BANDGAP_PNW_CIRCUIT (0 << 8)
11000 #define BANDGAP_LNC_CIRCUIT (1 << 8)
11001 #define MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
11002 #define MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
11003 #define TEARING_EFFECT_DELAY (1 << 4) /* A + C */
11004 #define TEARING_EFFECT_SHIFT 2 /* A + C */
11005 #define TEARING_EFFECT_MASK (3 << 2)
11006 #define TEARING_EFFECT_OFF (0 << 2)
11007 #define TEARING_EFFECT_DSI (1 << 2)
11008 #define TEARING_EFFECT_GPIO (2 << 2)
11009 #define LANE_CONFIGURATION_SHIFT 0
11010 #define LANE_CONFIGURATION_MASK (3 << 0)
11011 #define LANE_CONFIGURATION_4LANE (0 << 0)
11012 #define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
11013 #define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
11015 #define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
11016 #define _MIPIC_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
11017 #define MIPI_TEARING_CTRL(port) _MMIO_MIPI(port, _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL)
11018 #define TEARING_EFFECT_DELAY_SHIFT 0
11019 #define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
11021 /* XXX: all bits reserved */
11022 #define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
11024 /* MIPI DSI Controller and D-PHY registers */
11026 #define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
11027 #define _MIPIC_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
11028 #define MIPI_DEVICE_READY(port) _MMIO_MIPI(port, _MIPIA_DEVICE_READY, _MIPIC_DEVICE_READY)
11029 #define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
11030 #define ULPS_STATE_MASK (3 << 1)
11031 #define ULPS_STATE_ENTER (2 << 1)
11032 #define ULPS_STATE_EXIT (1 << 1)
11033 #define ULPS_STATE_NORMAL_OPERATION (0 << 1)
11034 #define DEVICE_READY (1 << 0)
11036 #define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
11037 #define _MIPIC_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
11038 #define MIPI_INTR_STAT(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT, _MIPIC_INTR_STAT)
11039 #define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
11040 #define _MIPIC_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
11041 #define MIPI_INTR_EN(port) _MMIO_MIPI(port, _MIPIA_INTR_EN, _MIPIC_INTR_EN)
11042 #define TEARING_EFFECT (1 << 31)
11043 #define SPL_PKT_SENT_INTERRUPT (1 << 30)
11044 #define GEN_READ_DATA_AVAIL (1 << 29)
11045 #define LP_GENERIC_WR_FIFO_FULL (1 << 28)
11046 #define HS_GENERIC_WR_FIFO_FULL (1 << 27)
11047 #define RX_PROT_VIOLATION (1 << 26)
11048 #define RX_INVALID_TX_LENGTH (1 << 25)
11049 #define ACK_WITH_NO_ERROR (1 << 24)
11050 #define TURN_AROUND_ACK_TIMEOUT (1 << 23)
11051 #define LP_RX_TIMEOUT (1 << 22)
11052 #define HS_TX_TIMEOUT (1 << 21)
11053 #define DPI_FIFO_UNDERRUN (1 << 20)
11054 #define LOW_CONTENTION (1 << 19)
11055 #define HIGH_CONTENTION (1 << 18)
11056 #define TXDSI_VC_ID_INVALID (1 << 17)
11057 #define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
11058 #define TXCHECKSUM_ERROR (1 << 15)
11059 #define TXECC_MULTIBIT_ERROR (1 << 14)
11060 #define TXECC_SINGLE_BIT_ERROR (1 << 13)
11061 #define TXFALSE_CONTROL_ERROR (1 << 12)
11062 #define RXDSI_VC_ID_INVALID (1 << 11)
11063 #define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
11064 #define RXCHECKSUM_ERROR (1 << 9)
11065 #define RXECC_MULTIBIT_ERROR (1 << 8)
11066 #define RXECC_SINGLE_BIT_ERROR (1 << 7)
11067 #define RXFALSE_CONTROL_ERROR (1 << 6)
11068 #define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
11069 #define RX_LP_TX_SYNC_ERROR (1 << 4)
11070 #define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
11071 #define RXEOT_SYNC_ERROR (1 << 2)
11072 #define RXSOT_SYNC_ERROR (1 << 1)
11073 #define RXSOT_ERROR (1 << 0)
11075 #define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
11076 #define _MIPIC_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
11077 #define MIPI_DSI_FUNC_PRG(port) _MMIO_MIPI(port, _MIPIA_DSI_FUNC_PRG, _MIPIC_DSI_FUNC_PRG)
11078 #define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
11079 #define CMD_MODE_NOT_SUPPORTED (0 << 13)
11080 #define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
11081 #define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
11082 #define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
11083 #define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
11084 #define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
11085 #define VID_MODE_FORMAT_MASK (0xf << 7)
11086 #define VID_MODE_NOT_SUPPORTED (0 << 7)
11087 #define VID_MODE_FORMAT_RGB565 (1 << 7)
11088 #define VID_MODE_FORMAT_RGB666_PACKED (2 << 7)
11089 #define VID_MODE_FORMAT_RGB666 (3 << 7)
11090 #define VID_MODE_FORMAT_RGB888 (4 << 7)
11091 #define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
11092 #define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
11093 #define VID_MODE_CHANNEL_NUMBER_SHIFT 3
11094 #define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
11095 #define DATA_LANES_PRG_REG_SHIFT 0
11096 #define DATA_LANES_PRG_REG_MASK (7 << 0)
11098 #define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
11099 #define _MIPIC_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
11100 #define MIPI_HS_TX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_HS_TX_TIMEOUT, _MIPIC_HS_TX_TIMEOUT)
11101 #define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
11103 #define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
11104 #define _MIPIC_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
11105 #define MIPI_LP_RX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_LP_RX_TIMEOUT, _MIPIC_LP_RX_TIMEOUT)
11106 #define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
11108 #define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
11109 #define _MIPIC_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
11110 #define MIPI_TURN_AROUND_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT)
11111 #define TURN_AROUND_TIMEOUT_MASK 0x3f
11113 #define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
11114 #define _MIPIC_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
11115 #define MIPI_DEVICE_RESET_TIMER(port) _MMIO_MIPI(port, _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER)
11116 #define DEVICE_RESET_TIMER_MASK 0xffff
11118 #define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
11119 #define _MIPIC_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
11120 #define MIPI_DPI_RESOLUTION(port) _MMIO_MIPI(port, _MIPIA_DPI_RESOLUTION, _MIPIC_DPI_RESOLUTION)
11121 #define VERTICAL_ADDRESS_SHIFT 16
11122 #define VERTICAL_ADDRESS_MASK (0xffff << 16)
11123 #define HORIZONTAL_ADDRESS_SHIFT 0
11124 #define HORIZONTAL_ADDRESS_MASK 0xffff
11126 #define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
11127 #define _MIPIC_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
11128 #define MIPI_DBI_FIFO_THROTTLE(port) _MMIO_MIPI(port, _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE)
11129 #define DBI_FIFO_EMPTY_HALF (0 << 0)
11130 #define DBI_FIFO_EMPTY_QUARTER (1 << 0)
11131 #define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
11133 /* regs below are bits 15:0 */
11134 #define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
11135 #define _MIPIC_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
11136 #define MIPI_HSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT)
11138 #define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
11139 #define _MIPIC_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
11140 #define MIPI_HBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HBP_COUNT, _MIPIC_HBP_COUNT)
11142 #define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
11143 #define _MIPIC_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
11144 #define MIPI_HFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HFP_COUNT, _MIPIC_HFP_COUNT)
11146 #define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
11147 #define _MIPIC_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
11148 #define MIPI_HACTIVE_AREA_COUNT(port) _MMIO_MIPI(port, _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT)
11150 #define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
11151 #define _MIPIC_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
11152 #define MIPI_VSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT)
11154 #define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
11155 #define _MIPIC_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
11156 #define MIPI_VBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VBP_COUNT, _MIPIC_VBP_COUNT)
11158 #define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
11159 #define _MIPIC_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
11160 #define MIPI_VFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VFP_COUNT, _MIPIC_VFP_COUNT)
11162 #define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
11163 #define _MIPIC_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
11164 #define MIPI_HIGH_LOW_SWITCH_COUNT(port) _MMIO_MIPI(port, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT)
11166 /* regs above are bits 15:0 */
11168 #define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
11169 #define _MIPIC_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
11170 #define MIPI_DPI_CONTROL(port) _MMIO_MIPI(port, _MIPIA_DPI_CONTROL, _MIPIC_DPI_CONTROL)
11171 #define DPI_LP_MODE (1 << 6)
11172 #define BACKLIGHT_OFF (1 << 5)
11173 #define BACKLIGHT_ON (1 << 4)
11174 #define COLOR_MODE_OFF (1 << 3)
11175 #define COLOR_MODE_ON (1 << 2)
11176 #define TURN_ON (1 << 1)
11177 #define SHUTDOWN (1 << 0)
11179 #define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
11180 #define _MIPIC_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
11181 #define MIPI_DPI_DATA(port) _MMIO_MIPI(port, _MIPIA_DPI_DATA, _MIPIC_DPI_DATA)
11182 #define COMMAND_BYTE_SHIFT 0
11183 #define COMMAND_BYTE_MASK (0x3f << 0)
11185 #define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
11186 #define _MIPIC_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
11187 #define MIPI_INIT_COUNT(port) _MMIO_MIPI(port, _MIPIA_INIT_COUNT, _MIPIC_INIT_COUNT)
11188 #define MASTER_INIT_TIMER_SHIFT 0
11189 #define MASTER_INIT_TIMER_MASK (0xffff << 0)
11191 #define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
11192 #define _MIPIC_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
11193 #define MIPI_MAX_RETURN_PKT_SIZE(port) _MMIO_MIPI(port, \
11194 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE)
11195 #define MAX_RETURN_PKT_SIZE_SHIFT 0
11196 #define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
11198 #define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
11199 #define _MIPIC_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
11200 #define MIPI_VIDEO_MODE_FORMAT(port) _MMIO_MIPI(port, _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT)
11201 #define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
11202 #define DISABLE_VIDEO_BTA (1 << 3)
11203 #define IP_TG_CONFIG (1 << 2)
11204 #define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
11205 #define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
11206 #define VIDEO_MODE_BURST (3 << 0)
11208 #define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
11209 #define _MIPIC_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
11210 #define MIPI_EOT_DISABLE(port) _MMIO_MIPI(port, _MIPIA_EOT_DISABLE, _MIPIC_EOT_DISABLE)
11211 #define BXT_DEFEATURE_DPI_FIFO_CTR (1 << 9)
11212 #define BXT_DPHY_DEFEATURE_EN (1 << 8)
11213 #define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
11214 #define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
11215 #define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
11216 #define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
11217 #define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
11218 #define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
11219 #define CLOCKSTOP (1 << 1)
11220 #define EOT_DISABLE (1 << 0)
11222 #define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
11223 #define _MIPIC_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
11224 #define MIPI_LP_BYTECLK(port) _MMIO_MIPI(port, _MIPIA_LP_BYTECLK, _MIPIC_LP_BYTECLK)
11225 #define LP_BYTECLK_SHIFT 0
11226 #define LP_BYTECLK_MASK (0xffff << 0)
11228 #define _MIPIA_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb0a4)
11229 #define _MIPIC_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb8a4)
11230 #define MIPI_TLPX_TIME_COUNT(port) _MMIO_MIPI(port, _MIPIA_TLPX_TIME_COUNT, _MIPIC_TLPX_TIME_COUNT)
11232 #define _MIPIA_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb098)
11233 #define _MIPIC_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb898)
11234 #define MIPI_CLK_LANE_TIMING(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_TIMING, _MIPIC_CLK_LANE_TIMING)
11237 #define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
11238 #define _MIPIC_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
11239 #define MIPI_LP_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_DATA, _MIPIC_LP_GEN_DATA)
11242 #define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
11243 #define _MIPIC_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
11244 #define MIPI_HS_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_DATA, _MIPIC_HS_GEN_DATA)
11246 #define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
11247 #define _MIPIC_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
11248 #define MIPI_LP_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_CTRL, _MIPIC_LP_GEN_CTRL)
11249 #define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
11250 #define _MIPIC_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
11251 #define MIPI_HS_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_CTRL, _MIPIC_HS_GEN_CTRL)
11252 #define LONG_PACKET_WORD_COUNT_SHIFT 8
11253 #define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
11254 #define SHORT_PACKET_PARAM_SHIFT 8
11255 #define SHORT_PACKET_PARAM_MASK (0xffff << 8)
11256 #define VIRTUAL_CHANNEL_SHIFT 6
11257 #define VIRTUAL_CHANNEL_MASK (3 << 6)
11258 #define DATA_TYPE_SHIFT 0
11259 #define DATA_TYPE_MASK (0x3f << 0)
11260 /* data type values, see include/video/mipi_display.h */
11262 #define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
11263 #define _MIPIC_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
11264 #define MIPI_GEN_FIFO_STAT(port) _MMIO_MIPI(port, _MIPIA_GEN_FIFO_STAT, _MIPIC_GEN_FIFO_STAT)
11265 #define DPI_FIFO_EMPTY (1 << 28)
11266 #define DBI_FIFO_EMPTY (1 << 27)
11267 #define LP_CTRL_FIFO_EMPTY (1 << 26)
11268 #define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
11269 #define LP_CTRL_FIFO_FULL (1 << 24)
11270 #define HS_CTRL_FIFO_EMPTY (1 << 18)
11271 #define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
11272 #define HS_CTRL_FIFO_FULL (1 << 16)
11273 #define LP_DATA_FIFO_EMPTY (1 << 10)
11274 #define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
11275 #define LP_DATA_FIFO_FULL (1 << 8)
11276 #define HS_DATA_FIFO_EMPTY (1 << 2)
11277 #define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
11278 #define HS_DATA_FIFO_FULL (1 << 0)
11280 #define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
11281 #define _MIPIC_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
11282 #define MIPI_HS_LP_DBI_ENABLE(port) _MMIO_MIPI(port, _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE)
11283 #define DBI_HS_LP_MODE_MASK (1 << 0)
11284 #define DBI_LP_MODE (1 << 0)
11285 #define DBI_HS_MODE (0 << 0)
11287 #define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
11288 #define _MIPIC_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
11289 #define MIPI_DPHY_PARAM(port) _MMIO_MIPI(port, _MIPIA_DPHY_PARAM, _MIPIC_DPHY_PARAM)
11290 #define EXIT_ZERO_COUNT_SHIFT 24
11291 #define EXIT_ZERO_COUNT_MASK (0x3f << 24)
11292 #define TRAIL_COUNT_SHIFT 16
11293 #define TRAIL_COUNT_MASK (0x1f << 16)
11294 #define CLK_ZERO_COUNT_SHIFT 8
11295 #define CLK_ZERO_COUNT_MASK (0xff << 8)
11296 #define PREPARE_COUNT_SHIFT 0
11297 #define PREPARE_COUNT_MASK (0x3f << 0)
11299 #define _ICL_DSI_T_INIT_MASTER_0 0x6b088
11300 #define _ICL_DSI_T_INIT_MASTER_1 0x6b888
11301 #define ICL_DSI_T_INIT_MASTER(port) _MMIO_PORT(port, \
11302 _ICL_DSI_T_INIT_MASTER_0,\
11303 _ICL_DSI_T_INIT_MASTER_1)
11305 #define _DPHY_CLK_TIMING_PARAM_0 0x162180
11306 #define _DPHY_CLK_TIMING_PARAM_1 0x6c180
11307 #define DPHY_CLK_TIMING_PARAM(port) _MMIO_PORT(port, \
11308 _DPHY_CLK_TIMING_PARAM_0,\
11309 _DPHY_CLK_TIMING_PARAM_1)
11310 #define _DSI_CLK_TIMING_PARAM_0 0x6b080
11311 #define _DSI_CLK_TIMING_PARAM_1 0x6b880
11312 #define DSI_CLK_TIMING_PARAM(port) _MMIO_PORT(port, \
11313 _DSI_CLK_TIMING_PARAM_0,\
11314 _DSI_CLK_TIMING_PARAM_1)
11315 #define CLK_PREPARE_OVERRIDE (1 << 31)
11316 #define CLK_PREPARE(x) ((x) << 28)
11317 #define CLK_PREPARE_MASK (0x7 << 28)
11318 #define CLK_PREPARE_SHIFT 28
11319 #define CLK_ZERO_OVERRIDE (1 << 27)
11320 #define CLK_ZERO(x) ((x) << 20)
11321 #define CLK_ZERO_MASK (0xf << 20)
11322 #define CLK_ZERO_SHIFT 20
11323 #define CLK_PRE_OVERRIDE (1 << 19)
11324 #define CLK_PRE(x) ((x) << 16)
11325 #define CLK_PRE_MASK (0x3 << 16)
11326 #define CLK_PRE_SHIFT 16
11327 #define CLK_POST_OVERRIDE (1 << 15)
11328 #define CLK_POST(x) ((x) << 8)
11329 #define CLK_POST_MASK (0x7 << 8)
11330 #define CLK_POST_SHIFT 8
11331 #define CLK_TRAIL_OVERRIDE (1 << 7)
11332 #define CLK_TRAIL(x) ((x) << 0)
11333 #define CLK_TRAIL_MASK (0xf << 0)
11334 #define CLK_TRAIL_SHIFT 0
11336 #define _DPHY_DATA_TIMING_PARAM_0 0x162184
11337 #define _DPHY_DATA_TIMING_PARAM_1 0x6c184
11338 #define DPHY_DATA_TIMING_PARAM(port) _MMIO_PORT(port, \
11339 _DPHY_DATA_TIMING_PARAM_0,\
11340 _DPHY_DATA_TIMING_PARAM_1)
11341 #define _DSI_DATA_TIMING_PARAM_0 0x6B084
11342 #define _DSI_DATA_TIMING_PARAM_1 0x6B884
11343 #define DSI_DATA_TIMING_PARAM(port) _MMIO_PORT(port, \
11344 _DSI_DATA_TIMING_PARAM_0,\
11345 _DSI_DATA_TIMING_PARAM_1)
11346 #define HS_PREPARE_OVERRIDE (1 << 31)
11347 #define HS_PREPARE(x) ((x) << 24)
11348 #define HS_PREPARE_MASK (0x7 << 24)
11349 #define HS_PREPARE_SHIFT 24
11350 #define HS_ZERO_OVERRIDE (1 << 23)
11351 #define HS_ZERO(x) ((x) << 16)
11352 #define HS_ZERO_MASK (0xf << 16)
11353 #define HS_ZERO_SHIFT 16
11354 #define HS_TRAIL_OVERRIDE (1 << 15)
11355 #define HS_TRAIL(x) ((x) << 8)
11356 #define HS_TRAIL_MASK (0x7 << 8)
11357 #define HS_TRAIL_SHIFT 8
11358 #define HS_EXIT_OVERRIDE (1 << 7)
11359 #define HS_EXIT(x) ((x) << 0)
11360 #define HS_EXIT_MASK (0x7 << 0)
11361 #define HS_EXIT_SHIFT 0
11363 #define _DPHY_TA_TIMING_PARAM_0 0x162188
11364 #define _DPHY_TA_TIMING_PARAM_1 0x6c188
11365 #define DPHY_TA_TIMING_PARAM(port) _MMIO_PORT(port, \
11366 _DPHY_TA_TIMING_PARAM_0,\
11367 _DPHY_TA_TIMING_PARAM_1)
11368 #define _DSI_TA_TIMING_PARAM_0 0x6b098
11369 #define _DSI_TA_TIMING_PARAM_1 0x6b898
11370 #define DSI_TA_TIMING_PARAM(port) _MMIO_PORT(port, \
11371 _DSI_TA_TIMING_PARAM_0,\
11372 _DSI_TA_TIMING_PARAM_1)
11373 #define TA_SURE_OVERRIDE (1 << 31)
11374 #define TA_SURE(x) ((x) << 16)
11375 #define TA_SURE_MASK (0x1f << 16)
11376 #define TA_SURE_SHIFT 16
11377 #define TA_GO_OVERRIDE (1 << 15)
11378 #define TA_GO(x) ((x) << 8)
11379 #define TA_GO_MASK (0xf << 8)
11380 #define TA_GO_SHIFT 8
11381 #define TA_GET_OVERRIDE (1 << 7)
11382 #define TA_GET(x) ((x) << 0)
11383 #define TA_GET_MASK (0xf << 0)
11384 #define TA_GET_SHIFT 0
11386 /* DSI transcoder configuration */
11387 #define _DSI_TRANS_FUNC_CONF_0 0x6b030
11388 #define _DSI_TRANS_FUNC_CONF_1 0x6b830
11389 #define DSI_TRANS_FUNC_CONF(tc) _MMIO_DSI(tc, \
11390 _DSI_TRANS_FUNC_CONF_0,\
11391 _DSI_TRANS_FUNC_CONF_1)
11392 #define OP_MODE_MASK (0x3 << 28)
11393 #define OP_MODE_SHIFT 28
11394 #define CMD_MODE_NO_GATE (0x0 << 28)
11395 #define CMD_MODE_TE_GATE (0x1 << 28)
11396 #define VIDEO_MODE_SYNC_EVENT (0x2 << 28)
11397 #define VIDEO_MODE_SYNC_PULSE (0x3 << 28)
11398 #define LINK_READY (1 << 20)
11399 #define PIX_FMT_MASK (0x3 << 16)
11400 #define PIX_FMT_SHIFT 16
11401 #define PIX_FMT_RGB565 (0x0 << 16)
11402 #define PIX_FMT_RGB666_PACKED (0x1 << 16)
11403 #define PIX_FMT_RGB666_LOOSE (0x2 << 16)
11404 #define PIX_FMT_RGB888 (0x3 << 16)
11405 #define PIX_FMT_RGB101010 (0x4 << 16)
11406 #define PIX_FMT_RGB121212 (0x5 << 16)
11407 #define PIX_FMT_COMPRESSED (0x6 << 16)
11408 #define BGR_TRANSMISSION (1 << 15)
11409 #define PIX_VIRT_CHAN(x) ((x) << 12)
11410 #define PIX_VIRT_CHAN_MASK (0x3 << 12)
11411 #define PIX_VIRT_CHAN_SHIFT 12
11412 #define PIX_BUF_THRESHOLD_MASK (0x3 << 10)
11413 #define PIX_BUF_THRESHOLD_SHIFT 10
11414 #define PIX_BUF_THRESHOLD_1_4 (0x0 << 10)
11415 #define PIX_BUF_THRESHOLD_1_2 (0x1 << 10)
11416 #define PIX_BUF_THRESHOLD_3_4 (0x2 << 10)
11417 #define PIX_BUF_THRESHOLD_FULL (0x3 << 10)
11418 #define CONTINUOUS_CLK_MASK (0x3 << 8)
11419 #define CONTINUOUS_CLK_SHIFT 8
11420 #define CLK_ENTER_LP_AFTER_DATA (0x0 << 8)
11421 #define CLK_HS_OR_LP (0x2 << 8)
11422 #define CLK_HS_CONTINUOUS (0x3 << 8)
11423 #define LINK_CALIBRATION_MASK (0x3 << 4)
11424 #define LINK_CALIBRATION_SHIFT 4
11425 #define CALIBRATION_DISABLED (0x0 << 4)
11426 #define CALIBRATION_ENABLED_INITIAL_ONLY (0x2 << 4)
11427 #define CALIBRATION_ENABLED_INITIAL_PERIODIC (0x3 << 4)
11428 #define BLANKING_PACKET_ENABLE (1 << 2)
11429 #define S3D_ORIENTATION_LANDSCAPE (1 << 1)
11430 #define EOTP_DISABLED (1 << 0)
11432 #define _DSI_CMD_RXCTL_0 0x6b0d4
11433 #define _DSI_CMD_RXCTL_1 0x6b8d4
11434 #define DSI_CMD_RXCTL(tc) _MMIO_DSI(tc, \
11437 #define READ_UNLOADS_DW (1 << 16)
11438 #define RECEIVED_UNASSIGNED_TRIGGER (1 << 15)
11439 #define RECEIVED_ACKNOWLEDGE_TRIGGER (1 << 14)
11440 #define RECEIVED_TEAR_EFFECT_TRIGGER (1 << 13)
11441 #define RECEIVED_RESET_TRIGGER (1 << 12)
11442 #define RECEIVED_PAYLOAD_WAS_LOST (1 << 11)
11443 #define RECEIVED_CRC_WAS_LOST (1 << 10)
11444 #define NUMBER_RX_PLOAD_DW_MASK (0xff << 0)
11445 #define NUMBER_RX_PLOAD_DW_SHIFT 0
11447 #define _DSI_CMD_TXCTL_0 0x6b0d0
11448 #define _DSI_CMD_TXCTL_1 0x6b8d0
11449 #define DSI_CMD_TXCTL(tc) _MMIO_DSI(tc, \
11452 #define KEEP_LINK_IN_HS (1 << 24)
11453 #define FREE_HEADER_CREDIT_MASK (0x1f << 8)
11454 #define FREE_HEADER_CREDIT_SHIFT 0x8
11455 #define FREE_PLOAD_CREDIT_MASK (0xff << 0)
11456 #define FREE_PLOAD_CREDIT_SHIFT 0
11457 #define MAX_HEADER_CREDIT 0x10
11458 #define MAX_PLOAD_CREDIT 0x40
11460 #define _DSI_CMD_TXHDR_0 0x6b100
11461 #define _DSI_CMD_TXHDR_1 0x6b900
11462 #define DSI_CMD_TXHDR(tc) _MMIO_DSI(tc, \
11465 #define PAYLOAD_PRESENT (1 << 31)
11466 #define LP_DATA_TRANSFER (1 << 30)
11467 #define VBLANK_FENCE (1 << 29)
11468 #define PARAM_WC_MASK (0xffff << 8)
11469 #define PARAM_WC_LOWER_SHIFT 8
11470 #define PARAM_WC_UPPER_SHIFT 16
11471 #define VC_MASK (0x3 << 6)
11473 #define DT_MASK (0x3f << 0)
11476 #define _DSI_CMD_TXPYLD_0 0x6b104
11477 #define _DSI_CMD_TXPYLD_1 0x6b904
11478 #define DSI_CMD_TXPYLD(tc) _MMIO_DSI(tc, \
11479 _DSI_CMD_TXPYLD_0,\
11482 #define _DSI_LP_MSG_0 0x6b0d8
11483 #define _DSI_LP_MSG_1 0x6b8d8
11484 #define DSI_LP_MSG(tc) _MMIO_DSI(tc, \
11487 #define LPTX_IN_PROGRESS (1 << 17)
11488 #define LINK_IN_ULPS (1 << 16)
11489 #define LINK_ULPS_TYPE_LP11 (1 << 8)
11490 #define LINK_ENTER_ULPS (1 << 0)
11492 /* DSI timeout registers */
11493 #define _DSI_HSTX_TO_0 0x6b044
11494 #define _DSI_HSTX_TO_1 0x6b844
11495 #define DSI_HSTX_TO(tc) _MMIO_DSI(tc, \
11498 #define HSTX_TIMEOUT_VALUE_MASK (0xffff << 16)
11499 #define HSTX_TIMEOUT_VALUE_SHIFT 16
11500 #define HSTX_TIMEOUT_VALUE(x) ((x) << 16)
11501 #define HSTX_TIMED_OUT (1 << 0)
11503 #define _DSI_LPRX_HOST_TO_0 0x6b048
11504 #define _DSI_LPRX_HOST_TO_1 0x6b848
11505 #define DSI_LPRX_HOST_TO(tc) _MMIO_DSI(tc, \
11506 _DSI_LPRX_HOST_TO_0,\
11507 _DSI_LPRX_HOST_TO_1)
11508 #define LPRX_TIMED_OUT (1 << 16)
11509 #define LPRX_TIMEOUT_VALUE_MASK (0xffff << 0)
11510 #define LPRX_TIMEOUT_VALUE_SHIFT 0
11511 #define LPRX_TIMEOUT_VALUE(x) ((x) << 0)
11513 #define _DSI_PWAIT_TO_0 0x6b040
11514 #define _DSI_PWAIT_TO_1 0x6b840
11515 #define DSI_PWAIT_TO(tc) _MMIO_DSI(tc, \
11518 #define PRESET_TIMEOUT_VALUE_MASK (0xffff << 16)
11519 #define PRESET_TIMEOUT_VALUE_SHIFT 16
11520 #define PRESET_TIMEOUT_VALUE(x) ((x) << 16)
11521 #define PRESPONSE_TIMEOUT_VALUE_MASK (0xffff << 0)
11522 #define PRESPONSE_TIMEOUT_VALUE_SHIFT 0
11523 #define PRESPONSE_TIMEOUT_VALUE(x) ((x) << 0)
11525 #define _DSI_TA_TO_0 0x6b04c
11526 #define _DSI_TA_TO_1 0x6b84c
11527 #define DSI_TA_TO(tc) _MMIO_DSI(tc, \
11530 #define TA_TIMED_OUT (1 << 16)
11531 #define TA_TIMEOUT_VALUE_MASK (0xffff << 0)
11532 #define TA_TIMEOUT_VALUE_SHIFT 0
11533 #define TA_TIMEOUT_VALUE(x) ((x) << 0)
11536 #define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
11537 #define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
11538 #define MIPI_DBI_BW_CTRL(port) _MMIO_MIPI(port, _MIPIA_DBI_BW_CTRL, _MIPIC_DBI_BW_CTRL)
11540 #define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb088)
11541 #define _MIPIC_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb888)
11542 #define MIPI_CLK_LANE_SWITCH_TIME_CNT(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT)
11543 #define LP_HS_SSW_CNT_SHIFT 16
11544 #define LP_HS_SSW_CNT_MASK (0xffff << 16)
11545 #define HS_LP_PWR_SW_CNT_SHIFT 0
11546 #define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
11548 #define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
11549 #define _MIPIC_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
11550 #define MIPI_STOP_STATE_STALL(port) _MMIO_MIPI(port, _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL)
11551 #define STOP_STATE_STALL_COUNTER_SHIFT 0
11552 #define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
11554 #define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
11555 #define _MIPIC_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
11556 #define MIPI_INTR_STAT_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1)
11557 #define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
11558 #define _MIPIC_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
11559 #define MIPI_INTR_EN_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_EN_REG_1, _MIPIC_INTR_EN_REG_1)
11560 #define RX_CONTENTION_DETECTED (1 << 0)
11562 /* XXX: only pipe A ?!? */
11563 #define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
11564 #define DBI_TYPEC_ENABLE (1 << 31)
11565 #define DBI_TYPEC_WIP (1 << 30)
11566 #define DBI_TYPEC_OPTION_SHIFT 28
11567 #define DBI_TYPEC_OPTION_MASK (3 << 28)
11568 #define DBI_TYPEC_FREQ_SHIFT 24
11569 #define DBI_TYPEC_FREQ_MASK (0xf << 24)
11570 #define DBI_TYPEC_OVERRIDE (1 << 8)
11571 #define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
11572 #define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
11575 /* MIPI adapter registers */
11577 #define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
11578 #define _MIPIC_CTRL (dev_priv->mipi_mmio_base + 0xb904)
11579 #define MIPI_CTRL(port) _MMIO_MIPI(port, _MIPIA_CTRL, _MIPIC_CTRL)
11580 #define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
11581 #define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
11582 #define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
11583 #define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
11584 #define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
11585 #define READ_REQUEST_PRIORITY_SHIFT 3
11586 #define READ_REQUEST_PRIORITY_MASK (3 << 3)
11587 #define READ_REQUEST_PRIORITY_LOW (0 << 3)
11588 #define READ_REQUEST_PRIORITY_HIGH (3 << 3)
11589 #define RGB_FLIP_TO_BGR (1 << 2)
11591 #define BXT_PIPE_SELECT_SHIFT 7
11592 #define BXT_PIPE_SELECT_MASK (7 << 7)
11593 #define BXT_PIPE_SELECT(pipe) ((pipe) << 7)
11594 #define GLK_PHY_STATUS_PORT_READY (1 << 31) /* RO */
11595 #define GLK_ULPS_NOT_ACTIVE (1 << 30) /* RO */
11596 #define GLK_MIPIIO_RESET_RELEASED (1 << 28)
11597 #define GLK_CLOCK_LANE_STOP_STATE (1 << 27) /* RO */
11598 #define GLK_DATA_LANE_STOP_STATE (1 << 26) /* RO */
11599 #define GLK_LP_WAKE (1 << 22)
11600 #define GLK_LP11_LOW_PWR_MODE (1 << 21)
11601 #define GLK_LP00_LOW_PWR_MODE (1 << 20)
11602 #define GLK_FIREWALL_ENABLE (1 << 16)
11603 #define BXT_PIXEL_OVERLAP_CNT_MASK (0xf << 10)
11604 #define BXT_PIXEL_OVERLAP_CNT_SHIFT 10
11605 #define BXT_DSC_ENABLE (1 << 3)
11606 #define BXT_RGB_FLIP (1 << 2)
11607 #define GLK_MIPIIO_PORT_POWERED (1 << 1) /* RO */
11608 #define GLK_MIPIIO_ENABLE (1 << 0)
11610 #define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
11611 #define _MIPIC_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
11612 #define MIPI_DATA_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_DATA_ADDRESS, _MIPIC_DATA_ADDRESS)
11613 #define DATA_MEM_ADDRESS_SHIFT 5
11614 #define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
11615 #define DATA_VALID (1 << 0)
11617 #define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
11618 #define _MIPIC_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
11619 #define MIPI_DATA_LENGTH(port) _MMIO_MIPI(port, _MIPIA_DATA_LENGTH, _MIPIC_DATA_LENGTH)
11620 #define DATA_LENGTH_SHIFT 0
11621 #define DATA_LENGTH_MASK (0xfffff << 0)
11623 #define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
11624 #define _MIPIC_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
11625 #define MIPI_COMMAND_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS)
11626 #define COMMAND_MEM_ADDRESS_SHIFT 5
11627 #define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
11628 #define AUTO_PWG_ENABLE (1 << 2)
11629 #define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
11630 #define COMMAND_VALID (1 << 0)
11632 #define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
11633 #define _MIPIC_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
11634 #define MIPI_COMMAND_LENGTH(port) _MMIO_MIPI(port, _MIPIA_COMMAND_LENGTH, _MIPIC_COMMAND_LENGTH)
11635 #define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
11636 #define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
11638 #define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
11639 #define _MIPIC_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
11640 #define MIPI_READ_DATA_RETURN(port, n) _MMIO(_MIPI(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
11642 #define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
11643 #define _MIPIC_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
11644 #define MIPI_READ_DATA_VALID(port) _MMIO_MIPI(port, _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID)
11645 #define READ_DATA_VALID(n) (1 << (n))
11647 /* MOCS (Memory Object Control State) registers */
11648 #define GEN9_LNCFCMOCS(i) _MMIO(0xb020 + (i) * 4) /* L3 Cache Control */
11650 #define GEN9_GFX_MOCS(i) _MMIO(0xc800 + (i) * 4) /* Graphics MOCS registers */
11651 #define GEN9_MFX0_MOCS(i) _MMIO(0xc900 + (i) * 4) /* Media 0 MOCS registers */
11652 #define GEN9_MFX1_MOCS(i) _MMIO(0xca00 + (i) * 4) /* Media 1 MOCS registers */
11653 #define GEN9_VEBOX_MOCS(i) _MMIO(0xcb00 + (i) * 4) /* Video MOCS registers */
11654 #define GEN9_BLT_MOCS(i) _MMIO(0xcc00 + (i) * 4) /* Blitter MOCS registers */
11655 /* Media decoder 2 MOCS registers */
11656 #define GEN11_MFX2_MOCS(i) _MMIO(0x10000 + (i) * 4)
11658 #define GEN10_SCRATCH_LNCF2 _MMIO(0xb0a0)
11659 #define PMFLUSHDONE_LNICRSDROP (1 << 20)
11660 #define PMFLUSH_GAPL3UNBLOCK (1 << 21)
11661 #define PMFLUSHDONE_LNEBLK (1 << 22)
11663 #define GEN12_GLOBAL_MOCS(i) _MMIO(0x4000 + (i) * 4) /* Global MOCS regs */
11666 #define GEN8_L3_LRA_1_GPGPU _MMIO(0x4dd4)
11667 #define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW 0x67F1427F /* max/min for LRA1/2 */
11668 #define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV 0x5FF101FF /* max/min for LRA1/2 */
11669 #define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL 0x67F1427F /* " " */
11670 #define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT 0x5FF101FF /* " " */
11672 #define MMCD_MISC_CTRL _MMIO(0x4ddc) /* skl+ */
11673 #define MMCD_PCLA (1 << 31)
11674 #define MMCD_HOTSPOT_EN (1 << 27)
11676 #define _ICL_PHY_MISC_A 0x64C00
11677 #define _ICL_PHY_MISC_B 0x64C04
11678 #define ICL_PHY_MISC(port) _MMIO_PORT(port, _ICL_PHY_MISC_A, \
11680 #define ICL_PHY_MISC_MUX_DDID (1 << 28)
11681 #define ICL_PHY_MISC_DE_IO_COMP_PWR_DOWN (1 << 23)
11683 /* Icelake Display Stream Compression Registers */
11684 #define DSCA_PICTURE_PARAMETER_SET_0 _MMIO(0x6B200)
11685 #define DSCC_PICTURE_PARAMETER_SET_0 _MMIO(0x6BA00)
11686 #define _ICL_DSC0_PICTURE_PARAMETER_SET_0_PB 0x78270
11687 #define _ICL_DSC1_PICTURE_PARAMETER_SET_0_PB 0x78370
11688 #define _ICL_DSC0_PICTURE_PARAMETER_SET_0_PC 0x78470
11689 #define _ICL_DSC1_PICTURE_PARAMETER_SET_0_PC 0x78570
11690 #define ICL_DSC0_PICTURE_PARAMETER_SET_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11691 _ICL_DSC0_PICTURE_PARAMETER_SET_0_PB, \
11692 _ICL_DSC0_PICTURE_PARAMETER_SET_0_PC)
11693 #define ICL_DSC1_PICTURE_PARAMETER_SET_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11694 _ICL_DSC1_PICTURE_PARAMETER_SET_0_PB, \
11695 _ICL_DSC1_PICTURE_PARAMETER_SET_0_PC)
11696 #define DSC_VBR_ENABLE (1 << 19)
11697 #define DSC_422_ENABLE (1 << 18)
11698 #define DSC_COLOR_SPACE_CONVERSION (1 << 17)
11699 #define DSC_BLOCK_PREDICTION (1 << 16)
11700 #define DSC_LINE_BUF_DEPTH_SHIFT 12
11701 #define DSC_BPC_SHIFT 8
11702 #define DSC_VER_MIN_SHIFT 4
11703 #define DSC_VER_MAJ (0x1 << 0)
11705 #define DSCA_PICTURE_PARAMETER_SET_1 _MMIO(0x6B204)
11706 #define DSCC_PICTURE_PARAMETER_SET_1 _MMIO(0x6BA04)
11707 #define _ICL_DSC0_PICTURE_PARAMETER_SET_1_PB 0x78274
11708 #define _ICL_DSC1_PICTURE_PARAMETER_SET_1_PB 0x78374
11709 #define _ICL_DSC0_PICTURE_PARAMETER_SET_1_PC 0x78474
11710 #define _ICL_DSC1_PICTURE_PARAMETER_SET_1_PC 0x78574
11711 #define ICL_DSC0_PICTURE_PARAMETER_SET_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11712 _ICL_DSC0_PICTURE_PARAMETER_SET_1_PB, \
11713 _ICL_DSC0_PICTURE_PARAMETER_SET_1_PC)
11714 #define ICL_DSC1_PICTURE_PARAMETER_SET_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11715 _ICL_DSC1_PICTURE_PARAMETER_SET_1_PB, \
11716 _ICL_DSC1_PICTURE_PARAMETER_SET_1_PC)
11717 #define DSC_BPP(bpp) ((bpp) << 0)
11719 #define DSCA_PICTURE_PARAMETER_SET_2 _MMIO(0x6B208)
11720 #define DSCC_PICTURE_PARAMETER_SET_2 _MMIO(0x6BA08)
11721 #define _ICL_DSC0_PICTURE_PARAMETER_SET_2_PB 0x78278
11722 #define _ICL_DSC1_PICTURE_PARAMETER_SET_2_PB 0x78378
11723 #define _ICL_DSC0_PICTURE_PARAMETER_SET_2_PC 0x78478
11724 #define _ICL_DSC1_PICTURE_PARAMETER_SET_2_PC 0x78578
11725 #define ICL_DSC0_PICTURE_PARAMETER_SET_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11726 _ICL_DSC0_PICTURE_PARAMETER_SET_2_PB, \
11727 _ICL_DSC0_PICTURE_PARAMETER_SET_2_PC)
11728 #define ICL_DSC1_PICTURE_PARAMETER_SET_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11729 _ICL_DSC1_PICTURE_PARAMETER_SET_2_PB, \
11730 _ICL_DSC1_PICTURE_PARAMETER_SET_2_PC)
11731 #define DSC_PIC_WIDTH(pic_width) ((pic_width) << 16)
11732 #define DSC_PIC_HEIGHT(pic_height) ((pic_height) << 0)
11734 #define DSCA_PICTURE_PARAMETER_SET_3 _MMIO(0x6B20C)
11735 #define DSCC_PICTURE_PARAMETER_SET_3 _MMIO(0x6BA0C)
11736 #define _ICL_DSC0_PICTURE_PARAMETER_SET_3_PB 0x7827C
11737 #define _ICL_DSC1_PICTURE_PARAMETER_SET_3_PB 0x7837C
11738 #define _ICL_DSC0_PICTURE_PARAMETER_SET_3_PC 0x7847C
11739 #define _ICL_DSC1_PICTURE_PARAMETER_SET_3_PC 0x7857C
11740 #define ICL_DSC0_PICTURE_PARAMETER_SET_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11741 _ICL_DSC0_PICTURE_PARAMETER_SET_3_PB, \
11742 _ICL_DSC0_PICTURE_PARAMETER_SET_3_PC)
11743 #define ICL_DSC1_PICTURE_PARAMETER_SET_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11744 _ICL_DSC1_PICTURE_PARAMETER_SET_3_PB, \
11745 _ICL_DSC1_PICTURE_PARAMETER_SET_3_PC)
11746 #define DSC_SLICE_WIDTH(slice_width) ((slice_width) << 16)
11747 #define DSC_SLICE_HEIGHT(slice_height) ((slice_height) << 0)
11749 #define DSCA_PICTURE_PARAMETER_SET_4 _MMIO(0x6B210)
11750 #define DSCC_PICTURE_PARAMETER_SET_4 _MMIO(0x6BA10)
11751 #define _ICL_DSC0_PICTURE_PARAMETER_SET_4_PB 0x78280
11752 #define _ICL_DSC1_PICTURE_PARAMETER_SET_4_PB 0x78380
11753 #define _ICL_DSC0_PICTURE_PARAMETER_SET_4_PC 0x78480
11754 #define _ICL_DSC1_PICTURE_PARAMETER_SET_4_PC 0x78580
11755 #define ICL_DSC0_PICTURE_PARAMETER_SET_4(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11756 _ICL_DSC0_PICTURE_PARAMETER_SET_4_PB, \
11757 _ICL_DSC0_PICTURE_PARAMETER_SET_4_PC)
11758 #define ICL_DSC1_PICTURE_PARAMETER_SET_4(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11759 _ICL_DSC1_PICTURE_PARAMETER_SET_4_PB, \
11760 _ICL_DSC1_PICTURE_PARAMETER_SET_4_PC)
11761 #define DSC_INITIAL_DEC_DELAY(dec_delay) ((dec_delay) << 16)
11762 #define DSC_INITIAL_XMIT_DELAY(xmit_delay) ((xmit_delay) << 0)
11764 #define DSCA_PICTURE_PARAMETER_SET_5 _MMIO(0x6B214)
11765 #define DSCC_PICTURE_PARAMETER_SET_5 _MMIO(0x6BA14)
11766 #define _ICL_DSC0_PICTURE_PARAMETER_SET_5_PB 0x78284
11767 #define _ICL_DSC1_PICTURE_PARAMETER_SET_5_PB 0x78384
11768 #define _ICL_DSC0_PICTURE_PARAMETER_SET_5_PC 0x78484
11769 #define _ICL_DSC1_PICTURE_PARAMETER_SET_5_PC 0x78584
11770 #define ICL_DSC0_PICTURE_PARAMETER_SET_5(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11771 _ICL_DSC0_PICTURE_PARAMETER_SET_5_PB, \
11772 _ICL_DSC0_PICTURE_PARAMETER_SET_5_PC)
11773 #define ICL_DSC1_PICTURE_PARAMETER_SET_5(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11774 _ICL_DSC1_PICTURE_PARAMETER_SET_5_PB, \
11775 _ICL_DSC1_PICTURE_PARAMETER_SET_5_PC)
11776 #define DSC_SCALE_DEC_INT(scale_dec) ((scale_dec) << 16)
11777 #define DSC_SCALE_INC_INT(scale_inc) ((scale_inc) << 0)
11779 #define DSCA_PICTURE_PARAMETER_SET_6 _MMIO(0x6B218)
11780 #define DSCC_PICTURE_PARAMETER_SET_6 _MMIO(0x6BA18)
11781 #define _ICL_DSC0_PICTURE_PARAMETER_SET_6_PB 0x78288
11782 #define _ICL_DSC1_PICTURE_PARAMETER_SET_6_PB 0x78388
11783 #define _ICL_DSC0_PICTURE_PARAMETER_SET_6_PC 0x78488
11784 #define _ICL_DSC1_PICTURE_PARAMETER_SET_6_PC 0x78588
11785 #define ICL_DSC0_PICTURE_PARAMETER_SET_6(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11786 _ICL_DSC0_PICTURE_PARAMETER_SET_6_PB, \
11787 _ICL_DSC0_PICTURE_PARAMETER_SET_6_PC)
11788 #define ICL_DSC1_PICTURE_PARAMETER_SET_6(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11789 _ICL_DSC1_PICTURE_PARAMETER_SET_6_PB, \
11790 _ICL_DSC1_PICTURE_PARAMETER_SET_6_PC)
11791 #define DSC_FLATNESS_MAX_QP(max_qp) ((max_qp) << 24)
11792 #define DSC_FLATNESS_MIN_QP(min_qp) ((min_qp) << 16)
11793 #define DSC_FIRST_LINE_BPG_OFFSET(offset) ((offset) << 8)
11794 #define DSC_INITIAL_SCALE_VALUE(value) ((value) << 0)
11796 #define DSCA_PICTURE_PARAMETER_SET_7 _MMIO(0x6B21C)
11797 #define DSCC_PICTURE_PARAMETER_SET_7 _MMIO(0x6BA1C)
11798 #define _ICL_DSC0_PICTURE_PARAMETER_SET_7_PB 0x7828C
11799 #define _ICL_DSC1_PICTURE_PARAMETER_SET_7_PB 0x7838C
11800 #define _ICL_DSC0_PICTURE_PARAMETER_SET_7_PC 0x7848C
11801 #define _ICL_DSC1_PICTURE_PARAMETER_SET_7_PC 0x7858C
11802 #define ICL_DSC0_PICTURE_PARAMETER_SET_7(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11803 _ICL_DSC0_PICTURE_PARAMETER_SET_7_PB, \
11804 _ICL_DSC0_PICTURE_PARAMETER_SET_7_PC)
11805 #define ICL_DSC1_PICTURE_PARAMETER_SET_7(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11806 _ICL_DSC1_PICTURE_PARAMETER_SET_7_PB, \
11807 _ICL_DSC1_PICTURE_PARAMETER_SET_7_PC)
11808 #define DSC_NFL_BPG_OFFSET(bpg_offset) ((bpg_offset) << 16)
11809 #define DSC_SLICE_BPG_OFFSET(bpg_offset) ((bpg_offset) << 0)
11811 #define DSCA_PICTURE_PARAMETER_SET_8 _MMIO(0x6B220)
11812 #define DSCC_PICTURE_PARAMETER_SET_8 _MMIO(0x6BA20)
11813 #define _ICL_DSC0_PICTURE_PARAMETER_SET_8_PB 0x78290
11814 #define _ICL_DSC1_PICTURE_PARAMETER_SET_8_PB 0x78390
11815 #define _ICL_DSC0_PICTURE_PARAMETER_SET_8_PC 0x78490
11816 #define _ICL_DSC1_PICTURE_PARAMETER_SET_8_PC 0x78590
11817 #define ICL_DSC0_PICTURE_PARAMETER_SET_8(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11818 _ICL_DSC0_PICTURE_PARAMETER_SET_8_PB, \
11819 _ICL_DSC0_PICTURE_PARAMETER_SET_8_PC)
11820 #define ICL_DSC1_PICTURE_PARAMETER_SET_8(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11821 _ICL_DSC1_PICTURE_PARAMETER_SET_8_PB, \
11822 _ICL_DSC1_PICTURE_PARAMETER_SET_8_PC)
11823 #define DSC_INITIAL_OFFSET(initial_offset) ((initial_offset) << 16)
11824 #define DSC_FINAL_OFFSET(final_offset) ((final_offset) << 0)
11826 #define DSCA_PICTURE_PARAMETER_SET_9 _MMIO(0x6B224)
11827 #define DSCC_PICTURE_PARAMETER_SET_9 _MMIO(0x6BA24)
11828 #define _ICL_DSC0_PICTURE_PARAMETER_SET_9_PB 0x78294
11829 #define _ICL_DSC1_PICTURE_PARAMETER_SET_9_PB 0x78394
11830 #define _ICL_DSC0_PICTURE_PARAMETER_SET_9_PC 0x78494
11831 #define _ICL_DSC1_PICTURE_PARAMETER_SET_9_PC 0x78594
11832 #define ICL_DSC0_PICTURE_PARAMETER_SET_9(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11833 _ICL_DSC0_PICTURE_PARAMETER_SET_9_PB, \
11834 _ICL_DSC0_PICTURE_PARAMETER_SET_9_PC)
11835 #define ICL_DSC1_PICTURE_PARAMETER_SET_9(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11836 _ICL_DSC1_PICTURE_PARAMETER_SET_9_PB, \
11837 _ICL_DSC1_PICTURE_PARAMETER_SET_9_PC)
11838 #define DSC_RC_EDGE_FACTOR(rc_edge_fact) ((rc_edge_fact) << 16)
11839 #define DSC_RC_MODEL_SIZE(rc_model_size) ((rc_model_size) << 0)
11841 #define DSCA_PICTURE_PARAMETER_SET_10 _MMIO(0x6B228)
11842 #define DSCC_PICTURE_PARAMETER_SET_10 _MMIO(0x6BA28)
11843 #define _ICL_DSC0_PICTURE_PARAMETER_SET_10_PB 0x78298
11844 #define _ICL_DSC1_PICTURE_PARAMETER_SET_10_PB 0x78398
11845 #define _ICL_DSC0_PICTURE_PARAMETER_SET_10_PC 0x78498
11846 #define _ICL_DSC1_PICTURE_PARAMETER_SET_10_PC 0x78598
11847 #define ICL_DSC0_PICTURE_PARAMETER_SET_10(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11848 _ICL_DSC0_PICTURE_PARAMETER_SET_10_PB, \
11849 _ICL_DSC0_PICTURE_PARAMETER_SET_10_PC)
11850 #define ICL_DSC1_PICTURE_PARAMETER_SET_10(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11851 _ICL_DSC1_PICTURE_PARAMETER_SET_10_PB, \
11852 _ICL_DSC1_PICTURE_PARAMETER_SET_10_PC)
11853 #define DSC_RC_TARGET_OFF_LOW(rc_tgt_off_low) ((rc_tgt_off_low) << 20)
11854 #define DSC_RC_TARGET_OFF_HIGH(rc_tgt_off_high) ((rc_tgt_off_high) << 16)
11855 #define DSC_RC_QUANT_INC_LIMIT1(lim) ((lim) << 8)
11856 #define DSC_RC_QUANT_INC_LIMIT0(lim) ((lim) << 0)
11858 #define DSCA_PICTURE_PARAMETER_SET_11 _MMIO(0x6B22C)
11859 #define DSCC_PICTURE_PARAMETER_SET_11 _MMIO(0x6BA2C)
11860 #define _ICL_DSC0_PICTURE_PARAMETER_SET_11_PB 0x7829C
11861 #define _ICL_DSC1_PICTURE_PARAMETER_SET_11_PB 0x7839C
11862 #define _ICL_DSC0_PICTURE_PARAMETER_SET_11_PC 0x7849C
11863 #define _ICL_DSC1_PICTURE_PARAMETER_SET_11_PC 0x7859C
11864 #define ICL_DSC0_PICTURE_PARAMETER_SET_11(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11865 _ICL_DSC0_PICTURE_PARAMETER_SET_11_PB, \
11866 _ICL_DSC0_PICTURE_PARAMETER_SET_11_PC)
11867 #define ICL_DSC1_PICTURE_PARAMETER_SET_11(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11868 _ICL_DSC1_PICTURE_PARAMETER_SET_11_PB, \
11869 _ICL_DSC1_PICTURE_PARAMETER_SET_11_PC)
11871 #define DSCA_PICTURE_PARAMETER_SET_12 _MMIO(0x6B260)
11872 #define DSCC_PICTURE_PARAMETER_SET_12 _MMIO(0x6BA60)
11873 #define _ICL_DSC0_PICTURE_PARAMETER_SET_12_PB 0x782A0
11874 #define _ICL_DSC1_PICTURE_PARAMETER_SET_12_PB 0x783A0
11875 #define _ICL_DSC0_PICTURE_PARAMETER_SET_12_PC 0x784A0
11876 #define _ICL_DSC1_PICTURE_PARAMETER_SET_12_PC 0x785A0
11877 #define ICL_DSC0_PICTURE_PARAMETER_SET_12(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11878 _ICL_DSC0_PICTURE_PARAMETER_SET_12_PB, \
11879 _ICL_DSC0_PICTURE_PARAMETER_SET_12_PC)
11880 #define ICL_DSC1_PICTURE_PARAMETER_SET_12(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11881 _ICL_DSC1_PICTURE_PARAMETER_SET_12_PB, \
11882 _ICL_DSC1_PICTURE_PARAMETER_SET_12_PC)
11884 #define DSCA_PICTURE_PARAMETER_SET_13 _MMIO(0x6B264)
11885 #define DSCC_PICTURE_PARAMETER_SET_13 _MMIO(0x6BA64)
11886 #define _ICL_DSC0_PICTURE_PARAMETER_SET_13_PB 0x782A4
11887 #define _ICL_DSC1_PICTURE_PARAMETER_SET_13_PB 0x783A4
11888 #define _ICL_DSC0_PICTURE_PARAMETER_SET_13_PC 0x784A4
11889 #define _ICL_DSC1_PICTURE_PARAMETER_SET_13_PC 0x785A4
11890 #define ICL_DSC0_PICTURE_PARAMETER_SET_13(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11891 _ICL_DSC0_PICTURE_PARAMETER_SET_13_PB, \
11892 _ICL_DSC0_PICTURE_PARAMETER_SET_13_PC)
11893 #define ICL_DSC1_PICTURE_PARAMETER_SET_13(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11894 _ICL_DSC1_PICTURE_PARAMETER_SET_13_PB, \
11895 _ICL_DSC1_PICTURE_PARAMETER_SET_13_PC)
11897 #define DSCA_PICTURE_PARAMETER_SET_14 _MMIO(0x6B268)
11898 #define DSCC_PICTURE_PARAMETER_SET_14 _MMIO(0x6BA68)
11899 #define _ICL_DSC0_PICTURE_PARAMETER_SET_14_PB 0x782A8
11900 #define _ICL_DSC1_PICTURE_PARAMETER_SET_14_PB 0x783A8
11901 #define _ICL_DSC0_PICTURE_PARAMETER_SET_14_PC 0x784A8
11902 #define _ICL_DSC1_PICTURE_PARAMETER_SET_14_PC 0x785A8
11903 #define ICL_DSC0_PICTURE_PARAMETER_SET_14(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11904 _ICL_DSC0_PICTURE_PARAMETER_SET_14_PB, \
11905 _ICL_DSC0_PICTURE_PARAMETER_SET_14_PC)
11906 #define ICL_DSC1_PICTURE_PARAMETER_SET_14(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11907 _ICL_DSC1_PICTURE_PARAMETER_SET_14_PB, \
11908 _ICL_DSC1_PICTURE_PARAMETER_SET_14_PC)
11910 #define DSCA_PICTURE_PARAMETER_SET_15 _MMIO(0x6B26C)
11911 #define DSCC_PICTURE_PARAMETER_SET_15 _MMIO(0x6BA6C)
11912 #define _ICL_DSC0_PICTURE_PARAMETER_SET_15_PB 0x782AC
11913 #define _ICL_DSC1_PICTURE_PARAMETER_SET_15_PB 0x783AC
11914 #define _ICL_DSC0_PICTURE_PARAMETER_SET_15_PC 0x784AC
11915 #define _ICL_DSC1_PICTURE_PARAMETER_SET_15_PC 0x785AC
11916 #define ICL_DSC0_PICTURE_PARAMETER_SET_15(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11917 _ICL_DSC0_PICTURE_PARAMETER_SET_15_PB, \
11918 _ICL_DSC0_PICTURE_PARAMETER_SET_15_PC)
11919 #define ICL_DSC1_PICTURE_PARAMETER_SET_15(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11920 _ICL_DSC1_PICTURE_PARAMETER_SET_15_PB, \
11921 _ICL_DSC1_PICTURE_PARAMETER_SET_15_PC)
11923 #define DSCA_PICTURE_PARAMETER_SET_16 _MMIO(0x6B270)
11924 #define DSCC_PICTURE_PARAMETER_SET_16 _MMIO(0x6BA70)
11925 #define _ICL_DSC0_PICTURE_PARAMETER_SET_16_PB 0x782B0
11926 #define _ICL_DSC1_PICTURE_PARAMETER_SET_16_PB 0x783B0
11927 #define _ICL_DSC0_PICTURE_PARAMETER_SET_16_PC 0x784B0
11928 #define _ICL_DSC1_PICTURE_PARAMETER_SET_16_PC 0x785B0
11929 #define ICL_DSC0_PICTURE_PARAMETER_SET_16(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11930 _ICL_DSC0_PICTURE_PARAMETER_SET_16_PB, \
11931 _ICL_DSC0_PICTURE_PARAMETER_SET_16_PC)
11932 #define ICL_DSC1_PICTURE_PARAMETER_SET_16(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11933 _ICL_DSC1_PICTURE_PARAMETER_SET_16_PB, \
11934 _ICL_DSC1_PICTURE_PARAMETER_SET_16_PC)
11935 #define DSC_SLICE_ROW_PER_FRAME(slice_row_per_frame) ((slice_row_per_frame) << 20)
11936 #define DSC_SLICE_PER_LINE(slice_per_line) ((slice_per_line) << 16)
11937 #define DSC_SLICE_CHUNK_SIZE(slice_chunk_size) ((slice_chunk_size) << 0)
11939 /* Icelake Rate Control Buffer Threshold Registers */
11940 #define DSCA_RC_BUF_THRESH_0 _MMIO(0x6B230)
11941 #define DSCA_RC_BUF_THRESH_0_UDW _MMIO(0x6B230 + 4)
11942 #define DSCC_RC_BUF_THRESH_0 _MMIO(0x6BA30)
11943 #define DSCC_RC_BUF_THRESH_0_UDW _MMIO(0x6BA30 + 4)
11944 #define _ICL_DSC0_RC_BUF_THRESH_0_PB (0x78254)
11945 #define _ICL_DSC0_RC_BUF_THRESH_0_UDW_PB (0x78254 + 4)
11946 #define _ICL_DSC1_RC_BUF_THRESH_0_PB (0x78354)
11947 #define _ICL_DSC1_RC_BUF_THRESH_0_UDW_PB (0x78354 + 4)
11948 #define _ICL_DSC0_RC_BUF_THRESH_0_PC (0x78454)
11949 #define _ICL_DSC0_RC_BUF_THRESH_0_UDW_PC (0x78454 + 4)
11950 #define _ICL_DSC1_RC_BUF_THRESH_0_PC (0x78554)
11951 #define _ICL_DSC1_RC_BUF_THRESH_0_UDW_PC (0x78554 + 4)
11952 #define ICL_DSC0_RC_BUF_THRESH_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11953 _ICL_DSC0_RC_BUF_THRESH_0_PB, \
11954 _ICL_DSC0_RC_BUF_THRESH_0_PC)
11955 #define ICL_DSC0_RC_BUF_THRESH_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11956 _ICL_DSC0_RC_BUF_THRESH_0_UDW_PB, \
11957 _ICL_DSC0_RC_BUF_THRESH_0_UDW_PC)
11958 #define ICL_DSC1_RC_BUF_THRESH_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11959 _ICL_DSC1_RC_BUF_THRESH_0_PB, \
11960 _ICL_DSC1_RC_BUF_THRESH_0_PC)
11961 #define ICL_DSC1_RC_BUF_THRESH_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11962 _ICL_DSC1_RC_BUF_THRESH_0_UDW_PB, \
11963 _ICL_DSC1_RC_BUF_THRESH_0_UDW_PC)
11965 #define DSCA_RC_BUF_THRESH_1 _MMIO(0x6B238)
11966 #define DSCA_RC_BUF_THRESH_1_UDW _MMIO(0x6B238 + 4)
11967 #define DSCC_RC_BUF_THRESH_1 _MMIO(0x6BA38)
11968 #define DSCC_RC_BUF_THRESH_1_UDW _MMIO(0x6BA38 + 4)
11969 #define _ICL_DSC0_RC_BUF_THRESH_1_PB (0x7825C)
11970 #define _ICL_DSC0_RC_BUF_THRESH_1_UDW_PB (0x7825C + 4)
11971 #define _ICL_DSC1_RC_BUF_THRESH_1_PB (0x7835C)
11972 #define _ICL_DSC1_RC_BUF_THRESH_1_UDW_PB (0x7835C + 4)
11973 #define _ICL_DSC0_RC_BUF_THRESH_1_PC (0x7845C)
11974 #define _ICL_DSC0_RC_BUF_THRESH_1_UDW_PC (0x7845C + 4)
11975 #define _ICL_DSC1_RC_BUF_THRESH_1_PC (0x7855C)
11976 #define _ICL_DSC1_RC_BUF_THRESH_1_UDW_PC (0x7855C + 4)
11977 #define ICL_DSC0_RC_BUF_THRESH_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11978 _ICL_DSC0_RC_BUF_THRESH_1_PB, \
11979 _ICL_DSC0_RC_BUF_THRESH_1_PC)
11980 #define ICL_DSC0_RC_BUF_THRESH_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11981 _ICL_DSC0_RC_BUF_THRESH_1_UDW_PB, \
11982 _ICL_DSC0_RC_BUF_THRESH_1_UDW_PC)
11983 #define ICL_DSC1_RC_BUF_THRESH_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11984 _ICL_DSC1_RC_BUF_THRESH_1_PB, \
11985 _ICL_DSC1_RC_BUF_THRESH_1_PC)
11986 #define ICL_DSC1_RC_BUF_THRESH_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11987 _ICL_DSC1_RC_BUF_THRESH_1_UDW_PB, \
11988 _ICL_DSC1_RC_BUF_THRESH_1_UDW_PC)
11990 #define PORT_TX_DFLEXDPSP(fia) _MMIO_FIA((fia), 0x008A0)
11991 #define MODULAR_FIA_MASK (1 << 4)
11992 #define TC_LIVE_STATE_TBT(idx) (1 << ((idx) * 8 + 6))
11993 #define TC_LIVE_STATE_TC(idx) (1 << ((idx) * 8 + 5))
11994 #define DP_LANE_ASSIGNMENT_SHIFT(idx) ((idx) * 8)
11995 #define DP_LANE_ASSIGNMENT_MASK(idx) (0xf << ((idx) * 8))
11996 #define DP_LANE_ASSIGNMENT(idx, x) ((x) << ((idx) * 8))
11998 #define PORT_TX_DFLEXDPPMS(fia) _MMIO_FIA((fia), 0x00890)
11999 #define DP_PHY_MODE_STATUS_COMPLETED(idx) (1 << (idx))
12001 #define PORT_TX_DFLEXDPCSSS(fia) _MMIO_FIA((fia), 0x00894)
12002 #define DP_PHY_MODE_STATUS_NOT_SAFE(idx) (1 << (idx))
12004 #define PORT_TX_DFLEXPA1(fia) _MMIO_FIA((fia), 0x00880)
12005 #define DP_PIN_ASSIGNMENT_SHIFT(idx) ((idx) * 4)
12006 #define DP_PIN_ASSIGNMENT_MASK(idx) (0xf << ((idx) * 4))
12007 #define DP_PIN_ASSIGNMENT(idx, x) ((x) << ((idx) * 4))
12009 /* This register controls the Display State Buffer (DSB) engines. */
12010 #define _DSBSL_INSTANCE_BASE 0x70B00
12011 #define DSBSL_INSTANCE(pipe, id) (_DSBSL_INSTANCE_BASE + \
12012 (pipe) * 0x1000 + (id) * 100)
12013 #define DSB_HEAD(pipe, id) _MMIO(DSBSL_INSTANCE(pipe, id) + 0x0)
12014 #define DSB_TAIL(pipe, id) _MMIO(DSBSL_INSTANCE(pipe, id) + 0x4)
12015 #define DSB_CTRL(pipe, id) _MMIO(DSBSL_INSTANCE(pipe, id) + 0x8)
12016 #define DSB_ENABLE (1 << 31)
12017 #define DSB_STATUS (1 << 0)
12019 #endif /* _I915_REG_H_ */