Merge tag 'drm-amdkfd-next-2017-09-02' of git://people.freedesktop.org/~gabbayo/linux...
[sfrench/cifs-2.6.git] / drivers / gpu / drm / amd / amdgpu / amdgpu_device.c
1 /*
2  * Copyright 2008 Advanced Micro Devices, Inc.
3  * Copyright 2008 Red Hat Inc.
4  * Copyright 2009 Jerome Glisse.
5  *
6  * Permission is hereby granted, free of charge, to any person obtaining a
7  * copy of this software and associated documentation files (the "Software"),
8  * to deal in the Software without restriction, including without limitation
9  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10  * and/or sell copies of the Software, and to permit persons to whom the
11  * Software is furnished to do so, subject to the following conditions:
12  *
13  * The above copyright notice and this permission notice shall be included in
14  * all copies or substantial portions of the Software.
15  *
16  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
19  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22  * OTHER DEALINGS IN THE SOFTWARE.
23  *
24  * Authors: Dave Airlie
25  *          Alex Deucher
26  *          Jerome Glisse
27  */
28 #include <linux/kthread.h>
29 #include <linux/console.h>
30 #include <linux/slab.h>
31 #include <linux/debugfs.h>
32 #include <drm/drmP.h>
33 #include <drm/drm_crtc_helper.h>
34 #include <drm/amdgpu_drm.h>
35 #include <linux/vgaarb.h>
36 #include <linux/vga_switcheroo.h>
37 #include <linux/efi.h>
38 #include "amdgpu.h"
39 #include "amdgpu_trace.h"
40 #include "amdgpu_i2c.h"
41 #include "atom.h"
42 #include "amdgpu_atombios.h"
43 #include "amdgpu_atomfirmware.h"
44 #include "amd_pcie.h"
45 #ifdef CONFIG_DRM_AMDGPU_SI
46 #include "si.h"
47 #endif
48 #ifdef CONFIG_DRM_AMDGPU_CIK
49 #include "cik.h"
50 #endif
51 #include "vi.h"
52 #include "soc15.h"
53 #include "bif/bif_4_1_d.h"
54 #include <linux/pci.h>
55 #include <linux/firmware.h>
56 #include "amdgpu_vf_error.h"
57
58 #include "amdgpu_amdkfd.h"
59
60 MODULE_FIRMWARE("amdgpu/vega10_gpu_info.bin");
61 MODULE_FIRMWARE("amdgpu/raven_gpu_info.bin");
62
63 #define AMDGPU_RESUME_MS                2000
64
65 static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev);
66 static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev);
67 static int amdgpu_debugfs_test_ib_ring_init(struct amdgpu_device *adev);
68
69 static const char *amdgpu_asic_name[] = {
70         "TAHITI",
71         "PITCAIRN",
72         "VERDE",
73         "OLAND",
74         "HAINAN",
75         "BONAIRE",
76         "KAVERI",
77         "KABINI",
78         "HAWAII",
79         "MULLINS",
80         "TOPAZ",
81         "TONGA",
82         "FIJI",
83         "CARRIZO",
84         "STONEY",
85         "POLARIS10",
86         "POLARIS11",
87         "POLARIS12",
88         "VEGA10",
89         "RAVEN",
90         "LAST",
91 };
92
93 bool amdgpu_device_is_px(struct drm_device *dev)
94 {
95         struct amdgpu_device *adev = dev->dev_private;
96
97         if (adev->flags & AMD_IS_PX)
98                 return true;
99         return false;
100 }
101
102 /*
103  * MMIO register access helper functions.
104  */
105 uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
106                         uint32_t acc_flags)
107 {
108         uint32_t ret;
109
110         if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev)) {
111                 BUG_ON(in_interrupt());
112                 return amdgpu_virt_kiq_rreg(adev, reg);
113         }
114
115         if ((reg * 4) < adev->rmmio_size && !(acc_flags & AMDGPU_REGS_IDX))
116                 ret = readl(((void __iomem *)adev->rmmio) + (reg * 4));
117         else {
118                 unsigned long flags;
119
120                 spin_lock_irqsave(&adev->mmio_idx_lock, flags);
121                 writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
122                 ret = readl(((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
123                 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
124         }
125         trace_amdgpu_mm_rreg(adev->pdev->device, reg, ret);
126         return ret;
127 }
128
129 void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
130                     uint32_t acc_flags)
131 {
132         trace_amdgpu_mm_wreg(adev->pdev->device, reg, v);
133
134         if (adev->asic_type >= CHIP_VEGA10 && reg == 0) {
135                 adev->last_mm_index = v;
136         }
137
138         if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev)) {
139                 BUG_ON(in_interrupt());
140                 return amdgpu_virt_kiq_wreg(adev, reg, v);
141         }
142
143         if ((reg * 4) < adev->rmmio_size && !(acc_flags & AMDGPU_REGS_IDX))
144                 writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
145         else {
146                 unsigned long flags;
147
148                 spin_lock_irqsave(&adev->mmio_idx_lock, flags);
149                 writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
150                 writel(v, ((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
151                 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
152         }
153
154         if (adev->asic_type >= CHIP_VEGA10 && reg == 1 && adev->last_mm_index == 0x5702C) {
155                 udelay(500);
156         }
157 }
158
159 u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg)
160 {
161         if ((reg * 4) < adev->rio_mem_size)
162                 return ioread32(adev->rio_mem + (reg * 4));
163         else {
164                 iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
165                 return ioread32(adev->rio_mem + (mmMM_DATA * 4));
166         }
167 }
168
169 void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
170 {
171         if (adev->asic_type >= CHIP_VEGA10 && reg == 0) {
172                 adev->last_mm_index = v;
173         }
174
175         if ((reg * 4) < adev->rio_mem_size)
176                 iowrite32(v, adev->rio_mem + (reg * 4));
177         else {
178                 iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
179                 iowrite32(v, adev->rio_mem + (mmMM_DATA * 4));
180         }
181
182         if (adev->asic_type >= CHIP_VEGA10 && reg == 1 && adev->last_mm_index == 0x5702C) {
183                 udelay(500);
184         }
185 }
186
187 /**
188  * amdgpu_mm_rdoorbell - read a doorbell dword
189  *
190  * @adev: amdgpu_device pointer
191  * @index: doorbell index
192  *
193  * Returns the value in the doorbell aperture at the
194  * requested doorbell index (CIK).
195  */
196 u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index)
197 {
198         if (index < adev->doorbell.num_doorbells) {
199                 return readl(adev->doorbell.ptr + index);
200         } else {
201                 DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
202                 return 0;
203         }
204 }
205
206 /**
207  * amdgpu_mm_wdoorbell - write a doorbell dword
208  *
209  * @adev: amdgpu_device pointer
210  * @index: doorbell index
211  * @v: value to write
212  *
213  * Writes @v to the doorbell aperture at the
214  * requested doorbell index (CIK).
215  */
216 void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v)
217 {
218         if (index < adev->doorbell.num_doorbells) {
219                 writel(v, adev->doorbell.ptr + index);
220         } else {
221                 DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
222         }
223 }
224
225 /**
226  * amdgpu_mm_rdoorbell64 - read a doorbell Qword
227  *
228  * @adev: amdgpu_device pointer
229  * @index: doorbell index
230  *
231  * Returns the value in the doorbell aperture at the
232  * requested doorbell index (VEGA10+).
233  */
234 u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index)
235 {
236         if (index < adev->doorbell.num_doorbells) {
237                 return atomic64_read((atomic64_t *)(adev->doorbell.ptr + index));
238         } else {
239                 DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
240                 return 0;
241         }
242 }
243
244 /**
245  * amdgpu_mm_wdoorbell64 - write a doorbell Qword
246  *
247  * @adev: amdgpu_device pointer
248  * @index: doorbell index
249  * @v: value to write
250  *
251  * Writes @v to the doorbell aperture at the
252  * requested doorbell index (VEGA10+).
253  */
254 void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v)
255 {
256         if (index < adev->doorbell.num_doorbells) {
257                 atomic64_set((atomic64_t *)(adev->doorbell.ptr + index), v);
258         } else {
259                 DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
260         }
261 }
262
263 /**
264  * amdgpu_invalid_rreg - dummy reg read function
265  *
266  * @adev: amdgpu device pointer
267  * @reg: offset of register
268  *
269  * Dummy register read function.  Used for register blocks
270  * that certain asics don't have (all asics).
271  * Returns the value in the register.
272  */
273 static uint32_t amdgpu_invalid_rreg(struct amdgpu_device *adev, uint32_t reg)
274 {
275         DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
276         BUG();
277         return 0;
278 }
279
280 /**
281  * amdgpu_invalid_wreg - dummy reg write function
282  *
283  * @adev: amdgpu device pointer
284  * @reg: offset of register
285  * @v: value to write to the register
286  *
287  * Dummy register read function.  Used for register blocks
288  * that certain asics don't have (all asics).
289  */
290 static void amdgpu_invalid_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v)
291 {
292         DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
293                   reg, v);
294         BUG();
295 }
296
297 /**
298  * amdgpu_block_invalid_rreg - dummy reg read function
299  *
300  * @adev: amdgpu device pointer
301  * @block: offset of instance
302  * @reg: offset of register
303  *
304  * Dummy register read function.  Used for register blocks
305  * that certain asics don't have (all asics).
306  * Returns the value in the register.
307  */
308 static uint32_t amdgpu_block_invalid_rreg(struct amdgpu_device *adev,
309                                           uint32_t block, uint32_t reg)
310 {
311         DRM_ERROR("Invalid callback to read register 0x%04X in block 0x%04X\n",
312                   reg, block);
313         BUG();
314         return 0;
315 }
316
317 /**
318  * amdgpu_block_invalid_wreg - dummy reg write function
319  *
320  * @adev: amdgpu device pointer
321  * @block: offset of instance
322  * @reg: offset of register
323  * @v: value to write to the register
324  *
325  * Dummy register read function.  Used for register blocks
326  * that certain asics don't have (all asics).
327  */
328 static void amdgpu_block_invalid_wreg(struct amdgpu_device *adev,
329                                       uint32_t block,
330                                       uint32_t reg, uint32_t v)
331 {
332         DRM_ERROR("Invalid block callback to write register 0x%04X in block 0x%04X with 0x%08X\n",
333                   reg, block, v);
334         BUG();
335 }
336
337 static int amdgpu_vram_scratch_init(struct amdgpu_device *adev)
338 {
339         return amdgpu_bo_create_kernel(adev, AMDGPU_GPU_PAGE_SIZE,
340                                        PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
341                                        &adev->vram_scratch.robj,
342                                        &adev->vram_scratch.gpu_addr,
343                                        (void **)&adev->vram_scratch.ptr);
344 }
345
346 static void amdgpu_vram_scratch_fini(struct amdgpu_device *adev)
347 {
348         amdgpu_bo_free_kernel(&adev->vram_scratch.robj, NULL, NULL);
349 }
350
351 /**
352  * amdgpu_program_register_sequence - program an array of registers.
353  *
354  * @adev: amdgpu_device pointer
355  * @registers: pointer to the register array
356  * @array_size: size of the register array
357  *
358  * Programs an array or registers with and and or masks.
359  * This is a helper for setting golden registers.
360  */
361 void amdgpu_program_register_sequence(struct amdgpu_device *adev,
362                                       const u32 *registers,
363                                       const u32 array_size)
364 {
365         u32 tmp, reg, and_mask, or_mask;
366         int i;
367
368         if (array_size % 3)
369                 return;
370
371         for (i = 0; i < array_size; i +=3) {
372                 reg = registers[i + 0];
373                 and_mask = registers[i + 1];
374                 or_mask = registers[i + 2];
375
376                 if (and_mask == 0xffffffff) {
377                         tmp = or_mask;
378                 } else {
379                         tmp = RREG32(reg);
380                         tmp &= ~and_mask;
381                         tmp |= or_mask;
382                 }
383                 WREG32(reg, tmp);
384         }
385 }
386
387 void amdgpu_pci_config_reset(struct amdgpu_device *adev)
388 {
389         pci_write_config_dword(adev->pdev, 0x7c, AMDGPU_ASIC_RESET_DATA);
390 }
391
392 /*
393  * GPU doorbell aperture helpers function.
394  */
395 /**
396  * amdgpu_doorbell_init - Init doorbell driver information.
397  *
398  * @adev: amdgpu_device pointer
399  *
400  * Init doorbell driver information (CIK)
401  * Returns 0 on success, error on failure.
402  */
403 static int amdgpu_doorbell_init(struct amdgpu_device *adev)
404 {
405         /* doorbell bar mapping */
406         adev->doorbell.base = pci_resource_start(adev->pdev, 2);
407         adev->doorbell.size = pci_resource_len(adev->pdev, 2);
408
409         adev->doorbell.num_doorbells = min_t(u32, adev->doorbell.size / sizeof(u32),
410                                              AMDGPU_DOORBELL_MAX_ASSIGNMENT+1);
411         if (adev->doorbell.num_doorbells == 0)
412                 return -EINVAL;
413
414         adev->doorbell.ptr = ioremap(adev->doorbell.base,
415                                      adev->doorbell.num_doorbells *
416                                      sizeof(u32));
417         if (adev->doorbell.ptr == NULL)
418                 return -ENOMEM;
419
420         return 0;
421 }
422
423 /**
424  * amdgpu_doorbell_fini - Tear down doorbell driver information.
425  *
426  * @adev: amdgpu_device pointer
427  *
428  * Tear down doorbell driver information (CIK)
429  */
430 static void amdgpu_doorbell_fini(struct amdgpu_device *adev)
431 {
432         iounmap(adev->doorbell.ptr);
433         adev->doorbell.ptr = NULL;
434 }
435
436 /**
437  * amdgpu_doorbell_get_kfd_info - Report doorbell configuration required to
438  *                                setup amdkfd
439  *
440  * @adev: amdgpu_device pointer
441  * @aperture_base: output returning doorbell aperture base physical address
442  * @aperture_size: output returning doorbell aperture size in bytes
443  * @start_offset: output returning # of doorbell bytes reserved for amdgpu.
444  *
445  * amdgpu and amdkfd share the doorbell aperture. amdgpu sets it up,
446  * takes doorbells required for its own rings and reports the setup to amdkfd.
447  * amdgpu reserved doorbells are at the start of the doorbell aperture.
448  */
449 void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
450                                 phys_addr_t *aperture_base,
451                                 size_t *aperture_size,
452                                 size_t *start_offset)
453 {
454         /*
455          * The first num_doorbells are used by amdgpu.
456          * amdkfd takes whatever's left in the aperture.
457          */
458         if (adev->doorbell.size > adev->doorbell.num_doorbells * sizeof(u32)) {
459                 *aperture_base = adev->doorbell.base;
460                 *aperture_size = adev->doorbell.size;
461                 *start_offset = adev->doorbell.num_doorbells * sizeof(u32);
462         } else {
463                 *aperture_base = 0;
464                 *aperture_size = 0;
465                 *start_offset = 0;
466         }
467 }
468
469 /*
470  * amdgpu_wb_*()
471  * Writeback is the method by which the GPU updates special pages in memory
472  * with the status of certain GPU events (fences, ring pointers,etc.).
473  */
474
475 /**
476  * amdgpu_wb_fini - Disable Writeback and free memory
477  *
478  * @adev: amdgpu_device pointer
479  *
480  * Disables Writeback and frees the Writeback memory (all asics).
481  * Used at driver shutdown.
482  */
483 static void amdgpu_wb_fini(struct amdgpu_device *adev)
484 {
485         if (adev->wb.wb_obj) {
486                 amdgpu_bo_free_kernel(&adev->wb.wb_obj,
487                                       &adev->wb.gpu_addr,
488                                       (void **)&adev->wb.wb);
489                 adev->wb.wb_obj = NULL;
490         }
491 }
492
493 /**
494  * amdgpu_wb_init- Init Writeback driver info and allocate memory
495  *
496  * @adev: amdgpu_device pointer
497  *
498  * Initializes writeback and allocates writeback memory (all asics).
499  * Used at driver startup.
500  * Returns 0 on success or an -error on failure.
501  */
502 static int amdgpu_wb_init(struct amdgpu_device *adev)
503 {
504         int r;
505
506         if (adev->wb.wb_obj == NULL) {
507                 /* AMDGPU_MAX_WB * sizeof(uint32_t) * 8 = AMDGPU_MAX_WB 256bit slots */
508                 r = amdgpu_bo_create_kernel(adev, AMDGPU_MAX_WB * sizeof(uint32_t) * 8,
509                                             PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
510                                             &adev->wb.wb_obj, &adev->wb.gpu_addr,
511                                             (void **)&adev->wb.wb);
512                 if (r) {
513                         dev_warn(adev->dev, "(%d) create WB bo failed\n", r);
514                         return r;
515                 }
516
517                 adev->wb.num_wb = AMDGPU_MAX_WB;
518                 memset(&adev->wb.used, 0, sizeof(adev->wb.used));
519
520                 /* clear wb memory */
521                 memset((char *)adev->wb.wb, 0, AMDGPU_MAX_WB * sizeof(uint32_t));
522         }
523
524         return 0;
525 }
526
527 /**
528  * amdgpu_wb_get - Allocate a wb entry
529  *
530  * @adev: amdgpu_device pointer
531  * @wb: wb index
532  *
533  * Allocate a wb slot for use by the driver (all asics).
534  * Returns 0 on success or -EINVAL on failure.
535  */
536 int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb)
537 {
538         unsigned long offset = find_first_zero_bit(adev->wb.used, adev->wb.num_wb);
539
540         if (offset < adev->wb.num_wb) {
541                 __set_bit(offset, adev->wb.used);
542                 *wb = offset * 8; /* convert to dw offset */
543                 return 0;
544         } else {
545                 return -EINVAL;
546         }
547 }
548
549 /**
550  * amdgpu_wb_free - Free a wb entry
551  *
552  * @adev: amdgpu_device pointer
553  * @wb: wb index
554  *
555  * Free a wb slot allocated for use by the driver (all asics)
556  */
557 void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb)
558 {
559         if (wb < adev->wb.num_wb)
560                 __clear_bit(wb, adev->wb.used);
561 }
562
563 /**
564  * amdgpu_vram_location - try to find VRAM location
565  * @adev: amdgpu device structure holding all necessary informations
566  * @mc: memory controller structure holding memory informations
567  * @base: base address at which to put VRAM
568  *
569  * Function will try to place VRAM at base address provided
570  * as parameter (which is so far either PCI aperture address or
571  * for IGP TOM base address).
572  *
573  * If there is not enough space to fit the unvisible VRAM in the 32bits
574  * address space then we limit the VRAM size to the aperture.
575  *
576  * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size,
577  * this shouldn't be a problem as we are using the PCI aperture as a reference.
578  * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but
579  * not IGP.
580  *
581  * Note: we use mc_vram_size as on some board we need to program the mc to
582  * cover the whole aperture even if VRAM size is inferior to aperture size
583  * Novell bug 204882 + along with lots of ubuntu ones
584  *
585  * Note: when limiting vram it's safe to overwritte real_vram_size because
586  * we are not in case where real_vram_size is inferior to mc_vram_size (ie
587  * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu
588  * ones)
589  *
590  * Note: IGP TOM addr should be the same as the aperture addr, we don't
591  * explicitly check for that though.
592  *
593  * FIXME: when reducing VRAM size align new size on power of 2.
594  */
595 void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base)
596 {
597         uint64_t limit = (uint64_t)amdgpu_vram_limit << 20;
598
599         mc->vram_start = base;
600         if (mc->mc_vram_size > (adev->mc.mc_mask - base + 1)) {
601                 dev_warn(adev->dev, "limiting VRAM to PCI aperture size\n");
602                 mc->real_vram_size = mc->aper_size;
603                 mc->mc_vram_size = mc->aper_size;
604         }
605         mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
606         if (limit && limit < mc->real_vram_size)
607                 mc->real_vram_size = limit;
608         dev_info(adev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
609                         mc->mc_vram_size >> 20, mc->vram_start,
610                         mc->vram_end, mc->real_vram_size >> 20);
611 }
612
613 /**
614  * amdgpu_gart_location - try to find GTT location
615  * @adev: amdgpu device structure holding all necessary informations
616  * @mc: memory controller structure holding memory informations
617  *
618  * Function will place try to place GTT before or after VRAM.
619  *
620  * If GTT size is bigger than space left then we ajust GTT size.
621  * Thus function will never fails.
622  *
623  * FIXME: when reducing GTT size align new size on power of 2.
624  */
625 void amdgpu_gart_location(struct amdgpu_device *adev, struct amdgpu_mc *mc)
626 {
627         u64 size_af, size_bf;
628
629         size_af = adev->mc.mc_mask - mc->vram_end;
630         size_bf = mc->vram_start;
631         if (size_bf > size_af) {
632                 if (mc->gart_size > size_bf) {
633                         dev_warn(adev->dev, "limiting GTT\n");
634                         mc->gart_size = size_bf;
635                 }
636                 mc->gart_start = 0;
637         } else {
638                 if (mc->gart_size > size_af) {
639                         dev_warn(adev->dev, "limiting GTT\n");
640                         mc->gart_size = size_af;
641                 }
642                 mc->gart_start = mc->vram_end + 1;
643         }
644         mc->gart_end = mc->gart_start + mc->gart_size - 1;
645         dev_info(adev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
646                         mc->gart_size >> 20, mc->gart_start, mc->gart_end);
647 }
648
649 /*
650  * GPU helpers function.
651  */
652 /**
653  * amdgpu_need_post - check if the hw need post or not
654  *
655  * @adev: amdgpu_device pointer
656  *
657  * Check if the asic has been initialized (all asics) at driver startup
658  * or post is needed if  hw reset is performed.
659  * Returns true if need or false if not.
660  */
661 bool amdgpu_need_post(struct amdgpu_device *adev)
662 {
663         uint32_t reg;
664
665         if (adev->has_hw_reset) {
666                 adev->has_hw_reset = false;
667                 return true;
668         }
669
670         /* bios scratch used on CIK+ */
671         if (adev->asic_type >= CHIP_BONAIRE)
672                 return amdgpu_atombios_scratch_need_asic_init(adev);
673
674         /* check MEM_SIZE for older asics */
675         reg = amdgpu_asic_get_config_memsize(adev);
676
677         if ((reg != 0) && (reg != 0xffffffff))
678                 return false;
679
680         return true;
681
682 }
683
684 static bool amdgpu_vpost_needed(struct amdgpu_device *adev)
685 {
686         if (amdgpu_sriov_vf(adev))
687                 return false;
688
689         if (amdgpu_passthrough(adev)) {
690                 /* for FIJI: In whole GPU pass-through virtualization case, after VM reboot
691                  * some old smc fw still need driver do vPost otherwise gpu hang, while
692                  * those smc fw version above 22.15 doesn't have this flaw, so we force
693                  * vpost executed for smc version below 22.15
694                  */
695                 if (adev->asic_type == CHIP_FIJI) {
696                         int err;
697                         uint32_t fw_ver;
698                         err = request_firmware(&adev->pm.fw, "amdgpu/fiji_smc.bin", adev->dev);
699                         /* force vPost if error occured */
700                         if (err)
701                                 return true;
702
703                         fw_ver = *((uint32_t *)adev->pm.fw->data + 69);
704                         if (fw_ver < 0x00160e00)
705                                 return true;
706                 }
707         }
708         return amdgpu_need_post(adev);
709 }
710
711 /**
712  * amdgpu_dummy_page_init - init dummy page used by the driver
713  *
714  * @adev: amdgpu_device pointer
715  *
716  * Allocate the dummy page used by the driver (all asics).
717  * This dummy page is used by the driver as a filler for gart entries
718  * when pages are taken out of the GART
719  * Returns 0 on sucess, -ENOMEM on failure.
720  */
721 int amdgpu_dummy_page_init(struct amdgpu_device *adev)
722 {
723         if (adev->dummy_page.page)
724                 return 0;
725         adev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
726         if (adev->dummy_page.page == NULL)
727                 return -ENOMEM;
728         adev->dummy_page.addr = pci_map_page(adev->pdev, adev->dummy_page.page,
729                                         0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
730         if (pci_dma_mapping_error(adev->pdev, adev->dummy_page.addr)) {
731                 dev_err(&adev->pdev->dev, "Failed to DMA MAP the dummy page\n");
732                 __free_page(adev->dummy_page.page);
733                 adev->dummy_page.page = NULL;
734                 return -ENOMEM;
735         }
736         return 0;
737 }
738
739 /**
740  * amdgpu_dummy_page_fini - free dummy page used by the driver
741  *
742  * @adev: amdgpu_device pointer
743  *
744  * Frees the dummy page used by the driver (all asics).
745  */
746 void amdgpu_dummy_page_fini(struct amdgpu_device *adev)
747 {
748         if (adev->dummy_page.page == NULL)
749                 return;
750         pci_unmap_page(adev->pdev, adev->dummy_page.addr,
751                         PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
752         __free_page(adev->dummy_page.page);
753         adev->dummy_page.page = NULL;
754 }
755
756
757 /* ATOM accessor methods */
758 /*
759  * ATOM is an interpreted byte code stored in tables in the vbios.  The
760  * driver registers callbacks to access registers and the interpreter
761  * in the driver parses the tables and executes then to program specific
762  * actions (set display modes, asic init, etc.).  See amdgpu_atombios.c,
763  * atombios.h, and atom.c
764  */
765
766 /**
767  * cail_pll_read - read PLL register
768  *
769  * @info: atom card_info pointer
770  * @reg: PLL register offset
771  *
772  * Provides a PLL register accessor for the atom interpreter (r4xx+).
773  * Returns the value of the PLL register.
774  */
775 static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
776 {
777         return 0;
778 }
779
780 /**
781  * cail_pll_write - write PLL register
782  *
783  * @info: atom card_info pointer
784  * @reg: PLL register offset
785  * @val: value to write to the pll register
786  *
787  * Provides a PLL register accessor for the atom interpreter (r4xx+).
788  */
789 static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
790 {
791
792 }
793
794 /**
795  * cail_mc_read - read MC (Memory Controller) register
796  *
797  * @info: atom card_info pointer
798  * @reg: MC register offset
799  *
800  * Provides an MC register accessor for the atom interpreter (r4xx+).
801  * Returns the value of the MC register.
802  */
803 static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
804 {
805         return 0;
806 }
807
808 /**
809  * cail_mc_write - write MC (Memory Controller) register
810  *
811  * @info: atom card_info pointer
812  * @reg: MC register offset
813  * @val: value to write to the pll register
814  *
815  * Provides a MC register accessor for the atom interpreter (r4xx+).
816  */
817 static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
818 {
819
820 }
821
822 /**
823  * cail_reg_write - write MMIO register
824  *
825  * @info: atom card_info pointer
826  * @reg: MMIO register offset
827  * @val: value to write to the pll register
828  *
829  * Provides a MMIO register accessor for the atom interpreter (r4xx+).
830  */
831 static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
832 {
833         struct amdgpu_device *adev = info->dev->dev_private;
834
835         WREG32(reg, val);
836 }
837
838 /**
839  * cail_reg_read - read MMIO register
840  *
841  * @info: atom card_info pointer
842  * @reg: MMIO register offset
843  *
844  * Provides an MMIO register accessor for the atom interpreter (r4xx+).
845  * Returns the value of the MMIO register.
846  */
847 static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
848 {
849         struct amdgpu_device *adev = info->dev->dev_private;
850         uint32_t r;
851
852         r = RREG32(reg);
853         return r;
854 }
855
856 /**
857  * cail_ioreg_write - write IO register
858  *
859  * @info: atom card_info pointer
860  * @reg: IO register offset
861  * @val: value to write to the pll register
862  *
863  * Provides a IO register accessor for the atom interpreter (r4xx+).
864  */
865 static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val)
866 {
867         struct amdgpu_device *adev = info->dev->dev_private;
868
869         WREG32_IO(reg, val);
870 }
871
872 /**
873  * cail_ioreg_read - read IO register
874  *
875  * @info: atom card_info pointer
876  * @reg: IO register offset
877  *
878  * Provides an IO register accessor for the atom interpreter (r4xx+).
879  * Returns the value of the IO register.
880  */
881 static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg)
882 {
883         struct amdgpu_device *adev = info->dev->dev_private;
884         uint32_t r;
885
886         r = RREG32_IO(reg);
887         return r;
888 }
889
890 /**
891  * amdgpu_atombios_fini - free the driver info and callbacks for atombios
892  *
893  * @adev: amdgpu_device pointer
894  *
895  * Frees the driver info and register access callbacks for the ATOM
896  * interpreter (r4xx+).
897  * Called at driver shutdown.
898  */
899 static void amdgpu_atombios_fini(struct amdgpu_device *adev)
900 {
901         if (adev->mode_info.atom_context) {
902                 kfree(adev->mode_info.atom_context->scratch);
903                 kfree(adev->mode_info.atom_context->iio);
904         }
905         kfree(adev->mode_info.atom_context);
906         adev->mode_info.atom_context = NULL;
907         kfree(adev->mode_info.atom_card_info);
908         adev->mode_info.atom_card_info = NULL;
909 }
910
911 /**
912  * amdgpu_atombios_init - init the driver info and callbacks for atombios
913  *
914  * @adev: amdgpu_device pointer
915  *
916  * Initializes the driver info and register access callbacks for the
917  * ATOM interpreter (r4xx+).
918  * Returns 0 on sucess, -ENOMEM on failure.
919  * Called at driver startup.
920  */
921 static int amdgpu_atombios_init(struct amdgpu_device *adev)
922 {
923         struct card_info *atom_card_info =
924             kzalloc(sizeof(struct card_info), GFP_KERNEL);
925
926         if (!atom_card_info)
927                 return -ENOMEM;
928
929         adev->mode_info.atom_card_info = atom_card_info;
930         atom_card_info->dev = adev->ddev;
931         atom_card_info->reg_read = cail_reg_read;
932         atom_card_info->reg_write = cail_reg_write;
933         /* needed for iio ops */
934         if (adev->rio_mem) {
935                 atom_card_info->ioreg_read = cail_ioreg_read;
936                 atom_card_info->ioreg_write = cail_ioreg_write;
937         } else {
938                 DRM_INFO("PCI I/O BAR is not found. Using MMIO to access ATOM BIOS\n");
939                 atom_card_info->ioreg_read = cail_reg_read;
940                 atom_card_info->ioreg_write = cail_reg_write;
941         }
942         atom_card_info->mc_read = cail_mc_read;
943         atom_card_info->mc_write = cail_mc_write;
944         atom_card_info->pll_read = cail_pll_read;
945         atom_card_info->pll_write = cail_pll_write;
946
947         adev->mode_info.atom_context = amdgpu_atom_parse(atom_card_info, adev->bios);
948         if (!adev->mode_info.atom_context) {
949                 amdgpu_atombios_fini(adev);
950                 return -ENOMEM;
951         }
952
953         mutex_init(&adev->mode_info.atom_context->mutex);
954         if (adev->is_atom_fw) {
955                 amdgpu_atomfirmware_scratch_regs_init(adev);
956                 amdgpu_atomfirmware_allocate_fb_scratch(adev);
957         } else {
958                 amdgpu_atombios_scratch_regs_init(adev);
959                 amdgpu_atombios_allocate_fb_scratch(adev);
960         }
961         return 0;
962 }
963
964 /* if we get transitioned to only one device, take VGA back */
965 /**
966  * amdgpu_vga_set_decode - enable/disable vga decode
967  *
968  * @cookie: amdgpu_device pointer
969  * @state: enable/disable vga decode
970  *
971  * Enable/disable vga decode (all asics).
972  * Returns VGA resource flags.
973  */
974 static unsigned int amdgpu_vga_set_decode(void *cookie, bool state)
975 {
976         struct amdgpu_device *adev = cookie;
977         amdgpu_asic_set_vga_state(adev, state);
978         if (state)
979                 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
980                        VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
981         else
982                 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
983 }
984
985 static void amdgpu_check_block_size(struct amdgpu_device *adev)
986 {
987         /* defines number of bits in page table versus page directory,
988          * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
989          * page table and the remaining bits are in the page directory */
990         if (amdgpu_vm_block_size == -1)
991                 return;
992
993         if (amdgpu_vm_block_size < 9) {
994                 dev_warn(adev->dev, "VM page table size (%d) too small\n",
995                          amdgpu_vm_block_size);
996                 goto def_value;
997         }
998
999         if (amdgpu_vm_block_size > 24 ||
1000             (amdgpu_vm_size * 1024) < (1ull << amdgpu_vm_block_size)) {
1001                 dev_warn(adev->dev, "VM page table size (%d) too large\n",
1002                          amdgpu_vm_block_size);
1003                 goto def_value;
1004         }
1005
1006         return;
1007
1008 def_value:
1009         amdgpu_vm_block_size = -1;
1010 }
1011
1012 static void amdgpu_check_vm_size(struct amdgpu_device *adev)
1013 {
1014         /* no need to check the default value */
1015         if (amdgpu_vm_size == -1)
1016                 return;
1017
1018         if (!is_power_of_2(amdgpu_vm_size)) {
1019                 dev_warn(adev->dev, "VM size (%d) must be a power of 2\n",
1020                          amdgpu_vm_size);
1021                 goto def_value;
1022         }
1023
1024         if (amdgpu_vm_size < 1) {
1025                 dev_warn(adev->dev, "VM size (%d) too small, min is 1GB\n",
1026                          amdgpu_vm_size);
1027                 goto def_value;
1028         }
1029
1030         /*
1031          * Max GPUVM size for Cayman, SI, CI VI are 40 bits.
1032          */
1033         if (amdgpu_vm_size > 1024) {
1034                 dev_warn(adev->dev, "VM size (%d) too large, max is 1TB\n",
1035                          amdgpu_vm_size);
1036                 goto def_value;
1037         }
1038
1039         return;
1040
1041 def_value:
1042         amdgpu_vm_size = -1;
1043 }
1044
1045 /**
1046  * amdgpu_check_arguments - validate module params
1047  *
1048  * @adev: amdgpu_device pointer
1049  *
1050  * Validates certain module parameters and updates
1051  * the associated values used by the driver (all asics).
1052  */
1053 static void amdgpu_check_arguments(struct amdgpu_device *adev)
1054 {
1055         if (amdgpu_sched_jobs < 4) {
1056                 dev_warn(adev->dev, "sched jobs (%d) must be at least 4\n",
1057                          amdgpu_sched_jobs);
1058                 amdgpu_sched_jobs = 4;
1059         } else if (!is_power_of_2(amdgpu_sched_jobs)){
1060                 dev_warn(adev->dev, "sched jobs (%d) must be a power of 2\n",
1061                          amdgpu_sched_jobs);
1062                 amdgpu_sched_jobs = roundup_pow_of_two(amdgpu_sched_jobs);
1063         }
1064
1065         if (amdgpu_gart_size != -1 && amdgpu_gart_size < 32) {
1066                 /* gart size must be greater or equal to 32M */
1067                 dev_warn(adev->dev, "gart size (%d) too small\n",
1068                          amdgpu_gart_size);
1069                 amdgpu_gart_size = -1;
1070         }
1071
1072         if (amdgpu_gtt_size != -1 && amdgpu_gtt_size < 32) {
1073                 /* gtt size must be greater or equal to 32M */
1074                 dev_warn(adev->dev, "gtt size (%d) too small\n",
1075                                  amdgpu_gtt_size);
1076                 amdgpu_gtt_size = -1;
1077         }
1078
1079         /* valid range is between 4 and 9 inclusive */
1080         if (amdgpu_vm_fragment_size != -1 &&
1081             (amdgpu_vm_fragment_size > 9 || amdgpu_vm_fragment_size < 4)) {
1082                 dev_warn(adev->dev, "valid range is between 4 and 9\n");
1083                 amdgpu_vm_fragment_size = -1;
1084         }
1085
1086         amdgpu_check_vm_size(adev);
1087
1088         amdgpu_check_block_size(adev);
1089
1090         if (amdgpu_vram_page_split != -1 && (amdgpu_vram_page_split < 16 ||
1091             !is_power_of_2(amdgpu_vram_page_split))) {
1092                 dev_warn(adev->dev, "invalid VRAM page split (%d)\n",
1093                          amdgpu_vram_page_split);
1094                 amdgpu_vram_page_split = 1024;
1095         }
1096 }
1097
1098 /**
1099  * amdgpu_switcheroo_set_state - set switcheroo state
1100  *
1101  * @pdev: pci dev pointer
1102  * @state: vga_switcheroo state
1103  *
1104  * Callback for the switcheroo driver.  Suspends or resumes the
1105  * the asics before or after it is powered up using ACPI methods.
1106  */
1107 static void amdgpu_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
1108 {
1109         struct drm_device *dev = pci_get_drvdata(pdev);
1110
1111         if (amdgpu_device_is_px(dev) && state == VGA_SWITCHEROO_OFF)
1112                 return;
1113
1114         if (state == VGA_SWITCHEROO_ON) {
1115                 pr_info("amdgpu: switched on\n");
1116                 /* don't suspend or resume card normally */
1117                 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1118
1119                 amdgpu_device_resume(dev, true, true);
1120
1121                 dev->switch_power_state = DRM_SWITCH_POWER_ON;
1122                 drm_kms_helper_poll_enable(dev);
1123         } else {
1124                 pr_info("amdgpu: switched off\n");
1125                 drm_kms_helper_poll_disable(dev);
1126                 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1127                 amdgpu_device_suspend(dev, true, true);
1128                 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
1129         }
1130 }
1131
1132 /**
1133  * amdgpu_switcheroo_can_switch - see if switcheroo state can change
1134  *
1135  * @pdev: pci dev pointer
1136  *
1137  * Callback for the switcheroo driver.  Check of the switcheroo
1138  * state can be changed.
1139  * Returns true if the state can be changed, false if not.
1140  */
1141 static bool amdgpu_switcheroo_can_switch(struct pci_dev *pdev)
1142 {
1143         struct drm_device *dev = pci_get_drvdata(pdev);
1144
1145         /*
1146         * FIXME: open_count is protected by drm_global_mutex but that would lead to
1147         * locking inversion with the driver load path. And the access here is
1148         * completely racy anyway. So don't bother with locking for now.
1149         */
1150         return dev->open_count == 0;
1151 }
1152
1153 static const struct vga_switcheroo_client_ops amdgpu_switcheroo_ops = {
1154         .set_gpu_state = amdgpu_switcheroo_set_state,
1155         .reprobe = NULL,
1156         .can_switch = amdgpu_switcheroo_can_switch,
1157 };
1158
1159 int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
1160                                   enum amd_ip_block_type block_type,
1161                                   enum amd_clockgating_state state)
1162 {
1163         int i, r = 0;
1164
1165         for (i = 0; i < adev->num_ip_blocks; i++) {
1166                 if (!adev->ip_blocks[i].status.valid)
1167                         continue;
1168                 if (adev->ip_blocks[i].version->type != block_type)
1169                         continue;
1170                 if (!adev->ip_blocks[i].version->funcs->set_clockgating_state)
1171                         continue;
1172                 r = adev->ip_blocks[i].version->funcs->set_clockgating_state(
1173                         (void *)adev, state);
1174                 if (r)
1175                         DRM_ERROR("set_clockgating_state of IP block <%s> failed %d\n",
1176                                   adev->ip_blocks[i].version->funcs->name, r);
1177         }
1178         return r;
1179 }
1180
1181 int amdgpu_set_powergating_state(struct amdgpu_device *adev,
1182                                   enum amd_ip_block_type block_type,
1183                                   enum amd_powergating_state state)
1184 {
1185         int i, r = 0;
1186
1187         for (i = 0; i < adev->num_ip_blocks; i++) {
1188                 if (!adev->ip_blocks[i].status.valid)
1189                         continue;
1190                 if (adev->ip_blocks[i].version->type != block_type)
1191                         continue;
1192                 if (!adev->ip_blocks[i].version->funcs->set_powergating_state)
1193                         continue;
1194                 r = adev->ip_blocks[i].version->funcs->set_powergating_state(
1195                         (void *)adev, state);
1196                 if (r)
1197                         DRM_ERROR("set_powergating_state of IP block <%s> failed %d\n",
1198                                   adev->ip_blocks[i].version->funcs->name, r);
1199         }
1200         return r;
1201 }
1202
1203 void amdgpu_get_clockgating_state(struct amdgpu_device *adev, u32 *flags)
1204 {
1205         int i;
1206
1207         for (i = 0; i < adev->num_ip_blocks; i++) {
1208                 if (!adev->ip_blocks[i].status.valid)
1209                         continue;
1210                 if (adev->ip_blocks[i].version->funcs->get_clockgating_state)
1211                         adev->ip_blocks[i].version->funcs->get_clockgating_state((void *)adev, flags);
1212         }
1213 }
1214
1215 int amdgpu_wait_for_idle(struct amdgpu_device *adev,
1216                          enum amd_ip_block_type block_type)
1217 {
1218         int i, r;
1219
1220         for (i = 0; i < adev->num_ip_blocks; i++) {
1221                 if (!adev->ip_blocks[i].status.valid)
1222                         continue;
1223                 if (adev->ip_blocks[i].version->type == block_type) {
1224                         r = adev->ip_blocks[i].version->funcs->wait_for_idle((void *)adev);
1225                         if (r)
1226                                 return r;
1227                         break;
1228                 }
1229         }
1230         return 0;
1231
1232 }
1233
1234 bool amdgpu_is_idle(struct amdgpu_device *adev,
1235                     enum amd_ip_block_type block_type)
1236 {
1237         int i;
1238
1239         for (i = 0; i < adev->num_ip_blocks; i++) {
1240                 if (!adev->ip_blocks[i].status.valid)
1241                         continue;
1242                 if (adev->ip_blocks[i].version->type == block_type)
1243                         return adev->ip_blocks[i].version->funcs->is_idle((void *)adev);
1244         }
1245         return true;
1246
1247 }
1248
1249 struct amdgpu_ip_block * amdgpu_get_ip_block(struct amdgpu_device *adev,
1250                                              enum amd_ip_block_type type)
1251 {
1252         int i;
1253
1254         for (i = 0; i < adev->num_ip_blocks; i++)
1255                 if (adev->ip_blocks[i].version->type == type)
1256                         return &adev->ip_blocks[i];
1257
1258         return NULL;
1259 }
1260
1261 /**
1262  * amdgpu_ip_block_version_cmp
1263  *
1264  * @adev: amdgpu_device pointer
1265  * @type: enum amd_ip_block_type
1266  * @major: major version
1267  * @minor: minor version
1268  *
1269  * return 0 if equal or greater
1270  * return 1 if smaller or the ip_block doesn't exist
1271  */
1272 int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
1273                                 enum amd_ip_block_type type,
1274                                 u32 major, u32 minor)
1275 {
1276         struct amdgpu_ip_block *ip_block = amdgpu_get_ip_block(adev, type);
1277
1278         if (ip_block && ((ip_block->version->major > major) ||
1279                         ((ip_block->version->major == major) &&
1280                         (ip_block->version->minor >= minor))))
1281                 return 0;
1282
1283         return 1;
1284 }
1285
1286 /**
1287  * amdgpu_ip_block_add
1288  *
1289  * @adev: amdgpu_device pointer
1290  * @ip_block_version: pointer to the IP to add
1291  *
1292  * Adds the IP block driver information to the collection of IPs
1293  * on the asic.
1294  */
1295 int amdgpu_ip_block_add(struct amdgpu_device *adev,
1296                         const struct amdgpu_ip_block_version *ip_block_version)
1297 {
1298         if (!ip_block_version)
1299                 return -EINVAL;
1300
1301         DRM_DEBUG("add ip block number %d <%s>\n", adev->num_ip_blocks,
1302                   ip_block_version->funcs->name);
1303
1304         adev->ip_blocks[adev->num_ip_blocks++].version = ip_block_version;
1305
1306         return 0;
1307 }
1308
1309 static void amdgpu_device_enable_virtual_display(struct amdgpu_device *adev)
1310 {
1311         adev->enable_virtual_display = false;
1312
1313         if (amdgpu_virtual_display) {
1314                 struct drm_device *ddev = adev->ddev;
1315                 const char *pci_address_name = pci_name(ddev->pdev);
1316                 char *pciaddstr, *pciaddstr_tmp, *pciaddname_tmp, *pciaddname;
1317
1318                 pciaddstr = kstrdup(amdgpu_virtual_display, GFP_KERNEL);
1319                 pciaddstr_tmp = pciaddstr;
1320                 while ((pciaddname_tmp = strsep(&pciaddstr_tmp, ";"))) {
1321                         pciaddname = strsep(&pciaddname_tmp, ",");
1322                         if (!strcmp("all", pciaddname)
1323                             || !strcmp(pci_address_name, pciaddname)) {
1324                                 long num_crtc;
1325                                 int res = -1;
1326
1327                                 adev->enable_virtual_display = true;
1328
1329                                 if (pciaddname_tmp)
1330                                         res = kstrtol(pciaddname_tmp, 10,
1331                                                       &num_crtc);
1332
1333                                 if (!res) {
1334                                         if (num_crtc < 1)
1335                                                 num_crtc = 1;
1336                                         if (num_crtc > 6)
1337                                                 num_crtc = 6;
1338                                         adev->mode_info.num_crtc = num_crtc;
1339                                 } else {
1340                                         adev->mode_info.num_crtc = 1;
1341                                 }
1342                                 break;
1343                         }
1344                 }
1345
1346                 DRM_INFO("virtual display string:%s, %s:virtual_display:%d, num_crtc:%d\n",
1347                          amdgpu_virtual_display, pci_address_name,
1348                          adev->enable_virtual_display, adev->mode_info.num_crtc);
1349
1350                 kfree(pciaddstr);
1351         }
1352 }
1353
1354 static int amdgpu_device_parse_gpu_info_fw(struct amdgpu_device *adev)
1355 {
1356         const char *chip_name;
1357         char fw_name[30];
1358         int err;
1359         const struct gpu_info_firmware_header_v1_0 *hdr;
1360
1361         adev->firmware.gpu_info_fw = NULL;
1362
1363         switch (adev->asic_type) {
1364         case CHIP_TOPAZ:
1365         case CHIP_TONGA:
1366         case CHIP_FIJI:
1367         case CHIP_POLARIS11:
1368         case CHIP_POLARIS10:
1369         case CHIP_POLARIS12:
1370         case CHIP_CARRIZO:
1371         case CHIP_STONEY:
1372 #ifdef CONFIG_DRM_AMDGPU_SI
1373         case CHIP_VERDE:
1374         case CHIP_TAHITI:
1375         case CHIP_PITCAIRN:
1376         case CHIP_OLAND:
1377         case CHIP_HAINAN:
1378 #endif
1379 #ifdef CONFIG_DRM_AMDGPU_CIK
1380         case CHIP_BONAIRE:
1381         case CHIP_HAWAII:
1382         case CHIP_KAVERI:
1383         case CHIP_KABINI:
1384         case CHIP_MULLINS:
1385 #endif
1386         default:
1387                 return 0;
1388         case CHIP_VEGA10:
1389                 chip_name = "vega10";
1390                 break;
1391         case CHIP_RAVEN:
1392                 chip_name = "raven";
1393                 break;
1394         }
1395
1396         snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_gpu_info.bin", chip_name);
1397         err = request_firmware(&adev->firmware.gpu_info_fw, fw_name, adev->dev);
1398         if (err) {
1399                 dev_err(adev->dev,
1400                         "Failed to load gpu_info firmware \"%s\"\n",
1401                         fw_name);
1402                 goto out;
1403         }
1404         err = amdgpu_ucode_validate(adev->firmware.gpu_info_fw);
1405         if (err) {
1406                 dev_err(adev->dev,
1407                         "Failed to validate gpu_info firmware \"%s\"\n",
1408                         fw_name);
1409                 goto out;
1410         }
1411
1412         hdr = (const struct gpu_info_firmware_header_v1_0 *)adev->firmware.gpu_info_fw->data;
1413         amdgpu_ucode_print_gpu_info_hdr(&hdr->header);
1414
1415         switch (hdr->version_major) {
1416         case 1:
1417         {
1418                 const struct gpu_info_firmware_v1_0 *gpu_info_fw =
1419                         (const struct gpu_info_firmware_v1_0 *)(adev->firmware.gpu_info_fw->data +
1420                                                                 le32_to_cpu(hdr->header.ucode_array_offset_bytes));
1421
1422                 adev->gfx.config.max_shader_engines = le32_to_cpu(gpu_info_fw->gc_num_se);
1423                 adev->gfx.config.max_cu_per_sh = le32_to_cpu(gpu_info_fw->gc_num_cu_per_sh);
1424                 adev->gfx.config.max_sh_per_se = le32_to_cpu(gpu_info_fw->gc_num_sh_per_se);
1425                 adev->gfx.config.max_backends_per_se = le32_to_cpu(gpu_info_fw->gc_num_rb_per_se);
1426                 adev->gfx.config.max_texture_channel_caches =
1427                         le32_to_cpu(gpu_info_fw->gc_num_tccs);
1428                 adev->gfx.config.max_gprs = le32_to_cpu(gpu_info_fw->gc_num_gprs);
1429                 adev->gfx.config.max_gs_threads = le32_to_cpu(gpu_info_fw->gc_num_max_gs_thds);
1430                 adev->gfx.config.gs_vgt_table_depth = le32_to_cpu(gpu_info_fw->gc_gs_table_depth);
1431                 adev->gfx.config.gs_prim_buffer_depth = le32_to_cpu(gpu_info_fw->gc_gsprim_buff_depth);
1432                 adev->gfx.config.double_offchip_lds_buf =
1433                         le32_to_cpu(gpu_info_fw->gc_double_offchip_lds_buffer);
1434                 adev->gfx.cu_info.wave_front_size = le32_to_cpu(gpu_info_fw->gc_wave_size);
1435                 adev->gfx.cu_info.max_waves_per_simd =
1436                         le32_to_cpu(gpu_info_fw->gc_max_waves_per_simd);
1437                 adev->gfx.cu_info.max_scratch_slots_per_cu =
1438                         le32_to_cpu(gpu_info_fw->gc_max_scratch_slots_per_cu);
1439                 adev->gfx.cu_info.lds_size = le32_to_cpu(gpu_info_fw->gc_lds_size);
1440                 break;
1441         }
1442         default:
1443                 dev_err(adev->dev,
1444                         "Unsupported gpu_info table %d\n", hdr->header.ucode_version);
1445                 err = -EINVAL;
1446                 goto out;
1447         }
1448 out:
1449         return err;
1450 }
1451
1452 static int amdgpu_early_init(struct amdgpu_device *adev)
1453 {
1454         int i, r;
1455
1456         amdgpu_device_enable_virtual_display(adev);
1457
1458         switch (adev->asic_type) {
1459         case CHIP_TOPAZ:
1460         case CHIP_TONGA:
1461         case CHIP_FIJI:
1462         case CHIP_POLARIS11:
1463         case CHIP_POLARIS10:
1464         case CHIP_POLARIS12:
1465         case CHIP_CARRIZO:
1466         case CHIP_STONEY:
1467                 if (adev->asic_type == CHIP_CARRIZO || adev->asic_type == CHIP_STONEY)
1468                         adev->family = AMDGPU_FAMILY_CZ;
1469                 else
1470                         adev->family = AMDGPU_FAMILY_VI;
1471
1472                 r = vi_set_ip_blocks(adev);
1473                 if (r)
1474                         return r;
1475                 break;
1476 #ifdef CONFIG_DRM_AMDGPU_SI
1477         case CHIP_VERDE:
1478         case CHIP_TAHITI:
1479         case CHIP_PITCAIRN:
1480         case CHIP_OLAND:
1481         case CHIP_HAINAN:
1482                 adev->family = AMDGPU_FAMILY_SI;
1483                 r = si_set_ip_blocks(adev);
1484                 if (r)
1485                         return r;
1486                 break;
1487 #endif
1488 #ifdef CONFIG_DRM_AMDGPU_CIK
1489         case CHIP_BONAIRE:
1490         case CHIP_HAWAII:
1491         case CHIP_KAVERI:
1492         case CHIP_KABINI:
1493         case CHIP_MULLINS:
1494                 if ((adev->asic_type == CHIP_BONAIRE) || (adev->asic_type == CHIP_HAWAII))
1495                         adev->family = AMDGPU_FAMILY_CI;
1496                 else
1497                         adev->family = AMDGPU_FAMILY_KV;
1498
1499                 r = cik_set_ip_blocks(adev);
1500                 if (r)
1501                         return r;
1502                 break;
1503 #endif
1504         case  CHIP_VEGA10:
1505         case  CHIP_RAVEN:
1506                 if (adev->asic_type == CHIP_RAVEN)
1507                         adev->family = AMDGPU_FAMILY_RV;
1508                 else
1509                         adev->family = AMDGPU_FAMILY_AI;
1510
1511                 r = soc15_set_ip_blocks(adev);
1512                 if (r)
1513                         return r;
1514                 break;
1515         default:
1516                 /* FIXME: not supported yet */
1517                 return -EINVAL;
1518         }
1519
1520         r = amdgpu_device_parse_gpu_info_fw(adev);
1521         if (r)
1522                 return r;
1523
1524         if (amdgpu_sriov_vf(adev)) {
1525                 r = amdgpu_virt_request_full_gpu(adev, true);
1526                 if (r)
1527                         return r;
1528         }
1529
1530         for (i = 0; i < adev->num_ip_blocks; i++) {
1531                 if ((amdgpu_ip_block_mask & (1 << i)) == 0) {
1532                         DRM_ERROR("disabled ip block: %d <%s>\n",
1533                                   i, adev->ip_blocks[i].version->funcs->name);
1534                         adev->ip_blocks[i].status.valid = false;
1535                 } else {
1536                         if (adev->ip_blocks[i].version->funcs->early_init) {
1537                                 r = adev->ip_blocks[i].version->funcs->early_init((void *)adev);
1538                                 if (r == -ENOENT) {
1539                                         adev->ip_blocks[i].status.valid = false;
1540                                 } else if (r) {
1541                                         DRM_ERROR("early_init of IP block <%s> failed %d\n",
1542                                                   adev->ip_blocks[i].version->funcs->name, r);
1543                                         return r;
1544                                 } else {
1545                                         adev->ip_blocks[i].status.valid = true;
1546                                 }
1547                         } else {
1548                                 adev->ip_blocks[i].status.valid = true;
1549                         }
1550                 }
1551         }
1552
1553         adev->cg_flags &= amdgpu_cg_mask;
1554         adev->pg_flags &= amdgpu_pg_mask;
1555
1556         return 0;
1557 }
1558
1559 static int amdgpu_init(struct amdgpu_device *adev)
1560 {
1561         int i, r;
1562
1563         for (i = 0; i < adev->num_ip_blocks; i++) {
1564                 if (!adev->ip_blocks[i].status.valid)
1565                         continue;
1566                 r = adev->ip_blocks[i].version->funcs->sw_init((void *)adev);
1567                 if (r) {
1568                         DRM_ERROR("sw_init of IP block <%s> failed %d\n",
1569                                   adev->ip_blocks[i].version->funcs->name, r);
1570                         return r;
1571                 }
1572                 adev->ip_blocks[i].status.sw = true;
1573                 /* need to do gmc hw init early so we can allocate gpu mem */
1574                 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
1575                         r = amdgpu_vram_scratch_init(adev);
1576                         if (r) {
1577                                 DRM_ERROR("amdgpu_vram_scratch_init failed %d\n", r);
1578                                 return r;
1579                         }
1580                         r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
1581                         if (r) {
1582                                 DRM_ERROR("hw_init %d failed %d\n", i, r);
1583                                 return r;
1584                         }
1585                         r = amdgpu_wb_init(adev);
1586                         if (r) {
1587                                 DRM_ERROR("amdgpu_wb_init failed %d\n", r);
1588                                 return r;
1589                         }
1590                         adev->ip_blocks[i].status.hw = true;
1591
1592                         /* right after GMC hw init, we create CSA */
1593                         if (amdgpu_sriov_vf(adev)) {
1594                                 r = amdgpu_allocate_static_csa(adev);
1595                                 if (r) {
1596                                         DRM_ERROR("allocate CSA failed %d\n", r);
1597                                         return r;
1598                                 }
1599                         }
1600                 }
1601         }
1602
1603         for (i = 0; i < adev->num_ip_blocks; i++) {
1604                 if (!adev->ip_blocks[i].status.sw)
1605                         continue;
1606                 /* gmc hw init is done early */
1607                 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC)
1608                         continue;
1609                 r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
1610                 if (r) {
1611                         DRM_ERROR("hw_init of IP block <%s> failed %d\n",
1612                                   adev->ip_blocks[i].version->funcs->name, r);
1613                         return r;
1614                 }
1615                 adev->ip_blocks[i].status.hw = true;
1616         }
1617
1618         return 0;
1619 }
1620
1621 static void amdgpu_fill_reset_magic(struct amdgpu_device *adev)
1622 {
1623         memcpy(adev->reset_magic, adev->gart.ptr, AMDGPU_RESET_MAGIC_NUM);
1624 }
1625
1626 static bool amdgpu_check_vram_lost(struct amdgpu_device *adev)
1627 {
1628         return !!memcmp(adev->gart.ptr, adev->reset_magic,
1629                         AMDGPU_RESET_MAGIC_NUM);
1630 }
1631
1632 static int amdgpu_late_set_cg_state(struct amdgpu_device *adev)
1633 {
1634         int i = 0, r;
1635
1636         for (i = 0; i < adev->num_ip_blocks; i++) {
1637                 if (!adev->ip_blocks[i].status.valid)
1638                         continue;
1639                 /* skip CG for VCE/UVD, it's handled specially */
1640                 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
1641                     adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE) {
1642                         /* enable clockgating to save power */
1643                         r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
1644                                                                                      AMD_CG_STATE_GATE);
1645                         if (r) {
1646                                 DRM_ERROR("set_clockgating_state(gate) of IP block <%s> failed %d\n",
1647                                           adev->ip_blocks[i].version->funcs->name, r);
1648                                 return r;
1649                         }
1650                 }
1651         }
1652         return 0;
1653 }
1654
1655 static int amdgpu_late_init(struct amdgpu_device *adev)
1656 {
1657         int i = 0, r;
1658
1659         for (i = 0; i < adev->num_ip_blocks; i++) {
1660                 if (!adev->ip_blocks[i].status.valid)
1661                         continue;
1662                 if (adev->ip_blocks[i].version->funcs->late_init) {
1663                         r = adev->ip_blocks[i].version->funcs->late_init((void *)adev);
1664                         if (r) {
1665                                 DRM_ERROR("late_init of IP block <%s> failed %d\n",
1666                                           adev->ip_blocks[i].version->funcs->name, r);
1667                                 return r;
1668                         }
1669                         adev->ip_blocks[i].status.late_initialized = true;
1670                 }
1671         }
1672
1673         mod_delayed_work(system_wq, &adev->late_init_work,
1674                         msecs_to_jiffies(AMDGPU_RESUME_MS));
1675
1676         amdgpu_fill_reset_magic(adev);
1677
1678         return 0;
1679 }
1680
1681 static int amdgpu_fini(struct amdgpu_device *adev)
1682 {
1683         int i, r;
1684
1685         /* need to disable SMC first */
1686         for (i = 0; i < adev->num_ip_blocks; i++) {
1687                 if (!adev->ip_blocks[i].status.hw)
1688                         continue;
1689                 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) {
1690                         /* ungate blocks before hw fini so that we can shutdown the blocks safely */
1691                         r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
1692                                                                                      AMD_CG_STATE_UNGATE);
1693                         if (r) {
1694                                 DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
1695                                           adev->ip_blocks[i].version->funcs->name, r);
1696                                 return r;
1697                         }
1698                         r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
1699                         /* XXX handle errors */
1700                         if (r) {
1701                                 DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
1702                                           adev->ip_blocks[i].version->funcs->name, r);
1703                         }
1704                         adev->ip_blocks[i].status.hw = false;
1705                         break;
1706                 }
1707         }
1708
1709         for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
1710                 if (!adev->ip_blocks[i].status.hw)
1711                         continue;
1712                 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
1713                         amdgpu_wb_fini(adev);
1714                         amdgpu_vram_scratch_fini(adev);
1715                 }
1716
1717                 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
1718                         adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE) {
1719                         /* ungate blocks before hw fini so that we can shutdown the blocks safely */
1720                         r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
1721                                                                                      AMD_CG_STATE_UNGATE);
1722                         if (r) {
1723                                 DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
1724                                           adev->ip_blocks[i].version->funcs->name, r);
1725                                 return r;
1726                         }
1727                 }
1728
1729                 r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
1730                 /* XXX handle errors */
1731                 if (r) {
1732                         DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
1733                                   adev->ip_blocks[i].version->funcs->name, r);
1734                 }
1735
1736                 adev->ip_blocks[i].status.hw = false;
1737         }
1738
1739         for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
1740                 if (!adev->ip_blocks[i].status.sw)
1741                         continue;
1742                 r = adev->ip_blocks[i].version->funcs->sw_fini((void *)adev);
1743                 /* XXX handle errors */
1744                 if (r) {
1745                         DRM_DEBUG("sw_fini of IP block <%s> failed %d\n",
1746                                   adev->ip_blocks[i].version->funcs->name, r);
1747                 }
1748                 adev->ip_blocks[i].status.sw = false;
1749                 adev->ip_blocks[i].status.valid = false;
1750         }
1751
1752         for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
1753                 if (!adev->ip_blocks[i].status.late_initialized)
1754                         continue;
1755                 if (adev->ip_blocks[i].version->funcs->late_fini)
1756                         adev->ip_blocks[i].version->funcs->late_fini((void *)adev);
1757                 adev->ip_blocks[i].status.late_initialized = false;
1758         }
1759
1760         if (amdgpu_sriov_vf(adev)) {
1761                 amdgpu_bo_free_kernel(&adev->virt.csa_obj, &adev->virt.csa_vmid0_addr, NULL);
1762                 amdgpu_virt_release_full_gpu(adev, false);
1763         }
1764
1765         return 0;
1766 }
1767
1768 static void amdgpu_late_init_func_handler(struct work_struct *work)
1769 {
1770         struct amdgpu_device *adev =
1771                 container_of(work, struct amdgpu_device, late_init_work.work);
1772         amdgpu_late_set_cg_state(adev);
1773 }
1774
1775 int amdgpu_suspend(struct amdgpu_device *adev)
1776 {
1777         int i, r;
1778
1779         if (amdgpu_sriov_vf(adev))
1780                 amdgpu_virt_request_full_gpu(adev, false);
1781
1782         /* ungate SMC block first */
1783         r = amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_SMC,
1784                                          AMD_CG_STATE_UNGATE);
1785         if (r) {
1786                 DRM_ERROR("set_clockgating_state(ungate) SMC failed %d\n",r);
1787         }
1788
1789         for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
1790                 if (!adev->ip_blocks[i].status.valid)
1791                         continue;
1792                 /* ungate blocks so that suspend can properly shut them down */
1793                 if (i != AMD_IP_BLOCK_TYPE_SMC) {
1794                         r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
1795                                                                                      AMD_CG_STATE_UNGATE);
1796                         if (r) {
1797                                 DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
1798                                           adev->ip_blocks[i].version->funcs->name, r);
1799                         }
1800                 }
1801                 /* XXX handle errors */
1802                 r = adev->ip_blocks[i].version->funcs->suspend(adev);
1803                 /* XXX handle errors */
1804                 if (r) {
1805                         DRM_ERROR("suspend of IP block <%s> failed %d\n",
1806                                   adev->ip_blocks[i].version->funcs->name, r);
1807                 }
1808         }
1809
1810         if (amdgpu_sriov_vf(adev))
1811                 amdgpu_virt_release_full_gpu(adev, false);
1812
1813         return 0;
1814 }
1815
1816 static int amdgpu_sriov_reinit_early(struct amdgpu_device *adev)
1817 {
1818         int i, r;
1819
1820         static enum amd_ip_block_type ip_order[] = {
1821                 AMD_IP_BLOCK_TYPE_GMC,
1822                 AMD_IP_BLOCK_TYPE_COMMON,
1823                 AMD_IP_BLOCK_TYPE_IH,
1824         };
1825
1826         for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
1827                 int j;
1828                 struct amdgpu_ip_block *block;
1829
1830                 for (j = 0; j < adev->num_ip_blocks; j++) {
1831                         block = &adev->ip_blocks[j];
1832
1833                         if (block->version->type != ip_order[i] ||
1834                                 !block->status.valid)
1835                                 continue;
1836
1837                         r = block->version->funcs->hw_init(adev);
1838                         DRM_INFO("RE-INIT: %s %s\n", block->version->funcs->name, r?"failed":"successed");
1839                 }
1840         }
1841
1842         return 0;
1843 }
1844
1845 static int amdgpu_sriov_reinit_late(struct amdgpu_device *adev)
1846 {
1847         int i, r;
1848
1849         static enum amd_ip_block_type ip_order[] = {
1850                 AMD_IP_BLOCK_TYPE_SMC,
1851                 AMD_IP_BLOCK_TYPE_DCE,
1852                 AMD_IP_BLOCK_TYPE_GFX,
1853                 AMD_IP_BLOCK_TYPE_SDMA,
1854                 AMD_IP_BLOCK_TYPE_UVD,
1855                 AMD_IP_BLOCK_TYPE_VCE
1856         };
1857
1858         for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
1859                 int j;
1860                 struct amdgpu_ip_block *block;
1861
1862                 for (j = 0; j < adev->num_ip_blocks; j++) {
1863                         block = &adev->ip_blocks[j];
1864
1865                         if (block->version->type != ip_order[i] ||
1866                                 !block->status.valid)
1867                                 continue;
1868
1869                         r = block->version->funcs->hw_init(adev);
1870                         DRM_INFO("RE-INIT: %s %s\n", block->version->funcs->name, r?"failed":"successed");
1871                 }
1872         }
1873
1874         return 0;
1875 }
1876
1877 static int amdgpu_resume_phase1(struct amdgpu_device *adev)
1878 {
1879         int i, r;
1880
1881         for (i = 0; i < adev->num_ip_blocks; i++) {
1882                 if (!adev->ip_blocks[i].status.valid)
1883                         continue;
1884                 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
1885                                 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
1886                                 adev->ip_blocks[i].version->type ==
1887                                 AMD_IP_BLOCK_TYPE_IH) {
1888                         r = adev->ip_blocks[i].version->funcs->resume(adev);
1889                         if (r) {
1890                                 DRM_ERROR("resume of IP block <%s> failed %d\n",
1891                                           adev->ip_blocks[i].version->funcs->name, r);
1892                                 return r;
1893                         }
1894                 }
1895         }
1896
1897         return 0;
1898 }
1899
1900 static int amdgpu_resume_phase2(struct amdgpu_device *adev)
1901 {
1902         int i, r;
1903
1904         for (i = 0; i < adev->num_ip_blocks; i++) {
1905                 if (!adev->ip_blocks[i].status.valid)
1906                         continue;
1907                 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
1908                                 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
1909                                 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH )
1910                         continue;
1911                 r = adev->ip_blocks[i].version->funcs->resume(adev);
1912                 if (r) {
1913                         DRM_ERROR("resume of IP block <%s> failed %d\n",
1914                                   adev->ip_blocks[i].version->funcs->name, r);
1915                         return r;
1916                 }
1917         }
1918
1919         return 0;
1920 }
1921
1922 static int amdgpu_resume(struct amdgpu_device *adev)
1923 {
1924         int r;
1925
1926         r = amdgpu_resume_phase1(adev);
1927         if (r)
1928                 return r;
1929         r = amdgpu_resume_phase2(adev);
1930
1931         return r;
1932 }
1933
1934 static void amdgpu_device_detect_sriov_bios(struct amdgpu_device *adev)
1935 {
1936         if (adev->is_atom_fw) {
1937                 if (amdgpu_atomfirmware_gpu_supports_virtualization(adev))
1938                         adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
1939         } else {
1940                 if (amdgpu_atombios_has_gpu_virtualization_table(adev))
1941                         adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
1942         }
1943 }
1944
1945 /**
1946  * amdgpu_device_init - initialize the driver
1947  *
1948  * @adev: amdgpu_device pointer
1949  * @pdev: drm dev pointer
1950  * @pdev: pci dev pointer
1951  * @flags: driver flags
1952  *
1953  * Initializes the driver info and hw (all asics).
1954  * Returns 0 for success or an error on failure.
1955  * Called at driver startup.
1956  */
1957 int amdgpu_device_init(struct amdgpu_device *adev,
1958                        struct drm_device *ddev,
1959                        struct pci_dev *pdev,
1960                        uint32_t flags)
1961 {
1962         int r, i;
1963         bool runtime = false;
1964         u32 max_MBps;
1965
1966         adev->shutdown = false;
1967         adev->dev = &pdev->dev;
1968         adev->ddev = ddev;
1969         adev->pdev = pdev;
1970         adev->flags = flags;
1971         adev->asic_type = flags & AMD_ASIC_MASK;
1972         adev->usec_timeout = AMDGPU_MAX_USEC_TIMEOUT;
1973         adev->mc.gart_size = 512 * 1024 * 1024;
1974         adev->accel_working = false;
1975         adev->num_rings = 0;
1976         adev->mman.buffer_funcs = NULL;
1977         adev->mman.buffer_funcs_ring = NULL;
1978         adev->vm_manager.vm_pte_funcs = NULL;
1979         adev->vm_manager.vm_pte_num_rings = 0;
1980         adev->gart.gart_funcs = NULL;
1981         adev->fence_context = dma_fence_context_alloc(AMDGPU_MAX_RINGS);
1982
1983         adev->smc_rreg = &amdgpu_invalid_rreg;
1984         adev->smc_wreg = &amdgpu_invalid_wreg;
1985         adev->pcie_rreg = &amdgpu_invalid_rreg;
1986         adev->pcie_wreg = &amdgpu_invalid_wreg;
1987         adev->pciep_rreg = &amdgpu_invalid_rreg;
1988         adev->pciep_wreg = &amdgpu_invalid_wreg;
1989         adev->uvd_ctx_rreg = &amdgpu_invalid_rreg;
1990         adev->uvd_ctx_wreg = &amdgpu_invalid_wreg;
1991         adev->didt_rreg = &amdgpu_invalid_rreg;
1992         adev->didt_wreg = &amdgpu_invalid_wreg;
1993         adev->gc_cac_rreg = &amdgpu_invalid_rreg;
1994         adev->gc_cac_wreg = &amdgpu_invalid_wreg;
1995         adev->audio_endpt_rreg = &amdgpu_block_invalid_rreg;
1996         adev->audio_endpt_wreg = &amdgpu_block_invalid_wreg;
1997
1998
1999         DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n",
2000                  amdgpu_asic_name[adev->asic_type], pdev->vendor, pdev->device,
2001                  pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision);
2002
2003         /* mutex initialization are all done here so we
2004          * can recall function without having locking issues */
2005         atomic_set(&adev->irq.ih.lock, 0);
2006         mutex_init(&adev->firmware.mutex);
2007         mutex_init(&adev->pm.mutex);
2008         mutex_init(&adev->gfx.gpu_clock_mutex);
2009         mutex_init(&adev->srbm_mutex);
2010         mutex_init(&adev->grbm_idx_mutex);
2011         mutex_init(&adev->mn_lock);
2012         hash_init(adev->mn_hash);
2013
2014         amdgpu_check_arguments(adev);
2015
2016         spin_lock_init(&adev->mmio_idx_lock);
2017         spin_lock_init(&adev->smc_idx_lock);
2018         spin_lock_init(&adev->pcie_idx_lock);
2019         spin_lock_init(&adev->uvd_ctx_idx_lock);
2020         spin_lock_init(&adev->didt_idx_lock);
2021         spin_lock_init(&adev->gc_cac_idx_lock);
2022         spin_lock_init(&adev->se_cac_idx_lock);
2023         spin_lock_init(&adev->audio_endpt_idx_lock);
2024         spin_lock_init(&adev->mm_stats.lock);
2025
2026         INIT_LIST_HEAD(&adev->shadow_list);
2027         mutex_init(&adev->shadow_list_lock);
2028
2029         INIT_LIST_HEAD(&adev->gtt_list);
2030         spin_lock_init(&adev->gtt_list_lock);
2031
2032         INIT_LIST_HEAD(&adev->ring_lru_list);
2033         spin_lock_init(&adev->ring_lru_list_lock);
2034
2035         INIT_DELAYED_WORK(&adev->late_init_work, amdgpu_late_init_func_handler);
2036
2037         /* Registers mapping */
2038         /* TODO: block userspace mapping of io register */
2039         if (adev->asic_type >= CHIP_BONAIRE) {
2040                 adev->rmmio_base = pci_resource_start(adev->pdev, 5);
2041                 adev->rmmio_size = pci_resource_len(adev->pdev, 5);
2042         } else {
2043                 adev->rmmio_base = pci_resource_start(adev->pdev, 2);
2044                 adev->rmmio_size = pci_resource_len(adev->pdev, 2);
2045         }
2046
2047         adev->rmmio = ioremap(adev->rmmio_base, adev->rmmio_size);
2048         if (adev->rmmio == NULL) {
2049                 return -ENOMEM;
2050         }
2051         DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)adev->rmmio_base);
2052         DRM_INFO("register mmio size: %u\n", (unsigned)adev->rmmio_size);
2053
2054         if (adev->asic_type >= CHIP_BONAIRE)
2055                 /* doorbell bar mapping */
2056                 amdgpu_doorbell_init(adev);
2057
2058         /* io port mapping */
2059         for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
2060                 if (pci_resource_flags(adev->pdev, i) & IORESOURCE_IO) {
2061                         adev->rio_mem_size = pci_resource_len(adev->pdev, i);
2062                         adev->rio_mem = pci_iomap(adev->pdev, i, adev->rio_mem_size);
2063                         break;
2064                 }
2065         }
2066         if (adev->rio_mem == NULL)
2067                 DRM_INFO("PCI I/O BAR is not found.\n");
2068
2069         /* early init functions */
2070         r = amdgpu_early_init(adev);
2071         if (r)
2072                 return r;
2073
2074         /* if we have > 1 VGA cards, then disable the amdgpu VGA resources */
2075         /* this will fail for cards that aren't VGA class devices, just
2076          * ignore it */
2077         vga_client_register(adev->pdev, adev, NULL, amdgpu_vga_set_decode);
2078
2079         if (amdgpu_runtime_pm == 1)
2080                 runtime = true;
2081         if (amdgpu_device_is_px(ddev))
2082                 runtime = true;
2083         if (!pci_is_thunderbolt_attached(adev->pdev))
2084                 vga_switcheroo_register_client(adev->pdev,
2085                                                &amdgpu_switcheroo_ops, runtime);
2086         if (runtime)
2087                 vga_switcheroo_init_domain_pm_ops(adev->dev, &adev->vga_pm_domain);
2088
2089         /* Read BIOS */
2090         if (!amdgpu_get_bios(adev)) {
2091                 r = -EINVAL;
2092                 goto failed;
2093         }
2094
2095         r = amdgpu_atombios_init(adev);
2096         if (r) {
2097                 dev_err(adev->dev, "amdgpu_atombios_init failed\n");
2098                 amdgpu_vf_error_put(AMDGIM_ERROR_VF_ATOMBIOS_INIT_FAIL, 0, 0);
2099                 goto failed;
2100         }
2101
2102         /* detect if we are with an SRIOV vbios */
2103         amdgpu_device_detect_sriov_bios(adev);
2104
2105         /* Post card if necessary */
2106         if (amdgpu_vpost_needed(adev)) {
2107                 if (!adev->bios) {
2108                         dev_err(adev->dev, "no vBIOS found\n");
2109                         amdgpu_vf_error_put(AMDGIM_ERROR_VF_NO_VBIOS, 0, 0);
2110                         r = -EINVAL;
2111                         goto failed;
2112                 }
2113                 DRM_INFO("GPU posting now...\n");
2114                 r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
2115                 if (r) {
2116                         dev_err(adev->dev, "gpu post error!\n");
2117                         amdgpu_vf_error_put(AMDGIM_ERROR_VF_GPU_POST_ERROR, 0, 0);
2118                         goto failed;
2119                 }
2120         } else {
2121                 DRM_INFO("GPU post is not needed\n");
2122         }
2123
2124         if (adev->is_atom_fw) {
2125                 /* Initialize clocks */
2126                 r = amdgpu_atomfirmware_get_clock_info(adev);
2127                 if (r) {
2128                         dev_err(adev->dev, "amdgpu_atomfirmware_get_clock_info failed\n");
2129                         amdgpu_vf_error_put(AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
2130                         goto failed;
2131                 }
2132         } else {
2133                 /* Initialize clocks */
2134                 r = amdgpu_atombios_get_clock_info(adev);
2135                 if (r) {
2136                         dev_err(adev->dev, "amdgpu_atombios_get_clock_info failed\n");
2137                         amdgpu_vf_error_put(AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
2138                         goto failed;
2139                 }
2140                 /* init i2c buses */
2141                 amdgpu_atombios_i2c_init(adev);
2142         }
2143
2144         /* Fence driver */
2145         r = amdgpu_fence_driver_init(adev);
2146         if (r) {
2147                 dev_err(adev->dev, "amdgpu_fence_driver_init failed\n");
2148                 amdgpu_vf_error_put(AMDGIM_ERROR_VF_FENCE_INIT_FAIL, 0, 0);
2149                 goto failed;
2150         }
2151
2152         /* init the mode config */
2153         drm_mode_config_init(adev->ddev);
2154
2155         r = amdgpu_init(adev);
2156         if (r) {
2157                 dev_err(adev->dev, "amdgpu_init failed\n");
2158                 amdgpu_vf_error_put(AMDGIM_ERROR_VF_AMDGPU_INIT_FAIL, 0, 0);
2159                 amdgpu_fini(adev);
2160                 goto failed;
2161         }
2162
2163         adev->accel_working = true;
2164
2165         amdgpu_vm_check_compute_bug(adev);
2166
2167         /* Initialize the buffer migration limit. */
2168         if (amdgpu_moverate >= 0)
2169                 max_MBps = amdgpu_moverate;
2170         else
2171                 max_MBps = 8; /* Allow 8 MB/s. */
2172         /* Get a log2 for easy divisions. */
2173         adev->mm_stats.log2_max_MBps = ilog2(max(1u, max_MBps));
2174
2175         r = amdgpu_ib_pool_init(adev);
2176         if (r) {
2177                 dev_err(adev->dev, "IB initialization failed (%d).\n", r);
2178                 amdgpu_vf_error_put(AMDGIM_ERROR_VF_IB_INIT_FAIL, 0, r);
2179                 goto failed;
2180         }
2181
2182         r = amdgpu_ib_ring_tests(adev);
2183         if (r)
2184                 DRM_ERROR("ib ring test failed (%d).\n", r);
2185
2186         amdgpu_fbdev_init(adev);
2187
2188         r = amdgpu_gem_debugfs_init(adev);
2189         if (r)
2190                 DRM_ERROR("registering gem debugfs failed (%d).\n", r);
2191
2192         r = amdgpu_debugfs_regs_init(adev);
2193         if (r)
2194                 DRM_ERROR("registering register debugfs failed (%d).\n", r);
2195
2196         r = amdgpu_debugfs_test_ib_ring_init(adev);
2197         if (r)
2198                 DRM_ERROR("registering register test ib ring debugfs failed (%d).\n", r);
2199
2200         r = amdgpu_debugfs_firmware_init(adev);
2201         if (r)
2202                 DRM_ERROR("registering firmware debugfs failed (%d).\n", r);
2203
2204         if ((amdgpu_testing & 1)) {
2205                 if (adev->accel_working)
2206                         amdgpu_test_moves(adev);
2207                 else
2208                         DRM_INFO("amdgpu: acceleration disabled, skipping move tests\n");
2209         }
2210         if (amdgpu_benchmarking) {
2211                 if (adev->accel_working)
2212                         amdgpu_benchmark(adev, amdgpu_benchmarking);
2213                 else
2214                         DRM_INFO("amdgpu: acceleration disabled, skipping benchmarks\n");
2215         }
2216
2217         /* enable clockgating, etc. after ib tests, etc. since some blocks require
2218          * explicit gating rather than handling it automatically.
2219          */
2220         r = amdgpu_late_init(adev);
2221         if (r) {
2222                 dev_err(adev->dev, "amdgpu_late_init failed\n");
2223                 amdgpu_vf_error_put(AMDGIM_ERROR_VF_AMDGPU_LATE_INIT_FAIL, 0, r);
2224                 goto failed;
2225         }
2226
2227         return 0;
2228
2229 failed:
2230         amdgpu_vf_error_trans_all(adev);
2231         if (runtime)
2232                 vga_switcheroo_fini_domain_pm_ops(adev->dev);
2233         return r;
2234 }
2235
2236 /**
2237  * amdgpu_device_fini - tear down the driver
2238  *
2239  * @adev: amdgpu_device pointer
2240  *
2241  * Tear down the driver info (all asics).
2242  * Called at driver shutdown.
2243  */
2244 void amdgpu_device_fini(struct amdgpu_device *adev)
2245 {
2246         int r;
2247
2248         DRM_INFO("amdgpu: finishing device.\n");
2249         adev->shutdown = true;
2250         if (adev->mode_info.mode_config_initialized)
2251                 drm_crtc_force_disable_all(adev->ddev);
2252         /* evict vram memory */
2253         amdgpu_bo_evict_vram(adev);
2254         amdgpu_ib_pool_fini(adev);
2255         amdgpu_fence_driver_fini(adev);
2256         amdgpu_fbdev_fini(adev);
2257         r = amdgpu_fini(adev);
2258         if (adev->firmware.gpu_info_fw) {
2259                 release_firmware(adev->firmware.gpu_info_fw);
2260                 adev->firmware.gpu_info_fw = NULL;
2261         }
2262         adev->accel_working = false;
2263         cancel_delayed_work_sync(&adev->late_init_work);
2264         /* free i2c buses */
2265         amdgpu_i2c_fini(adev);
2266         amdgpu_atombios_fini(adev);
2267         kfree(adev->bios);
2268         adev->bios = NULL;
2269         if (!pci_is_thunderbolt_attached(adev->pdev))
2270                 vga_switcheroo_unregister_client(adev->pdev);
2271         if (adev->flags & AMD_IS_PX)
2272                 vga_switcheroo_fini_domain_pm_ops(adev->dev);
2273         vga_client_register(adev->pdev, NULL, NULL, NULL);
2274         if (adev->rio_mem)
2275                 pci_iounmap(adev->pdev, adev->rio_mem);
2276         adev->rio_mem = NULL;
2277         iounmap(adev->rmmio);
2278         adev->rmmio = NULL;
2279         if (adev->asic_type >= CHIP_BONAIRE)
2280                 amdgpu_doorbell_fini(adev);
2281         amdgpu_debugfs_regs_cleanup(adev);
2282 }
2283
2284
2285 /*
2286  * Suspend & resume.
2287  */
2288 /**
2289  * amdgpu_device_suspend - initiate device suspend
2290  *
2291  * @pdev: drm dev pointer
2292  * @state: suspend state
2293  *
2294  * Puts the hw in the suspend state (all asics).
2295  * Returns 0 for success or an error on failure.
2296  * Called at driver suspend.
2297  */
2298 int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon)
2299 {
2300         struct amdgpu_device *adev;
2301         struct drm_crtc *crtc;
2302         struct drm_connector *connector;
2303         int r;
2304
2305         if (dev == NULL || dev->dev_private == NULL) {
2306                 return -ENODEV;
2307         }
2308
2309         adev = dev->dev_private;
2310
2311         if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
2312                 return 0;
2313
2314         drm_kms_helper_poll_disable(dev);
2315
2316         /* turn off display hw */
2317         drm_modeset_lock_all(dev);
2318         list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
2319                 drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
2320         }
2321         drm_modeset_unlock_all(dev);
2322
2323         amdgpu_amdkfd_suspend(adev);
2324
2325         /* unpin the front buffers and cursors */
2326         list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2327                 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2328                 struct amdgpu_framebuffer *rfb = to_amdgpu_framebuffer(crtc->primary->fb);
2329                 struct amdgpu_bo *robj;
2330
2331                 if (amdgpu_crtc->cursor_bo) {
2332                         struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
2333                         r = amdgpu_bo_reserve(aobj, true);
2334                         if (r == 0) {
2335                                 amdgpu_bo_unpin(aobj);
2336                                 amdgpu_bo_unreserve(aobj);
2337                         }
2338                 }
2339
2340                 if (rfb == NULL || rfb->obj == NULL) {
2341                         continue;
2342                 }
2343                 robj = gem_to_amdgpu_bo(rfb->obj);
2344                 /* don't unpin kernel fb objects */
2345                 if (!amdgpu_fbdev_robj_is_fb(adev, robj)) {
2346                         r = amdgpu_bo_reserve(robj, true);
2347                         if (r == 0) {
2348                                 amdgpu_bo_unpin(robj);
2349                                 amdgpu_bo_unreserve(robj);
2350                         }
2351                 }
2352         }
2353         /* evict vram memory */
2354         amdgpu_bo_evict_vram(adev);
2355
2356         amdgpu_fence_driver_suspend(adev);
2357
2358         r = amdgpu_suspend(adev);
2359
2360         /* evict remaining vram memory
2361          * This second call to evict vram is to evict the gart page table
2362          * using the CPU.
2363          */
2364         amdgpu_bo_evict_vram(adev);
2365
2366         amdgpu_atombios_scratch_regs_save(adev);
2367         pci_save_state(dev->pdev);
2368         if (suspend) {
2369                 /* Shut down the device */
2370                 pci_disable_device(dev->pdev);
2371                 pci_set_power_state(dev->pdev, PCI_D3hot);
2372         } else {
2373                 r = amdgpu_asic_reset(adev);
2374                 if (r)
2375                         DRM_ERROR("amdgpu asic reset failed\n");
2376         }
2377
2378         if (fbcon) {
2379                 console_lock();
2380                 amdgpu_fbdev_set_suspend(adev, 1);
2381                 console_unlock();
2382         }
2383         return 0;
2384 }
2385
2386 /**
2387  * amdgpu_device_resume - initiate device resume
2388  *
2389  * @pdev: drm dev pointer
2390  *
2391  * Bring the hw back to operating state (all asics).
2392  * Returns 0 for success or an error on failure.
2393  * Called at driver resume.
2394  */
2395 int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon)
2396 {
2397         struct drm_connector *connector;
2398         struct amdgpu_device *adev = dev->dev_private;
2399         struct drm_crtc *crtc;
2400         int r = 0;
2401
2402         if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
2403                 return 0;
2404
2405         if (fbcon)
2406                 console_lock();
2407
2408         if (resume) {
2409                 pci_set_power_state(dev->pdev, PCI_D0);
2410                 pci_restore_state(dev->pdev);
2411                 r = pci_enable_device(dev->pdev);
2412                 if (r)
2413                         goto unlock;
2414         }
2415         amdgpu_atombios_scratch_regs_restore(adev);
2416
2417         /* post card */
2418         if (amdgpu_need_post(adev)) {
2419                 r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
2420                 if (r)
2421                         DRM_ERROR("amdgpu asic init failed\n");
2422         }
2423
2424         r = amdgpu_resume(adev);
2425         if (r) {
2426                 DRM_ERROR("amdgpu_resume failed (%d).\n", r);
2427                 goto unlock;
2428         }
2429         amdgpu_fence_driver_resume(adev);
2430
2431         if (resume) {
2432                 r = amdgpu_ib_ring_tests(adev);
2433                 if (r)
2434                         DRM_ERROR("ib ring test failed (%d).\n", r);
2435         }
2436
2437         r = amdgpu_late_init(adev);
2438         if (r)
2439                 goto unlock;
2440
2441         /* pin cursors */
2442         list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2443                 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2444
2445                 if (amdgpu_crtc->cursor_bo) {
2446                         struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
2447                         r = amdgpu_bo_reserve(aobj, true);
2448                         if (r == 0) {
2449                                 r = amdgpu_bo_pin(aobj,
2450                                                   AMDGPU_GEM_DOMAIN_VRAM,
2451                                                   &amdgpu_crtc->cursor_addr);
2452                                 if (r != 0)
2453                                         DRM_ERROR("Failed to pin cursor BO (%d)\n", r);
2454                                 amdgpu_bo_unreserve(aobj);
2455                         }
2456                 }
2457         }
2458         r = amdgpu_amdkfd_resume(adev);
2459         if (r)
2460                 return r;
2461
2462         /* blat the mode back in */
2463         if (fbcon) {
2464                 drm_helper_resume_force_mode(dev);
2465                 /* turn on display hw */
2466                 drm_modeset_lock_all(dev);
2467                 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
2468                         drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
2469                 }
2470                 drm_modeset_unlock_all(dev);
2471         }
2472
2473         drm_kms_helper_poll_enable(dev);
2474
2475         /*
2476          * Most of the connector probing functions try to acquire runtime pm
2477          * refs to ensure that the GPU is powered on when connector polling is
2478          * performed. Since we're calling this from a runtime PM callback,
2479          * trying to acquire rpm refs will cause us to deadlock.
2480          *
2481          * Since we're guaranteed to be holding the rpm lock, it's safe to
2482          * temporarily disable the rpm helpers so this doesn't deadlock us.
2483          */
2484 #ifdef CONFIG_PM
2485         dev->dev->power.disable_depth++;
2486 #endif
2487         drm_helper_hpd_irq_event(dev);
2488 #ifdef CONFIG_PM
2489         dev->dev->power.disable_depth--;
2490 #endif
2491
2492         if (fbcon)
2493                 amdgpu_fbdev_set_suspend(adev, 0);
2494
2495 unlock:
2496         if (fbcon)
2497                 console_unlock();
2498
2499         return r;
2500 }
2501
2502 static bool amdgpu_check_soft_reset(struct amdgpu_device *adev)
2503 {
2504         int i;
2505         bool asic_hang = false;
2506
2507         for (i = 0; i < adev->num_ip_blocks; i++) {
2508                 if (!adev->ip_blocks[i].status.valid)
2509                         continue;
2510                 if (adev->ip_blocks[i].version->funcs->check_soft_reset)
2511                         adev->ip_blocks[i].status.hang =
2512                                 adev->ip_blocks[i].version->funcs->check_soft_reset(adev);
2513                 if (adev->ip_blocks[i].status.hang) {
2514                         DRM_INFO("IP block:%s is hung!\n", adev->ip_blocks[i].version->funcs->name);
2515                         asic_hang = true;
2516                 }
2517         }
2518         return asic_hang;
2519 }
2520
2521 static int amdgpu_pre_soft_reset(struct amdgpu_device *adev)
2522 {
2523         int i, r = 0;
2524
2525         for (i = 0; i < adev->num_ip_blocks; i++) {
2526                 if (!adev->ip_blocks[i].status.valid)
2527                         continue;
2528                 if (adev->ip_blocks[i].status.hang &&
2529                     adev->ip_blocks[i].version->funcs->pre_soft_reset) {
2530                         r = adev->ip_blocks[i].version->funcs->pre_soft_reset(adev);
2531                         if (r)
2532                                 return r;
2533                 }
2534         }
2535
2536         return 0;
2537 }
2538
2539 static bool amdgpu_need_full_reset(struct amdgpu_device *adev)
2540 {
2541         int i;
2542
2543         for (i = 0; i < adev->num_ip_blocks; i++) {
2544                 if (!adev->ip_blocks[i].status.valid)
2545                         continue;
2546                 if ((adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) ||
2547                     (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) ||
2548                     (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_ACP) ||
2549                     (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE)) {
2550                         if (adev->ip_blocks[i].status.hang) {
2551                                 DRM_INFO("Some block need full reset!\n");
2552                                 return true;
2553                         }
2554                 }
2555         }
2556         return false;
2557 }
2558
2559 static int amdgpu_soft_reset(struct amdgpu_device *adev)
2560 {
2561         int i, r = 0;
2562
2563         for (i = 0; i < adev->num_ip_blocks; i++) {
2564                 if (!adev->ip_blocks[i].status.valid)
2565                         continue;
2566                 if (adev->ip_blocks[i].status.hang &&
2567                     adev->ip_blocks[i].version->funcs->soft_reset) {
2568                         r = adev->ip_blocks[i].version->funcs->soft_reset(adev);
2569                         if (r)
2570                                 return r;
2571                 }
2572         }
2573
2574         return 0;
2575 }
2576
2577 static int amdgpu_post_soft_reset(struct amdgpu_device *adev)
2578 {
2579         int i, r = 0;
2580
2581         for (i = 0; i < adev->num_ip_blocks; i++) {
2582                 if (!adev->ip_blocks[i].status.valid)
2583                         continue;
2584                 if (adev->ip_blocks[i].status.hang &&
2585                     adev->ip_blocks[i].version->funcs->post_soft_reset)
2586                         r = adev->ip_blocks[i].version->funcs->post_soft_reset(adev);
2587                 if (r)
2588                         return r;
2589         }
2590
2591         return 0;
2592 }
2593
2594 bool amdgpu_need_backup(struct amdgpu_device *adev)
2595 {
2596         if (adev->flags & AMD_IS_APU)
2597                 return false;
2598
2599         return amdgpu_lockup_timeout > 0 ? true : false;
2600 }
2601
2602 static int amdgpu_recover_vram_from_shadow(struct amdgpu_device *adev,
2603                                            struct amdgpu_ring *ring,
2604                                            struct amdgpu_bo *bo,
2605                                            struct dma_fence **fence)
2606 {
2607         uint32_t domain;
2608         int r;
2609
2610         if (!bo->shadow)
2611                 return 0;
2612
2613         r = amdgpu_bo_reserve(bo, true);
2614         if (r)
2615                 return r;
2616         domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
2617         /* if bo has been evicted, then no need to recover */
2618         if (domain == AMDGPU_GEM_DOMAIN_VRAM) {
2619                 r = amdgpu_bo_validate(bo->shadow);
2620                 if (r) {
2621                         DRM_ERROR("bo validate failed!\n");
2622                         goto err;
2623                 }
2624
2625                 r = amdgpu_bo_restore_from_shadow(adev, ring, bo,
2626                                                  NULL, fence, true);
2627                 if (r) {
2628                         DRM_ERROR("recover page table failed!\n");
2629                         goto err;
2630                 }
2631         }
2632 err:
2633         amdgpu_bo_unreserve(bo);
2634         return r;
2635 }
2636
2637 /**
2638  * amdgpu_sriov_gpu_reset - reset the asic
2639  *
2640  * @adev: amdgpu device pointer
2641  * @job: which job trigger hang
2642  *
2643  * Attempt the reset the GPU if it has hung (all asics).
2644  * for SRIOV case.
2645  * Returns 0 for success or an error on failure.
2646  */
2647 int amdgpu_sriov_gpu_reset(struct amdgpu_device *adev, struct amdgpu_job *job)
2648 {
2649         int i, j, r = 0;
2650         int resched;
2651         struct amdgpu_bo *bo, *tmp;
2652         struct amdgpu_ring *ring;
2653         struct dma_fence *fence = NULL, *next = NULL;
2654
2655         mutex_lock(&adev->virt.lock_reset);
2656         atomic_inc(&adev->gpu_reset_counter);
2657         adev->gfx.in_reset = true;
2658
2659         /* block TTM */
2660         resched = ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
2661
2662         /* we start from the ring trigger GPU hang */
2663         j = job ? job->ring->idx : 0;
2664
2665         /* block scheduler */
2666         for (i = j; i < j + AMDGPU_MAX_RINGS; ++i) {
2667                 ring = adev->rings[i % AMDGPU_MAX_RINGS];
2668                 if (!ring || !ring->sched.thread)
2669                         continue;
2670
2671                 kthread_park(ring->sched.thread);
2672
2673                 if (job && j != i)
2674                         continue;
2675
2676                 /* here give the last chance to check if job removed from mirror-list
2677                  * since we already pay some time on kthread_park */
2678                 if (job && list_empty(&job->base.node)) {
2679                         kthread_unpark(ring->sched.thread);
2680                         goto give_up_reset;
2681                 }
2682
2683                 if (amd_sched_invalidate_job(&job->base, amdgpu_job_hang_limit))
2684                         amd_sched_job_kickout(&job->base);
2685
2686                 /* only do job_reset on the hang ring if @job not NULL */
2687                 amd_sched_hw_job_reset(&ring->sched);
2688
2689                 /* after all hw jobs are reset, hw fence is meaningless, so force_completion */
2690                 amdgpu_fence_driver_force_completion_ring(ring);
2691         }
2692
2693         /* request to take full control of GPU before re-initialization  */
2694         if (job)
2695                 amdgpu_virt_reset_gpu(adev);
2696         else
2697                 amdgpu_virt_request_full_gpu(adev, true);
2698
2699
2700         /* Resume IP prior to SMC */
2701         amdgpu_sriov_reinit_early(adev);
2702
2703         /* we need recover gart prior to run SMC/CP/SDMA resume */
2704         amdgpu_ttm_recover_gart(adev);
2705
2706         /* now we are okay to resume SMC/CP/SDMA */
2707         amdgpu_sriov_reinit_late(adev);
2708
2709         amdgpu_irq_gpu_reset_resume_helper(adev);
2710
2711         if (amdgpu_ib_ring_tests(adev))
2712                 dev_err(adev->dev, "[GPU_RESET] ib ring test failed (%d).\n", r);
2713
2714         /* release full control of GPU after ib test */
2715         amdgpu_virt_release_full_gpu(adev, true);
2716
2717         DRM_INFO("recover vram bo from shadow\n");
2718
2719         ring = adev->mman.buffer_funcs_ring;
2720         mutex_lock(&adev->shadow_list_lock);
2721         list_for_each_entry_safe(bo, tmp, &adev->shadow_list, shadow_list) {
2722                 next = NULL;
2723                 amdgpu_recover_vram_from_shadow(adev, ring, bo, &next);
2724                 if (fence) {
2725                         r = dma_fence_wait(fence, false);
2726                         if (r) {
2727                                 WARN(r, "recovery from shadow isn't completed\n");
2728                                 break;
2729                         }
2730                 }
2731
2732                 dma_fence_put(fence);
2733                 fence = next;
2734         }
2735         mutex_unlock(&adev->shadow_list_lock);
2736
2737         if (fence) {
2738                 r = dma_fence_wait(fence, false);
2739                 if (r)
2740                         WARN(r, "recovery from shadow isn't completed\n");
2741         }
2742         dma_fence_put(fence);
2743
2744         for (i = j; i < j + AMDGPU_MAX_RINGS; ++i) {
2745                 ring = adev->rings[i % AMDGPU_MAX_RINGS];
2746                 if (!ring || !ring->sched.thread)
2747                         continue;
2748
2749                 if (job && j != i) {
2750                         kthread_unpark(ring->sched.thread);
2751                         continue;
2752                 }
2753
2754                 amd_sched_job_recovery(&ring->sched);
2755                 kthread_unpark(ring->sched.thread);
2756         }
2757
2758         drm_helper_resume_force_mode(adev->ddev);
2759 give_up_reset:
2760         ttm_bo_unlock_delayed_workqueue(&adev->mman.bdev, resched);
2761         if (r) {
2762                 /* bad news, how to tell it to userspace ? */
2763                 dev_info(adev->dev, "GPU reset failed\n");
2764         } else {
2765                 dev_info(adev->dev, "GPU reset successed!\n");
2766         }
2767
2768         adev->gfx.in_reset = false;
2769         mutex_unlock(&adev->virt.lock_reset);
2770         return r;
2771 }
2772
2773 /**
2774  * amdgpu_gpu_reset - reset the asic
2775  *
2776  * @adev: amdgpu device pointer
2777  *
2778  * Attempt the reset the GPU if it has hung (all asics).
2779  * Returns 0 for success or an error on failure.
2780  */
2781 int amdgpu_gpu_reset(struct amdgpu_device *adev)
2782 {
2783         int i, r;
2784         int resched;
2785         bool need_full_reset, vram_lost = false;
2786
2787         if (!amdgpu_check_soft_reset(adev)) {
2788                 DRM_INFO("No hardware hang detected. Did some blocks stall?\n");
2789                 return 0;
2790         }
2791
2792         atomic_inc(&adev->gpu_reset_counter);
2793
2794         /* block TTM */
2795         resched = ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
2796
2797         /* block scheduler */
2798         for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
2799                 struct amdgpu_ring *ring = adev->rings[i];
2800
2801                 if (!ring || !ring->sched.thread)
2802                         continue;
2803                 kthread_park(ring->sched.thread);
2804                 amd_sched_hw_job_reset(&ring->sched);
2805         }
2806         /* after all hw jobs are reset, hw fence is meaningless, so force_completion */
2807         amdgpu_fence_driver_force_completion(adev);
2808
2809         need_full_reset = amdgpu_need_full_reset(adev);
2810
2811         if (!need_full_reset) {
2812                 amdgpu_pre_soft_reset(adev);
2813                 r = amdgpu_soft_reset(adev);
2814                 amdgpu_post_soft_reset(adev);
2815                 if (r || amdgpu_check_soft_reset(adev)) {
2816                         DRM_INFO("soft reset failed, will fallback to full reset!\n");
2817                         need_full_reset = true;
2818                 }
2819         }
2820
2821         if (need_full_reset) {
2822                 r = amdgpu_suspend(adev);
2823
2824 retry:
2825                 amdgpu_atombios_scratch_regs_save(adev);
2826                 r = amdgpu_asic_reset(adev);
2827                 amdgpu_atombios_scratch_regs_restore(adev);
2828                 /* post card */
2829                 amdgpu_atom_asic_init(adev->mode_info.atom_context);
2830
2831                 if (!r) {
2832                         dev_info(adev->dev, "GPU reset succeeded, trying to resume\n");
2833                         r = amdgpu_resume_phase1(adev);
2834                         if (r)
2835                                 goto out;
2836                         vram_lost = amdgpu_check_vram_lost(adev);
2837                         if (vram_lost) {
2838                                 DRM_ERROR("VRAM is lost!\n");
2839                                 atomic_inc(&adev->vram_lost_counter);
2840                         }
2841                         r = amdgpu_ttm_recover_gart(adev);
2842                         if (r)
2843                                 goto out;
2844                         r = amdgpu_resume_phase2(adev);
2845                         if (r)
2846                                 goto out;
2847                         if (vram_lost)
2848                                 amdgpu_fill_reset_magic(adev);
2849                 }
2850         }
2851 out:
2852         if (!r) {
2853                 amdgpu_irq_gpu_reset_resume_helper(adev);
2854                 r = amdgpu_ib_ring_tests(adev);
2855                 if (r) {
2856                         dev_err(adev->dev, "ib ring test failed (%d).\n", r);
2857                         r = amdgpu_suspend(adev);
2858                         need_full_reset = true;
2859                         goto retry;
2860                 }
2861                 /**
2862                  * recovery vm page tables, since we cannot depend on VRAM is
2863                  * consistent after gpu full reset.
2864                  */
2865                 if (need_full_reset && amdgpu_need_backup(adev)) {
2866                         struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
2867                         struct amdgpu_bo *bo, *tmp;
2868                         struct dma_fence *fence = NULL, *next = NULL;
2869
2870                         DRM_INFO("recover vram bo from shadow\n");
2871                         mutex_lock(&adev->shadow_list_lock);
2872                         list_for_each_entry_safe(bo, tmp, &adev->shadow_list, shadow_list) {
2873                                 next = NULL;
2874                                 amdgpu_recover_vram_from_shadow(adev, ring, bo, &next);
2875                                 if (fence) {
2876                                         r = dma_fence_wait(fence, false);
2877                                         if (r) {
2878                                                 WARN(r, "recovery from shadow isn't completed\n");
2879                                                 break;
2880                                         }
2881                                 }
2882
2883                                 dma_fence_put(fence);
2884                                 fence = next;
2885                         }
2886                         mutex_unlock(&adev->shadow_list_lock);
2887                         if (fence) {
2888                                 r = dma_fence_wait(fence, false);
2889                                 if (r)
2890                                         WARN(r, "recovery from shadow isn't completed\n");
2891                         }
2892                         dma_fence_put(fence);
2893                 }
2894                 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
2895                         struct amdgpu_ring *ring = adev->rings[i];
2896
2897                         if (!ring || !ring->sched.thread)
2898                                 continue;
2899
2900                         amd_sched_job_recovery(&ring->sched);
2901                         kthread_unpark(ring->sched.thread);
2902                 }
2903         } else {
2904                 dev_err(adev->dev, "asic resume failed (%d).\n", r);
2905                 amdgpu_vf_error_put(AMDGIM_ERROR_VF_ASIC_RESUME_FAIL, 0, r);
2906                 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
2907                         if (adev->rings[i] && adev->rings[i]->sched.thread) {
2908                                 kthread_unpark(adev->rings[i]->sched.thread);
2909                         }
2910                 }
2911         }
2912
2913         drm_helper_resume_force_mode(adev->ddev);
2914
2915         ttm_bo_unlock_delayed_workqueue(&adev->mman.bdev, resched);
2916         if (r) {
2917                 /* bad news, how to tell it to userspace ? */
2918                 dev_info(adev->dev, "GPU reset failed\n");
2919                 amdgpu_vf_error_put(AMDGIM_ERROR_VF_GPU_RESET_FAIL, 0, r);
2920         }
2921         else {
2922                 dev_info(adev->dev, "GPU reset successed!\n");
2923         }
2924
2925         amdgpu_vf_error_trans_all(adev);
2926         return r;
2927 }
2928
2929 void amdgpu_get_pcie_info(struct amdgpu_device *adev)
2930 {
2931         u32 mask;
2932         int ret;
2933
2934         if (amdgpu_pcie_gen_cap)
2935                 adev->pm.pcie_gen_mask = amdgpu_pcie_gen_cap;
2936
2937         if (amdgpu_pcie_lane_cap)
2938                 adev->pm.pcie_mlw_mask = amdgpu_pcie_lane_cap;
2939
2940         /* covers APUs as well */
2941         if (pci_is_root_bus(adev->pdev->bus)) {
2942                 if (adev->pm.pcie_gen_mask == 0)
2943                         adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
2944                 if (adev->pm.pcie_mlw_mask == 0)
2945                         adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
2946                 return;
2947         }
2948
2949         if (adev->pm.pcie_gen_mask == 0) {
2950                 ret = drm_pcie_get_speed_cap_mask(adev->ddev, &mask);
2951                 if (!ret) {
2952                         adev->pm.pcie_gen_mask = (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
2953                                                   CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
2954                                                   CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
2955
2956                         if (mask & DRM_PCIE_SPEED_25)
2957                                 adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1;
2958                         if (mask & DRM_PCIE_SPEED_50)
2959                                 adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2;
2960                         if (mask & DRM_PCIE_SPEED_80)
2961                                 adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3;
2962                 } else {
2963                         adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
2964                 }
2965         }
2966         if (adev->pm.pcie_mlw_mask == 0) {
2967                 ret = drm_pcie_get_max_link_width(adev->ddev, &mask);
2968                 if (!ret) {
2969                         switch (mask) {
2970                         case 32:
2971                                 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X32 |
2972                                                           CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
2973                                                           CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
2974                                                           CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
2975                                                           CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
2976                                                           CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
2977                                                           CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
2978                                 break;
2979                         case 16:
2980                                 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
2981                                                           CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
2982                                                           CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
2983                                                           CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
2984                                                           CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
2985                                                           CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
2986                                 break;
2987                         case 12:
2988                                 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
2989                                                           CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
2990                                                           CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
2991                                                           CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
2992                                                           CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
2993                                 break;
2994                         case 8:
2995                                 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
2996                                                           CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
2997                                                           CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
2998                                                           CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
2999                                 break;
3000                         case 4:
3001                                 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
3002                                                           CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
3003                                                           CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
3004                                 break;
3005                         case 2:
3006                                 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
3007                                                           CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
3008                                 break;
3009                         case 1:
3010                                 adev->pm.pcie_mlw_mask = CAIL_PCIE_LINK_WIDTH_SUPPORT_X1;
3011                                 break;
3012                         default:
3013                                 break;
3014                         }
3015                 } else {
3016                         adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
3017                 }
3018         }
3019 }
3020
3021 /*
3022  * Debugfs
3023  */
3024 int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
3025                              const struct drm_info_list *files,
3026                              unsigned nfiles)
3027 {
3028         unsigned i;
3029
3030         for (i = 0; i < adev->debugfs_count; i++) {
3031                 if (adev->debugfs[i].files == files) {
3032                         /* Already registered */
3033                         return 0;
3034                 }
3035         }
3036
3037         i = adev->debugfs_count + 1;
3038         if (i > AMDGPU_DEBUGFS_MAX_COMPONENTS) {
3039                 DRM_ERROR("Reached maximum number of debugfs components.\n");
3040                 DRM_ERROR("Report so we increase "
3041                           "AMDGPU_DEBUGFS_MAX_COMPONENTS.\n");
3042                 return -EINVAL;
3043         }
3044         adev->debugfs[adev->debugfs_count].files = files;
3045         adev->debugfs[adev->debugfs_count].num_files = nfiles;
3046         adev->debugfs_count = i;
3047 #if defined(CONFIG_DEBUG_FS)
3048         drm_debugfs_create_files(files, nfiles,
3049                                  adev->ddev->primary->debugfs_root,
3050                                  adev->ddev->primary);
3051 #endif
3052         return 0;
3053 }
3054
3055 #if defined(CONFIG_DEBUG_FS)
3056
3057 static ssize_t amdgpu_debugfs_regs_read(struct file *f, char __user *buf,
3058                                         size_t size, loff_t *pos)
3059 {
3060         struct amdgpu_device *adev = file_inode(f)->i_private;
3061         ssize_t result = 0;
3062         int r;
3063         bool pm_pg_lock, use_bank;
3064         unsigned instance_bank, sh_bank, se_bank;
3065
3066         if (size & 0x3 || *pos & 0x3)
3067                 return -EINVAL;
3068
3069         /* are we reading registers for which a PG lock is necessary? */
3070         pm_pg_lock = (*pos >> 23) & 1;
3071
3072         if (*pos & (1ULL << 62)) {
3073                 se_bank = (*pos >> 24) & 0x3FF;
3074                 sh_bank = (*pos >> 34) & 0x3FF;
3075                 instance_bank = (*pos >> 44) & 0x3FF;
3076
3077                 if (se_bank == 0x3FF)
3078                         se_bank = 0xFFFFFFFF;
3079                 if (sh_bank == 0x3FF)
3080                         sh_bank = 0xFFFFFFFF;
3081                 if (instance_bank == 0x3FF)
3082                         instance_bank = 0xFFFFFFFF;
3083                 use_bank = 1;
3084         } else {
3085                 use_bank = 0;
3086         }
3087
3088         *pos &= (1UL << 22) - 1;
3089
3090         if (use_bank) {
3091                 if ((sh_bank != 0xFFFFFFFF && sh_bank >= adev->gfx.config.max_sh_per_se) ||
3092                     (se_bank != 0xFFFFFFFF && se_bank >= adev->gfx.config.max_shader_engines))
3093                         return -EINVAL;
3094                 mutex_lock(&adev->grbm_idx_mutex);
3095                 amdgpu_gfx_select_se_sh(adev, se_bank,
3096                                         sh_bank, instance_bank);
3097         }
3098
3099         if (pm_pg_lock)
3100                 mutex_lock(&adev->pm.mutex);
3101
3102         while (size) {
3103                 uint32_t value;
3104
3105                 if (*pos > adev->rmmio_size)
3106                         goto end;
3107
3108                 value = RREG32(*pos >> 2);
3109                 r = put_user(value, (uint32_t *)buf);
3110                 if (r) {
3111                         result = r;
3112                         goto end;
3113                 }
3114
3115                 result += 4;
3116                 buf += 4;
3117                 *pos += 4;
3118                 size -= 4;
3119         }
3120
3121 end:
3122         if (use_bank) {
3123                 amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
3124                 mutex_unlock(&adev->grbm_idx_mutex);
3125         }
3126
3127         if (pm_pg_lock)
3128                 mutex_unlock(&adev->pm.mutex);
3129
3130         return result;
3131 }
3132
3133 static ssize_t amdgpu_debugfs_regs_write(struct file *f, const char __user *buf,
3134                                          size_t size, loff_t *pos)
3135 {
3136         struct amdgpu_device *adev = file_inode(f)->i_private;
3137         ssize_t result = 0;
3138         int r;
3139         bool pm_pg_lock, use_bank;
3140         unsigned instance_bank, sh_bank, se_bank;
3141
3142         if (size & 0x3 || *pos & 0x3)
3143                 return -EINVAL;
3144
3145         /* are we reading registers for which a PG lock is necessary? */
3146         pm_pg_lock = (*pos >> 23) & 1;
3147
3148         if (*pos & (1ULL << 62)) {
3149                 se_bank = (*pos >> 24) & 0x3FF;
3150                 sh_bank = (*pos >> 34) & 0x3FF;
3151                 instance_bank = (*pos >> 44) & 0x3FF;
3152
3153                 if (se_bank == 0x3FF)
3154                         se_bank = 0xFFFFFFFF;
3155                 if (sh_bank == 0x3FF)
3156                         sh_bank = 0xFFFFFFFF;
3157                 if (instance_bank == 0x3FF)
3158                         instance_bank = 0xFFFFFFFF;
3159                 use_bank = 1;
3160         } else {
3161                 use_bank = 0;
3162         }
3163
3164         *pos &= (1UL << 22) - 1;
3165
3166         if (use_bank) {
3167                 if ((sh_bank != 0xFFFFFFFF && sh_bank >= adev->gfx.config.max_sh_per_se) ||
3168                     (se_bank != 0xFFFFFFFF && se_bank >= adev->gfx.config.max_shader_engines))
3169                         return -EINVAL;
3170                 mutex_lock(&adev->grbm_idx_mutex);
3171                 amdgpu_gfx_select_se_sh(adev, se_bank,
3172                                         sh_bank, instance_bank);
3173         }
3174
3175         if (pm_pg_lock)
3176                 mutex_lock(&adev->pm.mutex);
3177
3178         while (size) {
3179                 uint32_t value;
3180
3181                 if (*pos > adev->rmmio_size)
3182                         return result;
3183
3184                 r = get_user(value, (uint32_t *)buf);
3185                 if (r)
3186                         return r;
3187
3188                 WREG32(*pos >> 2, value);
3189
3190                 result += 4;
3191                 buf += 4;
3192                 *pos += 4;
3193                 size -= 4;
3194         }
3195
3196         if (use_bank) {
3197                 amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
3198                 mutex_unlock(&adev->grbm_idx_mutex);
3199         }
3200
3201         if (pm_pg_lock)
3202                 mutex_unlock(&adev->pm.mutex);
3203
3204         return result;
3205 }
3206
3207 static ssize_t amdgpu_debugfs_regs_pcie_read(struct file *f, char __user *buf,
3208                                         size_t size, loff_t *pos)
3209 {
3210         struct amdgpu_device *adev = file_inode(f)->i_private;
3211         ssize_t result = 0;
3212         int r;
3213
3214         if (size & 0x3 || *pos & 0x3)
3215                 return -EINVAL;
3216
3217         while (size) {
3218                 uint32_t value;
3219
3220                 value = RREG32_PCIE(*pos >> 2);
3221                 r = put_user(value, (uint32_t *)buf);
3222                 if (r)
3223                         return r;
3224
3225                 result += 4;
3226                 buf += 4;
3227                 *pos += 4;
3228                 size -= 4;
3229         }
3230
3231         return result;
3232 }
3233
3234 static ssize_t amdgpu_debugfs_regs_pcie_write(struct file *f, const char __user *buf,
3235                                          size_t size, loff_t *pos)
3236 {
3237         struct amdgpu_device *adev = file_inode(f)->i_private;
3238         ssize_t result = 0;
3239         int r;
3240
3241         if (size & 0x3 || *pos & 0x3)
3242                 return -EINVAL;
3243
3244         while (size) {
3245                 uint32_t value;
3246
3247                 r = get_user(value, (uint32_t *)buf);
3248                 if (r)
3249                         return r;
3250
3251                 WREG32_PCIE(*pos >> 2, value);
3252
3253                 result += 4;
3254                 buf += 4;
3255                 *pos += 4;
3256                 size -= 4;
3257         }
3258
3259         return result;
3260 }
3261
3262 static ssize_t amdgpu_debugfs_regs_didt_read(struct file *f, char __user *buf,
3263                                         size_t size, loff_t *pos)
3264 {
3265         struct amdgpu_device *adev = file_inode(f)->i_private;
3266         ssize_t result = 0;
3267         int r;
3268
3269         if (size & 0x3 || *pos & 0x3)
3270                 return -EINVAL;
3271
3272         while (size) {
3273                 uint32_t value;
3274
3275                 value = RREG32_DIDT(*pos >> 2);
3276                 r = put_user(value, (uint32_t *)buf);
3277                 if (r)
3278                         return r;
3279
3280                 result += 4;
3281                 buf += 4;
3282                 *pos += 4;
3283                 size -= 4;
3284         }
3285
3286         return result;
3287 }
3288
3289 static ssize_t amdgpu_debugfs_regs_didt_write(struct file *f, const char __user *buf,
3290                                          size_t size, loff_t *pos)
3291 {
3292         struct amdgpu_device *adev = file_inode(f)->i_private;
3293         ssize_t result = 0;
3294         int r;
3295
3296         if (size & 0x3 || *pos & 0x3)
3297                 return -EINVAL;
3298
3299         while (size) {
3300                 uint32_t value;
3301
3302                 r = get_user(value, (uint32_t *)buf);
3303                 if (r)
3304                         return r;
3305
3306                 WREG32_DIDT(*pos >> 2, value);
3307
3308                 result += 4;
3309                 buf += 4;
3310                 *pos += 4;
3311                 size -= 4;
3312         }
3313
3314         return result;
3315 }
3316
3317 static ssize_t amdgpu_debugfs_regs_smc_read(struct file *f, char __user *buf,
3318                                         size_t size, loff_t *pos)
3319 {
3320         struct amdgpu_device *adev = file_inode(f)->i_private;
3321         ssize_t result = 0;
3322         int r;
3323
3324         if (size & 0x3 || *pos & 0x3)
3325                 return -EINVAL;
3326
3327         while (size) {
3328                 uint32_t value;
3329
3330                 value = RREG32_SMC(*pos);
3331                 r = put_user(value, (uint32_t *)buf);
3332                 if (r)
3333                         return r;
3334
3335                 result += 4;
3336                 buf += 4;
3337                 *pos += 4;
3338                 size -= 4;
3339         }
3340
3341         return result;
3342 }
3343
3344 static ssize_t amdgpu_debugfs_regs_smc_write(struct file *f, const char __user *buf,
3345                                          size_t size, loff_t *pos)
3346 {
3347         struct amdgpu_device *adev = file_inode(f)->i_private;
3348         ssize_t result = 0;
3349         int r;
3350
3351         if (size & 0x3 || *pos & 0x3)
3352                 return -EINVAL;
3353
3354         while (size) {
3355                 uint32_t value;
3356
3357                 r = get_user(value, (uint32_t *)buf);
3358                 if (r)
3359                         return r;
3360
3361                 WREG32_SMC(*pos, value);
3362
3363                 result += 4;
3364                 buf += 4;
3365                 *pos += 4;
3366                 size -= 4;
3367         }
3368
3369         return result;
3370 }
3371
3372 static ssize_t amdgpu_debugfs_gca_config_read(struct file *f, char __user *buf,
3373                                         size_t size, loff_t *pos)
3374 {
3375         struct amdgpu_device *adev = file_inode(f)->i_private;
3376         ssize_t result = 0;
3377         int r;
3378         uint32_t *config, no_regs = 0;
3379
3380         if (size & 0x3 || *pos & 0x3)
3381                 return -EINVAL;
3382
3383         config = kmalloc_array(256, sizeof(*config), GFP_KERNEL);
3384         if (!config)
3385                 return -ENOMEM;
3386
3387         /* version, increment each time something is added */
3388         config[no_regs++] = 3;
3389         config[no_regs++] = adev->gfx.config.max_shader_engines;
3390         config[no_regs++] = adev->gfx.config.max_tile_pipes;
3391         config[no_regs++] = adev->gfx.config.max_cu_per_sh;
3392         config[no_regs++] = adev->gfx.config.max_sh_per_se;
3393         config[no_regs++] = adev->gfx.config.max_backends_per_se;
3394         config[no_regs++] = adev->gfx.config.max_texture_channel_caches;
3395         config[no_regs++] = adev->gfx.config.max_gprs;
3396         config[no_regs++] = adev->gfx.config.max_gs_threads;
3397         config[no_regs++] = adev->gfx.config.max_hw_contexts;
3398         config[no_regs++] = adev->gfx.config.sc_prim_fifo_size_frontend;
3399         config[no_regs++] = adev->gfx.config.sc_prim_fifo_size_backend;
3400         config[no_regs++] = adev->gfx.config.sc_hiz_tile_fifo_size;
3401         config[no_regs++] = adev->gfx.config.sc_earlyz_tile_fifo_size;
3402         config[no_regs++] = adev->gfx.config.num_tile_pipes;
3403         config[no_regs++] = adev->gfx.config.backend_enable_mask;
3404         config[no_regs++] = adev->gfx.config.mem_max_burst_length_bytes;
3405         config[no_regs++] = adev->gfx.config.mem_row_size_in_kb;
3406         config[no_regs++] = adev->gfx.config.shader_engine_tile_size;
3407         config[no_regs++] = adev->gfx.config.num_gpus;
3408         config[no_regs++] = adev->gfx.config.multi_gpu_tile_size;
3409         config[no_regs++] = adev->gfx.config.mc_arb_ramcfg;
3410         config[no_regs++] = adev->gfx.config.gb_addr_config;
3411         config[no_regs++] = adev->gfx.config.num_rbs;
3412
3413         /* rev==1 */
3414         config[no_regs++] = adev->rev_id;
3415         config[no_regs++] = adev->pg_flags;
3416         config[no_regs++] = adev->cg_flags;
3417
3418         /* rev==2 */
3419         config[no_regs++] = adev->family;
3420         config[no_regs++] = adev->external_rev_id;
3421
3422         /* rev==3 */
3423         config[no_regs++] = adev->pdev->device;
3424         config[no_regs++] = adev->pdev->revision;
3425         config[no_regs++] = adev->pdev->subsystem_device;
3426         config[no_regs++] = adev->pdev->subsystem_vendor;
3427
3428         while (size && (*pos < no_regs * 4)) {
3429                 uint32_t value;
3430
3431                 value = config[*pos >> 2];
3432                 r = put_user(value, (uint32_t *)buf);
3433                 if (r) {
3434                         kfree(config);
3435                         return r;
3436                 }
3437
3438                 result += 4;
3439                 buf += 4;
3440                 *pos += 4;
3441                 size -= 4;
3442         }
3443
3444         kfree(config);
3445         return result;
3446 }
3447
3448 static ssize_t amdgpu_debugfs_sensor_read(struct file *f, char __user *buf,
3449                                         size_t size, loff_t *pos)
3450 {
3451         struct amdgpu_device *adev = file_inode(f)->i_private;
3452         int idx, x, outsize, r, valuesize;
3453         uint32_t values[16];
3454
3455         if (size & 3 || *pos & 0x3)
3456                 return -EINVAL;
3457
3458         if (amdgpu_dpm == 0)
3459                 return -EINVAL;
3460
3461         /* convert offset to sensor number */
3462         idx = *pos >> 2;
3463
3464         valuesize = sizeof(values);
3465         if (adev->powerplay.pp_funcs && adev->powerplay.pp_funcs->read_sensor)
3466                 r = adev->powerplay.pp_funcs->read_sensor(adev->powerplay.pp_handle, idx, &values[0], &valuesize);
3467         else if (adev->pm.funcs && adev->pm.funcs->read_sensor)
3468                 r = adev->pm.funcs->read_sensor(adev, idx, &values[0],
3469                                                 &valuesize);
3470         else
3471                 return -EINVAL;
3472
3473         if (size > valuesize)
3474                 return -EINVAL;
3475
3476         outsize = 0;
3477         x = 0;
3478         if (!r) {
3479                 while (size) {
3480                         r = put_user(values[x++], (int32_t *)buf);
3481                         buf += 4;
3482                         size -= 4;
3483                         outsize += 4;
3484                 }
3485         }
3486
3487         return !r ? outsize : r;
3488 }
3489
3490 static ssize_t amdgpu_debugfs_wave_read(struct file *f, char __user *buf,
3491                                         size_t size, loff_t *pos)
3492 {
3493         struct amdgpu_device *adev = f->f_inode->i_private;
3494         int r, x;
3495         ssize_t result=0;
3496         uint32_t offset, se, sh, cu, wave, simd, data[32];
3497
3498         if (size & 3 || *pos & 3)
3499                 return -EINVAL;
3500
3501         /* decode offset */
3502         offset = (*pos & 0x7F);
3503         se = ((*pos >> 7) & 0xFF);
3504         sh = ((*pos >> 15) & 0xFF);
3505         cu = ((*pos >> 23) & 0xFF);
3506         wave = ((*pos >> 31) & 0xFF);
3507         simd = ((*pos >> 37) & 0xFF);
3508
3509         /* switch to the specific se/sh/cu */
3510         mutex_lock(&adev->grbm_idx_mutex);
3511         amdgpu_gfx_select_se_sh(adev, se, sh, cu);
3512
3513         x = 0;
3514         if (adev->gfx.funcs->read_wave_data)
3515                 adev->gfx.funcs->read_wave_data(adev, simd, wave, data, &x);
3516
3517         amdgpu_gfx_select_se_sh(adev, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF);
3518         mutex_unlock(&adev->grbm_idx_mutex);
3519
3520         if (!x)
3521                 return -EINVAL;
3522
3523         while (size && (offset < x * 4)) {
3524                 uint32_t value;
3525
3526                 value = data[offset >> 2];
3527                 r = put_user(value, (uint32_t *)buf);
3528                 if (r)
3529                         return r;
3530
3531                 result += 4;
3532                 buf += 4;
3533                 offset += 4;
3534                 size -= 4;
3535         }
3536
3537         return result;
3538 }
3539
3540 static ssize_t amdgpu_debugfs_gpr_read(struct file *f, char __user *buf,
3541                                         size_t size, loff_t *pos)
3542 {
3543         struct amdgpu_device *adev = f->f_inode->i_private;
3544         int r;
3545         ssize_t result = 0;
3546         uint32_t offset, se, sh, cu, wave, simd, thread, bank, *data;
3547
3548         if (size & 3 || *pos & 3)
3549                 return -EINVAL;
3550
3551         /* decode offset */
3552         offset = (*pos & 0xFFF);       /* in dwords */
3553         se = ((*pos >> 12) & 0xFF);
3554         sh = ((*pos >> 20) & 0xFF);
3555         cu = ((*pos >> 28) & 0xFF);
3556         wave = ((*pos >> 36) & 0xFF);
3557         simd = ((*pos >> 44) & 0xFF);
3558         thread = ((*pos >> 52) & 0xFF);
3559         bank = ((*pos >> 60) & 1);
3560
3561         data = kmalloc_array(1024, sizeof(*data), GFP_KERNEL);
3562         if (!data)
3563                 return -ENOMEM;
3564
3565         /* switch to the specific se/sh/cu */
3566         mutex_lock(&adev->grbm_idx_mutex);
3567         amdgpu_gfx_select_se_sh(adev, se, sh, cu);
3568
3569         if (bank == 0) {
3570                 if (adev->gfx.funcs->read_wave_vgprs)
3571                         adev->gfx.funcs->read_wave_vgprs(adev, simd, wave, thread, offset, size>>2, data);
3572         } else {
3573                 if (adev->gfx.funcs->read_wave_sgprs)
3574                         adev->gfx.funcs->read_wave_sgprs(adev, simd, wave, offset, size>>2, data);
3575         }
3576
3577         amdgpu_gfx_select_se_sh(adev, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF);
3578         mutex_unlock(&adev->grbm_idx_mutex);
3579
3580         while (size) {
3581                 uint32_t value;
3582
3583                 value = data[offset++];
3584                 r = put_user(value, (uint32_t *)buf);
3585                 if (r) {
3586                         result = r;
3587                         goto err;
3588                 }
3589
3590                 result += 4;
3591                 buf += 4;
3592                 size -= 4;
3593         }
3594
3595 err:
3596         kfree(data);
3597         return result;
3598 }
3599
3600 static const struct file_operations amdgpu_debugfs_regs_fops = {
3601         .owner = THIS_MODULE,
3602         .read = amdgpu_debugfs_regs_read,
3603         .write = amdgpu_debugfs_regs_write,
3604         .llseek = default_llseek
3605 };
3606 static const struct file_operations amdgpu_debugfs_regs_didt_fops = {
3607         .owner = THIS_MODULE,
3608         .read = amdgpu_debugfs_regs_didt_read,
3609         .write = amdgpu_debugfs_regs_didt_write,
3610         .llseek = default_llseek
3611 };
3612 static const struct file_operations amdgpu_debugfs_regs_pcie_fops = {
3613         .owner = THIS_MODULE,
3614         .read = amdgpu_debugfs_regs_pcie_read,
3615         .write = amdgpu_debugfs_regs_pcie_write,
3616         .llseek = default_llseek
3617 };
3618 static const struct file_operations amdgpu_debugfs_regs_smc_fops = {
3619         .owner = THIS_MODULE,
3620         .read = amdgpu_debugfs_regs_smc_read,
3621         .write = amdgpu_debugfs_regs_smc_write,
3622         .llseek = default_llseek
3623 };
3624
3625 static const struct file_operations amdgpu_debugfs_gca_config_fops = {
3626         .owner = THIS_MODULE,
3627         .read = amdgpu_debugfs_gca_config_read,
3628         .llseek = default_llseek
3629 };
3630
3631 static const struct file_operations amdgpu_debugfs_sensors_fops = {
3632         .owner = THIS_MODULE,
3633         .read = amdgpu_debugfs_sensor_read,
3634         .llseek = default_llseek
3635 };
3636
3637 static const struct file_operations amdgpu_debugfs_wave_fops = {
3638         .owner = THIS_MODULE,
3639         .read = amdgpu_debugfs_wave_read,
3640         .llseek = default_llseek
3641 };
3642 static const struct file_operations amdgpu_debugfs_gpr_fops = {
3643         .owner = THIS_MODULE,
3644         .read = amdgpu_debugfs_gpr_read,
3645         .llseek = default_llseek
3646 };
3647
3648 static const struct file_operations *debugfs_regs[] = {
3649         &amdgpu_debugfs_regs_fops,
3650         &amdgpu_debugfs_regs_didt_fops,
3651         &amdgpu_debugfs_regs_pcie_fops,
3652         &amdgpu_debugfs_regs_smc_fops,
3653         &amdgpu_debugfs_gca_config_fops,
3654         &amdgpu_debugfs_sensors_fops,
3655         &amdgpu_debugfs_wave_fops,
3656         &amdgpu_debugfs_gpr_fops,
3657 };
3658
3659 static const char *debugfs_regs_names[] = {
3660         "amdgpu_regs",
3661         "amdgpu_regs_didt",
3662         "amdgpu_regs_pcie",
3663         "amdgpu_regs_smc",
3664         "amdgpu_gca_config",
3665         "amdgpu_sensors",
3666         "amdgpu_wave",
3667         "amdgpu_gpr",
3668 };
3669
3670 static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
3671 {
3672         struct drm_minor *minor = adev->ddev->primary;
3673         struct dentry *ent, *root = minor->debugfs_root;
3674         unsigned i, j;
3675
3676         for (i = 0; i < ARRAY_SIZE(debugfs_regs); i++) {
3677                 ent = debugfs_create_file(debugfs_regs_names[i],
3678                                           S_IFREG | S_IRUGO, root,
3679                                           adev, debugfs_regs[i]);
3680                 if (IS_ERR(ent)) {
3681                         for (j = 0; j < i; j++) {
3682                                 debugfs_remove(adev->debugfs_regs[i]);
3683                                 adev->debugfs_regs[i] = NULL;
3684                         }
3685                         return PTR_ERR(ent);
3686                 }
3687
3688                 if (!i)
3689                         i_size_write(ent->d_inode, adev->rmmio_size);
3690                 adev->debugfs_regs[i] = ent;
3691         }
3692
3693         return 0;
3694 }
3695
3696 static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev)
3697 {
3698         unsigned i;
3699
3700         for (i = 0; i < ARRAY_SIZE(debugfs_regs); i++) {
3701                 if (adev->debugfs_regs[i]) {
3702                         debugfs_remove(adev->debugfs_regs[i]);
3703                         adev->debugfs_regs[i] = NULL;
3704                 }
3705         }
3706 }
3707
3708 static int amdgpu_debugfs_test_ib(struct seq_file *m, void *data)
3709 {
3710         struct drm_info_node *node = (struct drm_info_node *) m->private;
3711         struct drm_device *dev = node->minor->dev;
3712         struct amdgpu_device *adev = dev->dev_private;
3713         int r = 0, i;
3714
3715         /* hold on the scheduler */
3716         for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
3717                 struct amdgpu_ring *ring = adev->rings[i];
3718
3719                 if (!ring || !ring->sched.thread)
3720                         continue;
3721                 kthread_park(ring->sched.thread);
3722         }
3723
3724         seq_printf(m, "run ib test:\n");
3725         r = amdgpu_ib_ring_tests(adev);
3726         if (r)
3727                 seq_printf(m, "ib ring tests failed (%d).\n", r);
3728         else
3729                 seq_printf(m, "ib ring tests passed.\n");
3730
3731         /* go on the scheduler */
3732         for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
3733                 struct amdgpu_ring *ring = adev->rings[i];
3734
3735                 if (!ring || !ring->sched.thread)
3736                         continue;
3737                 kthread_unpark(ring->sched.thread);
3738         }
3739
3740         return 0;
3741 }
3742
3743 static const struct drm_info_list amdgpu_debugfs_test_ib_ring_list[] = {
3744         {"amdgpu_test_ib", &amdgpu_debugfs_test_ib}
3745 };
3746
3747 static int amdgpu_debugfs_test_ib_ring_init(struct amdgpu_device *adev)
3748 {
3749         return amdgpu_debugfs_add_files(adev,
3750                                         amdgpu_debugfs_test_ib_ring_list, 1);
3751 }
3752
3753 int amdgpu_debugfs_init(struct drm_minor *minor)
3754 {
3755         return 0;
3756 }
3757 #else
3758 static int amdgpu_debugfs_test_ib_ring_init(struct amdgpu_device *adev)
3759 {
3760         return 0;
3761 }
3762 static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
3763 {
3764         return 0;
3765 }
3766 static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev) { }
3767 #endif