1 // SPDX-License-Identifier: GPL-2.0-only OR MIT
3 * DT Overlay for MAIN CPSW2G using GESI Expansion Board with J7 common processor board.
5 * GESI Board Product Link: https://www.ti.com/tool/J7EXPCXEVM
7 * Copyright (C) 2023-2024 Texas Instruments Incorporated - https://www.ti.com/
13 #include <dt-bindings/gpio/gpio.h>
14 #include <dt-bindings/net/ti-dp83867.h>
16 #include "k3-pinctrl.h"
20 ethernet1 = "/bus@100000/ethernet@c200000/ethernet-ports/port@1";
25 main_cpsw_mdio_default_pins: main-cpsw-mdio-default-pins {
26 pinctrl-single,pins = <
27 J721S2_IOPAD(0x0c0, PIN_OUTPUT, 6) /* (T28) MCASP1_AXR0.MDIO0_MDC */
28 J721S2_IOPAD(0x0bc, PIN_INPUT, 6) /* (V28) MCASP1_AFSX.MDIO0_MDIO */
32 rgmii1_default_pins: rgmii1-default-pins {
33 pinctrl-single,pins = <
34 J721S2_IOPAD(0x0b8, PIN_INPUT, 6) /* (AA24) MCASP1_ACLKX.RGMII1_RD0 */
35 J721S2_IOPAD(0x0a0, PIN_INPUT, 6) /* (AB25) MCASP0_AXR12.RGMII1_RD1 */
36 J721S2_IOPAD(0x0a4, PIN_INPUT, 6) /* (T23) MCASP0_AXR13.RGMII1_RD2 */
37 J721S2_IOPAD(0x0a8, PIN_INPUT, 6) /* (U24) MCASP0_AXR14.RGMII1_RD3 */
38 J721S2_IOPAD(0x0b0, PIN_INPUT, 6) /* (AD26) MCASP1_AXR3.RGMII1_RXC */
39 J721S2_IOPAD(0x0ac, PIN_INPUT, 6) /* (AC25) MCASP0_AXR15.RGMII1_RX_CTL */
40 J721S2_IOPAD(0x08c, PIN_OUTPUT, 6) /* (T25) MCASP0_AXR7.RGMII1_TD0 */
41 J721S2_IOPAD(0x090, PIN_OUTPUT, 6) /* (W24) MCASP0_AXR8.RGMII1_TD1 */
42 J721S2_IOPAD(0x094, PIN_OUTPUT, 6) /* (AA25) MCASP0_AXR9.RGMII1_TD2 */
43 J721S2_IOPAD(0x098, PIN_OUTPUT, 6) /* (V25) MCASP0_AXR10.RGMII1_TD3 */
44 J721S2_IOPAD(0x0b4, PIN_OUTPUT, 6) /* (U25) MCASP1_AXR4.RGMII1_TXC */
45 J721S2_IOPAD(0x09c, PIN_OUTPUT, 6) /* (T24) MCASP0_AXR11.RGMII1_TX_CTL */
54 gpios = <13 GPIO_ACTIVE_HIGH>;
56 line-name = "EXP_MUX2";
62 pinctrl-names = "default";
63 pinctrl-0 = <&rgmii1_default_pins>;
68 pinctrl-names = "default";
69 pinctrl-0 = <&main_cpsw_mdio_default_pins>;
73 main_cpsw_phy0: ethernet-phy@0 {
75 ti,rx-internal-delay = <DP83867_RGMIIDCTL_2_00_NS>;
76 ti,fifo-depth = <DP83867_PHYCR_FIFO_DEPTH_4_B_NIB>;
77 ti,min-output-impedance;
83 phy-mode = "rgmii-rxid";
84 phy-handle = <&main_cpsw_phy0>;