1 // SPDX-License-Identifier: GPL-2.0
3 * Core of Xen paravirt_ops implementation.
5 * This file contains the xen_paravirt_ops structure itself, and the
7 * - privileged instructions
12 * Jeremy Fitzhardinge <jeremy@xensource.com>, XenSource Inc, 2007
15 #include <linux/cpu.h>
16 #include <linux/kernel.h>
17 #include <linux/init.h>
18 #include <linux/smp.h>
19 #include <linux/preempt.h>
20 #include <linux/hardirq.h>
21 #include <linux/percpu.h>
22 #include <linux/delay.h>
23 #include <linux/start_kernel.h>
24 #include <linux/sched.h>
25 #include <linux/kprobes.h>
26 #include <linux/memblock.h>
27 #include <linux/export.h>
29 #include <linux/page-flags.h>
30 #include <linux/pci.h>
31 #include <linux/gfp.h>
32 #include <linux/edd.h>
33 #include <linux/reboot.h>
34 #include <linux/virtio_anchor.h>
37 #include <xen/events.h>
38 #include <xen/interface/xen.h>
39 #include <xen/interface/version.h>
40 #include <xen/interface/physdev.h>
41 #include <xen/interface/vcpu.h>
42 #include <xen/interface/memory.h>
43 #include <xen/interface/nmi.h>
44 #include <xen/interface/xen-mca.h>
45 #include <xen/features.h>
47 #include <xen/hvc-console.h>
50 #include <asm/paravirt.h>
53 #include <asm/xen/pci.h>
54 #include <asm/xen/hypercall.h>
55 #include <asm/xen/hypervisor.h>
56 #include <asm/xen/cpuid.h>
57 #include <asm/fixmap.h>
58 #include <asm/processor.h>
59 #include <asm/proto.h>
60 #include <asm/msr-index.h>
61 #include <asm/traps.h>
62 #include <asm/setup.h>
64 #include <asm/pgalloc.h>
65 #include <asm/tlbflush.h>
66 #include <asm/reboot.h>
67 #include <asm/stackprotector.h>
68 #include <asm/hypervisor.h>
69 #include <asm/mach_traps.h>
70 #include <asm/mwait.h>
71 #include <asm/pci_x86.h>
73 #ifdef CONFIG_X86_IOPL_IOPERM
74 #include <asm/io_bitmap.h>
78 #include <linux/acpi.h>
80 #include <acpi/pdc_intel.h>
81 #include <acpi/processor.h>
82 #include <xen/interface/platform.h>
88 #include "multicalls.h"
91 #include "../kernel/cpu/cpu.h" /* get_cpu_cap() */
93 void *xen_initial_gdt;
95 static int xen_cpu_up_prepare_pv(unsigned int cpu);
96 static int xen_cpu_dead_pv(unsigned int cpu);
99 struct desc_struct desc[3];
103 * Updating the 3 TLS descriptors in the GDT on every task switch is
104 * surprisingly expensive so we avoid updating them if they haven't
105 * changed. Since Xen writes different descriptors than the one
106 * passed in the update_descriptor hypercall we keep shadow copies to
109 static DEFINE_PER_CPU(struct tls_descs, shadow_tls_desc);
111 static void __init xen_pv_init_platform(void)
113 /* PV guests can't operate virtio devices without grants. */
114 if (IS_ENABLED(CONFIG_XEN_VIRTIO))
115 virtio_set_mem_acc_cb(virtio_require_restricted_mem_acc);
117 populate_extra_pte(fix_to_virt(FIX_PARAVIRT_BOOTMAP));
119 set_fixmap(FIX_PARAVIRT_BOOTMAP, xen_start_info->shared_info);
120 HYPERVISOR_shared_info = (void *)fix_to_virt(FIX_PARAVIRT_BOOTMAP);
122 /* xen clock uses per-cpu vcpu_info, need to init it for boot cpu */
123 xen_vcpu_info_reset(0);
125 /* pvclock is in shared info area */
129 static void __init xen_pv_guest_late_init(void)
132 /* Setup shared vcpu info for non-smp configurations */
133 xen_setup_vcpu_info_placement();
137 static __read_mostly unsigned int cpuid_leaf5_ecx_val;
138 static __read_mostly unsigned int cpuid_leaf5_edx_val;
140 static void xen_cpuid(unsigned int *ax, unsigned int *bx,
141 unsigned int *cx, unsigned int *dx)
143 unsigned maskebx = ~0;
146 * Mask out inconvenient features, to try and disable as many
147 * unsupported kernel subsystems as possible.
150 case CPUID_MWAIT_LEAF:
151 /* Synthesize the values.. */
154 *cx = cpuid_leaf5_ecx_val;
155 *dx = cpuid_leaf5_edx_val;
159 /* Suppress extended topology stuff */
164 asm(XEN_EMULATE_PREFIX "cpuid"
169 : "0" (*ax), "2" (*cx));
174 static bool __init xen_check_mwait(void)
177 struct xen_platform_op op = {
178 .cmd = XENPF_set_processor_pminfo,
179 .u.set_pminfo.id = -1,
180 .u.set_pminfo.type = XEN_PM_PDC,
183 unsigned int ax, bx, cx, dx;
184 unsigned int mwait_mask;
186 /* We need to determine whether it is OK to expose the MWAIT
187 * capability to the kernel to harvest deeper than C3 states from ACPI
188 * _CST using the processor_harvest_xen.c module. For this to work, we
189 * need to gather the MWAIT_LEAF values (which the cstate.c code
190 * checks against). The hypervisor won't expose the MWAIT flag because
191 * it would break backwards compatibility; so we will find out directly
192 * from the hardware and hypercall.
194 if (!xen_initial_domain())
198 * When running under platform earlier than Xen4.2, do not expose
199 * mwait, to avoid the risk of loading native acpi pad driver
201 if (!xen_running_on_version_or_later(4, 2))
207 native_cpuid(&ax, &bx, &cx, &dx);
209 mwait_mask = (1 << (X86_FEATURE_EST % 32)) |
210 (1 << (X86_FEATURE_MWAIT % 32));
212 if ((cx & mwait_mask) != mwait_mask)
215 /* We need to emulate the MWAIT_LEAF and for that we need both
216 * ecx and edx. The hypercall provides only partial information.
219 ax = CPUID_MWAIT_LEAF;
224 native_cpuid(&ax, &bx, &cx, &dx);
226 /* Ask the Hypervisor whether to clear ACPI_PDC_C_C2C3_FFH. If so,
227 * don't expose MWAIT_LEAF and let ACPI pick the IOPORT version of C3.
229 buf[0] = ACPI_PDC_REVISION_ID;
231 buf[2] = (ACPI_PDC_C_CAPABILITY_SMP | ACPI_PDC_EST_CAPABILITY_SWSMP);
233 set_xen_guest_handle(op.u.set_pminfo.pdc, buf);
235 if ((HYPERVISOR_platform_op(&op) == 0) &&
236 (buf[2] & (ACPI_PDC_C_C1_FFH | ACPI_PDC_C_C2C3_FFH))) {
237 cpuid_leaf5_ecx_val = cx;
238 cpuid_leaf5_edx_val = dx;
246 static bool __init xen_check_xsave(void)
248 unsigned int cx, xsave_mask;
252 xsave_mask = (1 << (X86_FEATURE_XSAVE % 32)) |
253 (1 << (X86_FEATURE_OSXSAVE % 32));
255 /* Xen will set CR4.OSXSAVE if supported and not disabled by force */
256 return (cx & xsave_mask) == xsave_mask;
259 static void __init xen_init_capabilities(void)
261 setup_force_cpu_cap(X86_FEATURE_XENPV);
262 setup_clear_cpu_cap(X86_FEATURE_DCA);
263 setup_clear_cpu_cap(X86_FEATURE_APERFMPERF);
264 setup_clear_cpu_cap(X86_FEATURE_MTRR);
265 setup_clear_cpu_cap(X86_FEATURE_ACC);
266 setup_clear_cpu_cap(X86_FEATURE_X2APIC);
267 setup_clear_cpu_cap(X86_FEATURE_SME);
270 * Xen PV would need some work to support PCID: CR3 handling as well
271 * as xen_flush_tlb_others() would need updating.
273 setup_clear_cpu_cap(X86_FEATURE_PCID);
275 if (!xen_initial_domain())
276 setup_clear_cpu_cap(X86_FEATURE_ACPI);
278 if (xen_check_mwait())
279 setup_force_cpu_cap(X86_FEATURE_MWAIT);
281 setup_clear_cpu_cap(X86_FEATURE_MWAIT);
283 if (!xen_check_xsave()) {
284 setup_clear_cpu_cap(X86_FEATURE_XSAVE);
285 setup_clear_cpu_cap(X86_FEATURE_OSXSAVE);
289 static noinstr void xen_set_debugreg(int reg, unsigned long val)
291 HYPERVISOR_set_debugreg(reg, val);
294 static noinstr unsigned long xen_get_debugreg(int reg)
296 return HYPERVISOR_get_debugreg(reg);
299 static void xen_end_context_switch(struct task_struct *next)
302 paravirt_end_context_switch(next);
305 static unsigned long xen_store_tr(void)
311 * Set the page permissions for a particular virtual address. If the
312 * address is a vmalloc mapping (or other non-linear mapping), then
313 * find the linear mapping of the page and also set its protections to
316 static void set_aliased_prot(void *v, pgprot_t prot)
325 ptep = lookup_address((unsigned long)v, &level);
326 BUG_ON(ptep == NULL);
328 pfn = pte_pfn(*ptep);
329 pte = pfn_pte(pfn, prot);
332 * Careful: update_va_mapping() will fail if the virtual address
333 * we're poking isn't populated in the page tables. We don't
334 * need to worry about the direct map (that's always in the page
335 * tables), but we need to be careful about vmap space. In
336 * particular, the top level page table can lazily propagate
337 * entries between processes, so if we've switched mms since we
338 * vmapped the target in the first place, we might not have the
339 * top-level page table entry populated.
341 * We disable preemption because we want the same mm active when
342 * we probe the target and when we issue the hypercall. We'll
343 * have the same nominal mm, but if we're a kernel thread, lazy
344 * mm dropping could change our pgd.
346 * Out of an abundance of caution, this uses __get_user() to fault
347 * in the target address just in case there's some obscure case
348 * in which the target address isn't readable.
353 copy_from_kernel_nofault(&dummy, v, 1);
355 if (HYPERVISOR_update_va_mapping((unsigned long)v, pte, 0))
358 va = __va(PFN_PHYS(pfn));
360 if (va != v && HYPERVISOR_update_va_mapping((unsigned long)va, pte, 0))
366 static void xen_alloc_ldt(struct desc_struct *ldt, unsigned entries)
368 const unsigned entries_per_page = PAGE_SIZE / LDT_ENTRY_SIZE;
372 * We need to mark the all aliases of the LDT pages RO. We
373 * don't need to call vm_flush_aliases(), though, since that's
374 * only responsible for flushing aliases out the TLBs, not the
375 * page tables, and Xen will flush the TLB for us if needed.
377 * To avoid confusing future readers: none of this is necessary
378 * to load the LDT. The hypervisor only checks this when the
379 * LDT is faulted in due to subsequent descriptor access.
382 for (i = 0; i < entries; i += entries_per_page)
383 set_aliased_prot(ldt + i, PAGE_KERNEL_RO);
386 static void xen_free_ldt(struct desc_struct *ldt, unsigned entries)
388 const unsigned entries_per_page = PAGE_SIZE / LDT_ENTRY_SIZE;
391 for (i = 0; i < entries; i += entries_per_page)
392 set_aliased_prot(ldt + i, PAGE_KERNEL);
395 static void xen_set_ldt(const void *addr, unsigned entries)
397 struct mmuext_op *op;
398 struct multicall_space mcs = xen_mc_entry(sizeof(*op));
400 trace_xen_cpu_set_ldt(addr, entries);
403 op->cmd = MMUEXT_SET_LDT;
404 op->arg1.linear_addr = (unsigned long)addr;
405 op->arg2.nr_ents = entries;
407 MULTI_mmuext_op(mcs.mc, op, 1, NULL, DOMID_SELF);
409 xen_mc_issue(PARAVIRT_LAZY_CPU);
412 static void xen_load_gdt(const struct desc_ptr *dtr)
414 unsigned long va = dtr->address;
415 unsigned int size = dtr->size + 1;
416 unsigned long pfn, mfn;
421 /* @size should be at most GDT_SIZE which is smaller than PAGE_SIZE. */
422 BUG_ON(size > PAGE_SIZE);
423 BUG_ON(va & ~PAGE_MASK);
426 * The GDT is per-cpu and is in the percpu data area.
427 * That can be virtually mapped, so we need to do a
428 * page-walk to get the underlying MFN for the
429 * hypercall. The page can also be in the kernel's
430 * linear range, so we need to RO that mapping too.
432 ptep = lookup_address(va, &level);
433 BUG_ON(ptep == NULL);
435 pfn = pte_pfn(*ptep);
436 mfn = pfn_to_mfn(pfn);
437 virt = __va(PFN_PHYS(pfn));
439 make_lowmem_page_readonly((void *)va);
440 make_lowmem_page_readonly(virt);
442 if (HYPERVISOR_set_gdt(&mfn, size / sizeof(struct desc_struct)))
447 * load_gdt for early boot, when the gdt is only mapped once
449 static void __init xen_load_gdt_boot(const struct desc_ptr *dtr)
451 unsigned long va = dtr->address;
452 unsigned int size = dtr->size + 1;
453 unsigned long pfn, mfn;
456 /* @size should be at most GDT_SIZE which is smaller than PAGE_SIZE. */
457 BUG_ON(size > PAGE_SIZE);
458 BUG_ON(va & ~PAGE_MASK);
460 pfn = virt_to_pfn(va);
461 mfn = pfn_to_mfn(pfn);
463 pte = pfn_pte(pfn, PAGE_KERNEL_RO);
465 if (HYPERVISOR_update_va_mapping((unsigned long)va, pte, 0))
468 if (HYPERVISOR_set_gdt(&mfn, size / sizeof(struct desc_struct)))
472 static inline bool desc_equal(const struct desc_struct *d1,
473 const struct desc_struct *d2)
475 return !memcmp(d1, d2, sizeof(*d1));
478 static void load_TLS_descriptor(struct thread_struct *t,
479 unsigned int cpu, unsigned int i)
481 struct desc_struct *shadow = &per_cpu(shadow_tls_desc, cpu).desc[i];
482 struct desc_struct *gdt;
484 struct multicall_space mc;
486 if (desc_equal(shadow, &t->tls_array[i]))
489 *shadow = t->tls_array[i];
491 gdt = get_cpu_gdt_rw(cpu);
492 maddr = arbitrary_virt_to_machine(&gdt[GDT_ENTRY_TLS_MIN+i]);
493 mc = __xen_mc_entry(0);
495 MULTI_update_descriptor(mc.mc, maddr.maddr, t->tls_array[i]);
498 static void xen_load_tls(struct thread_struct *t, unsigned int cpu)
501 * In lazy mode we need to zero %fs, otherwise we may get an
502 * exception between the new %fs descriptor being loaded and
503 * %fs being effectively cleared at __switch_to().
505 if (paravirt_get_lazy_mode() == PARAVIRT_LAZY_CPU)
510 load_TLS_descriptor(t, cpu, 0);
511 load_TLS_descriptor(t, cpu, 1);
512 load_TLS_descriptor(t, cpu, 2);
514 xen_mc_issue(PARAVIRT_LAZY_CPU);
517 static void xen_load_gs_index(unsigned int idx)
519 if (HYPERVISOR_set_segment_base(SEGBASE_GS_USER_SEL, idx))
523 static void xen_write_ldt_entry(struct desc_struct *dt, int entrynum,
526 xmaddr_t mach_lp = arbitrary_virt_to_machine(&dt[entrynum]);
527 u64 entry = *(u64 *)ptr;
529 trace_xen_cpu_write_ldt_entry(dt, entrynum, entry);
534 if (HYPERVISOR_update_descriptor(mach_lp.maddr, entry))
540 void noist_exc_debug(struct pt_regs *regs);
542 DEFINE_IDTENTRY_RAW(xenpv_exc_nmi)
544 /* On Xen PV, NMI doesn't use IST. The C part is the same as native. */
548 DEFINE_IDTENTRY_RAW_ERRORCODE(xenpv_exc_double_fault)
550 /* On Xen PV, DF doesn't use IST. The C part is the same as native. */
551 exc_double_fault(regs, error_code);
554 DEFINE_IDTENTRY_RAW(xenpv_exc_debug)
557 * There's no IST on Xen PV, but we still need to dispatch
558 * to the correct handler.
561 noist_exc_debug(regs);
566 DEFINE_IDTENTRY_RAW(exc_xen_unknown_trap)
568 /* This should never happen and there is no way to handle it. */
569 instrumentation_begin();
570 pr_err("Unknown trap in Xen PV mode.");
572 instrumentation_end();
575 #ifdef CONFIG_X86_MCE
576 DEFINE_IDTENTRY_RAW(xenpv_exc_machine_check)
579 * There's no IST on Xen PV, but we still need to dispatch
580 * to the correct handler.
583 noist_exc_machine_check(regs);
585 exc_machine_check(regs);
589 struct trap_array_entry {
595 #define TRAP_ENTRY(func, ist_ok) { \
596 .orig = asm_##func, \
597 .xen = xen_asm_##func, \
600 #define TRAP_ENTRY_REDIR(func, ist_ok) { \
601 .orig = asm_##func, \
602 .xen = xen_asm_xenpv_##func, \
605 static struct trap_array_entry trap_array[] = {
606 TRAP_ENTRY_REDIR(exc_debug, true ),
607 TRAP_ENTRY_REDIR(exc_double_fault, true ),
608 #ifdef CONFIG_X86_MCE
609 TRAP_ENTRY_REDIR(exc_machine_check, true ),
611 TRAP_ENTRY_REDIR(exc_nmi, true ),
612 TRAP_ENTRY(exc_int3, false ),
613 TRAP_ENTRY(exc_overflow, false ),
614 #ifdef CONFIG_IA32_EMULATION
615 { entry_INT80_compat, xen_entry_INT80_compat, false },
617 TRAP_ENTRY(exc_page_fault, false ),
618 TRAP_ENTRY(exc_divide_error, false ),
619 TRAP_ENTRY(exc_bounds, false ),
620 TRAP_ENTRY(exc_invalid_op, false ),
621 TRAP_ENTRY(exc_device_not_available, false ),
622 TRAP_ENTRY(exc_coproc_segment_overrun, false ),
623 TRAP_ENTRY(exc_invalid_tss, false ),
624 TRAP_ENTRY(exc_segment_not_present, false ),
625 TRAP_ENTRY(exc_stack_segment, false ),
626 TRAP_ENTRY(exc_general_protection, false ),
627 TRAP_ENTRY(exc_spurious_interrupt_bug, false ),
628 TRAP_ENTRY(exc_coprocessor_error, false ),
629 TRAP_ENTRY(exc_alignment_check, false ),
630 TRAP_ENTRY(exc_simd_coprocessor_error, false ),
631 #ifdef CONFIG_X86_KERNEL_IBT
632 TRAP_ENTRY(exc_control_protection, false ),
636 static bool __ref get_trap_addr(void **addr, unsigned int ist)
639 bool ist_okay = false;
643 * Replace trap handler addresses by Xen specific ones.
644 * Check for known traps using IST and whitelist them.
645 * The debugger ones are the only ones we care about.
646 * Xen will handle faults like double_fault, so we should never see
647 * them. Warn if there's an unexpected IST-using fault handler.
649 for (nr = 0; nr < ARRAY_SIZE(trap_array); nr++) {
650 struct trap_array_entry *entry = trap_array + nr;
652 if (*addr == entry->orig) {
654 ist_okay = entry->ist_okay;
660 if (nr == ARRAY_SIZE(trap_array) &&
661 *addr >= (void *)early_idt_handler_array[0] &&
662 *addr < (void *)early_idt_handler_array[NUM_EXCEPTION_VECTORS]) {
663 nr = (*addr - (void *)early_idt_handler_array[0]) /
664 EARLY_IDT_HANDLER_SIZE;
665 *addr = (void *)xen_early_idt_handler_array[nr];
670 *addr = (void *)xen_asm_exc_xen_unknown_trap;
672 if (WARN_ON(found && ist != 0 && !ist_okay))
678 static int cvt_gate_to_trap(int vector, const gate_desc *val,
679 struct trap_info *info)
683 if (val->bits.type != GATE_TRAP && val->bits.type != GATE_INTERRUPT)
686 info->vector = vector;
688 addr = gate_offset(val);
689 if (!get_trap_addr((void **)&addr, val->bits.ist))
691 info->address = addr;
693 info->cs = gate_segment(val);
694 info->flags = val->bits.dpl;
695 /* interrupt gates clear IF */
696 if (val->bits.type == GATE_INTERRUPT)
697 info->flags |= 1 << 2;
702 /* Locations of each CPU's IDT */
703 static DEFINE_PER_CPU(struct desc_ptr, idt_desc);
705 /* Set an IDT entry. If the entry is part of the current IDT, then
707 static void xen_write_idt_entry(gate_desc *dt, int entrynum, const gate_desc *g)
709 unsigned long p = (unsigned long)&dt[entrynum];
710 unsigned long start, end;
712 trace_xen_cpu_write_idt_entry(dt, entrynum, g);
716 start = __this_cpu_read(idt_desc.address);
717 end = start + __this_cpu_read(idt_desc.size) + 1;
721 native_write_idt_entry(dt, entrynum, g);
723 if (p >= start && (p + 8) <= end) {
724 struct trap_info info[2];
728 if (cvt_gate_to_trap(entrynum, g, &info[0]))
729 if (HYPERVISOR_set_trap_table(info))
736 static unsigned xen_convert_trap_info(const struct desc_ptr *desc,
737 struct trap_info *traps, bool full)
739 unsigned in, out, count;
741 count = (desc->size+1) / sizeof(gate_desc);
744 for (in = out = 0; in < count; in++) {
745 gate_desc *entry = (gate_desc *)(desc->address) + in;
747 if (cvt_gate_to_trap(in, entry, &traps[out]) || full)
754 void xen_copy_trap_info(struct trap_info *traps)
756 const struct desc_ptr *desc = this_cpu_ptr(&idt_desc);
758 xen_convert_trap_info(desc, traps, true);
761 /* Load a new IDT into Xen. In principle this can be per-CPU, so we
762 hold a spinlock to protect the static traps[] array (static because
763 it avoids allocation, and saves stack space). */
764 static void xen_load_idt(const struct desc_ptr *desc)
766 static DEFINE_SPINLOCK(lock);
767 static struct trap_info traps[257];
768 static const struct trap_info zero = { };
771 trace_xen_cpu_load_idt(desc);
775 memcpy(this_cpu_ptr(&idt_desc), desc, sizeof(idt_desc));
777 out = xen_convert_trap_info(desc, traps, false);
781 if (HYPERVISOR_set_trap_table(traps))
787 /* Write a GDT descriptor entry. Ignore LDT descriptors, since
788 they're handled differently. */
789 static void xen_write_gdt_entry(struct desc_struct *dt, int entry,
790 const void *desc, int type)
792 trace_xen_cpu_write_gdt_entry(dt, entry, desc, type);
803 xmaddr_t maddr = arbitrary_virt_to_machine(&dt[entry]);
806 if (HYPERVISOR_update_descriptor(maddr.maddr, *(u64 *)desc))
816 * Version of write_gdt_entry for use at early boot-time needed to
817 * update an entry as simply as possible.
819 static void __init xen_write_gdt_entry_boot(struct desc_struct *dt, int entry,
820 const void *desc, int type)
822 trace_xen_cpu_write_gdt_entry(dt, entry, desc, type);
831 xmaddr_t maddr = virt_to_machine(&dt[entry]);
833 if (HYPERVISOR_update_descriptor(maddr.maddr, *(u64 *)desc))
834 dt[entry] = *(struct desc_struct *)desc;
840 static void xen_load_sp0(unsigned long sp0)
842 struct multicall_space mcs;
844 mcs = xen_mc_entry(0);
845 MULTI_stack_switch(mcs.mc, __KERNEL_DS, sp0);
846 xen_mc_issue(PARAVIRT_LAZY_CPU);
847 this_cpu_write(cpu_tss_rw.x86_tss.sp0, sp0);
850 #ifdef CONFIG_X86_IOPL_IOPERM
851 static void xen_invalidate_io_bitmap(void)
853 struct physdev_set_iobitmap iobitmap = {
858 native_tss_invalidate_io_bitmap();
859 HYPERVISOR_physdev_op(PHYSDEVOP_set_iobitmap, &iobitmap);
862 static void xen_update_io_bitmap(void)
864 struct physdev_set_iobitmap iobitmap;
865 struct tss_struct *tss = this_cpu_ptr(&cpu_tss_rw);
867 native_tss_update_io_bitmap();
869 iobitmap.bitmap = (uint8_t *)(&tss->x86_tss) +
870 tss->x86_tss.io_bitmap_base;
871 if (tss->x86_tss.io_bitmap_base == IO_BITMAP_OFFSET_INVALID)
872 iobitmap.nr_ports = 0;
874 iobitmap.nr_ports = IO_BITMAP_BITS;
876 HYPERVISOR_physdev_op(PHYSDEVOP_set_iobitmap, &iobitmap);
880 static void xen_io_delay(void)
884 static DEFINE_PER_CPU(unsigned long, xen_cr0_value);
886 static unsigned long xen_read_cr0(void)
888 unsigned long cr0 = this_cpu_read(xen_cr0_value);
890 if (unlikely(cr0 == 0)) {
891 cr0 = native_read_cr0();
892 this_cpu_write(xen_cr0_value, cr0);
898 static void xen_write_cr0(unsigned long cr0)
900 struct multicall_space mcs;
902 this_cpu_write(xen_cr0_value, cr0);
904 /* Only pay attention to cr0.TS; everything else is
906 mcs = xen_mc_entry(0);
908 MULTI_fpu_taskswitch(mcs.mc, (cr0 & X86_CR0_TS) != 0);
910 xen_mc_issue(PARAVIRT_LAZY_CPU);
913 static void xen_write_cr4(unsigned long cr4)
915 cr4 &= ~(X86_CR4_PGE | X86_CR4_PSE | X86_CR4_PCE);
917 native_write_cr4(cr4);
920 static u64 xen_read_msr_safe(unsigned int msr, int *err)
924 if (pmu_msr_read(msr, &val, err))
927 val = native_read_msr_safe(msr, err);
929 case MSR_IA32_APICBASE:
930 val &= ~X2APIC_ENABLE;
936 static int xen_write_msr_safe(unsigned int msr, unsigned low, unsigned high)
945 case MSR_FS_BASE: which = SEGBASE_FS; goto set;
946 case MSR_KERNEL_GS_BASE: which = SEGBASE_GS_USER; goto set;
947 case MSR_GS_BASE: which = SEGBASE_GS_KERNEL; goto set;
950 base = ((u64)high << 32) | low;
951 if (HYPERVISOR_set_segment_base(which, base) != 0)
958 case MSR_SYSCALL_MASK:
959 case MSR_IA32_SYSENTER_CS:
960 case MSR_IA32_SYSENTER_ESP:
961 case MSR_IA32_SYSENTER_EIP:
962 /* Fast syscall setup is all done in hypercalls, so
963 these are all ignored. Stub them out here to stop
964 Xen console noise. */
968 if (!pmu_msr_write(msr, low, high, &ret))
969 ret = native_write_msr_safe(msr, low, high);
975 static u64 xen_read_msr(unsigned int msr)
978 * This will silently swallow a #GP from RDMSR. It may be worth
983 return xen_read_msr_safe(msr, &err);
986 static void xen_write_msr(unsigned int msr, unsigned low, unsigned high)
989 * This will silently swallow a #GP from WRMSR. It may be worth
992 xen_write_msr_safe(msr, low, high);
995 /* This is called once we have the cpu_possible_mask */
996 void __init xen_setup_vcpu_info_placement(void)
1000 for_each_possible_cpu(cpu) {
1001 /* Set up direct vCPU id mapping for PV guests. */
1002 per_cpu(xen_vcpu_id, cpu) = cpu;
1003 xen_vcpu_setup(cpu);
1006 pv_ops.irq.save_fl = __PV_IS_CALLEE_SAVE(xen_save_fl_direct);
1007 pv_ops.irq.irq_disable = __PV_IS_CALLEE_SAVE(xen_irq_disable_direct);
1008 pv_ops.irq.irq_enable = __PV_IS_CALLEE_SAVE(xen_irq_enable_direct);
1009 pv_ops.mmu.read_cr2 = __PV_IS_CALLEE_SAVE(xen_read_cr2_direct);
1012 static const struct pv_info xen_info __initconst = {
1013 .extra_user_64bit_cs = FLAT_USER_CS64,
1017 static const typeof(pv_ops) xen_cpu_ops __initconst = {
1021 .set_debugreg = xen_set_debugreg,
1022 .get_debugreg = xen_get_debugreg,
1024 .read_cr0 = xen_read_cr0,
1025 .write_cr0 = xen_write_cr0,
1027 .write_cr4 = xen_write_cr4,
1029 .wbinvd = native_wbinvd,
1031 .read_msr = xen_read_msr,
1032 .write_msr = xen_write_msr,
1034 .read_msr_safe = xen_read_msr_safe,
1035 .write_msr_safe = xen_write_msr_safe,
1037 .read_pmc = xen_read_pmc,
1039 .load_tr_desc = paravirt_nop,
1040 .set_ldt = xen_set_ldt,
1041 .load_gdt = xen_load_gdt,
1042 .load_idt = xen_load_idt,
1043 .load_tls = xen_load_tls,
1044 .load_gs_index = xen_load_gs_index,
1046 .alloc_ldt = xen_alloc_ldt,
1047 .free_ldt = xen_free_ldt,
1049 .store_tr = xen_store_tr,
1051 .write_ldt_entry = xen_write_ldt_entry,
1052 .write_gdt_entry = xen_write_gdt_entry,
1053 .write_idt_entry = xen_write_idt_entry,
1054 .load_sp0 = xen_load_sp0,
1056 #ifdef CONFIG_X86_IOPL_IOPERM
1057 .invalidate_io_bitmap = xen_invalidate_io_bitmap,
1058 .update_io_bitmap = xen_update_io_bitmap,
1060 .io_delay = xen_io_delay,
1062 .start_context_switch = paravirt_start_context_switch,
1063 .end_context_switch = xen_end_context_switch,
1067 static void xen_restart(char *msg)
1069 xen_reboot(SHUTDOWN_reboot);
1072 static void xen_machine_halt(void)
1074 xen_reboot(SHUTDOWN_poweroff);
1077 static void xen_machine_power_off(void)
1079 do_kernel_power_off();
1080 xen_reboot(SHUTDOWN_poweroff);
1083 static void xen_crash_shutdown(struct pt_regs *regs)
1085 xen_reboot(SHUTDOWN_crash);
1088 static const struct machine_ops xen_machine_ops __initconst = {
1089 .restart = xen_restart,
1090 .halt = xen_machine_halt,
1091 .power_off = xen_machine_power_off,
1092 .shutdown = xen_machine_halt,
1093 .crash_shutdown = xen_crash_shutdown,
1094 .emergency_restart = xen_emergency_restart,
1097 static unsigned char xen_get_nmi_reason(void)
1099 unsigned char reason = 0;
1101 /* Construct a value which looks like it came from port 0x61. */
1102 if (test_bit(_XEN_NMIREASON_io_error,
1103 &HYPERVISOR_shared_info->arch.nmi_reason))
1104 reason |= NMI_REASON_IOCHK;
1105 if (test_bit(_XEN_NMIREASON_pci_serr,
1106 &HYPERVISOR_shared_info->arch.nmi_reason))
1107 reason |= NMI_REASON_SERR;
1112 static void __init xen_boot_params_init_edd(void)
1114 #if IS_ENABLED(CONFIG_EDD)
1115 struct xen_platform_op op;
1116 struct edd_info *edd_info;
1121 edd_info = boot_params.eddbuf;
1122 mbr_signature = boot_params.edd_mbr_sig_buffer;
1124 op.cmd = XENPF_firmware_info;
1126 op.u.firmware_info.type = XEN_FW_DISK_INFO;
1127 for (nr = 0; nr < EDDMAXNR; nr++) {
1128 struct edd_info *info = edd_info + nr;
1130 op.u.firmware_info.index = nr;
1131 info->params.length = sizeof(info->params);
1132 set_xen_guest_handle(op.u.firmware_info.u.disk_info.edd_params,
1134 ret = HYPERVISOR_platform_op(&op);
1138 #define C(x) info->x = op.u.firmware_info.u.disk_info.x
1141 C(interface_support);
1142 C(legacy_max_cylinder);
1144 C(legacy_sectors_per_track);
1147 boot_params.eddbuf_entries = nr;
1149 op.u.firmware_info.type = XEN_FW_DISK_MBR_SIGNATURE;
1150 for (nr = 0; nr < EDD_MBR_SIG_MAX; nr++) {
1151 op.u.firmware_info.index = nr;
1152 ret = HYPERVISOR_platform_op(&op);
1155 mbr_signature[nr] = op.u.firmware_info.u.disk_mbr_signature.mbr_signature;
1157 boot_params.edd_mbr_sig_buf_entries = nr;
1162 * Set up the GDT and segment registers for -fstack-protector. Until
1163 * we do this, we have to be careful not to call any stack-protected
1164 * function, which is most of the kernel.
1166 static void __init xen_setup_gdt(int cpu)
1168 pv_ops.cpu.write_gdt_entry = xen_write_gdt_entry_boot;
1169 pv_ops.cpu.load_gdt = xen_load_gdt_boot;
1171 switch_to_new_gdt(cpu);
1173 pv_ops.cpu.write_gdt_entry = xen_write_gdt_entry;
1174 pv_ops.cpu.load_gdt = xen_load_gdt;
1177 static void __init xen_dom0_set_legacy_features(void)
1179 x86_platform.legacy.rtc = 1;
1182 static void __init xen_domu_set_legacy_features(void)
1184 x86_platform.legacy.rtc = 0;
1187 extern void early_xen_iret_patch(void);
1189 /* First C function to be called on Xen boot */
1190 asmlinkage __visible void __init xen_start_kernel(struct start_info *si)
1192 struct physdev_set_iopl set_iopl;
1193 unsigned long initrd_start = 0;
1201 xen_start_info = si;
1203 __text_gen_insn(&early_xen_iret_patch,
1204 JMP32_INSN_OPCODE, &early_xen_iret_patch, &xen_iret,
1207 xen_domain_type = XEN_PV_DOMAIN;
1208 xen_start_flags = xen_start_info->flags;
1210 xen_setup_features();
1212 /* Install Xen paravirt ops */
1214 pv_ops.cpu = xen_cpu_ops.cpu;
1218 * Setup xen_vcpu early because it is needed for
1219 * local_irq_disable(), irqs_disabled(), e.g. in printk().
1221 * Don't do the full vcpu_info placement stuff until we have
1222 * the cpu_possible_mask and a non-dummy shared_info.
1224 xen_vcpu_info_reset(0);
1226 x86_platform.get_nmi_reason = xen_get_nmi_reason;
1228 x86_init.resources.memory_setup = xen_memory_setup;
1229 x86_init.irqs.intr_mode_select = x86_init_noop;
1230 x86_init.irqs.intr_mode_init = x86_init_noop;
1231 x86_init.oem.arch_setup = xen_arch_setup;
1232 x86_init.oem.banner = xen_banner;
1233 x86_init.hyper.init_platform = xen_pv_init_platform;
1234 x86_init.hyper.guest_late_init = xen_pv_guest_late_init;
1237 * Set up some pagetable state before starting to set any ptes.
1240 xen_setup_machphys_mapping();
1243 /* Prevent unwanted bits from being set in PTEs. */
1244 __supported_pte_mask &= ~_PAGE_GLOBAL;
1245 __default_kernel_pte_mask &= ~_PAGE_GLOBAL;
1248 xen_build_dynamic_phys_to_machine();
1250 /* Work out if we support NX */
1251 get_cpu_cap(&boot_cpu_data);
1255 * Set up kernel GDT and segment registers, mainly so that
1256 * -fstack-protector code can be executed.
1260 /* Determine virtual and physical address sizes */
1261 get_cpu_address_sizes(&boot_cpu_data);
1263 /* Let's presume PV guests always boot on vCPU with id 0. */
1264 per_cpu(xen_vcpu_id, 0) = 0;
1266 idt_setup_early_handler();
1268 xen_init_capabilities();
1270 #ifdef CONFIG_X86_LOCAL_APIC
1272 * set up the basic apic ops.
1277 machine_ops = xen_machine_ops;
1280 * The only reliable way to retain the initial address of the
1281 * percpu gdt_page is to remember it here, so we can go and
1282 * mark it RW later, when the initial percpu area is freed.
1284 xen_initial_gdt = &per_cpu(gdt_page, 0);
1288 #ifdef CONFIG_ACPI_NUMA
1290 * The pages we from Xen are not related to machine pages, so
1291 * any NUMA information the kernel tries to get from ACPI will
1292 * be meaningless. Prevent it from trying.
1296 WARN_ON(xen_cpuhp_setup(xen_cpu_up_prepare_pv, xen_cpu_dead_pv));
1298 local_irq_disable();
1299 early_boot_irqs_disabled = true;
1301 xen_raw_console_write("mapping kernel into physical memory\n");
1302 xen_setup_kernel_pagetable((pgd_t *)xen_start_info->pt_base,
1303 xen_start_info->nr_pages);
1304 xen_reserve_special_pages();
1307 * We used to do this in xen_arch_setup, but that is too late
1308 * on AMD were early_cpu_init (run before ->arch_setup()) calls
1309 * early_amd_init which pokes 0xcf8 port.
1312 rc = HYPERVISOR_physdev_op(PHYSDEVOP_set_iopl, &set_iopl);
1314 xen_raw_printk("physdev_op failed %d\n", rc);
1317 if (xen_start_info->mod_start) {
1318 if (xen_start_info->flags & SIF_MOD_START_PFN)
1319 initrd_start = PFN_PHYS(xen_start_info->mod_start);
1321 initrd_start = __pa(xen_start_info->mod_start);
1324 /* Poke various useful things into boot_params */
1325 boot_params.hdr.type_of_loader = (9 << 4) | 0;
1326 boot_params.hdr.ramdisk_image = initrd_start;
1327 boot_params.hdr.ramdisk_size = xen_start_info->mod_len;
1328 boot_params.hdr.cmd_line_ptr = __pa(xen_start_info->cmd_line);
1329 boot_params.hdr.hardware_subarch = X86_SUBARCH_XEN;
1331 if (!xen_initial_domain()) {
1333 x86_init.pci.arch_init = pci_xen_init;
1334 x86_platform.set_legacy_features =
1335 xen_domu_set_legacy_features;
1337 const struct dom0_vga_console_info *info =
1338 (void *)((char *)xen_start_info +
1339 xen_start_info->console.dom0.info_off);
1340 struct xen_platform_op op = {
1341 .cmd = XENPF_firmware_info,
1342 .interface_version = XENPF_INTERFACE_VERSION,
1343 .u.firmware_info.type = XEN_FW_KBD_SHIFT_FLAGS,
1346 x86_platform.set_legacy_features =
1347 xen_dom0_set_legacy_features;
1348 xen_init_vga(info, xen_start_info->console.dom0.info_size);
1349 xen_start_info->console.domU.mfn = 0;
1350 xen_start_info->console.domU.evtchn = 0;
1352 if (HYPERVISOR_platform_op(&op) == 0)
1353 boot_params.kbd_status = op.u.firmware_info.u.kbd_shift_flags;
1355 /* Make sure ACS will be enabled */
1358 xen_acpi_sleep_register();
1360 xen_boot_params_init_edd();
1364 * Disable selecting "Firmware First mode" for correctable
1365 * memory errors, as this is the duty of the hypervisor to
1368 acpi_disable_cmcff = 1;
1372 xen_add_preferred_consoles();
1375 /* PCI BIOS service won't work from a PV guest. */
1376 pci_probe &= ~PCI_PROBE_BIOS;
1378 xen_raw_console_write("about to get started...\n");
1380 /* We need this for printk timestamps */
1381 xen_setup_runstate_info(0);
1383 xen_efi_init(&boot_params);
1385 /* Start the world */
1386 cr4_init_shadow(); /* 32b kernel does this in i386_start_kernel() */
1387 x86_64_start_reservations((char *)__pa_symbol(&boot_params));
1390 static int xen_cpu_up_prepare_pv(unsigned int cpu)
1394 if (per_cpu(xen_vcpu, cpu) == NULL)
1397 xen_setup_timer(cpu);
1399 rc = xen_smp_intr_init(cpu);
1401 WARN(1, "xen_smp_intr_init() for CPU %d failed: %d\n",
1406 rc = xen_smp_intr_init_pv(cpu);
1408 WARN(1, "xen_smp_intr_init_pv() for CPU %d failed: %d\n",
1416 static int xen_cpu_dead_pv(unsigned int cpu)
1418 xen_smp_intr_free(cpu);
1419 xen_smp_intr_free_pv(cpu);
1421 xen_teardown_timer(cpu);
1426 static uint32_t __init xen_platform_pv(void)
1428 if (xen_pv_domain())
1429 return xen_cpuid_base();
1434 const __initconst struct hypervisor_x86 x86_hyper_xen_pv = {
1436 .detect = xen_platform_pv,
1437 .type = X86_HYPER_XEN_PV,
1438 .runtime.pin_vcpu = xen_pin_vcpu,
1439 .ignore_nopv = true,