i2c: designware: Disable TX_EMPTY irq while waiting for block length byte
authorTam Nguyen <tamnguyenchi@os.amperecomputing.com>
Thu, 2 Nov 2023 03:30:08 +0000 (10:30 +0700)
committerWolfram Sang <wsa@kernel.org>
Wed, 8 Nov 2023 09:19:48 +0000 (10:19 +0100)
commite8183fa10c25c7b3c20670bf2b430ddcc1ee03c0
tree8bf31767b23e0822001ed22c8ac86c9c5fc3c53f
parentba15a14399c262f91ce30c19fcbdc952262dd1be
i2c: designware: Disable TX_EMPTY irq while waiting for block length byte

During SMBus block data read process, we have seen high interrupt rate
because of TX_EMPTY irq status while waiting for block length byte (the
first data byte after the address phase). The interrupt handler does not
do anything because the internal state is kept as STATUS_WRITE_IN_PROGRESS.
Hence, we should disable TX_EMPTY IRQ until I2C DesignWare receives
first data byte from I2C device, then re-enable it to resume SMBus
transaction.

It takes 0.789 ms for host to receive data length from slave.
Without the patch, i2c_dw_isr() is called 99 times by TX_EMPTY interrupt.
And it is none after applying the patch.

Cc: stable@vger.kernel.org
Co-developed-by: Chuong Tran <chuong@os.amperecomputing.com>
Signed-off-by: Chuong Tran <chuong@os.amperecomputing.com>
Signed-off-by: Tam Nguyen <tamnguyenchi@os.amperecomputing.com>
Acked-by: Jarkko Nikula <jarkko.nikula@linux.intel.com>
Reviewed-by: Serge Semin <fancer.lancer@gmail.com>
Signed-off-by: Wolfram Sang <wsa@kernel.org>
drivers/i2c/busses/i2c-designware-master.c