clk: rockchip: rename rk3228 sclk_macphy_50m to sclk_mac_extclk
authorXing Zheng <zhengxing@rock-chips.com>
Tue, 21 Jun 2016 04:53:30 +0000 (12:53 +0800)
committerHeiko Stuebner <heiko@sntech.de>
Thu, 30 Jun 2016 23:50:06 +0000 (01:50 +0200)
The sclk_macphy_50m is confusing, the sclk_mac_extclk describes
a external clock  clearly.

Signed-off-by: Xing Zheng <zhengxing@rock-chips.com>
Signed-off-by: Heiko Stuebner <heiko@sntech.de>
drivers/clk/rockchip/clk-rk3228.c

index 79a3db18b7124c55715418825eabae9c91820e0e..980d0da6997228ee20f211d73ce8b9a7d8e682fc 100644 (file)
@@ -151,8 +151,8 @@ PNAME(mux_uart0_p)          = { "uart0_src", "uart0_frac", "xin24m" };
 PNAME(mux_uart1_p)             = { "uart1_src", "uart1_frac", "xin24m" };
 PNAME(mux_uart2_p)             = { "uart2_src", "uart2_frac", "xin24m" };
 
-PNAME(mux_sclk_macphy_50m_p)   = { "ext_gmac", "phy_50m_out" };
-PNAME(mux_sclk_gmac_pre_p)     = { "sclk_gmac_src", "sclk_macphy_50m" };
+PNAME(mux_sclk_mac_extclk_p)   = { "ext_gmac", "phy_50m_out" };
+PNAME(mux_sclk_gmac_pre_p)     = { "sclk_gmac_src", "sclk_mac_extclk" };
 PNAME(mux_sclk_macphy_p)       = { "sclk_gmac_src", "ext_gmac" };
 
 static struct rockchip_pll_clock rk3228_pll_clks[] __initdata = {
@@ -502,7 +502,7 @@ static struct rockchip_clk_branch rk3228_clk_branches[] __initdata = {
        COMPOSITE(0, "sclk_gmac_src", mux_pll_src_2plls_p, 0,
                        RK2928_CLKSEL_CON(5), 7, 1, MFLAGS, 0, 5, DFLAGS,
                        RK2928_CLKGATE_CON(1), 7, GFLAGS),
-       MUX(0, "sclk_macphy_50m", mux_sclk_macphy_50m_p, 0,
+       MUX(0, "sclk_mac_extclk", mux_sclk_mac_extclk_p, 0,
                        RK2928_CLKSEL_CON(29), 10, 1, MFLAGS),
        MUX(0, "sclk_gmac_pre", mux_sclk_gmac_pre_p, 0,
                        RK2928_CLKSEL_CON(5), 5, 1, MFLAGS),