2 * Copyright (C) 2015 Cavium, Inc.
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms of version 2 of the GNU General Public License
6 * as published by the Free Software Foundation.
9 #include <linux/module.h>
10 #include <linux/interrupt.h>
11 #include <linux/pci.h>
12 #include <linux/netdevice.h>
13 #include <linux/if_vlan.h>
14 #include <linux/etherdevice.h>
15 #include <linux/ethtool.h>
16 #include <linux/log2.h>
17 #include <linux/prefetch.h>
18 #include <linux/irq.h>
22 #include "nicvf_queues.h"
23 #include "thunder_bgx.h"
25 #define DRV_NAME "thunder-nicvf"
26 #define DRV_VERSION "1.0"
28 /* Supported devices */
29 static const struct pci_device_id nicvf_id_table[] = {
30 { PCI_DEVICE_SUB(PCI_VENDOR_ID_CAVIUM,
31 PCI_DEVICE_ID_THUNDER_NIC_VF,
33 PCI_SUBSYS_DEVID_88XX_NIC_VF) },
34 { PCI_DEVICE_SUB(PCI_VENDOR_ID_CAVIUM,
35 PCI_DEVICE_ID_THUNDER_PASS1_NIC_VF,
37 PCI_SUBSYS_DEVID_88XX_PASS1_NIC_VF) },
38 { PCI_DEVICE_SUB(PCI_VENDOR_ID_CAVIUM,
39 PCI_DEVICE_ID_THUNDER_NIC_VF,
41 PCI_SUBSYS_DEVID_81XX_NIC_VF) },
42 { PCI_DEVICE_SUB(PCI_VENDOR_ID_CAVIUM,
43 PCI_DEVICE_ID_THUNDER_NIC_VF,
45 PCI_SUBSYS_DEVID_83XX_NIC_VF) },
46 { 0, } /* end of table */
49 MODULE_AUTHOR("Sunil Goutham");
50 MODULE_DESCRIPTION("Cavium Thunder NIC Virtual Function Driver");
51 MODULE_LICENSE("GPL v2");
52 MODULE_VERSION(DRV_VERSION);
53 MODULE_DEVICE_TABLE(pci, nicvf_id_table);
55 static int debug = 0x00;
56 module_param(debug, int, 0644);
57 MODULE_PARM_DESC(debug, "Debug message level bitmap");
59 static int cpi_alg = CPI_ALG_NONE;
60 module_param(cpi_alg, int, S_IRUGO);
61 MODULE_PARM_DESC(cpi_alg,
62 "PFC algorithm (0=none, 1=VLAN, 2=VLAN16, 3=IP Diffserv)");
64 static inline u8 nicvf_netdev_qidx(struct nicvf *nic, u8 qidx)
67 return qidx + ((nic->sqs_id + 1) * MAX_CMP_QUEUES_PER_QS);
72 static inline void nicvf_set_rx_frame_cnt(struct nicvf *nic,
76 nic->drv_stats.rx_frames_64++;
77 else if (skb->len <= 127)
78 nic->drv_stats.rx_frames_127++;
79 else if (skb->len <= 255)
80 nic->drv_stats.rx_frames_255++;
81 else if (skb->len <= 511)
82 nic->drv_stats.rx_frames_511++;
83 else if (skb->len <= 1023)
84 nic->drv_stats.rx_frames_1023++;
85 else if (skb->len <= 1518)
86 nic->drv_stats.rx_frames_1518++;
88 nic->drv_stats.rx_frames_jumbo++;
91 /* The Cavium ThunderX network controller can *only* be found in SoCs
92 * containing the ThunderX ARM64 CPU implementation. All accesses to the device
93 * registers on this platform are implicitly strongly ordered with respect
94 * to memory accesses. So writeq_relaxed() and readq_relaxed() are safe to use
95 * with no memory barriers in this driver. The readq()/writeq() functions add
96 * explicit ordering operation which in this case are redundant, and only
100 /* Register read/write APIs */
101 void nicvf_reg_write(struct nicvf *nic, u64 offset, u64 val)
103 writeq_relaxed(val, nic->reg_base + offset);
106 u64 nicvf_reg_read(struct nicvf *nic, u64 offset)
108 return readq_relaxed(nic->reg_base + offset);
111 void nicvf_queue_reg_write(struct nicvf *nic, u64 offset,
114 void __iomem *addr = nic->reg_base + offset;
116 writeq_relaxed(val, addr + (qidx << NIC_Q_NUM_SHIFT));
119 u64 nicvf_queue_reg_read(struct nicvf *nic, u64 offset, u64 qidx)
121 void __iomem *addr = nic->reg_base + offset;
123 return readq_relaxed(addr + (qidx << NIC_Q_NUM_SHIFT));
126 /* VF -> PF mailbox communication */
127 static void nicvf_write_to_mbx(struct nicvf *nic, union nic_mbx *mbx)
129 u64 *msg = (u64 *)mbx;
131 nicvf_reg_write(nic, NIC_VF_PF_MAILBOX_0_1 + 0, msg[0]);
132 nicvf_reg_write(nic, NIC_VF_PF_MAILBOX_0_1 + 8, msg[1]);
135 int nicvf_send_msg_to_pf(struct nicvf *nic, union nic_mbx *mbx)
137 int timeout = NIC_MBOX_MSG_TIMEOUT;
140 nic->pf_acked = false;
141 nic->pf_nacked = false;
143 nicvf_write_to_mbx(nic, mbx);
145 /* Wait for previous message to be acked, timeout 2sec */
146 while (!nic->pf_acked) {
147 if (nic->pf_nacked) {
148 netdev_err(nic->netdev,
149 "PF NACK to mbox msg 0x%02x from VF%d\n",
150 (mbx->msg.msg & 0xFF), nic->vf_id);
158 netdev_err(nic->netdev,
159 "PF didn't ACK to mbox msg 0x%02x from VF%d\n",
160 (mbx->msg.msg & 0xFF), nic->vf_id);
167 /* Checks if VF is able to comminicate with PF
168 * and also gets the VNIC number this VF is associated to.
170 static int nicvf_check_pf_ready(struct nicvf *nic)
172 union nic_mbx mbx = {};
174 mbx.msg.msg = NIC_MBOX_MSG_READY;
175 if (nicvf_send_msg_to_pf(nic, &mbx)) {
176 netdev_err(nic->netdev,
177 "PF didn't respond to READY msg\n");
184 static void nicvf_read_bgx_stats(struct nicvf *nic, struct bgx_stats_msg *bgx)
187 nic->bgx_stats.rx_stats[bgx->idx] = bgx->stats;
189 nic->bgx_stats.tx_stats[bgx->idx] = bgx->stats;
192 static void nicvf_handle_mbx_intr(struct nicvf *nic)
194 union nic_mbx mbx = {};
199 mbx_addr = NIC_VF_PF_MAILBOX_0_1;
200 mbx_data = (u64 *)&mbx;
202 for (i = 0; i < NIC_PF_VF_MAILBOX_SIZE; i++) {
203 *mbx_data = nicvf_reg_read(nic, mbx_addr);
205 mbx_addr += sizeof(u64);
208 netdev_dbg(nic->netdev, "Mbox message: msg: 0x%x\n", mbx.msg.msg);
209 switch (mbx.msg.msg) {
210 case NIC_MBOX_MSG_READY:
211 nic->pf_acked = true;
212 nic->vf_id = mbx.nic_cfg.vf_id & 0x7F;
213 nic->tns_mode = mbx.nic_cfg.tns_mode & 0x7F;
214 nic->node = mbx.nic_cfg.node_id;
215 if (!nic->set_mac_pending)
216 ether_addr_copy(nic->netdev->dev_addr,
217 mbx.nic_cfg.mac_addr);
218 nic->sqs_mode = mbx.nic_cfg.sqs_mode;
219 nic->loopback_supported = mbx.nic_cfg.loopback_supported;
220 nic->link_up = false;
224 case NIC_MBOX_MSG_ACK:
225 nic->pf_acked = true;
227 case NIC_MBOX_MSG_NACK:
228 nic->pf_nacked = true;
230 case NIC_MBOX_MSG_RSS_SIZE:
231 nic->rss_info.rss_size = mbx.rss_size.ind_tbl_size;
232 nic->pf_acked = true;
234 case NIC_MBOX_MSG_BGX_STATS:
235 nicvf_read_bgx_stats(nic, &mbx.bgx_stats);
236 nic->pf_acked = true;
238 case NIC_MBOX_MSG_BGX_LINK_CHANGE:
239 nic->pf_acked = true;
240 nic->link_up = mbx.link_status.link_up;
241 nic->duplex = mbx.link_status.duplex;
242 nic->speed = mbx.link_status.speed;
244 netdev_info(nic->netdev, "%s: Link is Up %d Mbps %s\n",
245 nic->netdev->name, nic->speed,
246 nic->duplex == DUPLEX_FULL ?
247 "Full duplex" : "Half duplex");
248 netif_carrier_on(nic->netdev);
249 netif_tx_start_all_queues(nic->netdev);
251 netdev_info(nic->netdev, "%s: Link is Down\n",
253 netif_carrier_off(nic->netdev);
254 netif_tx_stop_all_queues(nic->netdev);
257 case NIC_MBOX_MSG_ALLOC_SQS:
258 nic->sqs_count = mbx.sqs_alloc.qs_count;
259 nic->pf_acked = true;
261 case NIC_MBOX_MSG_SNICVF_PTR:
262 /* Primary VF: make note of secondary VF's pointer
263 * to be used while packet transmission.
265 nic->snicvf[mbx.nicvf.sqs_id] =
266 (struct nicvf *)mbx.nicvf.nicvf;
267 nic->pf_acked = true;
269 case NIC_MBOX_MSG_PNICVF_PTR:
270 /* Secondary VF/Qset: make note of primary VF's pointer
271 * to be used while packet reception, to handover packet
272 * to primary VF's netdev.
274 nic->pnicvf = (struct nicvf *)mbx.nicvf.nicvf;
275 nic->pf_acked = true;
278 netdev_err(nic->netdev,
279 "Invalid message from PF, msg 0x%x\n", mbx.msg.msg);
282 nicvf_clear_intr(nic, NICVF_INTR_MBOX, 0);
285 static int nicvf_hw_set_mac_addr(struct nicvf *nic, struct net_device *netdev)
287 union nic_mbx mbx = {};
289 mbx.mac.msg = NIC_MBOX_MSG_SET_MAC;
290 mbx.mac.vf_id = nic->vf_id;
291 ether_addr_copy(mbx.mac.mac_addr, netdev->dev_addr);
293 return nicvf_send_msg_to_pf(nic, &mbx);
296 static void nicvf_config_cpi(struct nicvf *nic)
298 union nic_mbx mbx = {};
300 mbx.cpi_cfg.msg = NIC_MBOX_MSG_CPI_CFG;
301 mbx.cpi_cfg.vf_id = nic->vf_id;
302 mbx.cpi_cfg.cpi_alg = nic->cpi_alg;
303 mbx.cpi_cfg.rq_cnt = nic->qs->rq_cnt;
305 nicvf_send_msg_to_pf(nic, &mbx);
308 static void nicvf_get_rss_size(struct nicvf *nic)
310 union nic_mbx mbx = {};
312 mbx.rss_size.msg = NIC_MBOX_MSG_RSS_SIZE;
313 mbx.rss_size.vf_id = nic->vf_id;
314 nicvf_send_msg_to_pf(nic, &mbx);
317 void nicvf_config_rss(struct nicvf *nic)
319 union nic_mbx mbx = {};
320 struct nicvf_rss_info *rss = &nic->rss_info;
321 int ind_tbl_len = rss->rss_size;
324 mbx.rss_cfg.vf_id = nic->vf_id;
325 mbx.rss_cfg.hash_bits = rss->hash_bits;
326 while (ind_tbl_len) {
327 mbx.rss_cfg.tbl_offset = nextq;
328 mbx.rss_cfg.tbl_len = min(ind_tbl_len,
329 RSS_IND_TBL_LEN_PER_MBX_MSG);
330 mbx.rss_cfg.msg = mbx.rss_cfg.tbl_offset ?
331 NIC_MBOX_MSG_RSS_CFG_CONT : NIC_MBOX_MSG_RSS_CFG;
333 for (i = 0; i < mbx.rss_cfg.tbl_len; i++)
334 mbx.rss_cfg.ind_tbl[i] = rss->ind_tbl[nextq++];
336 nicvf_send_msg_to_pf(nic, &mbx);
338 ind_tbl_len -= mbx.rss_cfg.tbl_len;
342 void nicvf_set_rss_key(struct nicvf *nic)
344 struct nicvf_rss_info *rss = &nic->rss_info;
345 u64 key_addr = NIC_VNIC_RSS_KEY_0_4;
348 for (idx = 0; idx < RSS_HASH_KEY_SIZE; idx++) {
349 nicvf_reg_write(nic, key_addr, rss->key[idx]);
350 key_addr += sizeof(u64);
354 static int nicvf_rss_init(struct nicvf *nic)
356 struct nicvf_rss_info *rss = &nic->rss_info;
359 nicvf_get_rss_size(nic);
361 if (cpi_alg != CPI_ALG_NONE) {
369 netdev_rss_key_fill(rss->key, RSS_HASH_KEY_SIZE * sizeof(u64));
370 nicvf_set_rss_key(nic);
372 rss->cfg = RSS_IP_HASH_ENA | RSS_TCP_HASH_ENA | RSS_UDP_HASH_ENA;
373 nicvf_reg_write(nic, NIC_VNIC_RSS_CFG, rss->cfg);
375 rss->hash_bits = ilog2(rounddown_pow_of_two(rss->rss_size));
377 for (idx = 0; idx < rss->rss_size; idx++)
378 rss->ind_tbl[idx] = ethtool_rxfh_indir_default(idx,
380 nicvf_config_rss(nic);
384 /* Request PF to allocate additional Qsets */
385 static void nicvf_request_sqs(struct nicvf *nic)
387 union nic_mbx mbx = {};
389 int sqs_count = nic->sqs_count;
390 int rx_queues = 0, tx_queues = 0;
392 /* Only primary VF should request */
393 if (nic->sqs_mode || !nic->sqs_count)
396 mbx.sqs_alloc.msg = NIC_MBOX_MSG_ALLOC_SQS;
397 mbx.sqs_alloc.vf_id = nic->vf_id;
398 mbx.sqs_alloc.qs_count = nic->sqs_count;
399 if (nicvf_send_msg_to_pf(nic, &mbx)) {
400 /* No response from PF */
405 /* Return if no Secondary Qsets available */
409 if (nic->rx_queues > MAX_RCV_QUEUES_PER_QS)
410 rx_queues = nic->rx_queues - MAX_RCV_QUEUES_PER_QS;
411 if (nic->tx_queues > MAX_SND_QUEUES_PER_QS)
412 tx_queues = nic->tx_queues - MAX_SND_QUEUES_PER_QS;
414 /* Set no of Rx/Tx queues in each of the SQsets */
415 for (sqs = 0; sqs < nic->sqs_count; sqs++) {
416 mbx.nicvf.msg = NIC_MBOX_MSG_SNICVF_PTR;
417 mbx.nicvf.vf_id = nic->vf_id;
418 mbx.nicvf.sqs_id = sqs;
419 nicvf_send_msg_to_pf(nic, &mbx);
421 nic->snicvf[sqs]->sqs_id = sqs;
422 if (rx_queues > MAX_RCV_QUEUES_PER_QS) {
423 nic->snicvf[sqs]->qs->rq_cnt = MAX_RCV_QUEUES_PER_QS;
424 rx_queues -= MAX_RCV_QUEUES_PER_QS;
426 nic->snicvf[sqs]->qs->rq_cnt = rx_queues;
430 if (tx_queues > MAX_SND_QUEUES_PER_QS) {
431 nic->snicvf[sqs]->qs->sq_cnt = MAX_SND_QUEUES_PER_QS;
432 tx_queues -= MAX_SND_QUEUES_PER_QS;
434 nic->snicvf[sqs]->qs->sq_cnt = tx_queues;
438 nic->snicvf[sqs]->qs->cq_cnt =
439 max(nic->snicvf[sqs]->qs->rq_cnt, nic->snicvf[sqs]->qs->sq_cnt);
441 /* Initialize secondary Qset's queues and its interrupts */
442 nicvf_open(nic->snicvf[sqs]->netdev);
445 /* Update stack with actual Rx/Tx queue count allocated */
446 if (sqs_count != nic->sqs_count)
447 nicvf_set_real_num_queues(nic->netdev,
448 nic->tx_queues, nic->rx_queues);
451 /* Send this Qset's nicvf pointer to PF.
452 * PF inturn sends primary VF's nicvf struct to secondary Qsets/VFs
453 * so that packets received by these Qsets can use primary VF's netdev
455 static void nicvf_send_vf_struct(struct nicvf *nic)
457 union nic_mbx mbx = {};
459 mbx.nicvf.msg = NIC_MBOX_MSG_NICVF_PTR;
460 mbx.nicvf.sqs_mode = nic->sqs_mode;
461 mbx.nicvf.nicvf = (u64)nic;
462 nicvf_send_msg_to_pf(nic, &mbx);
465 static void nicvf_get_primary_vf_struct(struct nicvf *nic)
467 union nic_mbx mbx = {};
469 mbx.nicvf.msg = NIC_MBOX_MSG_PNICVF_PTR;
470 nicvf_send_msg_to_pf(nic, &mbx);
473 int nicvf_set_real_num_queues(struct net_device *netdev,
474 int tx_queues, int rx_queues)
478 err = netif_set_real_num_tx_queues(netdev, tx_queues);
481 "Failed to set no of Tx queues: %d\n", tx_queues);
485 err = netif_set_real_num_rx_queues(netdev, rx_queues);
488 "Failed to set no of Rx queues: %d\n", rx_queues);
492 static int nicvf_init_resources(struct nicvf *nic)
495 union nic_mbx mbx = {};
497 mbx.msg.msg = NIC_MBOX_MSG_CFG_DONE;
500 nicvf_qset_config(nic, true);
502 /* Initialize queues and HW for data transfer */
503 err = nicvf_config_data_transfer(nic, true);
505 netdev_err(nic->netdev,
506 "Failed to alloc/config VF's QSet resources\n");
510 /* Send VF config done msg to PF */
511 nicvf_write_to_mbx(nic, &mbx);
516 static void nicvf_snd_pkt_handler(struct net_device *netdev,
517 struct cmp_queue *cq,
518 struct cqe_send_t *cqe_tx,
519 int cqe_type, int budget,
520 unsigned int *tx_pkts, unsigned int *tx_bytes)
522 struct sk_buff *skb = NULL;
523 struct nicvf *nic = netdev_priv(netdev);
524 struct snd_queue *sq;
525 struct sq_hdr_subdesc *hdr;
526 struct sq_hdr_subdesc *tso_sqe;
528 sq = &nic->qs->sq[cqe_tx->sq_idx];
530 hdr = (struct sq_hdr_subdesc *)GET_SQ_DESC(sq, cqe_tx->sqe_ptr);
531 if (hdr->subdesc_type != SQ_DESC_TYPE_HEADER)
534 netdev_dbg(nic->netdev,
535 "%s Qset #%d SQ #%d SQ ptr #%d subdesc count %d\n",
536 __func__, cqe_tx->sq_qs, cqe_tx->sq_idx,
537 cqe_tx->sqe_ptr, hdr->subdesc_cnt);
539 nicvf_check_cqe_tx_errs(nic, cq, cqe_tx);
540 skb = (struct sk_buff *)sq->skbuff[cqe_tx->sqe_ptr];
542 /* Check for dummy descriptor used for HW TSO offload on 88xx */
543 if (hdr->dont_send) {
544 /* Get actual TSO descriptors and free them */
546 (struct sq_hdr_subdesc *)GET_SQ_DESC(sq, hdr->rsvd2);
547 nicvf_put_sq_desc(sq, tso_sqe->subdesc_cnt + 1);
549 nicvf_put_sq_desc(sq, hdr->subdesc_cnt + 1);
552 *tx_bytes += skb->len;
553 napi_consume_skb(skb, budget);
554 sq->skbuff[cqe_tx->sqe_ptr] = (u64)NULL;
556 /* In case of SW TSO on 88xx, only last segment will have
557 * a SKB attached, so just free SQEs here.
560 nicvf_put_sq_desc(sq, hdr->subdesc_cnt + 1);
564 static inline void nicvf_set_rxhash(struct net_device *netdev,
565 struct cqe_rx_t *cqe_rx,
571 if (!(netdev->features & NETIF_F_RXHASH))
574 switch (cqe_rx->rss_alg) {
577 hash_type = PKT_HASH_TYPE_L4;
578 hash = cqe_rx->rss_tag;
581 hash_type = PKT_HASH_TYPE_L3;
582 hash = cqe_rx->rss_tag;
585 hash_type = PKT_HASH_TYPE_NONE;
589 skb_set_hash(skb, hash, hash_type);
592 static void nicvf_rcv_pkt_handler(struct net_device *netdev,
593 struct napi_struct *napi,
594 struct cqe_rx_t *cqe_rx)
597 struct nicvf *nic = netdev_priv(netdev);
601 rq_idx = nicvf_netdev_qidx(nic, cqe_rx->rq_idx);
604 /* Use primary VF's 'nicvf' struct */
606 netdev = nic->netdev;
609 /* Check for errors */
610 err = nicvf_check_cqe_rx_errs(nic, cqe_rx);
611 if (err && !cqe_rx->rb_cnt)
614 skb = nicvf_get_rcv_skb(nic, cqe_rx);
616 netdev_dbg(nic->netdev, "Packet not received\n");
620 if (netif_msg_pktdata(nic)) {
621 netdev_info(nic->netdev, "%s: skb 0x%p, len=%d\n", netdev->name,
623 print_hex_dump(KERN_INFO, "", DUMP_PREFIX_OFFSET, 16, 1,
624 skb->data, skb->len, true);
627 /* If error packet, drop it here */
629 dev_kfree_skb_any(skb);
633 nicvf_set_rx_frame_cnt(nic, skb);
635 nicvf_set_rxhash(netdev, cqe_rx, skb);
637 skb_record_rx_queue(skb, rq_idx);
638 if (netdev->hw_features & NETIF_F_RXCSUM) {
639 /* HW by default verifies TCP/UDP/SCTP checksums */
640 skb->ip_summed = CHECKSUM_UNNECESSARY;
642 skb_checksum_none_assert(skb);
645 skb->protocol = eth_type_trans(skb, netdev);
647 /* Check for stripped VLAN */
648 if (cqe_rx->vlan_found && cqe_rx->vlan_stripped)
649 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q),
650 ntohs((__force __be16)cqe_rx->vlan_tci));
652 if (napi && (netdev->features & NETIF_F_GRO))
653 napi_gro_receive(napi, skb);
655 netif_receive_skb(skb);
658 static int nicvf_cq_intr_handler(struct net_device *netdev, u8 cq_idx,
659 struct napi_struct *napi, int budget)
661 int processed_cqe, work_done = 0, tx_done = 0;
662 int cqe_count, cqe_head;
663 struct nicvf *nic = netdev_priv(netdev);
664 struct queue_set *qs = nic->qs;
665 struct cmp_queue *cq = &qs->cq[cq_idx];
666 struct cqe_rx_t *cq_desc;
667 struct netdev_queue *txq;
668 unsigned int tx_pkts = 0, tx_bytes = 0;
670 spin_lock_bh(&cq->lock);
673 /* Get no of valid CQ entries to process */
674 cqe_count = nicvf_queue_reg_read(nic, NIC_QSET_CQ_0_7_STATUS, cq_idx);
675 cqe_count &= CQ_CQE_COUNT;
679 /* Get head of the valid CQ entries */
680 cqe_head = nicvf_queue_reg_read(nic, NIC_QSET_CQ_0_7_HEAD, cq_idx) >> 9;
683 netdev_dbg(nic->netdev, "%s CQ%d cqe_count %d cqe_head %d\n",
684 __func__, cq_idx, cqe_count, cqe_head);
685 while (processed_cqe < cqe_count) {
686 /* Get the CQ descriptor */
687 cq_desc = (struct cqe_rx_t *)GET_CQ_DESC(cq, cqe_head);
689 cqe_head &= (cq->dmem.q_len - 1);
690 /* Initiate prefetch for next descriptor */
691 prefetch((struct cqe_rx_t *)GET_CQ_DESC(cq, cqe_head));
693 if ((work_done >= budget) && napi &&
694 (cq_desc->cqe_type != CQE_TYPE_SEND)) {
698 netdev_dbg(nic->netdev, "CQ%d cq_desc->cqe_type %d\n",
699 cq_idx, cq_desc->cqe_type);
700 switch (cq_desc->cqe_type) {
702 nicvf_rcv_pkt_handler(netdev, napi, cq_desc);
706 nicvf_snd_pkt_handler(netdev, cq,
707 (void *)cq_desc, CQE_TYPE_SEND,
708 budget, &tx_pkts, &tx_bytes);
711 case CQE_TYPE_INVALID:
712 case CQE_TYPE_RX_SPLIT:
713 case CQE_TYPE_RX_TCP:
714 case CQE_TYPE_SEND_PTP:
720 netdev_dbg(nic->netdev,
721 "%s CQ%d processed_cqe %d work_done %d budget %d\n",
722 __func__, cq_idx, processed_cqe, work_done, budget);
724 /* Ring doorbell to inform H/W to reuse processed CQEs */
725 nicvf_queue_reg_write(nic, NIC_QSET_CQ_0_7_DOOR,
726 cq_idx, processed_cqe);
728 if ((work_done < budget) && napi)
732 /* Wakeup TXQ if its stopped earlier due to SQ full */
734 netdev = nic->pnicvf->netdev;
735 txq = netdev_get_tx_queue(netdev,
736 nicvf_netdev_qidx(nic, cq_idx));
738 netdev_tx_completed_queue(txq, tx_pkts, tx_bytes);
741 if (netif_tx_queue_stopped(txq) && netif_carrier_ok(netdev)) {
742 netif_tx_start_queue(txq);
743 nic->drv_stats.txq_wake++;
744 if (netif_msg_tx_err(nic))
746 "%s: Transmit queue wakeup SQ%d\n",
747 netdev->name, cq_idx);
751 spin_unlock_bh(&cq->lock);
755 static int nicvf_poll(struct napi_struct *napi, int budget)
759 struct net_device *netdev = napi->dev;
760 struct nicvf *nic = netdev_priv(netdev);
761 struct nicvf_cq_poll *cq;
763 cq = container_of(napi, struct nicvf_cq_poll, napi);
764 work_done = nicvf_cq_intr_handler(netdev, cq->cq_idx, napi, budget);
766 if (work_done < budget) {
767 /* Slow packet rate, exit polling */
769 /* Re-enable interrupts */
770 cq_head = nicvf_queue_reg_read(nic, NIC_QSET_CQ_0_7_HEAD,
772 nicvf_clear_intr(nic, NICVF_INTR_CQ, cq->cq_idx);
773 nicvf_queue_reg_write(nic, NIC_QSET_CQ_0_7_HEAD,
774 cq->cq_idx, cq_head);
775 nicvf_enable_intr(nic, NICVF_INTR_CQ, cq->cq_idx);
780 /* Qset error interrupt handler
782 * As of now only CQ errors are handled
784 static void nicvf_handle_qs_err(unsigned long data)
786 struct nicvf *nic = (struct nicvf *)data;
787 struct queue_set *qs = nic->qs;
791 netif_tx_disable(nic->netdev);
793 /* Check if it is CQ err */
794 for (qidx = 0; qidx < qs->cq_cnt; qidx++) {
795 status = nicvf_queue_reg_read(nic, NIC_QSET_CQ_0_7_STATUS,
797 if (!(status & CQ_ERR_MASK))
799 /* Process already queued CQEs and reconfig CQ */
800 nicvf_disable_intr(nic, NICVF_INTR_CQ, qidx);
801 nicvf_sq_disable(nic, qidx);
802 nicvf_cq_intr_handler(nic->netdev, qidx, NULL, 0);
803 nicvf_cmp_queue_config(nic, qs, qidx, true);
804 nicvf_sq_free_used_descs(nic->netdev, &qs->sq[qidx], qidx);
805 nicvf_sq_enable(nic, &qs->sq[qidx], qidx);
807 nicvf_enable_intr(nic, NICVF_INTR_CQ, qidx);
810 netif_tx_start_all_queues(nic->netdev);
811 /* Re-enable Qset error interrupt */
812 nicvf_enable_intr(nic, NICVF_INTR_QS_ERR, 0);
815 static void nicvf_dump_intr_status(struct nicvf *nic)
817 if (netif_msg_intr(nic))
818 netdev_info(nic->netdev, "%s: interrupt status 0x%llx\n",
819 nic->netdev->name, nicvf_reg_read(nic, NIC_VF_INT));
822 static irqreturn_t nicvf_misc_intr_handler(int irq, void *nicvf_irq)
824 struct nicvf *nic = (struct nicvf *)nicvf_irq;
827 nicvf_dump_intr_status(nic);
829 intr = nicvf_reg_read(nic, NIC_VF_INT);
830 /* Check for spurious interrupt */
831 if (!(intr & NICVF_INTR_MBOX_MASK))
834 nicvf_handle_mbx_intr(nic);
839 static irqreturn_t nicvf_intr_handler(int irq, void *cq_irq)
841 struct nicvf_cq_poll *cq_poll = (struct nicvf_cq_poll *)cq_irq;
842 struct nicvf *nic = cq_poll->nicvf;
843 int qidx = cq_poll->cq_idx;
845 nicvf_dump_intr_status(nic);
847 /* Disable interrupts */
848 nicvf_disable_intr(nic, NICVF_INTR_CQ, qidx);
851 napi_schedule_irqoff(&cq_poll->napi);
853 /* Clear interrupt */
854 nicvf_clear_intr(nic, NICVF_INTR_CQ, qidx);
859 static irqreturn_t nicvf_rbdr_intr_handler(int irq, void *nicvf_irq)
861 struct nicvf *nic = (struct nicvf *)nicvf_irq;
865 nicvf_dump_intr_status(nic);
867 /* Disable RBDR interrupt and schedule softirq */
868 for (qidx = 0; qidx < nic->qs->rbdr_cnt; qidx++) {
869 if (!nicvf_is_intr_enabled(nic, NICVF_INTR_RBDR, qidx))
871 nicvf_disable_intr(nic, NICVF_INTR_RBDR, qidx);
872 tasklet_hi_schedule(&nic->rbdr_task);
873 /* Clear interrupt */
874 nicvf_clear_intr(nic, NICVF_INTR_RBDR, qidx);
880 static irqreturn_t nicvf_qs_err_intr_handler(int irq, void *nicvf_irq)
882 struct nicvf *nic = (struct nicvf *)nicvf_irq;
884 nicvf_dump_intr_status(nic);
886 /* Disable Qset err interrupt and schedule softirq */
887 nicvf_disable_intr(nic, NICVF_INTR_QS_ERR, 0);
888 tasklet_hi_schedule(&nic->qs_err_task);
889 nicvf_clear_intr(nic, NICVF_INTR_QS_ERR, 0);
894 static int nicvf_enable_msix(struct nicvf *nic)
898 nic->num_vec = NIC_VF_MSIX_VECTORS;
900 for (vec = 0; vec < nic->num_vec; vec++)
901 nic->msix_entries[vec].entry = vec;
903 ret = pci_enable_msix(nic->pdev, nic->msix_entries, nic->num_vec);
905 netdev_err(nic->netdev,
906 "Req for #%d msix vectors failed\n", nic->num_vec);
909 nic->msix_enabled = 1;
913 static void nicvf_disable_msix(struct nicvf *nic)
915 if (nic->msix_enabled) {
916 pci_disable_msix(nic->pdev);
917 nic->msix_enabled = 0;
922 static void nicvf_set_irq_affinity(struct nicvf *nic)
927 for (vec = 0; vec < nic->num_vec; vec++) {
928 if (!nic->irq_allocated[vec])
931 if (!zalloc_cpumask_var(&nic->affinity_mask[vec], GFP_KERNEL))
934 if (vec < NICVF_INTR_ID_SQ)
935 /* Leave CPU0 for RBDR and other interrupts */
936 cpu = nicvf_netdev_qidx(nic, vec) + 1;
940 cpumask_set_cpu(cpumask_local_spread(cpu, nic->node),
941 nic->affinity_mask[vec]);
942 irqnum = nic->msix_entries[vec].vector;
943 irq_set_affinity_hint(irqnum, nic->affinity_mask[vec]);
947 static int nicvf_register_interrupts(struct nicvf *nic)
953 sprintf(nic->irq_name[irq], "%s-rxtx-%d",
954 nic->pnicvf->netdev->name,
955 nicvf_netdev_qidx(nic, irq));
958 sprintf(nic->irq_name[irq], "%s-sq-%d",
959 nic->pnicvf->netdev->name,
960 nicvf_netdev_qidx(nic, irq - NICVF_INTR_ID_SQ));
962 for_each_rbdr_irq(irq)
963 sprintf(nic->irq_name[irq], "%s-rbdr-%d",
964 nic->pnicvf->netdev->name,
965 nic->sqs_mode ? (nic->sqs_id + 1) : 0);
967 /* Register CQ interrupts */
968 for (irq = 0; irq < nic->qs->cq_cnt; irq++) {
969 vector = nic->msix_entries[irq].vector;
970 ret = request_irq(vector, nicvf_intr_handler,
971 0, nic->irq_name[irq], nic->napi[irq]);
974 nic->irq_allocated[irq] = true;
977 /* Register RBDR interrupt */
978 for (irq = NICVF_INTR_ID_RBDR;
979 irq < (NICVF_INTR_ID_RBDR + nic->qs->rbdr_cnt); irq++) {
980 vector = nic->msix_entries[irq].vector;
981 ret = request_irq(vector, nicvf_rbdr_intr_handler,
982 0, nic->irq_name[irq], nic);
985 nic->irq_allocated[irq] = true;
988 /* Register QS error interrupt */
989 sprintf(nic->irq_name[NICVF_INTR_ID_QS_ERR], "%s-qset-err-%d",
990 nic->pnicvf->netdev->name,
991 nic->sqs_mode ? (nic->sqs_id + 1) : 0);
992 irq = NICVF_INTR_ID_QS_ERR;
993 ret = request_irq(nic->msix_entries[irq].vector,
994 nicvf_qs_err_intr_handler,
995 0, nic->irq_name[irq], nic);
999 nic->irq_allocated[irq] = true;
1001 /* Set IRQ affinities */
1002 nicvf_set_irq_affinity(nic);
1006 netdev_err(nic->netdev, "request_irq failed, vector %d\n", irq);
1011 static void nicvf_unregister_interrupts(struct nicvf *nic)
1015 /* Free registered interrupts */
1016 for (irq = 0; irq < nic->num_vec; irq++) {
1017 if (!nic->irq_allocated[irq])
1020 irq_set_affinity_hint(nic->msix_entries[irq].vector, NULL);
1021 free_cpumask_var(nic->affinity_mask[irq]);
1023 if (irq < NICVF_INTR_ID_SQ)
1024 free_irq(nic->msix_entries[irq].vector, nic->napi[irq]);
1026 free_irq(nic->msix_entries[irq].vector, nic);
1028 nic->irq_allocated[irq] = false;
1032 nicvf_disable_msix(nic);
1035 /* Initialize MSIX vectors and register MISC interrupt.
1036 * Send READY message to PF to check if its alive
1038 static int nicvf_register_misc_interrupt(struct nicvf *nic)
1041 int irq = NICVF_INTR_ID_MISC;
1043 /* Return if mailbox interrupt is already registered */
1044 if (nic->msix_enabled)
1048 if (!nicvf_enable_msix(nic))
1051 sprintf(nic->irq_name[irq], "%s Mbox", "NICVF");
1052 /* Register Misc interrupt */
1053 ret = request_irq(nic->msix_entries[irq].vector,
1054 nicvf_misc_intr_handler, 0, nic->irq_name[irq], nic);
1058 nic->irq_allocated[irq] = true;
1060 /* Enable mailbox interrupt */
1061 nicvf_enable_intr(nic, NICVF_INTR_MBOX, 0);
1063 /* Check if VF is able to communicate with PF */
1064 if (!nicvf_check_pf_ready(nic)) {
1065 nicvf_disable_intr(nic, NICVF_INTR_MBOX, 0);
1066 nicvf_unregister_interrupts(nic);
1073 static netdev_tx_t nicvf_xmit(struct sk_buff *skb, struct net_device *netdev)
1075 struct nicvf *nic = netdev_priv(netdev);
1076 int qid = skb_get_queue_mapping(skb);
1077 struct netdev_queue *txq = netdev_get_tx_queue(netdev, qid);
1079 /* Check for minimum packet length */
1080 if (skb->len <= ETH_HLEN) {
1082 return NETDEV_TX_OK;
1085 if (!netif_tx_queue_stopped(txq) && !nicvf_sq_append_skb(nic, skb)) {
1086 netif_tx_stop_queue(txq);
1087 nic->drv_stats.txq_stop++;
1088 if (netif_msg_tx_err(nic))
1090 "%s: Transmit ring full, stopping SQ%d\n",
1092 return NETDEV_TX_BUSY;
1095 return NETDEV_TX_OK;
1098 static inline void nicvf_free_cq_poll(struct nicvf *nic)
1100 struct nicvf_cq_poll *cq_poll;
1103 for (qidx = 0; qidx < nic->qs->cq_cnt; qidx++) {
1104 cq_poll = nic->napi[qidx];
1107 nic->napi[qidx] = NULL;
1112 int nicvf_stop(struct net_device *netdev)
1115 struct nicvf *nic = netdev_priv(netdev);
1116 struct queue_set *qs = nic->qs;
1117 struct nicvf_cq_poll *cq_poll = NULL;
1118 union nic_mbx mbx = {};
1120 mbx.msg.msg = NIC_MBOX_MSG_SHUTDOWN;
1121 nicvf_send_msg_to_pf(nic, &mbx);
1123 netif_carrier_off(netdev);
1124 netif_tx_stop_all_queues(nic->netdev);
1125 nic->link_up = false;
1127 /* Teardown secondary qsets first */
1128 if (!nic->sqs_mode) {
1129 for (qidx = 0; qidx < nic->sqs_count; qidx++) {
1130 if (!nic->snicvf[qidx])
1132 nicvf_stop(nic->snicvf[qidx]->netdev);
1133 nic->snicvf[qidx] = NULL;
1137 /* Disable RBDR & QS error interrupts */
1138 for (qidx = 0; qidx < qs->rbdr_cnt; qidx++) {
1139 nicvf_disable_intr(nic, NICVF_INTR_RBDR, qidx);
1140 nicvf_clear_intr(nic, NICVF_INTR_RBDR, qidx);
1142 nicvf_disable_intr(nic, NICVF_INTR_QS_ERR, 0);
1143 nicvf_clear_intr(nic, NICVF_INTR_QS_ERR, 0);
1145 /* Wait for pending IRQ handlers to finish */
1146 for (irq = 0; irq < nic->num_vec; irq++)
1147 synchronize_irq(nic->msix_entries[irq].vector);
1149 tasklet_kill(&nic->rbdr_task);
1150 tasklet_kill(&nic->qs_err_task);
1151 if (nic->rb_work_scheduled)
1152 cancel_delayed_work_sync(&nic->rbdr_work);
1154 for (qidx = 0; qidx < nic->qs->cq_cnt; qidx++) {
1155 cq_poll = nic->napi[qidx];
1158 napi_synchronize(&cq_poll->napi);
1159 /* CQ intr is enabled while napi_complete,
1162 nicvf_disable_intr(nic, NICVF_INTR_CQ, qidx);
1163 nicvf_clear_intr(nic, NICVF_INTR_CQ, qidx);
1164 napi_disable(&cq_poll->napi);
1165 netif_napi_del(&cq_poll->napi);
1168 netif_tx_disable(netdev);
1170 for (qidx = 0; qidx < netdev->num_tx_queues; qidx++)
1171 netdev_tx_reset_queue(netdev_get_tx_queue(netdev, qidx));
1173 /* Free resources */
1174 nicvf_config_data_transfer(nic, false);
1176 /* Disable HW Qset */
1177 nicvf_qset_config(nic, false);
1179 /* disable mailbox interrupt */
1180 nicvf_disable_intr(nic, NICVF_INTR_MBOX, 0);
1182 nicvf_unregister_interrupts(nic);
1184 nicvf_free_cq_poll(nic);
1186 /* Clear multiqset info */
1192 int nicvf_open(struct net_device *netdev)
1195 struct nicvf *nic = netdev_priv(netdev);
1196 struct queue_set *qs = nic->qs;
1197 struct nicvf_cq_poll *cq_poll = NULL;
1199 nic->mtu = netdev->mtu;
1201 netif_carrier_off(netdev);
1203 err = nicvf_register_misc_interrupt(nic);
1207 /* Register NAPI handler for processing CQEs */
1208 for (qidx = 0; qidx < qs->cq_cnt; qidx++) {
1209 cq_poll = kzalloc(sizeof(*cq_poll), GFP_KERNEL);
1214 cq_poll->cq_idx = qidx;
1215 cq_poll->nicvf = nic;
1216 netif_napi_add(netdev, &cq_poll->napi, nicvf_poll,
1218 napi_enable(&cq_poll->napi);
1219 nic->napi[qidx] = cq_poll;
1222 /* Check if we got MAC address from PF or else generate a radom MAC */
1223 if (!nic->sqs_mode && is_zero_ether_addr(netdev->dev_addr)) {
1224 eth_hw_addr_random(netdev);
1225 nicvf_hw_set_mac_addr(nic, netdev);
1228 if (nic->set_mac_pending) {
1229 nic->set_mac_pending = false;
1230 nicvf_hw_set_mac_addr(nic, netdev);
1233 /* Init tasklet for handling Qset err interrupt */
1234 tasklet_init(&nic->qs_err_task, nicvf_handle_qs_err,
1235 (unsigned long)nic);
1237 /* Init RBDR tasklet which will refill RBDR */
1238 tasklet_init(&nic->rbdr_task, nicvf_rbdr_task,
1239 (unsigned long)nic);
1240 INIT_DELAYED_WORK(&nic->rbdr_work, nicvf_rbdr_work);
1242 /* Configure CPI alorithm */
1243 nic->cpi_alg = cpi_alg;
1245 nicvf_config_cpi(nic);
1247 nicvf_request_sqs(nic);
1249 nicvf_get_primary_vf_struct(nic);
1251 /* Configure receive side scaling */
1253 nicvf_rss_init(nic);
1255 err = nicvf_register_interrupts(nic);
1259 /* Initialize the queues */
1260 err = nicvf_init_resources(nic);
1264 /* Make sure queue initialization is written */
1267 nicvf_reg_write(nic, NIC_VF_INT, -1);
1268 /* Enable Qset err interrupt */
1269 nicvf_enable_intr(nic, NICVF_INTR_QS_ERR, 0);
1271 /* Enable completion queue interrupt */
1272 for (qidx = 0; qidx < qs->cq_cnt; qidx++)
1273 nicvf_enable_intr(nic, NICVF_INTR_CQ, qidx);
1275 /* Enable RBDR threshold interrupt */
1276 for (qidx = 0; qidx < qs->rbdr_cnt; qidx++)
1277 nicvf_enable_intr(nic, NICVF_INTR_RBDR, qidx);
1279 nic->drv_stats.txq_stop = 0;
1280 nic->drv_stats.txq_wake = 0;
1284 nicvf_disable_intr(nic, NICVF_INTR_MBOX, 0);
1285 nicvf_unregister_interrupts(nic);
1286 tasklet_kill(&nic->qs_err_task);
1287 tasklet_kill(&nic->rbdr_task);
1289 for (qidx = 0; qidx < qs->cq_cnt; qidx++) {
1290 cq_poll = nic->napi[qidx];
1293 napi_disable(&cq_poll->napi);
1294 netif_napi_del(&cq_poll->napi);
1296 nicvf_free_cq_poll(nic);
1300 static int nicvf_update_hw_max_frs(struct nicvf *nic, int mtu)
1302 union nic_mbx mbx = {};
1304 mbx.frs.msg = NIC_MBOX_MSG_SET_MAX_FRS;
1305 mbx.frs.max_frs = mtu;
1306 mbx.frs.vf_id = nic->vf_id;
1308 return nicvf_send_msg_to_pf(nic, &mbx);
1311 static int nicvf_change_mtu(struct net_device *netdev, int new_mtu)
1313 struct nicvf *nic = netdev_priv(netdev);
1315 if (new_mtu > NIC_HW_MAX_FRS)
1318 if (new_mtu < NIC_HW_MIN_FRS)
1321 if (nicvf_update_hw_max_frs(nic, new_mtu))
1323 netdev->mtu = new_mtu;
1329 static int nicvf_set_mac_address(struct net_device *netdev, void *p)
1331 struct sockaddr *addr = p;
1332 struct nicvf *nic = netdev_priv(netdev);
1334 if (!is_valid_ether_addr(addr->sa_data))
1335 return -EADDRNOTAVAIL;
1337 memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
1339 if (nic->msix_enabled) {
1340 if (nicvf_hw_set_mac_addr(nic, netdev))
1343 nic->set_mac_pending = true;
1349 void nicvf_update_lmac_stats(struct nicvf *nic)
1352 union nic_mbx mbx = {};
1354 if (!netif_running(nic->netdev))
1357 mbx.bgx_stats.msg = NIC_MBOX_MSG_BGX_STATS;
1358 mbx.bgx_stats.vf_id = nic->vf_id;
1360 mbx.bgx_stats.rx = 1;
1361 while (stat < BGX_RX_STATS_COUNT) {
1362 mbx.bgx_stats.idx = stat;
1363 if (nicvf_send_msg_to_pf(nic, &mbx))
1371 mbx.bgx_stats.rx = 0;
1372 while (stat < BGX_TX_STATS_COUNT) {
1373 mbx.bgx_stats.idx = stat;
1374 if (nicvf_send_msg_to_pf(nic, &mbx))
1380 void nicvf_update_stats(struct nicvf *nic)
1383 struct nicvf_hw_stats *stats = &nic->hw_stats;
1384 struct nicvf_drv_stats *drv_stats = &nic->drv_stats;
1385 struct queue_set *qs = nic->qs;
1387 #define GET_RX_STATS(reg) \
1388 nicvf_reg_read(nic, NIC_VNIC_RX_STAT_0_13 | (reg << 3))
1389 #define GET_TX_STATS(reg) \
1390 nicvf_reg_read(nic, NIC_VNIC_TX_STAT_0_4 | (reg << 3))
1392 stats->rx_bytes = GET_RX_STATS(RX_OCTS);
1393 stats->rx_ucast_frames = GET_RX_STATS(RX_UCAST);
1394 stats->rx_bcast_frames = GET_RX_STATS(RX_BCAST);
1395 stats->rx_mcast_frames = GET_RX_STATS(RX_MCAST);
1396 stats->rx_fcs_errors = GET_RX_STATS(RX_FCS);
1397 stats->rx_l2_errors = GET_RX_STATS(RX_L2ERR);
1398 stats->rx_drop_red = GET_RX_STATS(RX_RED);
1399 stats->rx_drop_red_bytes = GET_RX_STATS(RX_RED_OCTS);
1400 stats->rx_drop_overrun = GET_RX_STATS(RX_ORUN);
1401 stats->rx_drop_overrun_bytes = GET_RX_STATS(RX_ORUN_OCTS);
1402 stats->rx_drop_bcast = GET_RX_STATS(RX_DRP_BCAST);
1403 stats->rx_drop_mcast = GET_RX_STATS(RX_DRP_MCAST);
1404 stats->rx_drop_l3_bcast = GET_RX_STATS(RX_DRP_L3BCAST);
1405 stats->rx_drop_l3_mcast = GET_RX_STATS(RX_DRP_L3MCAST);
1407 stats->tx_bytes_ok = GET_TX_STATS(TX_OCTS);
1408 stats->tx_ucast_frames_ok = GET_TX_STATS(TX_UCAST);
1409 stats->tx_bcast_frames_ok = GET_TX_STATS(TX_BCAST);
1410 stats->tx_mcast_frames_ok = GET_TX_STATS(TX_MCAST);
1411 stats->tx_drops = GET_TX_STATS(TX_DROP);
1413 drv_stats->tx_frames_ok = stats->tx_ucast_frames_ok +
1414 stats->tx_bcast_frames_ok +
1415 stats->tx_mcast_frames_ok;
1416 drv_stats->rx_frames_ok = stats->rx_ucast_frames +
1417 stats->rx_bcast_frames +
1418 stats->rx_mcast_frames;
1419 drv_stats->rx_drops = stats->rx_drop_red +
1420 stats->rx_drop_overrun;
1421 drv_stats->tx_drops = stats->tx_drops;
1423 /* Update RQ and SQ stats */
1424 for (qidx = 0; qidx < qs->rq_cnt; qidx++)
1425 nicvf_update_rq_stats(nic, qidx);
1426 for (qidx = 0; qidx < qs->sq_cnt; qidx++)
1427 nicvf_update_sq_stats(nic, qidx);
1430 static struct rtnl_link_stats64 *nicvf_get_stats64(struct net_device *netdev,
1431 struct rtnl_link_stats64 *stats)
1433 struct nicvf *nic = netdev_priv(netdev);
1434 struct nicvf_hw_stats *hw_stats = &nic->hw_stats;
1435 struct nicvf_drv_stats *drv_stats = &nic->drv_stats;
1437 nicvf_update_stats(nic);
1439 stats->rx_bytes = hw_stats->rx_bytes;
1440 stats->rx_packets = drv_stats->rx_frames_ok;
1441 stats->rx_dropped = drv_stats->rx_drops;
1442 stats->multicast = hw_stats->rx_mcast_frames;
1444 stats->tx_bytes = hw_stats->tx_bytes_ok;
1445 stats->tx_packets = drv_stats->tx_frames_ok;
1446 stats->tx_dropped = drv_stats->tx_drops;
1451 static void nicvf_tx_timeout(struct net_device *dev)
1453 struct nicvf *nic = netdev_priv(dev);
1455 if (netif_msg_tx_err(nic))
1456 netdev_warn(dev, "%s: Transmit timed out, resetting\n",
1459 nic->drv_stats.tx_timeout++;
1460 schedule_work(&nic->reset_task);
1463 static void nicvf_reset_task(struct work_struct *work)
1467 nic = container_of(work, struct nicvf, reset_task);
1469 if (!netif_running(nic->netdev))
1472 nicvf_stop(nic->netdev);
1473 nicvf_open(nic->netdev);
1474 netif_trans_update(nic->netdev);
1477 static int nicvf_config_loopback(struct nicvf *nic,
1478 netdev_features_t features)
1480 union nic_mbx mbx = {};
1482 mbx.lbk.msg = NIC_MBOX_MSG_LOOPBACK;
1483 mbx.lbk.vf_id = nic->vf_id;
1484 mbx.lbk.enable = (features & NETIF_F_LOOPBACK) != 0;
1486 return nicvf_send_msg_to_pf(nic, &mbx);
1489 static netdev_features_t nicvf_fix_features(struct net_device *netdev,
1490 netdev_features_t features)
1492 struct nicvf *nic = netdev_priv(netdev);
1494 if ((features & NETIF_F_LOOPBACK) &&
1495 netif_running(netdev) && !nic->loopback_supported)
1496 features &= ~NETIF_F_LOOPBACK;
1501 static int nicvf_set_features(struct net_device *netdev,
1502 netdev_features_t features)
1504 struct nicvf *nic = netdev_priv(netdev);
1505 netdev_features_t changed = features ^ netdev->features;
1507 if (changed & NETIF_F_HW_VLAN_CTAG_RX)
1508 nicvf_config_vlan_stripping(nic, features);
1510 if ((changed & NETIF_F_LOOPBACK) && netif_running(netdev))
1511 return nicvf_config_loopback(nic, features);
1516 static const struct net_device_ops nicvf_netdev_ops = {
1517 .ndo_open = nicvf_open,
1518 .ndo_stop = nicvf_stop,
1519 .ndo_start_xmit = nicvf_xmit,
1520 .ndo_change_mtu = nicvf_change_mtu,
1521 .ndo_set_mac_address = nicvf_set_mac_address,
1522 .ndo_get_stats64 = nicvf_get_stats64,
1523 .ndo_tx_timeout = nicvf_tx_timeout,
1524 .ndo_fix_features = nicvf_fix_features,
1525 .ndo_set_features = nicvf_set_features,
1528 static int nicvf_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
1530 struct device *dev = &pdev->dev;
1531 struct net_device *netdev;
1536 err = pci_enable_device(pdev);
1538 dev_err(dev, "Failed to enable PCI device\n");
1542 err = pci_request_regions(pdev, DRV_NAME);
1544 dev_err(dev, "PCI request regions failed 0x%x\n", err);
1545 goto err_disable_device;
1548 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(48));
1550 dev_err(dev, "Unable to get usable DMA configuration\n");
1551 goto err_release_regions;
1554 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(48));
1556 dev_err(dev, "unable to get 48-bit DMA for consistent allocations\n");
1557 goto err_release_regions;
1560 qcount = netif_get_num_default_rss_queues();
1562 /* Restrict multiqset support only for host bound VFs */
1563 if (pdev->is_virtfn) {
1564 /* Set max number of queues per VF */
1565 qcount = min_t(int, num_online_cpus(),
1566 (MAX_SQS_PER_VF + 1) * MAX_CMP_QUEUES_PER_QS);
1569 netdev = alloc_etherdev_mqs(sizeof(struct nicvf), qcount, qcount);
1572 goto err_release_regions;
1575 pci_set_drvdata(pdev, netdev);
1577 SET_NETDEV_DEV(netdev, &pdev->dev);
1579 nic = netdev_priv(netdev);
1580 nic->netdev = netdev;
1583 nic->max_queues = qcount;
1585 /* MAP VF's configuration registers */
1586 nic->reg_base = pcim_iomap(pdev, PCI_CFG_REG_BAR_NUM, 0);
1587 if (!nic->reg_base) {
1588 dev_err(dev, "Cannot map config register space, aborting\n");
1590 goto err_free_netdev;
1593 err = nicvf_set_qset_resources(nic);
1595 goto err_free_netdev;
1597 /* Check if PF is alive and get MAC address for this VF */
1598 err = nicvf_register_misc_interrupt(nic);
1600 goto err_free_netdev;
1602 nicvf_send_vf_struct(nic);
1604 if (!pass1_silicon(nic->pdev))
1607 pci_read_config_word(nic->pdev, PCI_SUBSYSTEM_ID, &sdevid);
1608 if (sdevid == 0xA134)
1611 /* Check if this VF is in QS only mode */
1615 err = nicvf_set_real_num_queues(netdev, nic->tx_queues, nic->rx_queues);
1617 goto err_unregister_interrupts;
1619 netdev->hw_features = (NETIF_F_RXCSUM | NETIF_F_IP_CSUM | NETIF_F_SG |
1620 NETIF_F_TSO | NETIF_F_GRO |
1621 NETIF_F_HW_VLAN_CTAG_RX);
1623 netdev->hw_features |= NETIF_F_RXHASH;
1625 netdev->features |= netdev->hw_features;
1626 netdev->hw_features |= NETIF_F_LOOPBACK;
1628 netdev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO;
1630 netdev->netdev_ops = &nicvf_netdev_ops;
1631 netdev->watchdog_timeo = NICVF_TX_TIMEOUT;
1633 INIT_WORK(&nic->reset_task, nicvf_reset_task);
1635 err = register_netdev(netdev);
1637 dev_err(dev, "Failed to register netdevice\n");
1638 goto err_unregister_interrupts;
1641 nic->msg_enable = debug;
1643 nicvf_set_ethtool_ops(netdev);
1647 err_unregister_interrupts:
1648 nicvf_unregister_interrupts(nic);
1650 pci_set_drvdata(pdev, NULL);
1651 free_netdev(netdev);
1652 err_release_regions:
1653 pci_release_regions(pdev);
1655 pci_disable_device(pdev);
1659 static void nicvf_remove(struct pci_dev *pdev)
1661 struct net_device *netdev = pci_get_drvdata(pdev);
1663 struct net_device *pnetdev;
1668 nic = netdev_priv(netdev);
1669 pnetdev = nic->pnicvf->netdev;
1671 /* Check if this Qset is assigned to different VF.
1672 * If yes, clean primary and all secondary Qsets.
1674 if (pnetdev && (pnetdev->reg_state == NETREG_REGISTERED))
1675 unregister_netdev(pnetdev);
1676 nicvf_unregister_interrupts(nic);
1677 pci_set_drvdata(pdev, NULL);
1678 free_netdev(netdev);
1679 pci_release_regions(pdev);
1680 pci_disable_device(pdev);
1683 static void nicvf_shutdown(struct pci_dev *pdev)
1688 static struct pci_driver nicvf_driver = {
1690 .id_table = nicvf_id_table,
1691 .probe = nicvf_probe,
1692 .remove = nicvf_remove,
1693 .shutdown = nicvf_shutdown,
1696 static int __init nicvf_init_module(void)
1698 pr_info("%s, ver %s\n", DRV_NAME, DRV_VERSION);
1700 return pci_register_driver(&nicvf_driver);
1703 static void __exit nicvf_cleanup_module(void)
1705 pci_unregister_driver(&nicvf_driver);
1708 module_init(nicvf_init_module);
1709 module_exit(nicvf_cleanup_module);