1 // SPDX-License-Identifier: GPL-2.0
3 * Copyright (c) 2003-2022, Intel Corporation. All rights reserved.
4 * Intel Management Engine Interface (Intel MEI) Linux driver
7 #include <linux/module.h>
8 #include <linux/kernel.h>
9 #include <linux/device.h>
10 #include <linux/errno.h>
11 #include <linux/types.h>
12 #include <linux/pci.h>
13 #include <linux/dma-mapping.h>
14 #include <linux/sched.h>
15 #include <linux/interrupt.h>
17 #include <linux/pm_domain.h>
18 #include <linux/pm_runtime.h>
20 #include <linux/mei.h>
24 #include "hw-me-regs.h"
27 /* mei_pci_tbl - PCI Device ID Table */
28 static const struct pci_device_id mei_me_pci_tbl[] = {
29 {MEI_PCI_DEVICE(MEI_DEV_ID_82946GZ, MEI_ME_ICH_CFG)},
30 {MEI_PCI_DEVICE(MEI_DEV_ID_82G35, MEI_ME_ICH_CFG)},
31 {MEI_PCI_DEVICE(MEI_DEV_ID_82Q965, MEI_ME_ICH_CFG)},
32 {MEI_PCI_DEVICE(MEI_DEV_ID_82G965, MEI_ME_ICH_CFG)},
33 {MEI_PCI_DEVICE(MEI_DEV_ID_82GM965, MEI_ME_ICH_CFG)},
34 {MEI_PCI_DEVICE(MEI_DEV_ID_82GME965, MEI_ME_ICH_CFG)},
35 {MEI_PCI_DEVICE(MEI_DEV_ID_ICH9_82Q35, MEI_ME_ICH_CFG)},
36 {MEI_PCI_DEVICE(MEI_DEV_ID_ICH9_82G33, MEI_ME_ICH_CFG)},
37 {MEI_PCI_DEVICE(MEI_DEV_ID_ICH9_82Q33, MEI_ME_ICH_CFG)},
38 {MEI_PCI_DEVICE(MEI_DEV_ID_ICH9_82X38, MEI_ME_ICH_CFG)},
39 {MEI_PCI_DEVICE(MEI_DEV_ID_ICH9_3200, MEI_ME_ICH_CFG)},
41 {MEI_PCI_DEVICE(MEI_DEV_ID_ICH9_6, MEI_ME_ICH_CFG)},
42 {MEI_PCI_DEVICE(MEI_DEV_ID_ICH9_7, MEI_ME_ICH_CFG)},
43 {MEI_PCI_DEVICE(MEI_DEV_ID_ICH9_8, MEI_ME_ICH_CFG)},
44 {MEI_PCI_DEVICE(MEI_DEV_ID_ICH9_9, MEI_ME_ICH_CFG)},
45 {MEI_PCI_DEVICE(MEI_DEV_ID_ICH9_10, MEI_ME_ICH_CFG)},
46 {MEI_PCI_DEVICE(MEI_DEV_ID_ICH9M_1, MEI_ME_ICH_CFG)},
47 {MEI_PCI_DEVICE(MEI_DEV_ID_ICH9M_2, MEI_ME_ICH_CFG)},
48 {MEI_PCI_DEVICE(MEI_DEV_ID_ICH9M_3, MEI_ME_ICH_CFG)},
49 {MEI_PCI_DEVICE(MEI_DEV_ID_ICH9M_4, MEI_ME_ICH_CFG)},
51 {MEI_PCI_DEVICE(MEI_DEV_ID_ICH10_1, MEI_ME_ICH10_CFG)},
52 {MEI_PCI_DEVICE(MEI_DEV_ID_ICH10_2, MEI_ME_ICH10_CFG)},
53 {MEI_PCI_DEVICE(MEI_DEV_ID_ICH10_3, MEI_ME_ICH10_CFG)},
54 {MEI_PCI_DEVICE(MEI_DEV_ID_ICH10_4, MEI_ME_ICH10_CFG)},
56 {MEI_PCI_DEVICE(MEI_DEV_ID_IBXPK_1, MEI_ME_PCH6_CFG)},
57 {MEI_PCI_DEVICE(MEI_DEV_ID_IBXPK_2, MEI_ME_PCH6_CFG)},
58 {MEI_PCI_DEVICE(MEI_DEV_ID_CPT_1, MEI_ME_PCH_CPT_PBG_CFG)},
59 {MEI_PCI_DEVICE(MEI_DEV_ID_PBG_1, MEI_ME_PCH_CPT_PBG_CFG)},
60 {MEI_PCI_DEVICE(MEI_DEV_ID_PPT_1, MEI_ME_PCH7_CFG)},
61 {MEI_PCI_DEVICE(MEI_DEV_ID_PPT_2, MEI_ME_PCH7_CFG)},
62 {MEI_PCI_DEVICE(MEI_DEV_ID_PPT_3, MEI_ME_PCH7_CFG)},
63 {MEI_PCI_DEVICE(MEI_DEV_ID_LPT_H, MEI_ME_PCH8_SPS_4_CFG)},
64 {MEI_PCI_DEVICE(MEI_DEV_ID_LPT_W, MEI_ME_PCH8_SPS_4_CFG)},
65 {MEI_PCI_DEVICE(MEI_DEV_ID_LPT_LP, MEI_ME_PCH8_CFG)},
66 {MEI_PCI_DEVICE(MEI_DEV_ID_LPT_HR, MEI_ME_PCH8_SPS_4_CFG)},
67 {MEI_PCI_DEVICE(MEI_DEV_ID_WPT_LP, MEI_ME_PCH8_CFG)},
68 {MEI_PCI_DEVICE(MEI_DEV_ID_WPT_LP_2, MEI_ME_PCH8_CFG)},
70 {MEI_PCI_DEVICE(MEI_DEV_ID_SPT, MEI_ME_PCH8_CFG)},
71 {MEI_PCI_DEVICE(MEI_DEV_ID_SPT_2, MEI_ME_PCH8_CFG)},
72 {MEI_PCI_DEVICE(MEI_DEV_ID_SPT_3, MEI_ME_PCH8_ITOUCH_CFG)},
73 {MEI_PCI_DEVICE(MEI_DEV_ID_SPT_H, MEI_ME_PCH8_SPS_4_CFG)},
74 {MEI_PCI_DEVICE(MEI_DEV_ID_SPT_H_2, MEI_ME_PCH8_SPS_4_CFG)},
75 {MEI_PCI_DEVICE(MEI_DEV_ID_LBG, MEI_ME_PCH12_SPS_4_CFG)},
77 {MEI_PCI_DEVICE(MEI_DEV_ID_BXT_M, MEI_ME_PCH8_CFG)},
78 {MEI_PCI_DEVICE(MEI_DEV_ID_APL_I, MEI_ME_PCH8_CFG)},
80 {MEI_PCI_DEVICE(MEI_DEV_ID_DNV_IE, MEI_ME_PCH8_CFG)},
82 {MEI_PCI_DEVICE(MEI_DEV_ID_GLK, MEI_ME_PCH8_CFG)},
84 {MEI_PCI_DEVICE(MEI_DEV_ID_KBP, MEI_ME_PCH8_CFG)},
85 {MEI_PCI_DEVICE(MEI_DEV_ID_KBP_2, MEI_ME_PCH8_CFG)},
86 {MEI_PCI_DEVICE(MEI_DEV_ID_KBP_3, MEI_ME_PCH8_CFG)},
88 {MEI_PCI_DEVICE(MEI_DEV_ID_CNP_LP, MEI_ME_PCH12_CFG)},
89 {MEI_PCI_DEVICE(MEI_DEV_ID_CNP_LP_3, MEI_ME_PCH8_ITOUCH_CFG)},
90 {MEI_PCI_DEVICE(MEI_DEV_ID_CNP_H, MEI_ME_PCH12_SPS_CFG)},
91 {MEI_PCI_DEVICE(MEI_DEV_ID_CNP_H_3, MEI_ME_PCH12_SPS_ITOUCH_CFG)},
93 {MEI_PCI_DEVICE(MEI_DEV_ID_CMP_LP, MEI_ME_PCH12_CFG)},
94 {MEI_PCI_DEVICE(MEI_DEV_ID_CMP_LP_3, MEI_ME_PCH8_ITOUCH_CFG)},
95 {MEI_PCI_DEVICE(MEI_DEV_ID_CMP_V, MEI_ME_PCH12_CFG)},
96 {MEI_PCI_DEVICE(MEI_DEV_ID_CMP_H, MEI_ME_PCH12_CFG)},
97 {MEI_PCI_DEVICE(MEI_DEV_ID_CMP_H_3, MEI_ME_PCH8_ITOUCH_CFG)},
99 {MEI_PCI_DEVICE(MEI_DEV_ID_ICP_LP, MEI_ME_PCH12_CFG)},
100 {MEI_PCI_DEVICE(MEI_DEV_ID_ICP_N, MEI_ME_PCH12_CFG)},
102 {MEI_PCI_DEVICE(MEI_DEV_ID_TGP_LP, MEI_ME_PCH15_CFG)},
103 {MEI_PCI_DEVICE(MEI_DEV_ID_TGP_H, MEI_ME_PCH15_SPS_CFG)},
105 {MEI_PCI_DEVICE(MEI_DEV_ID_JSP_N, MEI_ME_PCH15_CFG)},
107 {MEI_PCI_DEVICE(MEI_DEV_ID_MCC, MEI_ME_PCH15_CFG)},
108 {MEI_PCI_DEVICE(MEI_DEV_ID_MCC_4, MEI_ME_PCH8_CFG)},
110 {MEI_PCI_DEVICE(MEI_DEV_ID_CDF, MEI_ME_PCH8_CFG)},
112 {MEI_PCI_DEVICE(MEI_DEV_ID_EBG, MEI_ME_PCH15_SPS_CFG)},
114 {MEI_PCI_DEVICE(MEI_DEV_ID_ADP_S, MEI_ME_PCH15_CFG)},
115 {MEI_PCI_DEVICE(MEI_DEV_ID_ADP_LP, MEI_ME_PCH15_CFG)},
116 {MEI_PCI_DEVICE(MEI_DEV_ID_ADP_P, MEI_ME_PCH15_CFG)},
117 {MEI_PCI_DEVICE(MEI_DEV_ID_ADP_N, MEI_ME_PCH15_CFG)},
119 {MEI_PCI_DEVICE(MEI_DEV_ID_RPL_S, MEI_ME_PCH15_CFG)},
121 {MEI_PCI_DEVICE(MEI_DEV_ID_MTL_M, MEI_ME_PCH15_CFG)},
122 {MEI_PCI_DEVICE(MEI_DEV_ID_ARL_S, MEI_ME_PCH15_CFG)},
123 {MEI_PCI_DEVICE(MEI_DEV_ID_ARL_H, MEI_ME_PCH15_CFG)},
125 /* required last entry */
129 MODULE_DEVICE_TABLE(pci, mei_me_pci_tbl);
132 static inline void mei_me_set_pm_domain(struct mei_device *dev);
133 static inline void mei_me_unset_pm_domain(struct mei_device *dev);
135 static inline void mei_me_set_pm_domain(struct mei_device *dev) {}
136 static inline void mei_me_unset_pm_domain(struct mei_device *dev) {}
137 #endif /* CONFIG_PM */
139 static int mei_me_read_fws(const struct mei_device *dev, int where, u32 *val)
141 struct pci_dev *pdev = to_pci_dev(dev->dev);
143 return pci_read_config_dword(pdev, where, val);
147 * mei_me_quirk_probe - probe for devices that doesn't valid ME interface
149 * @pdev: PCI device structure
150 * @cfg: per generation config
152 * Return: true if ME Interface is valid, false otherwise
154 static bool mei_me_quirk_probe(struct pci_dev *pdev,
155 const struct mei_cfg *cfg)
157 if (cfg->quirk_probe && cfg->quirk_probe(pdev)) {
158 dev_info(&pdev->dev, "Device doesn't have valid ME Interface\n");
166 * mei_me_probe - Device Initialization Routine
168 * @pdev: PCI device structure
169 * @ent: entry in kcs_pci_tbl
171 * Return: 0 on success, <0 on failure.
173 static int mei_me_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
175 const struct mei_cfg *cfg;
176 struct mei_device *dev;
177 struct mei_me_hw *hw;
178 unsigned int irqflags;
181 cfg = mei_me_get_cfg(ent->driver_data);
185 if (!mei_me_quirk_probe(pdev, cfg))
189 err = pcim_enable_device(pdev);
191 dev_err(&pdev->dev, "failed to enable pci device.\n");
194 /* set PCI host mastering */
195 pci_set_master(pdev);
196 /* pci request regions and mapping IO device memory for mei driver */
197 err = pcim_iomap_regions(pdev, BIT(0), KBUILD_MODNAME);
199 dev_err(&pdev->dev, "failed to get pci regions.\n");
203 err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64));
205 dev_err(&pdev->dev, "No usable DMA configuration, aborting\n");
209 /* allocates and initializes the mei dev structure */
210 dev = mei_me_dev_init(&pdev->dev, cfg, false);
216 hw->mem_addr = pcim_iomap_table(pdev)[0];
217 hw->read_fws = mei_me_read_fws;
219 pci_enable_msi(pdev);
223 /* request and enable interrupt */
224 irqflags = pci_dev_msi_enabled(pdev) ? IRQF_ONESHOT : IRQF_SHARED;
226 err = request_threaded_irq(pdev->irq,
227 mei_me_irq_quick_handler,
228 mei_me_irq_thread_handler,
229 irqflags, KBUILD_MODNAME, dev);
231 dev_err(&pdev->dev, "request_threaded_irq failure. irq = %d\n",
236 if (mei_start(dev)) {
237 dev_err(&pdev->dev, "init hw failure.\n");
242 pm_runtime_set_autosuspend_delay(&pdev->dev, MEI_ME_RPM_TIMEOUT);
243 pm_runtime_use_autosuspend(&pdev->dev);
245 err = mei_register(dev, &pdev->dev);
249 pci_set_drvdata(pdev, dev);
252 * MEI requires to resume from runtime suspend mode
253 * in order to perform link reset flow upon system suspend.
255 dev_pm_set_driver_flags(&pdev->dev, DPM_FLAG_NO_DIRECT_COMPLETE);
258 * ME maps runtime suspend/resume to D0i states,
259 * hence we need to go around native PCI runtime service which
260 * eventually brings the device into D3cold/hot state,
261 * but the mei device cannot wake up from D3 unlike from D0i3.
262 * To get around the PCI device native runtime pm,
263 * ME uses runtime pm domain handlers which take precedence
264 * over the driver's pm handlers.
266 mei_me_set_pm_domain(dev);
268 if (mei_pg_is_enabled(dev)) {
269 pm_runtime_put_noidle(&pdev->dev);
270 if (hw->d0i3_supported)
271 pm_runtime_allow(&pdev->dev);
274 dev_dbg(&pdev->dev, "initialization successful.\n");
281 mei_cancel_work(dev);
282 mei_disable_interrupts(dev);
283 free_irq(pdev->irq, dev);
285 dev_err(&pdev->dev, "initialization failed.\n");
290 * mei_me_shutdown - Device Removal Routine
292 * @pdev: PCI device structure
294 * mei_me_shutdown is called from the reboot notifier
295 * it's a simplified version of remove so we go down
298 static void mei_me_shutdown(struct pci_dev *pdev)
300 struct mei_device *dev;
302 dev = pci_get_drvdata(pdev);
306 dev_dbg(&pdev->dev, "shutdown\n");
309 mei_me_unset_pm_domain(dev);
311 mei_disable_interrupts(dev);
312 free_irq(pdev->irq, dev);
316 * mei_me_remove - Device Removal Routine
318 * @pdev: PCI device structure
320 * mei_me_remove is called by the PCI subsystem to alert the driver
321 * that it should release a PCI device.
323 static void mei_me_remove(struct pci_dev *pdev)
325 struct mei_device *dev;
327 dev = pci_get_drvdata(pdev);
331 if (mei_pg_is_enabled(dev))
332 pm_runtime_get_noresume(&pdev->dev);
334 dev_dbg(&pdev->dev, "stop\n");
337 mei_me_unset_pm_domain(dev);
339 mei_disable_interrupts(dev);
341 free_irq(pdev->irq, dev);
346 #ifdef CONFIG_PM_SLEEP
347 static int mei_me_pci_prepare(struct device *device)
349 pm_runtime_resume(device);
353 static int mei_me_pci_suspend(struct device *device)
355 struct pci_dev *pdev = to_pci_dev(device);
356 struct mei_device *dev = pci_get_drvdata(pdev);
361 dev_dbg(&pdev->dev, "suspend\n");
365 mei_disable_interrupts(dev);
367 free_irq(pdev->irq, dev);
368 pci_disable_msi(pdev);
373 static int mei_me_pci_resume(struct device *device)
375 struct pci_dev *pdev = to_pci_dev(device);
376 struct mei_device *dev;
377 unsigned int irqflags;
380 dev = pci_get_drvdata(pdev);
384 pci_enable_msi(pdev);
386 irqflags = pci_dev_msi_enabled(pdev) ? IRQF_ONESHOT : IRQF_SHARED;
388 /* request and enable interrupt */
389 err = request_threaded_irq(pdev->irq,
390 mei_me_irq_quick_handler,
391 mei_me_irq_thread_handler,
392 irqflags, KBUILD_MODNAME, dev);
395 dev_err(&pdev->dev, "request_threaded_irq failed: irq = %d.\n",
400 err = mei_restart(dev);
404 /* Start timer if stopped in suspend */
405 schedule_delayed_work(&dev->timer_work, HZ);
410 static void mei_me_pci_complete(struct device *device)
412 pm_runtime_suspend(device);
414 #else /* CONFIG_PM_SLEEP */
416 #define mei_me_pci_prepare NULL
417 #define mei_me_pci_complete NULL
419 #endif /* !CONFIG_PM_SLEEP */
422 static int mei_me_pm_runtime_idle(struct device *device)
424 struct mei_device *dev;
426 dev_dbg(device, "rpm: me: runtime_idle\n");
428 dev = dev_get_drvdata(device);
431 if (mei_write_is_idle(dev))
432 pm_runtime_autosuspend(device);
437 static int mei_me_pm_runtime_suspend(struct device *device)
439 struct mei_device *dev;
442 dev_dbg(device, "rpm: me: runtime suspend\n");
444 dev = dev_get_drvdata(device);
448 mutex_lock(&dev->device_lock);
450 if (mei_write_is_idle(dev))
451 ret = mei_me_pg_enter_sync(dev);
455 mutex_unlock(&dev->device_lock);
457 dev_dbg(device, "rpm: me: runtime suspend ret=%d\n", ret);
459 if (ret && ret != -EAGAIN)
460 schedule_work(&dev->reset_work);
465 static int mei_me_pm_runtime_resume(struct device *device)
467 struct mei_device *dev;
470 dev_dbg(device, "rpm: me: runtime resume\n");
472 dev = dev_get_drvdata(device);
476 mutex_lock(&dev->device_lock);
478 ret = mei_me_pg_exit_sync(dev);
480 mutex_unlock(&dev->device_lock);
482 dev_dbg(device, "rpm: me: runtime resume ret = %d\n", ret);
485 schedule_work(&dev->reset_work);
491 * mei_me_set_pm_domain - fill and set pm domain structure for device
495 static inline void mei_me_set_pm_domain(struct mei_device *dev)
497 struct pci_dev *pdev = to_pci_dev(dev->dev);
499 if (pdev->dev.bus && pdev->dev.bus->pm) {
500 dev->pg_domain.ops = *pdev->dev.bus->pm;
502 dev->pg_domain.ops.runtime_suspend = mei_me_pm_runtime_suspend;
503 dev->pg_domain.ops.runtime_resume = mei_me_pm_runtime_resume;
504 dev->pg_domain.ops.runtime_idle = mei_me_pm_runtime_idle;
506 dev_pm_domain_set(&pdev->dev, &dev->pg_domain);
511 * mei_me_unset_pm_domain - clean pm domain structure for device
515 static inline void mei_me_unset_pm_domain(struct mei_device *dev)
517 /* stop using pm callbacks if any */
518 dev_pm_domain_set(dev->dev, NULL);
521 static const struct dev_pm_ops mei_me_pm_ops = {
522 .prepare = mei_me_pci_prepare,
523 .complete = mei_me_pci_complete,
524 SET_SYSTEM_SLEEP_PM_OPS(mei_me_pci_suspend,
527 mei_me_pm_runtime_suspend,
528 mei_me_pm_runtime_resume,
529 mei_me_pm_runtime_idle)
532 #define MEI_ME_PM_OPS (&mei_me_pm_ops)
534 #define MEI_ME_PM_OPS NULL
535 #endif /* CONFIG_PM */
537 * PCI driver structure
539 static struct pci_driver mei_me_driver = {
540 .name = KBUILD_MODNAME,
541 .id_table = mei_me_pci_tbl,
542 .probe = mei_me_probe,
543 .remove = mei_me_remove,
544 .shutdown = mei_me_shutdown,
545 .driver.pm = MEI_ME_PM_OPS,
546 .driver.probe_type = PROBE_PREFER_ASYNCHRONOUS,
549 module_pci_driver(mei_me_driver);
551 MODULE_AUTHOR("Intel Corporation");
552 MODULE_DESCRIPTION("Intel(R) Management Engine Interface");
553 MODULE_LICENSE("GPL v2");