Merge tag 'drm-msm-next-2022-07-10' of https://gitlab.freedesktop.org/drm/msm into...
[sfrench/cifs-2.6.git] / drivers / gpu / drm / amd / pm / swsmu / smu13 / smu_v13_0.c
1 /*
2  * Copyright 2020 Advanced Micro Devices, Inc.
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice shall be included in
12  * all copies or substantial portions of the Software.
13  *
14  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20  * OTHER DEALINGS IN THE SOFTWARE.
21  */
22
23 #include <linux/firmware.h>
24 #include <linux/module.h>
25 #include <linux/pci.h>
26 #include <linux/reboot.h>
27
28 #define SMU_13_0_PARTIAL_PPTABLE
29 #define SWSMU_CODE_LAYER_L3
30
31 #include "amdgpu.h"
32 #include "amdgpu_smu.h"
33 #include "atomfirmware.h"
34 #include "amdgpu_atomfirmware.h"
35 #include "amdgpu_atombios.h"
36 #include "smu_v13_0.h"
37 #include "soc15_common.h"
38 #include "atom.h"
39 #include "amdgpu_ras.h"
40 #include "smu_cmn.h"
41
42 #include "asic_reg/thm/thm_13_0_2_offset.h"
43 #include "asic_reg/thm/thm_13_0_2_sh_mask.h"
44 #include "asic_reg/mp/mp_13_0_2_offset.h"
45 #include "asic_reg/mp/mp_13_0_2_sh_mask.h"
46 #include "asic_reg/smuio/smuio_13_0_2_offset.h"
47 #include "asic_reg/smuio/smuio_13_0_2_sh_mask.h"
48
49 /*
50  * DO NOT use these for err/warn/info/debug messages.
51  * Use dev_err, dev_warn, dev_info and dev_dbg instead.
52  * They are more MGPU friendly.
53  */
54 #undef pr_err
55 #undef pr_warn
56 #undef pr_info
57 #undef pr_debug
58
59 MODULE_FIRMWARE("amdgpu/aldebaran_smc.bin");
60 MODULE_FIRMWARE("amdgpu/smu_13_0_0.bin");
61 MODULE_FIRMWARE("amdgpu/smu_13_0_7.bin");
62
63 #define mmMP1_SMN_C2PMSG_66                                                                            0x0282
64 #define mmMP1_SMN_C2PMSG_66_BASE_IDX                                                                   0
65
66 #define mmMP1_SMN_C2PMSG_82                                                                            0x0292
67 #define mmMP1_SMN_C2PMSG_82_BASE_IDX                                                                   0
68
69 #define mmMP1_SMN_C2PMSG_90                                                                            0x029a
70 #define mmMP1_SMN_C2PMSG_90_BASE_IDX                                                                   0
71
72 #define SMU13_VOLTAGE_SCALE 4
73
74 #define LINK_WIDTH_MAX                          6
75 #define LINK_SPEED_MAX                          3
76
77 #define smnPCIE_LC_LINK_WIDTH_CNTL              0x11140288
78 #define PCIE_LC_LINK_WIDTH_CNTL__LC_LINK_WIDTH_RD_MASK 0x00000070L
79 #define PCIE_LC_LINK_WIDTH_CNTL__LC_LINK_WIDTH_RD__SHIFT 0x4
80 #define smnPCIE_LC_SPEED_CNTL                   0x11140290
81 #define PCIE_LC_SPEED_CNTL__LC_CURRENT_DATA_RATE_MASK 0xC000
82 #define PCIE_LC_SPEED_CNTL__LC_CURRENT_DATA_RATE__SHIFT 0xE
83
84 static const int link_width[] = {0, 1, 2, 4, 8, 12, 16};
85 static const int link_speed[] = {25, 50, 80, 160};
86
87 static int smu_v13_0_get_pptable_from_firmware(struct smu_context *smu, void **table, uint32_t *size,
88                                                uint32_t pptable_id);
89
90 int smu_v13_0_init_microcode(struct smu_context *smu)
91 {
92         struct amdgpu_device *adev = smu->adev;
93         const char *chip_name;
94         char fw_name[30];
95         char ucode_prefix[30];
96         int err = 0;
97         const struct smc_firmware_header_v1_0 *hdr;
98         const struct common_firmware_header *header;
99         struct amdgpu_firmware_info *ucode = NULL;
100
101         /* doesn't need to load smu firmware in IOV mode */
102         if (amdgpu_sriov_vf(adev))
103                 return 0;
104
105         switch (adev->ip_versions[MP1_HWIP][0]) {
106         case IP_VERSION(13, 0, 2):
107                 chip_name = "aldebaran_smc";
108                 break;
109         default:
110                 amdgpu_ucode_ip_version_decode(adev, MP1_HWIP, ucode_prefix, sizeof(ucode_prefix));
111                 chip_name = ucode_prefix;
112         }
113
114         snprintf(fw_name, sizeof(fw_name), "amdgpu/%s.bin", chip_name);
115
116         err = request_firmware(&adev->pm.fw, fw_name, adev->dev);
117         if (err)
118                 goto out;
119         err = amdgpu_ucode_validate(adev->pm.fw);
120         if (err)
121                 goto out;
122
123         hdr = (const struct smc_firmware_header_v1_0 *) adev->pm.fw->data;
124         amdgpu_ucode_print_smc_hdr(&hdr->header);
125         adev->pm.fw_version = le32_to_cpu(hdr->header.ucode_version);
126
127         if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
128                 ucode = &adev->firmware.ucode[AMDGPU_UCODE_ID_SMC];
129                 ucode->ucode_id = AMDGPU_UCODE_ID_SMC;
130                 ucode->fw = adev->pm.fw;
131                 header = (const struct common_firmware_header *)ucode->fw->data;
132                 adev->firmware.fw_size +=
133                         ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
134         }
135
136 out:
137         if (err) {
138                 DRM_ERROR("smu_v13_0: Failed to load firmware \"%s\"\n",
139                           fw_name);
140                 release_firmware(adev->pm.fw);
141                 adev->pm.fw = NULL;
142         }
143         return err;
144 }
145
146 void smu_v13_0_fini_microcode(struct smu_context *smu)
147 {
148         struct amdgpu_device *adev = smu->adev;
149
150         release_firmware(adev->pm.fw);
151         adev->pm.fw = NULL;
152         adev->pm.fw_version = 0;
153 }
154
155 int smu_v13_0_load_microcode(struct smu_context *smu)
156 {
157 #if 0
158         struct amdgpu_device *adev = smu->adev;
159         const uint32_t *src;
160         const struct smc_firmware_header_v1_0 *hdr;
161         uint32_t addr_start = MP1_SRAM;
162         uint32_t i;
163         uint32_t smc_fw_size;
164         uint32_t mp1_fw_flags;
165
166         hdr = (const struct smc_firmware_header_v1_0 *) adev->pm.fw->data;
167         src = (const uint32_t *)(adev->pm.fw->data +
168                                  le32_to_cpu(hdr->header.ucode_array_offset_bytes));
169         smc_fw_size = hdr->header.ucode_size_bytes;
170
171         for (i = 1; i < smc_fw_size/4 - 1; i++) {
172                 WREG32_PCIE(addr_start, src[i]);
173                 addr_start += 4;
174         }
175
176         WREG32_PCIE(MP1_Public | (smnMP1_PUB_CTRL & 0xffffffff),
177                     1 & MP1_SMN_PUB_CTRL__RESET_MASK);
178         WREG32_PCIE(MP1_Public | (smnMP1_PUB_CTRL & 0xffffffff),
179                     1 & ~MP1_SMN_PUB_CTRL__RESET_MASK);
180
181         for (i = 0; i < adev->usec_timeout; i++) {
182                 mp1_fw_flags = RREG32_PCIE(MP1_Public |
183                                            (smnMP1_FIRMWARE_FLAGS & 0xffffffff));
184                 if ((mp1_fw_flags & MP1_FIRMWARE_FLAGS__INTERRUPTS_ENABLED_MASK) >>
185                     MP1_FIRMWARE_FLAGS__INTERRUPTS_ENABLED__SHIFT)
186                         break;
187                 udelay(1);
188         }
189
190         if (i == adev->usec_timeout)
191                 return -ETIME;
192 #endif
193
194         return 0;
195 }
196
197 int smu_v13_0_init_pptable_microcode(struct smu_context *smu)
198 {
199         struct amdgpu_device *adev = smu->adev;
200         struct amdgpu_firmware_info *ucode = NULL;
201         uint32_t size = 0, pptable_id = 0;
202         int ret = 0;
203         void *table;
204
205         /* doesn't need to load smu firmware in IOV mode */
206         if (amdgpu_sriov_vf(adev))
207                 return 0;
208
209         if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP)
210                 return 0;
211
212         if (!adev->scpm_enabled)
213                 return 0;
214
215         /* override pptable_id from driver parameter */
216         if (amdgpu_smu_pptable_id >= 0) {
217                 pptable_id = amdgpu_smu_pptable_id;
218                 dev_info(adev->dev, "override pptable id %d\n", pptable_id);
219         } else {
220                 pptable_id = smu->smu_table.boot_values.pp_table_id;
221
222                 if (adev->ip_versions[MP1_HWIP][0] == IP_VERSION(13, 0, 7) &&
223                         pptable_id == 3667)
224                         pptable_id = 36671;
225
226                 if (adev->ip_versions[MP1_HWIP][0] == IP_VERSION(13, 0, 7) &&
227                         pptable_id == 3688)
228                         pptable_id = 36881;
229                 /*
230                  * Temporary solution for SMU V13.0.0 with SCPM enabled:
231                  *   - use 36831 signed pptable when pp_table_id is 3683
232                  *   - use 36641 signed pptable when pp_table_id is 3664 or 0
233                  * TODO: drop these when the pptable carried in vbios is ready.
234                  */
235                 if (adev->ip_versions[MP1_HWIP][0] == IP_VERSION(13, 0, 0)) {
236                         switch (pptable_id) {
237                         case 0:
238                         case 3664:
239                                 pptable_id = 36641;
240                                 break;
241                         case 3683:
242                                 pptable_id = 36831;
243                                 break;
244                         default:
245                                 dev_err(adev->dev, "Unsupported pptable id %d\n", pptable_id);
246                                 return -EINVAL;
247                         }
248                 }
249         }
250
251         /* "pptable_id == 0" means vbios carries the pptable. */
252         if (!pptable_id)
253                 return 0;
254
255         ret = smu_v13_0_get_pptable_from_firmware(smu, &table, &size, pptable_id);
256         if (ret)
257                 return ret;
258
259         smu->pptable_firmware.data = table;
260         smu->pptable_firmware.size = size;
261
262         ucode = &adev->firmware.ucode[AMDGPU_UCODE_ID_PPTABLE];
263         ucode->ucode_id = AMDGPU_UCODE_ID_PPTABLE;
264         ucode->fw = &smu->pptable_firmware;
265         adev->firmware.fw_size +=
266                 ALIGN(smu->pptable_firmware.size, PAGE_SIZE);
267
268         return 0;
269 }
270
271 int smu_v13_0_check_fw_status(struct smu_context *smu)
272 {
273         struct amdgpu_device *adev = smu->adev;
274         uint32_t mp1_fw_flags;
275
276         switch (adev->ip_versions[MP1_HWIP][0]) {
277         case IP_VERSION(13, 0, 4):
278                 mp1_fw_flags = RREG32_PCIE(MP1_Public |
279                                            (smnMP1_V13_0_4_FIRMWARE_FLAGS & 0xffffffff));
280                 break;
281         default:
282                 mp1_fw_flags = RREG32_PCIE(MP1_Public |
283                                            (smnMP1_FIRMWARE_FLAGS & 0xffffffff));
284                 break;
285         }
286
287         if ((mp1_fw_flags & MP1_FIRMWARE_FLAGS__INTERRUPTS_ENABLED_MASK) >>
288             MP1_FIRMWARE_FLAGS__INTERRUPTS_ENABLED__SHIFT)
289                 return 0;
290
291         return -EIO;
292 }
293
294 int smu_v13_0_check_fw_version(struct smu_context *smu)
295 {
296         struct amdgpu_device *adev = smu->adev;
297         uint32_t if_version = 0xff, smu_version = 0xff;
298         uint8_t smu_program, smu_major, smu_minor, smu_debug;
299         int ret = 0;
300
301         ret = smu_cmn_get_smc_version(smu, &if_version, &smu_version);
302         if (ret)
303                 return ret;
304
305         smu_program = (smu_version >> 24) & 0xff;
306         smu_major = (smu_version >> 16) & 0xff;
307         smu_minor = (smu_version >> 8) & 0xff;
308         smu_debug = (smu_version >> 0) & 0xff;
309         if (smu->is_apu)
310                 adev->pm.fw_version = smu_version;
311
312         switch (adev->ip_versions[MP1_HWIP][0]) {
313         case IP_VERSION(13, 0, 2):
314                 smu->smc_driver_if_version = SMU13_DRIVER_IF_VERSION_ALDE;
315                 break;
316         case IP_VERSION(13, 0, 0):
317                 smu->smc_driver_if_version = SMU13_DRIVER_IF_VERSION_SMU_V13_0_0;
318                 break;
319         case IP_VERSION(13, 0, 7):
320                 smu->smc_driver_if_version = SMU13_DRIVER_IF_VERSION_SMU_V13_0_7;
321                 break;
322         case IP_VERSION(13, 0, 1):
323         case IP_VERSION(13, 0, 3):
324         case IP_VERSION(13, 0, 8):
325                 smu->smc_driver_if_version = SMU13_DRIVER_IF_VERSION_YELLOW_CARP;
326                 break;
327         case IP_VERSION(13, 0, 4):
328                 smu->smc_driver_if_version = SMU13_DRIVER_IF_VERSION_SMU_V13_0_4;
329                 break;
330         case IP_VERSION(13, 0, 5):
331                 smu->smc_driver_if_version = SMU13_DRIVER_IF_VERSION_SMU_V13_0_5;
332                 break;
333         default:
334                 dev_err(adev->dev, "smu unsupported IP version: 0x%x.\n",
335                         adev->ip_versions[MP1_HWIP][0]);
336                 smu->smc_driver_if_version = SMU13_DRIVER_IF_VERSION_INV;
337                 break;
338         }
339
340         /* only for dGPU w/ SMU13*/
341         if (adev->pm.fw)
342                 dev_dbg(smu->adev->dev, "smu fw reported program %d, version = 0x%08x (%d.%d.%d)\n",
343                          smu_program, smu_version, smu_major, smu_minor, smu_debug);
344
345         /*
346          * 1. if_version mismatch is not critical as our fw is designed
347          * to be backward compatible.
348          * 2. New fw usually brings some optimizations. But that's visible
349          * only on the paired driver.
350          * Considering above, we just leave user a warning message instead
351          * of halt driver loading.
352          */
353         if (if_version != smu->smc_driver_if_version) {
354                 dev_info(adev->dev, "smu driver if version = 0x%08x, smu fw if version = 0x%08x, "
355                          "smu fw program = %d, smu fw version = 0x%08x (%d.%d.%d)\n",
356                          smu->smc_driver_if_version, if_version,
357                          smu_program, smu_version, smu_major, smu_minor, smu_debug);
358                 dev_warn(adev->dev, "SMU driver if version not matched\n");
359         }
360
361         return ret;
362 }
363
364 static int smu_v13_0_set_pptable_v2_0(struct smu_context *smu, void **table, uint32_t *size)
365 {
366         struct amdgpu_device *adev = smu->adev;
367         uint32_t ppt_offset_bytes;
368         const struct smc_firmware_header_v2_0 *v2;
369
370         v2 = (const struct smc_firmware_header_v2_0 *) adev->pm.fw->data;
371
372         ppt_offset_bytes = le32_to_cpu(v2->ppt_offset_bytes);
373         *size = le32_to_cpu(v2->ppt_size_bytes);
374         *table = (uint8_t *)v2 + ppt_offset_bytes;
375
376         return 0;
377 }
378
379 static int smu_v13_0_set_pptable_v2_1(struct smu_context *smu, void **table,
380                                       uint32_t *size, uint32_t pptable_id)
381 {
382         struct amdgpu_device *adev = smu->adev;
383         const struct smc_firmware_header_v2_1 *v2_1;
384         struct smc_soft_pptable_entry *entries;
385         uint32_t pptable_count = 0;
386         int i = 0;
387
388         v2_1 = (const struct smc_firmware_header_v2_1 *) adev->pm.fw->data;
389         entries = (struct smc_soft_pptable_entry *)
390                 ((uint8_t *)v2_1 + le32_to_cpu(v2_1->pptable_entry_offset));
391         pptable_count = le32_to_cpu(v2_1->pptable_count);
392         for (i = 0; i < pptable_count; i++) {
393                 if (le32_to_cpu(entries[i].id) == pptable_id) {
394                         *table = ((uint8_t *)v2_1 + le32_to_cpu(entries[i].ppt_offset_bytes));
395                         *size = le32_to_cpu(entries[i].ppt_size_bytes);
396                         break;
397                 }
398         }
399
400         if (i == pptable_count)
401                 return -EINVAL;
402
403         return 0;
404 }
405
406 static int smu_v13_0_get_pptable_from_vbios(struct smu_context *smu, void **table, uint32_t *size)
407 {
408         struct amdgpu_device *adev = smu->adev;
409         uint16_t atom_table_size;
410         uint8_t frev, crev;
411         int ret, index;
412
413         dev_info(adev->dev, "use vbios provided pptable\n");
414         index = get_index_into_master_table(atom_master_list_of_data_tables_v2_1,
415                                             powerplayinfo);
416
417         ret = amdgpu_atombios_get_data_table(adev, index, &atom_table_size, &frev, &crev,
418                                              (uint8_t **)table);
419         if (ret)
420                 return ret;
421
422         if (size)
423                 *size = atom_table_size;
424
425         return 0;
426 }
427
428 static int smu_v13_0_get_pptable_from_firmware(struct smu_context *smu, void **table, uint32_t *size,
429                                                uint32_t pptable_id)
430 {
431         const struct smc_firmware_header_v1_0 *hdr;
432         struct amdgpu_device *adev = smu->adev;
433         uint16_t version_major, version_minor;
434         int ret;
435
436         hdr = (const struct smc_firmware_header_v1_0 *) adev->pm.fw->data;
437         if (!hdr)
438                 return -EINVAL;
439
440         dev_info(adev->dev, "use driver provided pptable %d\n", pptable_id);
441
442         version_major = le16_to_cpu(hdr->header.header_version_major);
443         version_minor = le16_to_cpu(hdr->header.header_version_minor);
444         if (version_major != 2) {
445                 dev_err(adev->dev, "Unsupported smu firmware version %d.%d\n",
446                         version_major, version_minor);
447                 return -EINVAL;
448         }
449
450         switch (version_minor) {
451         case 0:
452                 ret = smu_v13_0_set_pptable_v2_0(smu, table, size);
453                 break;
454         case 1:
455                 ret = smu_v13_0_set_pptable_v2_1(smu, table, size, pptable_id);
456                 break;
457         default:
458                 ret = -EINVAL;
459                 break;
460         }
461
462         return ret;
463 }
464
465 int smu_v13_0_setup_pptable(struct smu_context *smu)
466 {
467         struct amdgpu_device *adev = smu->adev;
468         uint32_t size = 0, pptable_id = 0;
469         void *table;
470         int ret = 0;
471
472         /* override pptable_id from driver parameter */
473         if (amdgpu_smu_pptable_id >= 0) {
474                 pptable_id = amdgpu_smu_pptable_id;
475                 dev_info(adev->dev, "override pptable id %d\n", pptable_id);
476         } else {
477                 pptable_id = smu->smu_table.boot_values.pp_table_id;
478
479                 /*
480                  * Temporary solution for SMU V13.0.0 with SCPM disabled:
481                  *   - use 3664 or 3683 on request
482                  *   - use 3664 when pptable_id is 0
483                  * TODO: drop these when the pptable carried in vbios is ready.
484                  */
485                 if (adev->ip_versions[MP1_HWIP][0] == IP_VERSION(13, 0, 0)) {
486                         switch (pptable_id) {
487                         case 0:
488                                 pptable_id = 3664;
489                                 break;
490                         case 3664:
491                         case 3683:
492                                 break;
493                         default:
494                                 dev_err(adev->dev, "Unsupported pptable id %d\n", pptable_id);
495                                 return -EINVAL;
496                         }
497                 }
498         }
499
500         /* force using vbios pptable in sriov mode */
501         if ((amdgpu_sriov_vf(adev) || !pptable_id) && (amdgpu_emu_mode != 1))
502                 ret = smu_v13_0_get_pptable_from_vbios(smu, &table, &size);
503         else
504                 ret = smu_v13_0_get_pptable_from_firmware(smu, &table, &size, pptable_id);
505
506         if (ret)
507                 return ret;
508
509         if (!smu->smu_table.power_play_table)
510                 smu->smu_table.power_play_table = table;
511         if (!smu->smu_table.power_play_table_size)
512                 smu->smu_table.power_play_table_size = size;
513
514         return 0;
515 }
516
517 int smu_v13_0_init_smc_tables(struct smu_context *smu)
518 {
519         struct smu_table_context *smu_table = &smu->smu_table;
520         struct smu_table *tables = smu_table->tables;
521         int ret = 0;
522
523         smu_table->driver_pptable =
524                 kzalloc(tables[SMU_TABLE_PPTABLE].size, GFP_KERNEL);
525         if (!smu_table->driver_pptable) {
526                 ret = -ENOMEM;
527                 goto err0_out;
528         }
529
530         smu_table->max_sustainable_clocks =
531                 kzalloc(sizeof(struct smu_13_0_max_sustainable_clocks), GFP_KERNEL);
532         if (!smu_table->max_sustainable_clocks) {
533                 ret = -ENOMEM;
534                 goto err1_out;
535         }
536
537         /* Aldebaran does not support OVERDRIVE */
538         if (tables[SMU_TABLE_OVERDRIVE].size) {
539                 smu_table->overdrive_table =
540                         kzalloc(tables[SMU_TABLE_OVERDRIVE].size, GFP_KERNEL);
541                 if (!smu_table->overdrive_table) {
542                         ret = -ENOMEM;
543                         goto err2_out;
544                 }
545
546                 smu_table->boot_overdrive_table =
547                         kzalloc(tables[SMU_TABLE_OVERDRIVE].size, GFP_KERNEL);
548                 if (!smu_table->boot_overdrive_table) {
549                         ret = -ENOMEM;
550                         goto err3_out;
551                 }
552         }
553
554         smu_table->combo_pptable =
555                 kzalloc(tables[SMU_TABLE_COMBO_PPTABLE].size, GFP_KERNEL);
556         if (!smu_table->combo_pptable) {
557                 ret = -ENOMEM;
558                 goto err4_out;
559         }
560
561         return 0;
562
563 err4_out:
564         kfree(smu_table->boot_overdrive_table);
565 err3_out:
566         kfree(smu_table->overdrive_table);
567 err2_out:
568         kfree(smu_table->max_sustainable_clocks);
569 err1_out:
570         kfree(smu_table->driver_pptable);
571 err0_out:
572         return ret;
573 }
574
575 int smu_v13_0_fini_smc_tables(struct smu_context *smu)
576 {
577         struct smu_table_context *smu_table = &smu->smu_table;
578         struct smu_dpm_context *smu_dpm = &smu->smu_dpm;
579
580         kfree(smu_table->gpu_metrics_table);
581         kfree(smu_table->combo_pptable);
582         kfree(smu_table->boot_overdrive_table);
583         kfree(smu_table->overdrive_table);
584         kfree(smu_table->max_sustainable_clocks);
585         kfree(smu_table->driver_pptable);
586         smu_table->gpu_metrics_table = NULL;
587         smu_table->combo_pptable = NULL;
588         smu_table->boot_overdrive_table = NULL;
589         smu_table->overdrive_table = NULL;
590         smu_table->max_sustainable_clocks = NULL;
591         smu_table->driver_pptable = NULL;
592         kfree(smu_table->hardcode_pptable);
593         smu_table->hardcode_pptable = NULL;
594
595         kfree(smu_table->ecc_table);
596         kfree(smu_table->metrics_table);
597         kfree(smu_table->watermarks_table);
598         smu_table->ecc_table = NULL;
599         smu_table->metrics_table = NULL;
600         smu_table->watermarks_table = NULL;
601         smu_table->metrics_time = 0;
602
603         kfree(smu_dpm->dpm_context);
604         kfree(smu_dpm->golden_dpm_context);
605         kfree(smu_dpm->dpm_current_power_state);
606         kfree(smu_dpm->dpm_request_power_state);
607         smu_dpm->dpm_context = NULL;
608         smu_dpm->golden_dpm_context = NULL;
609         smu_dpm->dpm_context_size = 0;
610         smu_dpm->dpm_current_power_state = NULL;
611         smu_dpm->dpm_request_power_state = NULL;
612
613         return 0;
614 }
615
616 int smu_v13_0_init_power(struct smu_context *smu)
617 {
618         struct smu_power_context *smu_power = &smu->smu_power;
619
620         if (smu_power->power_context || smu_power->power_context_size != 0)
621                 return -EINVAL;
622
623         smu_power->power_context = kzalloc(sizeof(struct smu_13_0_dpm_context),
624                                            GFP_KERNEL);
625         if (!smu_power->power_context)
626                 return -ENOMEM;
627         smu_power->power_context_size = sizeof(struct smu_13_0_dpm_context);
628
629         return 0;
630 }
631
632 int smu_v13_0_fini_power(struct smu_context *smu)
633 {
634         struct smu_power_context *smu_power = &smu->smu_power;
635
636         if (!smu_power->power_context || smu_power->power_context_size == 0)
637                 return -EINVAL;
638
639         kfree(smu_power->power_context);
640         smu_power->power_context = NULL;
641         smu_power->power_context_size = 0;
642
643         return 0;
644 }
645
646 int smu_v13_0_get_vbios_bootup_values(struct smu_context *smu)
647 {
648         int ret, index;
649         uint16_t size;
650         uint8_t frev, crev;
651         struct atom_common_table_header *header;
652         struct atom_firmware_info_v3_4 *v_3_4;
653         struct atom_firmware_info_v3_3 *v_3_3;
654         struct atom_firmware_info_v3_1 *v_3_1;
655         struct atom_smu_info_v3_6 *smu_info_v3_6;
656         struct atom_smu_info_v4_0 *smu_info_v4_0;
657
658         index = get_index_into_master_table(atom_master_list_of_data_tables_v2_1,
659                                             firmwareinfo);
660
661         ret = amdgpu_atombios_get_data_table(smu->adev, index, &size, &frev, &crev,
662                                              (uint8_t **)&header);
663         if (ret)
664                 return ret;
665
666         if (header->format_revision != 3) {
667                 dev_err(smu->adev->dev, "unknown atom_firmware_info version! for smu13\n");
668                 return -EINVAL;
669         }
670
671         switch (header->content_revision) {
672         case 0:
673         case 1:
674         case 2:
675                 v_3_1 = (struct atom_firmware_info_v3_1 *)header;
676                 smu->smu_table.boot_values.revision = v_3_1->firmware_revision;
677                 smu->smu_table.boot_values.gfxclk = v_3_1->bootup_sclk_in10khz;
678                 smu->smu_table.boot_values.uclk = v_3_1->bootup_mclk_in10khz;
679                 smu->smu_table.boot_values.socclk = 0;
680                 smu->smu_table.boot_values.dcefclk = 0;
681                 smu->smu_table.boot_values.vddc = v_3_1->bootup_vddc_mv;
682                 smu->smu_table.boot_values.vddci = v_3_1->bootup_vddci_mv;
683                 smu->smu_table.boot_values.mvddc = v_3_1->bootup_mvddc_mv;
684                 smu->smu_table.boot_values.vdd_gfx = v_3_1->bootup_vddgfx_mv;
685                 smu->smu_table.boot_values.cooling_id = v_3_1->coolingsolution_id;
686                 smu->smu_table.boot_values.pp_table_id = 0;
687                 break;
688         case 3:
689                 v_3_3 = (struct atom_firmware_info_v3_3 *)header;
690                 smu->smu_table.boot_values.revision = v_3_3->firmware_revision;
691                 smu->smu_table.boot_values.gfxclk = v_3_3->bootup_sclk_in10khz;
692                 smu->smu_table.boot_values.uclk = v_3_3->bootup_mclk_in10khz;
693                 smu->smu_table.boot_values.socclk = 0;
694                 smu->smu_table.boot_values.dcefclk = 0;
695                 smu->smu_table.boot_values.vddc = v_3_3->bootup_vddc_mv;
696                 smu->smu_table.boot_values.vddci = v_3_3->bootup_vddci_mv;
697                 smu->smu_table.boot_values.mvddc = v_3_3->bootup_mvddc_mv;
698                 smu->smu_table.boot_values.vdd_gfx = v_3_3->bootup_vddgfx_mv;
699                 smu->smu_table.boot_values.cooling_id = v_3_3->coolingsolution_id;
700                 smu->smu_table.boot_values.pp_table_id = v_3_3->pplib_pptable_id;
701                 break;
702         case 4:
703         default:
704                 v_3_4 = (struct atom_firmware_info_v3_4 *)header;
705                 smu->smu_table.boot_values.revision = v_3_4->firmware_revision;
706                 smu->smu_table.boot_values.gfxclk = v_3_4->bootup_sclk_in10khz;
707                 smu->smu_table.boot_values.uclk = v_3_4->bootup_mclk_in10khz;
708                 smu->smu_table.boot_values.socclk = 0;
709                 smu->smu_table.boot_values.dcefclk = 0;
710                 smu->smu_table.boot_values.vddc = v_3_4->bootup_vddc_mv;
711                 smu->smu_table.boot_values.vddci = v_3_4->bootup_vddci_mv;
712                 smu->smu_table.boot_values.mvddc = v_3_4->bootup_mvddc_mv;
713                 smu->smu_table.boot_values.vdd_gfx = v_3_4->bootup_vddgfx_mv;
714                 smu->smu_table.boot_values.cooling_id = v_3_4->coolingsolution_id;
715                 smu->smu_table.boot_values.pp_table_id = v_3_4->pplib_pptable_id;
716                 break;
717         }
718
719         smu->smu_table.boot_values.format_revision = header->format_revision;
720         smu->smu_table.boot_values.content_revision = header->content_revision;
721
722         index = get_index_into_master_table(atom_master_list_of_data_tables_v2_1,
723                                             smu_info);
724         if (!amdgpu_atombios_get_data_table(smu->adev, index, &size, &frev, &crev,
725                                             (uint8_t **)&header)) {
726
727                 if ((frev == 3) && (crev == 6)) {
728                         smu_info_v3_6 = (struct atom_smu_info_v3_6 *)header;
729
730                         smu->smu_table.boot_values.socclk = smu_info_v3_6->bootup_socclk_10khz;
731                         smu->smu_table.boot_values.vclk = smu_info_v3_6->bootup_vclk_10khz;
732                         smu->smu_table.boot_values.dclk = smu_info_v3_6->bootup_dclk_10khz;
733                         smu->smu_table.boot_values.fclk = smu_info_v3_6->bootup_fclk_10khz;
734                 } else if ((frev == 3) && (crev == 1)) {
735                         return 0;
736                 } else if ((frev == 4) && (crev == 0)) {
737                         smu_info_v4_0 = (struct atom_smu_info_v4_0 *)header;
738
739                         smu->smu_table.boot_values.socclk = smu_info_v4_0->bootup_socclk_10khz;
740                         smu->smu_table.boot_values.dcefclk = smu_info_v4_0->bootup_dcefclk_10khz;
741                         smu->smu_table.boot_values.vclk = smu_info_v4_0->bootup_vclk0_10khz;
742                         smu->smu_table.boot_values.dclk = smu_info_v4_0->bootup_dclk0_10khz;
743                         smu->smu_table.boot_values.fclk = smu_info_v4_0->bootup_fclk_10khz;
744                 } else {
745                         dev_warn(smu->adev->dev, "Unexpected and unhandled version: %d.%d\n",
746                                                 (uint32_t)frev, (uint32_t)crev);
747                 }
748         }
749
750         return 0;
751 }
752
753
754 int smu_v13_0_notify_memory_pool_location(struct smu_context *smu)
755 {
756         struct smu_table_context *smu_table = &smu->smu_table;
757         struct smu_table *memory_pool = &smu_table->memory_pool;
758         int ret = 0;
759         uint64_t address;
760         uint32_t address_low, address_high;
761
762         if (memory_pool->size == 0 || memory_pool->cpu_addr == NULL)
763                 return ret;
764
765         address = memory_pool->mc_address;
766         address_high = (uint32_t)upper_32_bits(address);
767         address_low  = (uint32_t)lower_32_bits(address);
768
769         ret = smu_cmn_send_smc_msg_with_param(smu, SMU_MSG_DramLogSetDramAddrHigh,
770                                               address_high, NULL);
771         if (ret)
772                 return ret;
773         ret = smu_cmn_send_smc_msg_with_param(smu, SMU_MSG_DramLogSetDramAddrLow,
774                                               address_low, NULL);
775         if (ret)
776                 return ret;
777         ret = smu_cmn_send_smc_msg_with_param(smu, SMU_MSG_DramLogSetDramSize,
778                                               (uint32_t)memory_pool->size, NULL);
779         if (ret)
780                 return ret;
781
782         return ret;
783 }
784
785 int smu_v13_0_set_min_deep_sleep_dcefclk(struct smu_context *smu, uint32_t clk)
786 {
787         int ret;
788
789         ret = smu_cmn_send_smc_msg_with_param(smu,
790                                               SMU_MSG_SetMinDeepSleepDcefclk, clk, NULL);
791         if (ret)
792                 dev_err(smu->adev->dev, "SMU13 attempt to set divider for DCEFCLK Failed!");
793
794         return ret;
795 }
796
797 int smu_v13_0_set_driver_table_location(struct smu_context *smu)
798 {
799         struct smu_table *driver_table = &smu->smu_table.driver_table;
800         int ret = 0;
801
802         if (driver_table->mc_address) {
803                 ret = smu_cmn_send_smc_msg_with_param(smu,
804                                                       SMU_MSG_SetDriverDramAddrHigh,
805                                                       upper_32_bits(driver_table->mc_address),
806                                                       NULL);
807                 if (!ret)
808                         ret = smu_cmn_send_smc_msg_with_param(smu,
809                                                               SMU_MSG_SetDriverDramAddrLow,
810                                                               lower_32_bits(driver_table->mc_address),
811                                                               NULL);
812         }
813
814         return ret;
815 }
816
817 int smu_v13_0_set_tool_table_location(struct smu_context *smu)
818 {
819         int ret = 0;
820         struct smu_table *tool_table = &smu->smu_table.tables[SMU_TABLE_PMSTATUSLOG];
821
822         if (tool_table->mc_address) {
823                 ret = smu_cmn_send_smc_msg_with_param(smu,
824                                                       SMU_MSG_SetToolsDramAddrHigh,
825                                                       upper_32_bits(tool_table->mc_address),
826                                                       NULL);
827                 if (!ret)
828                         ret = smu_cmn_send_smc_msg_with_param(smu,
829                                                               SMU_MSG_SetToolsDramAddrLow,
830                                                               lower_32_bits(tool_table->mc_address),
831                                                               NULL);
832         }
833
834         return ret;
835 }
836
837 int smu_v13_0_init_display_count(struct smu_context *smu, uint32_t count)
838 {
839         int ret = 0;
840
841         if (!smu->pm_enabled)
842                 return ret;
843
844         ret = smu_cmn_send_smc_msg_with_param(smu, SMU_MSG_NumOfDisplays, count, NULL);
845
846         return ret;
847 }
848
849 int smu_v13_0_set_allowed_mask(struct smu_context *smu)
850 {
851         struct smu_feature *feature = &smu->smu_feature;
852         int ret = 0;
853         uint32_t feature_mask[2];
854
855         if (bitmap_empty(feature->allowed, SMU_FEATURE_MAX) ||
856             feature->feature_num < 64)
857                 return -EINVAL;
858
859         bitmap_to_arr32(feature_mask, feature->allowed, 64);
860
861         ret = smu_cmn_send_smc_msg_with_param(smu, SMU_MSG_SetAllowedFeaturesMaskHigh,
862                                               feature_mask[1], NULL);
863         if (ret)
864                 return ret;
865
866         return smu_cmn_send_smc_msg_with_param(smu,
867                                                SMU_MSG_SetAllowedFeaturesMaskLow,
868                                                feature_mask[0],
869                                                NULL);
870 }
871
872 int smu_v13_0_gfx_off_control(struct smu_context *smu, bool enable)
873 {
874         int ret = 0;
875         struct amdgpu_device *adev = smu->adev;
876
877         switch (adev->ip_versions[MP1_HWIP][0]) {
878         case IP_VERSION(13, 0, 0):
879         case IP_VERSION(13, 0, 1):
880         case IP_VERSION(13, 0, 3):
881         case IP_VERSION(13, 0, 4):
882         case IP_VERSION(13, 0, 5):
883         case IP_VERSION(13, 0, 7):
884         case IP_VERSION(13, 0, 8):
885                 if (!(adev->pm.pp_feature & PP_GFXOFF_MASK))
886                         return 0;
887                 if (enable)
888                         ret = smu_cmn_send_smc_msg(smu, SMU_MSG_AllowGfxOff, NULL);
889                 else
890                         ret = smu_cmn_send_smc_msg(smu, SMU_MSG_DisallowGfxOff, NULL);
891                 break;
892         default:
893                 break;
894         }
895
896         return ret;
897 }
898
899 int smu_v13_0_system_features_control(struct smu_context *smu,
900                                       bool en)
901 {
902         return smu_cmn_send_smc_msg(smu, (en ? SMU_MSG_EnableAllSmuFeatures :
903                                           SMU_MSG_DisableAllSmuFeatures), NULL);
904 }
905
906 int smu_v13_0_notify_display_change(struct smu_context *smu)
907 {
908         int ret = 0;
909
910         if (!smu->pm_enabled)
911                 return ret;
912
913         if (smu_cmn_feature_is_enabled(smu, SMU_FEATURE_DPM_UCLK_BIT) &&
914             smu->adev->gmc.vram_type == AMDGPU_VRAM_TYPE_HBM)
915                 ret = smu_cmn_send_smc_msg_with_param(smu, SMU_MSG_SetUclkFastSwitch, 1, NULL);
916
917         return ret;
918 }
919
920         static int
921 smu_v13_0_get_max_sustainable_clock(struct smu_context *smu, uint32_t *clock,
922                                     enum smu_clk_type clock_select)
923 {
924         int ret = 0;
925         int clk_id;
926
927         if ((smu_cmn_to_asic_specific_index(smu, CMN2ASIC_MAPPING_MSG, SMU_MSG_GetDcModeMaxDpmFreq) < 0) ||
928             (smu_cmn_to_asic_specific_index(smu, CMN2ASIC_MAPPING_MSG, SMU_MSG_GetMaxDpmFreq) < 0))
929                 return 0;
930
931         clk_id = smu_cmn_to_asic_specific_index(smu,
932                                                 CMN2ASIC_MAPPING_CLK,
933                                                 clock_select);
934         if (clk_id < 0)
935                 return -EINVAL;
936
937         ret = smu_cmn_send_smc_msg_with_param(smu, SMU_MSG_GetDcModeMaxDpmFreq,
938                                               clk_id << 16, clock);
939         if (ret) {
940                 dev_err(smu->adev->dev, "[GetMaxSustainableClock] Failed to get max DC clock from SMC!");
941                 return ret;
942         }
943
944         if (*clock != 0)
945                 return 0;
946
947         /* if DC limit is zero, return AC limit */
948         ret = smu_cmn_send_smc_msg_with_param(smu, SMU_MSG_GetMaxDpmFreq,
949                                               clk_id << 16, clock);
950         if (ret) {
951                 dev_err(smu->adev->dev, "[GetMaxSustainableClock] failed to get max AC clock from SMC!");
952                 return ret;
953         }
954
955         return 0;
956 }
957
958 int smu_v13_0_init_max_sustainable_clocks(struct smu_context *smu)
959 {
960         struct smu_13_0_max_sustainable_clocks *max_sustainable_clocks =
961                 smu->smu_table.max_sustainable_clocks;
962         int ret = 0;
963
964         max_sustainable_clocks->uclock = smu->smu_table.boot_values.uclk / 100;
965         max_sustainable_clocks->soc_clock = smu->smu_table.boot_values.socclk / 100;
966         max_sustainable_clocks->dcef_clock = smu->smu_table.boot_values.dcefclk / 100;
967         max_sustainable_clocks->display_clock = 0xFFFFFFFF;
968         max_sustainable_clocks->phy_clock = 0xFFFFFFFF;
969         max_sustainable_clocks->pixel_clock = 0xFFFFFFFF;
970
971         if (smu_cmn_feature_is_enabled(smu, SMU_FEATURE_DPM_UCLK_BIT)) {
972                 ret = smu_v13_0_get_max_sustainable_clock(smu,
973                                                           &(max_sustainable_clocks->uclock),
974                                                           SMU_UCLK);
975                 if (ret) {
976                         dev_err(smu->adev->dev, "[%s] failed to get max UCLK from SMC!",
977                                 __func__);
978                         return ret;
979                 }
980         }
981
982         if (smu_cmn_feature_is_enabled(smu, SMU_FEATURE_DPM_SOCCLK_BIT)) {
983                 ret = smu_v13_0_get_max_sustainable_clock(smu,
984                                                           &(max_sustainable_clocks->soc_clock),
985                                                           SMU_SOCCLK);
986                 if (ret) {
987                         dev_err(smu->adev->dev, "[%s] failed to get max SOCCLK from SMC!",
988                                 __func__);
989                         return ret;
990                 }
991         }
992
993         if (smu_cmn_feature_is_enabled(smu, SMU_FEATURE_DPM_DCEFCLK_BIT)) {
994                 ret = smu_v13_0_get_max_sustainable_clock(smu,
995                                                           &(max_sustainable_clocks->dcef_clock),
996                                                           SMU_DCEFCLK);
997                 if (ret) {
998                         dev_err(smu->adev->dev, "[%s] failed to get max DCEFCLK from SMC!",
999                                 __func__);
1000                         return ret;
1001                 }
1002
1003                 ret = smu_v13_0_get_max_sustainable_clock(smu,
1004                                                           &(max_sustainable_clocks->display_clock),
1005                                                           SMU_DISPCLK);
1006                 if (ret) {
1007                         dev_err(smu->adev->dev, "[%s] failed to get max DISPCLK from SMC!",
1008                                 __func__);
1009                         return ret;
1010                 }
1011                 ret = smu_v13_0_get_max_sustainable_clock(smu,
1012                                                           &(max_sustainable_clocks->phy_clock),
1013                                                           SMU_PHYCLK);
1014                 if (ret) {
1015                         dev_err(smu->adev->dev, "[%s] failed to get max PHYCLK from SMC!",
1016                                 __func__);
1017                         return ret;
1018                 }
1019                 ret = smu_v13_0_get_max_sustainable_clock(smu,
1020                                                           &(max_sustainable_clocks->pixel_clock),
1021                                                           SMU_PIXCLK);
1022                 if (ret) {
1023                         dev_err(smu->adev->dev, "[%s] failed to get max PIXCLK from SMC!",
1024                                 __func__);
1025                         return ret;
1026                 }
1027         }
1028
1029         if (max_sustainable_clocks->soc_clock < max_sustainable_clocks->uclock)
1030                 max_sustainable_clocks->uclock = max_sustainable_clocks->soc_clock;
1031
1032         return 0;
1033 }
1034
1035 int smu_v13_0_get_current_power_limit(struct smu_context *smu,
1036                                       uint32_t *power_limit)
1037 {
1038         int power_src;
1039         int ret = 0;
1040
1041         if (!smu_cmn_feature_is_enabled(smu, SMU_FEATURE_PPT_BIT))
1042                 return -EINVAL;
1043
1044         power_src = smu_cmn_to_asic_specific_index(smu,
1045                                                    CMN2ASIC_MAPPING_PWR,
1046                                                    smu->adev->pm.ac_power ?
1047                                                    SMU_POWER_SOURCE_AC :
1048                                                    SMU_POWER_SOURCE_DC);
1049         if (power_src < 0)
1050                 return -EINVAL;
1051
1052         ret = smu_cmn_send_smc_msg_with_param(smu,
1053                                               SMU_MSG_GetPptLimit,
1054                                               power_src << 16,
1055                                               power_limit);
1056         if (ret)
1057                 dev_err(smu->adev->dev, "[%s] get PPT limit failed!", __func__);
1058
1059         return ret;
1060 }
1061
1062 int smu_v13_0_set_power_limit(struct smu_context *smu,
1063                               enum smu_ppt_limit_type limit_type,
1064                               uint32_t limit)
1065 {
1066         int ret = 0;
1067
1068         if (limit_type != SMU_DEFAULT_PPT_LIMIT)
1069                 return -EINVAL;
1070
1071         if (!smu_cmn_feature_is_enabled(smu, SMU_FEATURE_PPT_BIT)) {
1072                 dev_err(smu->adev->dev, "Setting new power limit is not supported!\n");
1073                 return -EOPNOTSUPP;
1074         }
1075
1076         ret = smu_cmn_send_smc_msg_with_param(smu, SMU_MSG_SetPptLimit, limit, NULL);
1077         if (ret) {
1078                 dev_err(smu->adev->dev, "[%s] Set power limit Failed!\n", __func__);
1079                 return ret;
1080         }
1081
1082         smu->current_power_limit = limit;
1083
1084         return 0;
1085 }
1086
1087 int smu_v13_0_enable_thermal_alert(struct smu_context *smu)
1088 {
1089         return amdgpu_irq_get(smu->adev, &smu->irq_source, 0);
1090 }
1091
1092 int smu_v13_0_disable_thermal_alert(struct smu_context *smu)
1093 {
1094         return amdgpu_irq_put(smu->adev, &smu->irq_source, 0);
1095 }
1096
1097 static uint16_t convert_to_vddc(uint8_t vid)
1098 {
1099         return (uint16_t) ((6200 - (vid * 25)) / SMU13_VOLTAGE_SCALE);
1100 }
1101
1102 int smu_v13_0_get_gfx_vdd(struct smu_context *smu, uint32_t *value)
1103 {
1104         struct amdgpu_device *adev = smu->adev;
1105         uint32_t vdd = 0, val_vid = 0;
1106
1107         if (!value)
1108                 return -EINVAL;
1109         val_vid = (RREG32_SOC15(SMUIO, 0, regSMUSVI0_TEL_PLANE0) &
1110                    SMUSVI0_TEL_PLANE0__SVI0_PLANE0_VDDCOR_MASK) >>
1111                 SMUSVI0_TEL_PLANE0__SVI0_PLANE0_VDDCOR__SHIFT;
1112
1113         vdd = (uint32_t)convert_to_vddc((uint8_t)val_vid);
1114
1115         *value = vdd;
1116
1117         return 0;
1118
1119 }
1120
1121 int
1122 smu_v13_0_display_clock_voltage_request(struct smu_context *smu,
1123                                         struct pp_display_clock_request
1124                                         *clock_req)
1125 {
1126         enum amd_pp_clock_type clk_type = clock_req->clock_type;
1127         int ret = 0;
1128         enum smu_clk_type clk_select = 0;
1129         uint32_t clk_freq = clock_req->clock_freq_in_khz / 1000;
1130
1131         if (smu_cmn_feature_is_enabled(smu, SMU_FEATURE_DPM_DCEFCLK_BIT) ||
1132             smu_cmn_feature_is_enabled(smu, SMU_FEATURE_DPM_UCLK_BIT)) {
1133                 switch (clk_type) {
1134                 case amd_pp_dcef_clock:
1135                         clk_select = SMU_DCEFCLK;
1136                         break;
1137                 case amd_pp_disp_clock:
1138                         clk_select = SMU_DISPCLK;
1139                         break;
1140                 case amd_pp_pixel_clock:
1141                         clk_select = SMU_PIXCLK;
1142                         break;
1143                 case amd_pp_phy_clock:
1144                         clk_select = SMU_PHYCLK;
1145                         break;
1146                 case amd_pp_mem_clock:
1147                         clk_select = SMU_UCLK;
1148                         break;
1149                 default:
1150                         dev_info(smu->adev->dev, "[%s] Invalid Clock Type!", __func__);
1151                         ret = -EINVAL;
1152                         break;
1153                 }
1154
1155                 if (ret)
1156                         goto failed;
1157
1158                 if (clk_select == SMU_UCLK && smu->disable_uclk_switch)
1159                         return 0;
1160
1161                 ret = smu_v13_0_set_hard_freq_limited_range(smu, clk_select, clk_freq, 0);
1162
1163                 if(clk_select == SMU_UCLK)
1164                         smu->hard_min_uclk_req_from_dal = clk_freq;
1165         }
1166
1167 failed:
1168         return ret;
1169 }
1170
1171 uint32_t smu_v13_0_get_fan_control_mode(struct smu_context *smu)
1172 {
1173         if (!smu_cmn_feature_is_enabled(smu, SMU_FEATURE_FAN_CONTROL_BIT))
1174                 return AMD_FAN_CTRL_MANUAL;
1175         else
1176                 return AMD_FAN_CTRL_AUTO;
1177 }
1178
1179         static int
1180 smu_v13_0_auto_fan_control(struct smu_context *smu, bool auto_fan_control)
1181 {
1182         int ret = 0;
1183
1184         if (!smu_cmn_feature_is_supported(smu, SMU_FEATURE_FAN_CONTROL_BIT))
1185                 return 0;
1186
1187         ret = smu_cmn_feature_set_enabled(smu, SMU_FEATURE_FAN_CONTROL_BIT, auto_fan_control);
1188         if (ret)
1189                 dev_err(smu->adev->dev, "[%s]%s smc FAN CONTROL feature failed!",
1190                         __func__, (auto_fan_control ? "Start" : "Stop"));
1191
1192         return ret;
1193 }
1194
1195         static int
1196 smu_v13_0_set_fan_static_mode(struct smu_context *smu, uint32_t mode)
1197 {
1198         struct amdgpu_device *adev = smu->adev;
1199
1200         WREG32_SOC15(THM, 0, regCG_FDO_CTRL2,
1201                      REG_SET_FIELD(RREG32_SOC15(THM, 0, regCG_FDO_CTRL2),
1202                                    CG_FDO_CTRL2, TMIN, 0));
1203         WREG32_SOC15(THM, 0, regCG_FDO_CTRL2,
1204                      REG_SET_FIELD(RREG32_SOC15(THM, 0, regCG_FDO_CTRL2),
1205                                    CG_FDO_CTRL2, FDO_PWM_MODE, mode));
1206
1207         return 0;
1208 }
1209
1210 int smu_v13_0_set_fan_speed_pwm(struct smu_context *smu,
1211                                 uint32_t speed)
1212 {
1213         struct amdgpu_device *adev = smu->adev;
1214         uint32_t duty100, duty;
1215         uint64_t tmp64;
1216
1217         speed = MIN(speed, 255);
1218
1219         if (smu_v13_0_auto_fan_control(smu, 0))
1220                 return -EINVAL;
1221
1222         duty100 = REG_GET_FIELD(RREG32_SOC15(THM, 0, regCG_FDO_CTRL1),
1223                                 CG_FDO_CTRL1, FMAX_DUTY100);
1224         if (!duty100)
1225                 return -EINVAL;
1226
1227         tmp64 = (uint64_t)speed * duty100;
1228         do_div(tmp64, 255);
1229         duty = (uint32_t)tmp64;
1230
1231         WREG32_SOC15(THM, 0, regCG_FDO_CTRL0,
1232                      REG_SET_FIELD(RREG32_SOC15(THM, 0, regCG_FDO_CTRL0),
1233                                    CG_FDO_CTRL0, FDO_STATIC_DUTY, duty));
1234
1235         return smu_v13_0_set_fan_static_mode(smu, FDO_PWM_MODE_STATIC);
1236 }
1237
1238         int
1239 smu_v13_0_set_fan_control_mode(struct smu_context *smu,
1240                                uint32_t mode)
1241 {
1242         int ret = 0;
1243
1244         switch (mode) {
1245         case AMD_FAN_CTRL_NONE:
1246                 ret = smu_v13_0_set_fan_speed_pwm(smu, 255);
1247                 break;
1248         case AMD_FAN_CTRL_MANUAL:
1249                 ret = smu_v13_0_auto_fan_control(smu, 0);
1250                 break;
1251         case AMD_FAN_CTRL_AUTO:
1252                 ret = smu_v13_0_auto_fan_control(smu, 1);
1253                 break;
1254         default:
1255                 break;
1256         }
1257
1258         if (ret) {
1259                 dev_err(smu->adev->dev, "[%s]Set fan control mode failed!", __func__);
1260                 return -EINVAL;
1261         }
1262
1263         return ret;
1264 }
1265
1266 int smu_v13_0_set_fan_speed_rpm(struct smu_context *smu,
1267                                 uint32_t speed)
1268 {
1269         struct amdgpu_device *adev = smu->adev;
1270         uint32_t tach_period, crystal_clock_freq;
1271         int ret;
1272
1273         if (!speed)
1274                 return -EINVAL;
1275
1276         ret = smu_v13_0_auto_fan_control(smu, 0);
1277         if (ret)
1278                 return ret;
1279
1280         crystal_clock_freq = amdgpu_asic_get_xclk(adev);
1281         tach_period = 60 * crystal_clock_freq * 10000 / (8 * speed);
1282         WREG32_SOC15(THM, 0, regCG_TACH_CTRL,
1283                      REG_SET_FIELD(RREG32_SOC15(THM, 0, regCG_TACH_CTRL),
1284                                    CG_TACH_CTRL, TARGET_PERIOD,
1285                                    tach_period));
1286
1287         return smu_v13_0_set_fan_static_mode(smu, FDO_PWM_MODE_STATIC_RPM);
1288 }
1289
1290 int smu_v13_0_set_xgmi_pstate(struct smu_context *smu,
1291                               uint32_t pstate)
1292 {
1293         int ret = 0;
1294         ret = smu_cmn_send_smc_msg_with_param(smu,
1295                                               SMU_MSG_SetXgmiMode,
1296                                               pstate ? XGMI_MODE_PSTATE_D0 : XGMI_MODE_PSTATE_D3,
1297                                               NULL);
1298         return ret;
1299 }
1300
1301 static int smu_v13_0_set_irq_state(struct amdgpu_device *adev,
1302                                    struct amdgpu_irq_src *source,
1303                                    unsigned tyep,
1304                                    enum amdgpu_interrupt_state state)
1305 {
1306         struct smu_context *smu = adev->powerplay.pp_handle;
1307         uint32_t low, high;
1308         uint32_t val = 0;
1309
1310         switch (state) {
1311         case AMDGPU_IRQ_STATE_DISABLE:
1312                 /* For THM irqs */
1313                 val = RREG32_SOC15(THM, 0, regTHM_THERMAL_INT_CTRL);
1314                 val = REG_SET_FIELD(val, THM_THERMAL_INT_CTRL, THERM_INTH_MASK, 1);
1315                 val = REG_SET_FIELD(val, THM_THERMAL_INT_CTRL, THERM_INTL_MASK, 1);
1316                 WREG32_SOC15(THM, 0, regTHM_THERMAL_INT_CTRL, val);
1317
1318                 WREG32_SOC15(THM, 0, regTHM_THERMAL_INT_ENA, 0);
1319
1320                 /* For MP1 SW irqs */
1321                 val = RREG32_SOC15(MP1, 0, regMP1_SMN_IH_SW_INT_CTRL);
1322                 val = REG_SET_FIELD(val, MP1_SMN_IH_SW_INT_CTRL, INT_MASK, 1);
1323                 WREG32_SOC15(MP1, 0, regMP1_SMN_IH_SW_INT_CTRL, val);
1324
1325                 break;
1326         case AMDGPU_IRQ_STATE_ENABLE:
1327                 /* For THM irqs */
1328                 low = max(SMU_THERMAL_MINIMUM_ALERT_TEMP,
1329                           smu->thermal_range.min / SMU_TEMPERATURE_UNITS_PER_CENTIGRADES);
1330                 high = min(SMU_THERMAL_MAXIMUM_ALERT_TEMP,
1331                            smu->thermal_range.software_shutdown_temp);
1332
1333                 val = RREG32_SOC15(THM, 0, regTHM_THERMAL_INT_CTRL);
1334                 val = REG_SET_FIELD(val, THM_THERMAL_INT_CTRL, MAX_IH_CREDIT, 5);
1335                 val = REG_SET_FIELD(val, THM_THERMAL_INT_CTRL, THERM_IH_HW_ENA, 1);
1336                 val = REG_SET_FIELD(val, THM_THERMAL_INT_CTRL, THERM_INTH_MASK, 0);
1337                 val = REG_SET_FIELD(val, THM_THERMAL_INT_CTRL, THERM_INTL_MASK, 0);
1338                 val = REG_SET_FIELD(val, THM_THERMAL_INT_CTRL, DIG_THERM_INTH, (high & 0xff));
1339                 val = REG_SET_FIELD(val, THM_THERMAL_INT_CTRL, DIG_THERM_INTL, (low & 0xff));
1340                 val = val & (~THM_THERMAL_INT_CTRL__THERM_TRIGGER_MASK_MASK);
1341                 WREG32_SOC15(THM, 0, regTHM_THERMAL_INT_CTRL, val);
1342
1343                 val = (1 << THM_THERMAL_INT_ENA__THERM_INTH_CLR__SHIFT);
1344                 val |= (1 << THM_THERMAL_INT_ENA__THERM_INTL_CLR__SHIFT);
1345                 val |= (1 << THM_THERMAL_INT_ENA__THERM_TRIGGER_CLR__SHIFT);
1346                 WREG32_SOC15(THM, 0, regTHM_THERMAL_INT_ENA, val);
1347
1348                 /* For MP1 SW irqs */
1349                 val = RREG32_SOC15(MP1, 0, regMP1_SMN_IH_SW_INT);
1350                 val = REG_SET_FIELD(val, MP1_SMN_IH_SW_INT, ID, 0xFE);
1351                 val = REG_SET_FIELD(val, MP1_SMN_IH_SW_INT, VALID, 0);
1352                 WREG32_SOC15(MP1, 0, regMP1_SMN_IH_SW_INT, val);
1353
1354                 val = RREG32_SOC15(MP1, 0, regMP1_SMN_IH_SW_INT_CTRL);
1355                 val = REG_SET_FIELD(val, MP1_SMN_IH_SW_INT_CTRL, INT_MASK, 0);
1356                 WREG32_SOC15(MP1, 0, regMP1_SMN_IH_SW_INT_CTRL, val);
1357
1358                 break;
1359         default:
1360                 break;
1361         }
1362
1363         return 0;
1364 }
1365
1366 static int smu_v13_0_ack_ac_dc_interrupt(struct smu_context *smu)
1367 {
1368         return smu_cmn_send_smc_msg(smu,
1369                                     SMU_MSG_ReenableAcDcInterrupt,
1370                                     NULL);
1371 }
1372
1373 #define THM_11_0__SRCID__THM_DIG_THERM_L2H              0               /* ASIC_TEMP > CG_THERMAL_INT.DIG_THERM_INTH  */
1374 #define THM_11_0__SRCID__THM_DIG_THERM_H2L              1               /* ASIC_TEMP < CG_THERMAL_INT.DIG_THERM_INTL  */
1375 #define SMUIO_11_0__SRCID__SMUIO_GPIO19                 83
1376
1377 static int smu_v13_0_irq_process(struct amdgpu_device *adev,
1378                                  struct amdgpu_irq_src *source,
1379                                  struct amdgpu_iv_entry *entry)
1380 {
1381         struct smu_context *smu = adev->powerplay.pp_handle;
1382         uint32_t client_id = entry->client_id;
1383         uint32_t src_id = entry->src_id;
1384         /*
1385          * ctxid is used to distinguish different
1386          * events for SMCToHost interrupt.
1387          */
1388         uint32_t ctxid = entry->src_data[0];
1389         uint32_t data;
1390
1391         if (client_id == SOC15_IH_CLIENTID_THM) {
1392                 switch (src_id) {
1393                 case THM_11_0__SRCID__THM_DIG_THERM_L2H:
1394                         dev_emerg(adev->dev, "ERROR: GPU over temperature range(SW CTF) detected!\n");
1395                         /*
1396                          * SW CTF just occurred.
1397                          * Try to do a graceful shutdown to prevent further damage.
1398                          */
1399                         dev_emerg(adev->dev, "ERROR: System is going to shutdown due to GPU SW CTF!\n");
1400                         orderly_poweroff(true);
1401                         break;
1402                 case THM_11_0__SRCID__THM_DIG_THERM_H2L:
1403                         dev_emerg(adev->dev, "ERROR: GPU under temperature range detected\n");
1404                         break;
1405                 default:
1406                         dev_emerg(adev->dev, "ERROR: GPU under temperature range unknown src id (%d)\n",
1407                                   src_id);
1408                         break;
1409                 }
1410         } else if (client_id == SOC15_IH_CLIENTID_ROM_SMUIO) {
1411                 dev_emerg(adev->dev, "ERROR: GPU HW Critical Temperature Fault(aka CTF) detected!\n");
1412                 /*
1413                  * HW CTF just occurred. Shutdown to prevent further damage.
1414                  */
1415                 dev_emerg(adev->dev, "ERROR: System is going to shutdown due to GPU HW CTF!\n");
1416                 orderly_poweroff(true);
1417         } else if (client_id == SOC15_IH_CLIENTID_MP1) {
1418                 if (src_id == 0xfe) {
1419                         /* ACK SMUToHost interrupt */
1420                         data = RREG32_SOC15(MP1, 0, regMP1_SMN_IH_SW_INT_CTRL);
1421                         data = REG_SET_FIELD(data, MP1_SMN_IH_SW_INT_CTRL, INT_ACK, 1);
1422                         WREG32_SOC15(MP1, 0, regMP1_SMN_IH_SW_INT_CTRL, data);
1423
1424                         switch (ctxid) {
1425                         case 0x3:
1426                                 dev_dbg(adev->dev, "Switched to AC mode!\n");
1427                                 smu_v13_0_ack_ac_dc_interrupt(smu);
1428                                 break;
1429                         case 0x4:
1430                                 dev_dbg(adev->dev, "Switched to DC mode!\n");
1431                                 smu_v13_0_ack_ac_dc_interrupt(smu);
1432                                 break;
1433                         case 0x7:
1434                                 /*
1435                                  * Increment the throttle interrupt counter
1436                                  */
1437                                 atomic64_inc(&smu->throttle_int_counter);
1438
1439                                 if (!atomic_read(&adev->throttling_logging_enabled))
1440                                         return 0;
1441
1442                                 if (__ratelimit(&adev->throttling_logging_rs))
1443                                         schedule_work(&smu->throttling_logging_work);
1444
1445                                 break;
1446                         }
1447                 }
1448         }
1449
1450         return 0;
1451 }
1452
1453 static const struct amdgpu_irq_src_funcs smu_v13_0_irq_funcs =
1454 {
1455         .set = smu_v13_0_set_irq_state,
1456         .process = smu_v13_0_irq_process,
1457 };
1458
1459 int smu_v13_0_register_irq_handler(struct smu_context *smu)
1460 {
1461         struct amdgpu_device *adev = smu->adev;
1462         struct amdgpu_irq_src *irq_src = &smu->irq_source;
1463         int ret = 0;
1464
1465         irq_src->num_types = 1;
1466         irq_src->funcs = &smu_v13_0_irq_funcs;
1467
1468         ret = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_THM,
1469                                 THM_11_0__SRCID__THM_DIG_THERM_L2H,
1470                                 irq_src);
1471         if (ret)
1472                 return ret;
1473
1474         ret = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_THM,
1475                                 THM_11_0__SRCID__THM_DIG_THERM_H2L,
1476                                 irq_src);
1477         if (ret)
1478                 return ret;
1479
1480         /* Register CTF(GPIO_19) interrupt */
1481         ret = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_ROM_SMUIO,
1482                                 SMUIO_11_0__SRCID__SMUIO_GPIO19,
1483                                 irq_src);
1484         if (ret)
1485                 return ret;
1486
1487         ret = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_MP1,
1488                                 0xfe,
1489                                 irq_src);
1490         if (ret)
1491                 return ret;
1492
1493         return ret;
1494 }
1495
1496 int smu_v13_0_get_max_sustainable_clocks_by_dc(struct smu_context *smu,
1497                                                struct pp_smu_nv_clock_table *max_clocks)
1498 {
1499         struct smu_table_context *table_context = &smu->smu_table;
1500         struct smu_13_0_max_sustainable_clocks *sustainable_clocks = NULL;
1501
1502         if (!max_clocks || !table_context->max_sustainable_clocks)
1503                 return -EINVAL;
1504
1505         sustainable_clocks = table_context->max_sustainable_clocks;
1506
1507         max_clocks->dcfClockInKhz =
1508                 (unsigned int) sustainable_clocks->dcef_clock * 1000;
1509         max_clocks->displayClockInKhz =
1510                 (unsigned int) sustainable_clocks->display_clock * 1000;
1511         max_clocks->phyClockInKhz =
1512                 (unsigned int) sustainable_clocks->phy_clock * 1000;
1513         max_clocks->pixelClockInKhz =
1514                 (unsigned int) sustainable_clocks->pixel_clock * 1000;
1515         max_clocks->uClockInKhz =
1516                 (unsigned int) sustainable_clocks->uclock * 1000;
1517         max_clocks->socClockInKhz =
1518                 (unsigned int) sustainable_clocks->soc_clock * 1000;
1519         max_clocks->dscClockInKhz = 0;
1520         max_clocks->dppClockInKhz = 0;
1521         max_clocks->fabricClockInKhz = 0;
1522
1523         return 0;
1524 }
1525
1526 int smu_v13_0_set_azalia_d3_pme(struct smu_context *smu)
1527 {
1528         int ret = 0;
1529
1530         ret = smu_cmn_send_smc_msg(smu, SMU_MSG_BacoAudioD3PME, NULL);
1531
1532         return ret;
1533 }
1534
1535 static int smu_v13_0_wait_for_reset_complete(struct smu_context *smu,
1536                                              uint64_t event_arg)
1537 {
1538         int ret = 0;
1539
1540         dev_dbg(smu->adev->dev, "waiting for smu reset complete\n");
1541         ret = smu_cmn_send_smc_msg(smu, SMU_MSG_GfxDriverResetRecovery, NULL);
1542
1543         return ret;
1544 }
1545
1546 int smu_v13_0_wait_for_event(struct smu_context *smu, enum smu_event_type event,
1547                              uint64_t event_arg)
1548 {
1549         int ret = -EINVAL;
1550
1551         switch (event) {
1552         case SMU_EVENT_RESET_COMPLETE:
1553                 ret = smu_v13_0_wait_for_reset_complete(smu, event_arg);
1554                 break;
1555         default:
1556                 break;
1557         }
1558
1559         return ret;
1560 }
1561
1562 int smu_v13_0_get_dpm_ultimate_freq(struct smu_context *smu, enum smu_clk_type clk_type,
1563                                     uint32_t *min, uint32_t *max)
1564 {
1565         int ret = 0, clk_id = 0;
1566         uint32_t param = 0;
1567         uint32_t clock_limit;
1568
1569         if (!smu_cmn_clk_dpm_is_enabled(smu, clk_type)) {
1570                 switch (clk_type) {
1571                 case SMU_MCLK:
1572                 case SMU_UCLK:
1573                         clock_limit = smu->smu_table.boot_values.uclk;
1574                         break;
1575                 case SMU_GFXCLK:
1576                 case SMU_SCLK:
1577                         clock_limit = smu->smu_table.boot_values.gfxclk;
1578                         break;
1579                 case SMU_SOCCLK:
1580                         clock_limit = smu->smu_table.boot_values.socclk;
1581                         break;
1582                 default:
1583                         clock_limit = 0;
1584                         break;
1585                 }
1586
1587                 /* clock in Mhz unit */
1588                 if (min)
1589                         *min = clock_limit / 100;
1590                 if (max)
1591                         *max = clock_limit / 100;
1592
1593                 return 0;
1594         }
1595
1596         clk_id = smu_cmn_to_asic_specific_index(smu,
1597                                                 CMN2ASIC_MAPPING_CLK,
1598                                                 clk_type);
1599         if (clk_id < 0) {
1600                 ret = -EINVAL;
1601                 goto failed;
1602         }
1603         param = (clk_id & 0xffff) << 16;
1604
1605         if (max) {
1606                 if (smu->adev->pm.ac_power)
1607                         ret = smu_cmn_send_smc_msg_with_param(smu,
1608                                                               SMU_MSG_GetMaxDpmFreq,
1609                                                               param,
1610                                                               max);
1611                 else
1612                         ret = smu_cmn_send_smc_msg_with_param(smu,
1613                                                               SMU_MSG_GetDcModeMaxDpmFreq,
1614                                                               param,
1615                                                               max);
1616                 if (ret)
1617                         goto failed;
1618         }
1619
1620         if (min) {
1621                 ret = smu_cmn_send_smc_msg_with_param(smu, SMU_MSG_GetMinDpmFreq, param, min);
1622                 if (ret)
1623                         goto failed;
1624         }
1625
1626 failed:
1627         return ret;
1628 }
1629
1630 int smu_v13_0_set_soft_freq_limited_range(struct smu_context *smu,
1631                                           enum smu_clk_type clk_type,
1632                                           uint32_t min,
1633                                           uint32_t max)
1634 {
1635         int ret = 0, clk_id = 0;
1636         uint32_t param;
1637
1638         if (!smu_cmn_clk_dpm_is_enabled(smu, clk_type))
1639                 return 0;
1640
1641         clk_id = smu_cmn_to_asic_specific_index(smu,
1642                                                 CMN2ASIC_MAPPING_CLK,
1643                                                 clk_type);
1644         if (clk_id < 0)
1645                 return clk_id;
1646
1647         if (max > 0) {
1648                 param = (uint32_t)((clk_id << 16) | (max & 0xffff));
1649                 ret = smu_cmn_send_smc_msg_with_param(smu, SMU_MSG_SetSoftMaxByFreq,
1650                                                       param, NULL);
1651                 if (ret)
1652                         goto out;
1653         }
1654
1655         if (min > 0) {
1656                 param = (uint32_t)((clk_id << 16) | (min & 0xffff));
1657                 ret = smu_cmn_send_smc_msg_with_param(smu, SMU_MSG_SetSoftMinByFreq,
1658                                                       param, NULL);
1659                 if (ret)
1660                         goto out;
1661         }
1662
1663 out:
1664         return ret;
1665 }
1666
1667 int smu_v13_0_set_hard_freq_limited_range(struct smu_context *smu,
1668                                           enum smu_clk_type clk_type,
1669                                           uint32_t min,
1670                                           uint32_t max)
1671 {
1672         int ret = 0, clk_id = 0;
1673         uint32_t param;
1674
1675         if (min <= 0 && max <= 0)
1676                 return -EINVAL;
1677
1678         if (!smu_cmn_clk_dpm_is_enabled(smu, clk_type))
1679                 return 0;
1680
1681         clk_id = smu_cmn_to_asic_specific_index(smu,
1682                                                 CMN2ASIC_MAPPING_CLK,
1683                                                 clk_type);
1684         if (clk_id < 0)
1685                 return clk_id;
1686
1687         if (max > 0) {
1688                 param = (uint32_t)((clk_id << 16) | (max & 0xffff));
1689                 ret = smu_cmn_send_smc_msg_with_param(smu, SMU_MSG_SetHardMaxByFreq,
1690                                                       param, NULL);
1691                 if (ret)
1692                         return ret;
1693         }
1694
1695         if (min > 0) {
1696                 param = (uint32_t)((clk_id << 16) | (min & 0xffff));
1697                 ret = smu_cmn_send_smc_msg_with_param(smu, SMU_MSG_SetHardMinByFreq,
1698                                                       param, NULL);
1699                 if (ret)
1700                         return ret;
1701         }
1702
1703         return ret;
1704 }
1705
1706 int smu_v13_0_set_performance_level(struct smu_context *smu,
1707                                     enum amd_dpm_forced_level level)
1708 {
1709         struct smu_13_0_dpm_context *dpm_context =
1710                 smu->smu_dpm.dpm_context;
1711         struct smu_13_0_dpm_table *gfx_table =
1712                 &dpm_context->dpm_tables.gfx_table;
1713         struct smu_13_0_dpm_table *mem_table =
1714                 &dpm_context->dpm_tables.uclk_table;
1715         struct smu_13_0_dpm_table *soc_table =
1716                 &dpm_context->dpm_tables.soc_table;
1717         struct smu_13_0_dpm_table *vclk_table =
1718                 &dpm_context->dpm_tables.vclk_table;
1719         struct smu_13_0_dpm_table *dclk_table =
1720                 &dpm_context->dpm_tables.dclk_table;
1721         struct smu_13_0_dpm_table *fclk_table =
1722                 &dpm_context->dpm_tables.fclk_table;
1723         struct smu_umd_pstate_table *pstate_table =
1724                 &smu->pstate_table;
1725         struct amdgpu_device *adev = smu->adev;
1726         uint32_t sclk_min = 0, sclk_max = 0;
1727         uint32_t mclk_min = 0, mclk_max = 0;
1728         uint32_t socclk_min = 0, socclk_max = 0;
1729         uint32_t vclk_min = 0, vclk_max = 0;
1730         uint32_t dclk_min = 0, dclk_max = 0;
1731         uint32_t fclk_min = 0, fclk_max = 0;
1732         int ret = 0, i;
1733
1734         switch (level) {
1735         case AMD_DPM_FORCED_LEVEL_HIGH:
1736                 sclk_min = sclk_max = gfx_table->max;
1737                 mclk_min = mclk_max = mem_table->max;
1738                 socclk_min = socclk_max = soc_table->max;
1739                 vclk_min = vclk_max = vclk_table->max;
1740                 dclk_min = dclk_max = dclk_table->max;
1741                 fclk_min = fclk_max = fclk_table->max;
1742                 break;
1743         case AMD_DPM_FORCED_LEVEL_LOW:
1744                 sclk_min = sclk_max = gfx_table->min;
1745                 mclk_min = mclk_max = mem_table->min;
1746                 socclk_min = socclk_max = soc_table->min;
1747                 vclk_min = vclk_max = vclk_table->min;
1748                 dclk_min = dclk_max = dclk_table->min;
1749                 fclk_min = fclk_max = fclk_table->min;
1750                 break;
1751         case AMD_DPM_FORCED_LEVEL_AUTO:
1752                 sclk_min = gfx_table->min;
1753                 sclk_max = gfx_table->max;
1754                 mclk_min = mem_table->min;
1755                 mclk_max = mem_table->max;
1756                 socclk_min = soc_table->min;
1757                 socclk_max = soc_table->max;
1758                 vclk_min = vclk_table->min;
1759                 vclk_max = vclk_table->max;
1760                 dclk_min = dclk_table->min;
1761                 dclk_max = dclk_table->max;
1762                 fclk_min = fclk_table->min;
1763                 fclk_max = fclk_table->max;
1764                 break;
1765         case AMD_DPM_FORCED_LEVEL_PROFILE_STANDARD:
1766                 sclk_min = sclk_max = pstate_table->gfxclk_pstate.standard;
1767                 mclk_min = mclk_max = pstate_table->uclk_pstate.standard;
1768                 socclk_min = socclk_max = pstate_table->socclk_pstate.standard;
1769                 vclk_min = vclk_max = pstate_table->vclk_pstate.standard;
1770                 dclk_min = dclk_max = pstate_table->dclk_pstate.standard;
1771                 fclk_min = fclk_max = pstate_table->fclk_pstate.standard;
1772                 break;
1773         case AMD_DPM_FORCED_LEVEL_PROFILE_MIN_SCLK:
1774                 sclk_min = sclk_max = pstate_table->gfxclk_pstate.min;
1775                 break;
1776         case AMD_DPM_FORCED_LEVEL_PROFILE_MIN_MCLK:
1777                 mclk_min = mclk_max = pstate_table->uclk_pstate.min;
1778                 break;
1779         case AMD_DPM_FORCED_LEVEL_PROFILE_PEAK:
1780                 sclk_min = sclk_max = pstate_table->gfxclk_pstate.peak;
1781                 mclk_min = mclk_max = pstate_table->uclk_pstate.peak;
1782                 socclk_min = socclk_max = pstate_table->socclk_pstate.peak;
1783                 vclk_min = vclk_max = pstate_table->vclk_pstate.peak;
1784                 dclk_min = dclk_max = pstate_table->dclk_pstate.peak;
1785                 fclk_min = fclk_max = pstate_table->fclk_pstate.peak;
1786                 break;
1787         case AMD_DPM_FORCED_LEVEL_MANUAL:
1788         case AMD_DPM_FORCED_LEVEL_PROFILE_EXIT:
1789                 return 0;
1790         default:
1791                 dev_err(adev->dev, "Invalid performance level %d\n", level);
1792                 return -EINVAL;
1793         }
1794
1795         /*
1796          * Unset those settings for SMU 13.0.2. As soft limits settings
1797          * for those clock domains are not supported.
1798          */
1799         if (smu->adev->ip_versions[MP1_HWIP][0] == IP_VERSION(13, 0, 2)) {
1800                 mclk_min = mclk_max = 0;
1801                 socclk_min = socclk_max = 0;
1802                 vclk_min = vclk_max = 0;
1803                 dclk_min = dclk_max = 0;
1804                 fclk_min = fclk_max = 0;
1805         }
1806
1807         if (sclk_min && sclk_max) {
1808                 ret = smu_v13_0_set_soft_freq_limited_range(smu,
1809                                                             SMU_GFXCLK,
1810                                                             sclk_min,
1811                                                             sclk_max);
1812                 if (ret)
1813                         return ret;
1814
1815                 pstate_table->gfxclk_pstate.curr.min = sclk_min;
1816                 pstate_table->gfxclk_pstate.curr.max = sclk_max;
1817         }
1818
1819         if (mclk_min && mclk_max) {
1820                 ret = smu_v13_0_set_soft_freq_limited_range(smu,
1821                                                             SMU_MCLK,
1822                                                             mclk_min,
1823                                                             mclk_max);
1824                 if (ret)
1825                         return ret;
1826
1827                 pstate_table->uclk_pstate.curr.min = mclk_min;
1828                 pstate_table->uclk_pstate.curr.max = mclk_max;
1829         }
1830
1831         if (socclk_min && socclk_max) {
1832                 ret = smu_v13_0_set_soft_freq_limited_range(smu,
1833                                                             SMU_SOCCLK,
1834                                                             socclk_min,
1835                                                             socclk_max);
1836                 if (ret)
1837                         return ret;
1838
1839                 pstate_table->socclk_pstate.curr.min = socclk_min;
1840                 pstate_table->socclk_pstate.curr.max = socclk_max;
1841         }
1842
1843         if (vclk_min && vclk_max) {
1844                 for (i = 0; i < adev->vcn.num_vcn_inst; i++) {
1845                         if (adev->vcn.harvest_config & (1 << i))
1846                                 continue;
1847                         ret = smu_v13_0_set_soft_freq_limited_range(smu,
1848                                                                     i ? SMU_VCLK1 : SMU_VCLK,
1849                                                                     vclk_min,
1850                                                                     vclk_max);
1851                         if (ret)
1852                                 return ret;
1853                 }
1854                 pstate_table->vclk_pstate.curr.min = vclk_min;
1855                 pstate_table->vclk_pstate.curr.max = vclk_max;
1856         }
1857
1858         if (dclk_min && dclk_max) {
1859                 for (i = 0; i < adev->vcn.num_vcn_inst; i++) {
1860                         if (adev->vcn.harvest_config & (1 << i))
1861                                 continue;
1862                         ret = smu_v13_0_set_soft_freq_limited_range(smu,
1863                                                                     i ? SMU_DCLK1 : SMU_DCLK,
1864                                                                     dclk_min,
1865                                                                     dclk_max);
1866                         if (ret)
1867                                 return ret;
1868                 }
1869                 pstate_table->dclk_pstate.curr.min = dclk_min;
1870                 pstate_table->dclk_pstate.curr.max = dclk_max;
1871         }
1872
1873         if (fclk_min && fclk_max) {
1874                 ret = smu_v13_0_set_soft_freq_limited_range(smu,
1875                                                             SMU_FCLK,
1876                                                             fclk_min,
1877                                                             fclk_max);
1878                 if (ret)
1879                         return ret;
1880
1881                 pstate_table->fclk_pstate.curr.min = fclk_min;
1882                 pstate_table->fclk_pstate.curr.max = fclk_max;
1883         }
1884
1885         return ret;
1886 }
1887
1888 int smu_v13_0_set_power_source(struct smu_context *smu,
1889                                enum smu_power_src_type power_src)
1890 {
1891         int pwr_source;
1892
1893         pwr_source = smu_cmn_to_asic_specific_index(smu,
1894                                                     CMN2ASIC_MAPPING_PWR,
1895                                                     (uint32_t)power_src);
1896         if (pwr_source < 0)
1897                 return -EINVAL;
1898
1899         return smu_cmn_send_smc_msg_with_param(smu,
1900                                                SMU_MSG_NotifyPowerSource,
1901                                                pwr_source,
1902                                                NULL);
1903 }
1904
1905 static int smu_v13_0_get_dpm_freq_by_index(struct smu_context *smu,
1906                                            enum smu_clk_type clk_type,
1907                                            uint16_t level,
1908                                            uint32_t *value)
1909 {
1910         int ret = 0, clk_id = 0;
1911         uint32_t param;
1912
1913         if (!value)
1914                 return -EINVAL;
1915
1916         if (!smu_cmn_clk_dpm_is_enabled(smu, clk_type))
1917                 return 0;
1918
1919         clk_id = smu_cmn_to_asic_specific_index(smu,
1920                                                 CMN2ASIC_MAPPING_CLK,
1921                                                 clk_type);
1922         if (clk_id < 0)
1923                 return clk_id;
1924
1925         param = (uint32_t)(((clk_id & 0xffff) << 16) | (level & 0xffff));
1926
1927         ret = smu_cmn_send_smc_msg_with_param(smu,
1928                                               SMU_MSG_GetDpmFreqByIndex,
1929                                               param,
1930                                               value);
1931         if (ret)
1932                 return ret;
1933
1934         *value = *value & 0x7fffffff;
1935
1936         return ret;
1937 }
1938
1939 static int smu_v13_0_get_dpm_level_count(struct smu_context *smu,
1940                                          enum smu_clk_type clk_type,
1941                                          uint32_t *value)
1942 {
1943         int ret;
1944
1945         ret = smu_v13_0_get_dpm_freq_by_index(smu, clk_type, 0xff, value);
1946         /* SMU v13.0.2 FW returns 0 based max level, increment by one for it */
1947         if((smu->adev->ip_versions[MP1_HWIP][0] == IP_VERSION(13, 0, 2)) && (!ret && value))
1948                 ++(*value);
1949
1950         return ret;
1951 }
1952
1953 static int smu_v13_0_get_fine_grained_status(struct smu_context *smu,
1954                                              enum smu_clk_type clk_type,
1955                                              bool *is_fine_grained_dpm)
1956 {
1957         int ret = 0, clk_id = 0;
1958         uint32_t param;
1959         uint32_t value;
1960
1961         if (!is_fine_grained_dpm)
1962                 return -EINVAL;
1963
1964         if (!smu_cmn_clk_dpm_is_enabled(smu, clk_type))
1965                 return 0;
1966
1967         clk_id = smu_cmn_to_asic_specific_index(smu,
1968                                                 CMN2ASIC_MAPPING_CLK,
1969                                                 clk_type);
1970         if (clk_id < 0)
1971                 return clk_id;
1972
1973         param = (uint32_t)(((clk_id & 0xffff) << 16) | 0xff);
1974
1975         ret = smu_cmn_send_smc_msg_with_param(smu,
1976                                               SMU_MSG_GetDpmFreqByIndex,
1977                                               param,
1978                                               &value);
1979         if (ret)
1980                 return ret;
1981
1982         /*
1983          * BIT31:  1 - Fine grained DPM, 0 - Dicrete DPM
1984          * now, we un-support it
1985          */
1986         *is_fine_grained_dpm = value & 0x80000000;
1987
1988         return 0;
1989 }
1990
1991 int smu_v13_0_set_single_dpm_table(struct smu_context *smu,
1992                                    enum smu_clk_type clk_type,
1993                                    struct smu_13_0_dpm_table *single_dpm_table)
1994 {
1995         int ret = 0;
1996         uint32_t clk;
1997         int i;
1998
1999         ret = smu_v13_0_get_dpm_level_count(smu,
2000                                             clk_type,
2001                                             &single_dpm_table->count);
2002         if (ret) {
2003                 dev_err(smu->adev->dev, "[%s] failed to get dpm levels!\n", __func__);
2004                 return ret;
2005         }
2006
2007         if (smu->adev->ip_versions[MP1_HWIP][0] != IP_VERSION(13, 0, 2)) {
2008                 ret = smu_v13_0_get_fine_grained_status(smu,
2009                                                         clk_type,
2010                                                         &single_dpm_table->is_fine_grained);
2011                 if (ret) {
2012                         dev_err(smu->adev->dev, "[%s] failed to get fine grained status!\n", __func__);
2013                         return ret;
2014                 }
2015         }
2016
2017         for (i = 0; i < single_dpm_table->count; i++) {
2018                 ret = smu_v13_0_get_dpm_freq_by_index(smu,
2019                                                       clk_type,
2020                                                       i,
2021                                                       &clk);
2022                 if (ret) {
2023                         dev_err(smu->adev->dev, "[%s] failed to get dpm freq by index!\n", __func__);
2024                         return ret;
2025                 }
2026
2027                 single_dpm_table->dpm_levels[i].value = clk;
2028                 single_dpm_table->dpm_levels[i].enabled = true;
2029
2030                 if (i == 0)
2031                         single_dpm_table->min = clk;
2032                 else if (i == single_dpm_table->count - 1)
2033                         single_dpm_table->max = clk;
2034         }
2035
2036         return 0;
2037 }
2038
2039 int smu_v13_0_get_dpm_level_range(struct smu_context *smu,
2040                                   enum smu_clk_type clk_type,
2041                                   uint32_t *min_value,
2042                                   uint32_t *max_value)
2043 {
2044         uint32_t level_count = 0;
2045         int ret = 0;
2046
2047         if (!min_value && !max_value)
2048                 return -EINVAL;
2049
2050         if (min_value) {
2051                 /* by default, level 0 clock value as min value */
2052                 ret = smu_v13_0_get_dpm_freq_by_index(smu,
2053                                                       clk_type,
2054                                                       0,
2055                                                       min_value);
2056                 if (ret)
2057                         return ret;
2058         }
2059
2060         if (max_value) {
2061                 ret = smu_v13_0_get_dpm_level_count(smu,
2062                                                     clk_type,
2063                                                     &level_count);
2064                 if (ret)
2065                         return ret;
2066
2067                 ret = smu_v13_0_get_dpm_freq_by_index(smu,
2068                                                       clk_type,
2069                                                       level_count - 1,
2070                                                       max_value);
2071                 if (ret)
2072                         return ret;
2073         }
2074
2075         return ret;
2076 }
2077
2078 int smu_v13_0_get_current_pcie_link_width_level(struct smu_context *smu)
2079 {
2080         struct amdgpu_device *adev = smu->adev;
2081
2082         return (RREG32_PCIE(smnPCIE_LC_LINK_WIDTH_CNTL) &
2083                 PCIE_LC_LINK_WIDTH_CNTL__LC_LINK_WIDTH_RD_MASK)
2084                 >> PCIE_LC_LINK_WIDTH_CNTL__LC_LINK_WIDTH_RD__SHIFT;
2085 }
2086
2087 int smu_v13_0_get_current_pcie_link_width(struct smu_context *smu)
2088 {
2089         uint32_t width_level;
2090
2091         width_level = smu_v13_0_get_current_pcie_link_width_level(smu);
2092         if (width_level > LINK_WIDTH_MAX)
2093                 width_level = 0;
2094
2095         return link_width[width_level];
2096 }
2097
2098 int smu_v13_0_get_current_pcie_link_speed_level(struct smu_context *smu)
2099 {
2100         struct amdgpu_device *adev = smu->adev;
2101
2102         return (RREG32_PCIE(smnPCIE_LC_SPEED_CNTL) &
2103                 PCIE_LC_SPEED_CNTL__LC_CURRENT_DATA_RATE_MASK)
2104                 >> PCIE_LC_SPEED_CNTL__LC_CURRENT_DATA_RATE__SHIFT;
2105 }
2106
2107 int smu_v13_0_get_current_pcie_link_speed(struct smu_context *smu)
2108 {
2109         uint32_t speed_level;
2110
2111         speed_level = smu_v13_0_get_current_pcie_link_speed_level(smu);
2112         if (speed_level > LINK_SPEED_MAX)
2113                 speed_level = 0;
2114
2115         return link_speed[speed_level];
2116 }
2117
2118 int smu_v13_0_set_vcn_enable(struct smu_context *smu,
2119                              bool enable)
2120 {
2121         struct amdgpu_device *adev = smu->adev;
2122         int i, ret = 0;
2123
2124         for (i = 0; i < adev->vcn.num_vcn_inst; i++) {
2125                 if (adev->vcn.harvest_config & (1 << i))
2126                         continue;
2127
2128                 ret = smu_cmn_send_smc_msg_with_param(smu, enable ?
2129                                                       SMU_MSG_PowerUpVcn : SMU_MSG_PowerDownVcn,
2130                                                       i << 16U, NULL);
2131                 if (ret)
2132                         return ret;
2133         }
2134
2135         return ret;
2136 }
2137
2138 int smu_v13_0_set_jpeg_enable(struct smu_context *smu,
2139                               bool enable)
2140 {
2141         return smu_cmn_send_smc_msg_with_param(smu, enable ?
2142                                                SMU_MSG_PowerUpJpeg : SMU_MSG_PowerDownJpeg,
2143                                                0, NULL);
2144 }
2145
2146 int smu_v13_0_run_btc(struct smu_context *smu)
2147 {
2148         int res;
2149
2150         res = smu_cmn_send_smc_msg(smu, SMU_MSG_RunDcBtc, NULL);
2151         if (res)
2152                 dev_err(smu->adev->dev, "RunDcBtc failed!\n");
2153
2154         return res;
2155 }
2156
2157 int smu_v13_0_deep_sleep_control(struct smu_context *smu,
2158                                  bool enablement)
2159 {
2160         struct amdgpu_device *adev = smu->adev;
2161         int ret = 0;
2162
2163         if (smu_cmn_feature_is_supported(smu, SMU_FEATURE_DS_GFXCLK_BIT)) {
2164                 ret = smu_cmn_feature_set_enabled(smu, SMU_FEATURE_DS_GFXCLK_BIT, enablement);
2165                 if (ret) {
2166                         dev_err(adev->dev, "Failed to %s GFXCLK DS!\n", enablement ? "enable" : "disable");
2167                         return ret;
2168                 }
2169         }
2170
2171         if (smu_cmn_feature_is_supported(smu, SMU_FEATURE_DS_UCLK_BIT)) {
2172                 ret = smu_cmn_feature_set_enabled(smu, SMU_FEATURE_DS_UCLK_BIT, enablement);
2173                 if (ret) {
2174                         dev_err(adev->dev, "Failed to %s UCLK DS!\n", enablement ? "enable" : "disable");
2175                         return ret;
2176                 }
2177         }
2178
2179         if (smu_cmn_feature_is_supported(smu, SMU_FEATURE_DS_FCLK_BIT)) {
2180                 ret = smu_cmn_feature_set_enabled(smu, SMU_FEATURE_DS_FCLK_BIT, enablement);
2181                 if (ret) {
2182                         dev_err(adev->dev, "Failed to %s FCLK DS!\n", enablement ? "enable" : "disable");
2183                         return ret;
2184                 }
2185         }
2186
2187         if (smu_cmn_feature_is_supported(smu, SMU_FEATURE_DS_SOCCLK_BIT)) {
2188                 ret = smu_cmn_feature_set_enabled(smu, SMU_FEATURE_DS_SOCCLK_BIT, enablement);
2189                 if (ret) {
2190                         dev_err(adev->dev, "Failed to %s SOCCLK DS!\n", enablement ? "enable" : "disable");
2191                         return ret;
2192                 }
2193         }
2194
2195         if (smu_cmn_feature_is_supported(smu, SMU_FEATURE_DS_LCLK_BIT)) {
2196                 ret = smu_cmn_feature_set_enabled(smu, SMU_FEATURE_DS_LCLK_BIT, enablement);
2197                 if (ret) {
2198                         dev_err(adev->dev, "Failed to %s LCLK DS!\n", enablement ? "enable" : "disable");
2199                         return ret;
2200                 }
2201         }
2202
2203         if (smu_cmn_feature_is_supported(smu, SMU_FEATURE_DS_VCN_BIT)) {
2204                 ret = smu_cmn_feature_set_enabled(smu, SMU_FEATURE_DS_VCN_BIT, enablement);
2205                 if (ret) {
2206                         dev_err(adev->dev, "Failed to %s VCN DS!\n", enablement ? "enable" : "disable");
2207                         return ret;
2208                 }
2209         }
2210
2211         if (smu_cmn_feature_is_supported(smu, SMU_FEATURE_DS_MP0CLK_BIT)) {
2212                 ret = smu_cmn_feature_set_enabled(smu, SMU_FEATURE_DS_MP0CLK_BIT, enablement);
2213                 if (ret) {
2214                         dev_err(adev->dev, "Failed to %s MP0/MPIOCLK DS!\n", enablement ? "enable" : "disable");
2215                         return ret;
2216                 }
2217         }
2218
2219         if (smu_cmn_feature_is_supported(smu, SMU_FEATURE_DS_MP1CLK_BIT)) {
2220                 ret = smu_cmn_feature_set_enabled(smu, SMU_FEATURE_DS_MP1CLK_BIT, enablement);
2221                 if (ret) {
2222                         dev_err(adev->dev, "Failed to %s MP1CLK DS!\n", enablement ? "enable" : "disable");
2223                         return ret;
2224                 }
2225         }
2226
2227         return ret;
2228 }
2229
2230 int smu_v13_0_gfx_ulv_control(struct smu_context *smu,
2231                               bool enablement)
2232 {
2233         int ret = 0;
2234
2235         if (smu_cmn_feature_is_supported(smu, SMU_FEATURE_GFX_ULV_BIT))
2236                 ret = smu_cmn_feature_set_enabled(smu, SMU_FEATURE_GFX_ULV_BIT, enablement);
2237
2238         return ret;
2239 }
2240
2241 bool smu_v13_0_baco_is_support(struct smu_context *smu)
2242 {
2243         struct smu_baco_context *smu_baco = &smu->smu_baco;
2244
2245         if (amdgpu_sriov_vf(smu->adev) ||
2246             !smu_baco->platform_support)
2247                 return false;
2248
2249         if (smu_cmn_feature_is_supported(smu, SMU_FEATURE_BACO_BIT) &&
2250             !smu_cmn_feature_is_enabled(smu, SMU_FEATURE_BACO_BIT))
2251                 return false;
2252
2253         return true;
2254 }
2255
2256 enum smu_baco_state smu_v13_0_baco_get_state(struct smu_context *smu)
2257 {
2258         struct smu_baco_context *smu_baco = &smu->smu_baco;
2259
2260         return smu_baco->state;
2261 }
2262
2263 int smu_v13_0_baco_set_state(struct smu_context *smu,
2264                              enum smu_baco_state state)
2265 {
2266         struct smu_baco_context *smu_baco = &smu->smu_baco;
2267         struct amdgpu_device *adev = smu->adev;
2268         int ret = 0;
2269
2270         if (smu_v13_0_baco_get_state(smu) == state)
2271                 return 0;
2272
2273         if (state == SMU_BACO_STATE_ENTER) {
2274                 ret = smu_cmn_send_smc_msg_with_param(smu,
2275                                                       SMU_MSG_EnterBaco,
2276                                                       smu_baco->maco_support ?
2277                                                       BACO_SEQ_BAMACO : BACO_SEQ_BACO,
2278                                                       NULL);
2279         } else {
2280                 ret = smu_cmn_send_smc_msg(smu,
2281                                            SMU_MSG_ExitBaco,
2282                                            NULL);
2283                 if (ret)
2284                         return ret;
2285
2286                 /* clear vbios scratch 6 and 7 for coming asic reinit */
2287                 WREG32(adev->bios_scratch_reg_offset + 6, 0);
2288                 WREG32(adev->bios_scratch_reg_offset + 7, 0);
2289         }
2290
2291         if (!ret)
2292                 smu_baco->state = state;
2293
2294         return ret;
2295 }
2296
2297 int smu_v13_0_baco_enter(struct smu_context *smu)
2298 {
2299         int ret = 0;
2300
2301         ret = smu_v13_0_baco_set_state(smu,
2302                                        SMU_BACO_STATE_ENTER);
2303         if (ret)
2304                 return ret;
2305
2306         msleep(10);
2307
2308         return ret;
2309 }
2310
2311 int smu_v13_0_baco_exit(struct smu_context *smu)
2312 {
2313         return smu_v13_0_baco_set_state(smu,
2314                                         SMU_BACO_STATE_EXIT);
2315 }
2316
2317 int smu_v13_0_set_gfx_power_up_by_imu(struct smu_context *smu)
2318 {
2319         uint16_t index;
2320
2321         index = smu_cmn_to_asic_specific_index(smu, CMN2ASIC_MAPPING_MSG,
2322                                                SMU_MSG_EnableGfxImu);
2323
2324         return smu_cmn_send_msg_without_waiting(smu, index, 0);
2325 }
2326
2327 int smu_v13_0_od_edit_dpm_table(struct smu_context *smu,
2328                                 enum PP_OD_DPM_TABLE_COMMAND type,
2329                                 long input[], uint32_t size)
2330 {
2331         struct smu_dpm_context *smu_dpm = &(smu->smu_dpm);
2332         int ret = 0;
2333
2334         /* Only allowed in manual mode */
2335         if (smu_dpm->dpm_level != AMD_DPM_FORCED_LEVEL_MANUAL)
2336                 return -EINVAL;
2337
2338         switch (type) {
2339         case PP_OD_EDIT_SCLK_VDDC_TABLE:
2340                 if (size != 2) {
2341                         dev_err(smu->adev->dev, "Input parameter number not correct\n");
2342                         return -EINVAL;
2343                 }
2344
2345                 if (input[0] == 0) {
2346                         if (input[1] < smu->gfx_default_hard_min_freq) {
2347                                 dev_warn(smu->adev->dev,
2348                                          "Fine grain setting minimum sclk (%ld) MHz is less than the minimum allowed (%d) MHz\n",
2349                                          input[1], smu->gfx_default_hard_min_freq);
2350                                 return -EINVAL;
2351                         }
2352                         smu->gfx_actual_hard_min_freq = input[1];
2353                 } else if (input[0] == 1) {
2354                         if (input[1] > smu->gfx_default_soft_max_freq) {
2355                                 dev_warn(smu->adev->dev,
2356                                          "Fine grain setting maximum sclk (%ld) MHz is greater than the maximum allowed (%d) MHz\n",
2357                                          input[1], smu->gfx_default_soft_max_freq);
2358                                 return -EINVAL;
2359                         }
2360                         smu->gfx_actual_soft_max_freq = input[1];
2361                 } else {
2362                         return -EINVAL;
2363                 }
2364                 break;
2365         case PP_OD_RESTORE_DEFAULT_TABLE:
2366                 if (size != 0) {
2367                         dev_err(smu->adev->dev, "Input parameter number not correct\n");
2368                         return -EINVAL;
2369                 }
2370                 smu->gfx_actual_hard_min_freq = smu->gfx_default_hard_min_freq;
2371                 smu->gfx_actual_soft_max_freq = smu->gfx_default_soft_max_freq;
2372                 break;
2373         case PP_OD_COMMIT_DPM_TABLE:
2374                 if (size != 0) {
2375                         dev_err(smu->adev->dev, "Input parameter number not correct\n");
2376                         return -EINVAL;
2377                 }
2378                 if (smu->gfx_actual_hard_min_freq > smu->gfx_actual_soft_max_freq) {
2379                         dev_err(smu->adev->dev,
2380                                 "The setting minimum sclk (%d) MHz is greater than the setting maximum sclk (%d) MHz\n",
2381                                 smu->gfx_actual_hard_min_freq,
2382                                 smu->gfx_actual_soft_max_freq);
2383                         return -EINVAL;
2384                 }
2385
2386                 ret = smu_cmn_send_smc_msg_with_param(smu, SMU_MSG_SetHardMinGfxClk,
2387                                                       smu->gfx_actual_hard_min_freq,
2388                                                       NULL);
2389                 if (ret) {
2390                         dev_err(smu->adev->dev, "Set hard min sclk failed!");
2391                         return ret;
2392                 }
2393
2394                 ret = smu_cmn_send_smc_msg_with_param(smu, SMU_MSG_SetSoftMaxGfxClk,
2395                                                       smu->gfx_actual_soft_max_freq,
2396                                                       NULL);
2397                 if (ret) {
2398                         dev_err(smu->adev->dev, "Set soft max sclk failed!");
2399                         return ret;
2400                 }
2401                 break;
2402         default:
2403                 return -ENOSYS;
2404         }
2405
2406         return ret;
2407 }
2408
2409 int smu_v13_0_set_default_dpm_tables(struct smu_context *smu)
2410 {
2411         struct smu_table_context *smu_table = &smu->smu_table;
2412
2413         return smu_cmn_update_table(smu, SMU_TABLE_DPMCLOCKS, 0,
2414                                     smu_table->clocks_table, false);
2415 }
2416
2417 void smu_v13_0_set_smu_mailbox_registers(struct smu_context *smu)
2418 {
2419         struct amdgpu_device *adev = smu->adev;
2420
2421         smu->param_reg = SOC15_REG_OFFSET(MP1, 0, mmMP1_SMN_C2PMSG_82);
2422         smu->msg_reg = SOC15_REG_OFFSET(MP1, 0, mmMP1_SMN_C2PMSG_66);
2423         smu->resp_reg = SOC15_REG_OFFSET(MP1, 0, mmMP1_SMN_C2PMSG_90);
2424 }
2425
2426 int smu_v13_0_mode1_reset(struct smu_context *smu)
2427 {
2428         int ret = 0;
2429
2430         ret = smu_cmn_send_smc_msg(smu, SMU_MSG_Mode1Reset, NULL);
2431         if (!ret)
2432                 msleep(SMU13_MODE1_RESET_WAIT_TIME_IN_MS);
2433
2434         return ret;
2435 }