Merge tag 'drm-misc-next-2020-03-17' of git://anongit.freedesktop.org/drm/drm-misc...
[sfrench/cifs-2.6.git] / drivers / gpu / drm / amd / display / amdgpu_dm / amdgpu_dm_mst_types.c
1 /*
2  * Copyright 2012-15 Advanced Micro Devices, Inc.
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice shall be included in
12  * all copies or substantial portions of the Software.
13  *
14  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20  * OTHER DEALINGS IN THE SOFTWARE.
21  *
22  * Authors: AMD
23  *
24  */
25
26 #include <linux/version.h>
27 #include <drm/drm_atomic_helper.h>
28 #include <drm/drm_dp_mst_helper.h>
29 #include "dm_services.h"
30 #include "amdgpu.h"
31 #include "amdgpu_dm.h"
32 #include "amdgpu_dm_mst_types.h"
33
34 #include "dc.h"
35 #include "dm_helpers.h"
36
37 #include "dc_link_ddc.h"
38
39 #include "i2caux_interface.h"
40 #if defined(CONFIG_DEBUG_FS)
41 #include "amdgpu_dm_debugfs.h"
42 #endif
43
44
45 #if defined(CONFIG_DRM_AMD_DC_DCN)
46 #include "dc/dcn20/dcn20_resource.h"
47 #endif
48
49 /* #define TRACE_DPCD */
50
51 #ifdef TRACE_DPCD
52 #define SIDE_BAND_MSG(address) (address >= DP_SIDEBAND_MSG_DOWN_REQ_BASE && address < DP_SINK_COUNT_ESI)
53
54 static inline char *side_band_msg_type_to_str(uint32_t address)
55 {
56         static char str[10] = {0};
57
58         if (address < DP_SIDEBAND_MSG_UP_REP_BASE)
59                 strcpy(str, "DOWN_REQ");
60         else if (address < DP_SIDEBAND_MSG_DOWN_REP_BASE)
61                 strcpy(str, "UP_REP");
62         else if (address < DP_SIDEBAND_MSG_UP_REQ_BASE)
63                 strcpy(str, "DOWN_REP");
64         else
65                 strcpy(str, "UP_REQ");
66
67         return str;
68 }
69
70 static void log_dpcd(uint8_t type,
71                      uint32_t address,
72                      uint8_t *data,
73                      uint32_t size,
74                      bool res)
75 {
76         DRM_DEBUG_KMS("Op: %s, addr: %04x, SideBand Msg: %s, Op res: %s\n",
77                         (type == DP_AUX_NATIVE_READ) ||
78                         (type == DP_AUX_I2C_READ) ?
79                                         "Read" : "Write",
80                         address,
81                         SIDE_BAND_MSG(address) ?
82                                         side_band_msg_type_to_str(address) : "Nop",
83                         res ? "OK" : "Fail");
84
85         if (res) {
86                 print_hex_dump(KERN_INFO, "Body: ", DUMP_PREFIX_NONE, 16, 1, data, size, false);
87         }
88 }
89 #endif
90
91 static ssize_t dm_dp_aux_transfer(struct drm_dp_aux *aux,
92                                   struct drm_dp_aux_msg *msg)
93 {
94         ssize_t result = 0;
95         struct aux_payload payload;
96         enum aux_channel_operation_result operation_result;
97
98         if (WARN_ON(msg->size > 16))
99                 return -E2BIG;
100
101         payload.address = msg->address;
102         payload.data = msg->buffer;
103         payload.length = msg->size;
104         payload.reply = &msg->reply;
105         payload.i2c_over_aux = (msg->request & DP_AUX_NATIVE_WRITE) == 0;
106         payload.write = (msg->request & DP_AUX_I2C_READ) == 0;
107         payload.mot = (msg->request & DP_AUX_I2C_MOT) != 0;
108         payload.defer_delay = 0;
109
110         result = dc_link_aux_transfer_raw(TO_DM_AUX(aux)->ddc_service, &payload,
111                                       &operation_result);
112
113         if (payload.write)
114                 result = msg->size;
115
116         if (result < 0)
117                 switch (operation_result) {
118                 case AUX_CHANNEL_OPERATION_SUCCEEDED:
119                         break;
120                 case AUX_CHANNEL_OPERATION_FAILED_HPD_DISCON:
121                 case AUX_CHANNEL_OPERATION_FAILED_REASON_UNKNOWN:
122                         result = -EIO;
123                         break;
124                 case AUX_CHANNEL_OPERATION_FAILED_INVALID_REPLY:
125                 case AUX_CHANNEL_OPERATION_FAILED_ENGINE_ACQUIRE:
126                         result = -EBUSY;
127                         break;
128                 case AUX_CHANNEL_OPERATION_FAILED_TIMEOUT:
129                         result = -ETIMEDOUT;
130                         break;
131                 }
132
133         return result;
134 }
135
136 static void
137 dm_dp_mst_connector_destroy(struct drm_connector *connector)
138 {
139         struct amdgpu_dm_connector *amdgpu_dm_connector = to_amdgpu_dm_connector(connector);
140         struct amdgpu_encoder *amdgpu_encoder = amdgpu_dm_connector->mst_encoder;
141
142         kfree(amdgpu_dm_connector->edid);
143         amdgpu_dm_connector->edid = NULL;
144
145         drm_encoder_cleanup(&amdgpu_encoder->base);
146         kfree(amdgpu_encoder);
147         drm_connector_cleanup(connector);
148         drm_dp_mst_put_port_malloc(amdgpu_dm_connector->port);
149         kfree(amdgpu_dm_connector);
150 }
151
152 static int
153 amdgpu_dm_mst_connector_late_register(struct drm_connector *connector)
154 {
155         struct amdgpu_dm_connector *amdgpu_dm_connector =
156                 to_amdgpu_dm_connector(connector);
157         int r;
158
159         amdgpu_dm_connector->dm_dp_aux.aux.dev = connector->kdev;
160         r = drm_dp_aux_register(&amdgpu_dm_connector->dm_dp_aux.aux);
161         if (r)
162                 return r;
163
164 #if defined(CONFIG_DEBUG_FS)
165         connector_debugfs_init(amdgpu_dm_connector);
166 #endif
167
168         return r;
169 }
170
171 static void
172 amdgpu_dm_mst_connector_early_unregister(struct drm_connector *connector)
173 {
174         struct amdgpu_dm_connector *amdgpu_dm_connector =
175                 to_amdgpu_dm_connector(connector);
176         struct drm_dp_mst_port *port = amdgpu_dm_connector->port;
177
178         drm_dp_mst_connector_early_unregister(connector, port);
179 }
180
181 static const struct drm_connector_funcs dm_dp_mst_connector_funcs = {
182         .fill_modes = drm_helper_probe_single_connector_modes,
183         .destroy = dm_dp_mst_connector_destroy,
184         .reset = amdgpu_dm_connector_funcs_reset,
185         .atomic_duplicate_state = amdgpu_dm_connector_atomic_duplicate_state,
186         .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
187         .atomic_set_property = amdgpu_dm_connector_atomic_set_property,
188         .atomic_get_property = amdgpu_dm_connector_atomic_get_property,
189         .late_register = amdgpu_dm_mst_connector_late_register,
190         .early_unregister = amdgpu_dm_mst_connector_early_unregister,
191 };
192
193 #if defined(CONFIG_DRM_AMD_DC_DCN)
194 static bool validate_dsc_caps_on_connector(struct amdgpu_dm_connector *aconnector)
195 {
196         struct dc_sink *dc_sink = aconnector->dc_sink;
197         struct drm_dp_mst_port *port = aconnector->port;
198         u8 dsc_caps[16] = { 0 };
199
200         aconnector->dsc_aux = drm_dp_mst_dsc_aux_for_port(port);
201
202         if (!aconnector->dsc_aux)
203                 return false;
204
205         if (drm_dp_dpcd_read(aconnector->dsc_aux, DP_DSC_SUPPORT, dsc_caps, 16) < 0)
206                 return false;
207
208         if (!dc_dsc_parse_dsc_dpcd(aconnector->dc_link->ctx->dc,
209                                    dsc_caps, NULL,
210                                    &dc_sink->dsc_caps.dsc_dec_caps))
211                 return false;
212
213         return true;
214 }
215 #endif
216
217 static int dm_dp_mst_get_modes(struct drm_connector *connector)
218 {
219         struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
220         int ret = 0;
221
222         if (!aconnector)
223                 return drm_add_edid_modes(connector, NULL);
224
225         if (!aconnector->edid) {
226                 struct edid *edid;
227                 edid = drm_dp_mst_get_edid(connector, &aconnector->mst_port->mst_mgr, aconnector->port);
228
229                 if (!edid) {
230                         drm_connector_update_edid_property(
231                                 &aconnector->base,
232                                 NULL);
233                         return ret;
234                 }
235
236                 aconnector->edid = edid;
237         }
238
239         if (aconnector->dc_sink && aconnector->dc_sink->sink_signal == SIGNAL_TYPE_VIRTUAL) {
240                 dc_sink_release(aconnector->dc_sink);
241                 aconnector->dc_sink = NULL;
242         }
243
244         if (!aconnector->dc_sink) {
245                 struct dc_sink *dc_sink;
246                 struct dc_sink_init_data init_params = {
247                                 .link = aconnector->dc_link,
248                                 .sink_signal = SIGNAL_TYPE_DISPLAY_PORT_MST };
249                 dc_sink = dc_link_add_remote_sink(
250                         aconnector->dc_link,
251                         (uint8_t *)aconnector->edid,
252                         (aconnector->edid->extensions + 1) * EDID_LENGTH,
253                         &init_params);
254
255                 dc_sink->priv = aconnector;
256                 /* dc_link_add_remote_sink returns a new reference */
257                 aconnector->dc_sink = dc_sink;
258
259                 if (aconnector->dc_sink) {
260                         amdgpu_dm_update_freesync_caps(
261                                         connector, aconnector->edid);
262
263 #if defined(CONFIG_DRM_AMD_DC_DCN)
264                         if (!validate_dsc_caps_on_connector(aconnector))
265                                 memset(&aconnector->dc_sink->dsc_caps,
266                                        0, sizeof(aconnector->dc_sink->dsc_caps));
267 #endif
268                 }
269         }
270
271         drm_connector_update_edid_property(
272                                         &aconnector->base, aconnector->edid);
273
274         ret = drm_add_edid_modes(connector, aconnector->edid);
275
276         return ret;
277 }
278
279 static struct drm_encoder *
280 dm_mst_atomic_best_encoder(struct drm_connector *connector,
281                            struct drm_connector_state *connector_state)
282 {
283         return &to_amdgpu_dm_connector(connector)->mst_encoder->base;
284 }
285
286 static int
287 dm_dp_mst_detect(struct drm_connector *connector,
288                  struct drm_modeset_acquire_ctx *ctx, bool force)
289 {
290         struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
291         struct amdgpu_dm_connector *master = aconnector->mst_port;
292
293         return drm_dp_mst_detect_port(connector, ctx, &master->mst_mgr,
294                                       aconnector->port);
295 }
296
297 static int dm_dp_mst_atomic_check(struct drm_connector *connector,
298                                 struct drm_atomic_state *state)
299 {
300         struct drm_connector_state *new_conn_state =
301                         drm_atomic_get_new_connector_state(state, connector);
302         struct drm_connector_state *old_conn_state =
303                         drm_atomic_get_old_connector_state(state, connector);
304         struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
305         struct drm_crtc_state *new_crtc_state;
306         struct drm_dp_mst_topology_mgr *mst_mgr;
307         struct drm_dp_mst_port *mst_port;
308
309         mst_port = aconnector->port;
310         mst_mgr = &aconnector->mst_port->mst_mgr;
311
312         if (!old_conn_state->crtc)
313                 return 0;
314
315         if (new_conn_state->crtc) {
316                 new_crtc_state = drm_atomic_get_new_crtc_state(state, new_conn_state->crtc);
317                 if (!new_crtc_state ||
318                     !drm_atomic_crtc_needs_modeset(new_crtc_state) ||
319                     new_crtc_state->enable)
320                         return 0;
321                 }
322
323         return drm_dp_atomic_release_vcpi_slots(state,
324                                                 mst_mgr,
325                                                 mst_port);
326 }
327
328 static const struct drm_connector_helper_funcs dm_dp_mst_connector_helper_funcs = {
329         .get_modes = dm_dp_mst_get_modes,
330         .mode_valid = amdgpu_dm_connector_mode_valid,
331         .atomic_best_encoder = dm_mst_atomic_best_encoder,
332         .detect_ctx = dm_dp_mst_detect,
333         .atomic_check = dm_dp_mst_atomic_check,
334 };
335
336 static void amdgpu_dm_encoder_destroy(struct drm_encoder *encoder)
337 {
338         drm_encoder_cleanup(encoder);
339         kfree(encoder);
340 }
341
342 static const struct drm_encoder_funcs amdgpu_dm_encoder_funcs = {
343         .destroy = amdgpu_dm_encoder_destroy,
344 };
345
346 static struct amdgpu_encoder *
347 dm_dp_create_fake_mst_encoder(struct amdgpu_dm_connector *connector)
348 {
349         struct drm_device *dev = connector->base.dev;
350         struct amdgpu_device *adev = dev->dev_private;
351         struct amdgpu_encoder *amdgpu_encoder;
352         struct drm_encoder *encoder;
353
354         amdgpu_encoder = kzalloc(sizeof(*amdgpu_encoder), GFP_KERNEL);
355         if (!amdgpu_encoder)
356                 return NULL;
357
358         encoder = &amdgpu_encoder->base;
359         encoder->possible_crtcs = amdgpu_dm_get_encoder_crtc_mask(adev);
360
361         drm_encoder_init(
362                 dev,
363                 &amdgpu_encoder->base,
364                 &amdgpu_dm_encoder_funcs,
365                 DRM_MODE_ENCODER_DPMST,
366                 NULL);
367
368         drm_encoder_helper_add(encoder, &amdgpu_dm_encoder_helper_funcs);
369
370         return amdgpu_encoder;
371 }
372
373 static struct drm_connector *
374 dm_dp_add_mst_connector(struct drm_dp_mst_topology_mgr *mgr,
375                         struct drm_dp_mst_port *port,
376                         const char *pathprop)
377 {
378         struct amdgpu_dm_connector *master = container_of(mgr, struct amdgpu_dm_connector, mst_mgr);
379         struct drm_device *dev = master->base.dev;
380         struct amdgpu_device *adev = dev->dev_private;
381         struct amdgpu_dm_connector *aconnector;
382         struct drm_connector *connector;
383
384         aconnector = kzalloc(sizeof(*aconnector), GFP_KERNEL);
385         if (!aconnector)
386                 return NULL;
387
388         connector = &aconnector->base;
389         aconnector->port = port;
390         aconnector->mst_port = master;
391
392         if (drm_connector_init(
393                 dev,
394                 connector,
395                 &dm_dp_mst_connector_funcs,
396                 DRM_MODE_CONNECTOR_DisplayPort)) {
397                 kfree(aconnector);
398                 return NULL;
399         }
400         drm_connector_helper_add(connector, &dm_dp_mst_connector_helper_funcs);
401
402         amdgpu_dm_connector_init_helper(
403                 &adev->dm,
404                 aconnector,
405                 DRM_MODE_CONNECTOR_DisplayPort,
406                 master->dc_link,
407                 master->connector_id);
408
409         aconnector->mst_encoder = dm_dp_create_fake_mst_encoder(master);
410         drm_connector_attach_encoder(&aconnector->base,
411                                      &aconnector->mst_encoder->base);
412
413         drm_object_attach_property(
414                 &connector->base,
415                 dev->mode_config.path_property,
416                 0);
417         drm_object_attach_property(
418                 &connector->base,
419                 dev->mode_config.tile_property,
420                 0);
421
422         drm_connector_set_path_property(connector, pathprop);
423
424         /*
425          * Initialize connector state before adding the connectror to drm and
426          * framebuffer lists
427          */
428         amdgpu_dm_connector_funcs_reset(connector);
429
430         DRM_INFO("DM_MST: added connector: %p [id: %d] [master: %p]\n",
431                  aconnector, connector->base.id, aconnector->mst_port);
432
433         drm_dp_mst_get_port_malloc(port);
434
435         DRM_DEBUG_KMS(":%d\n", connector->base.id);
436
437         return connector;
438 }
439
440 static void dm_dp_destroy_mst_connector(struct drm_dp_mst_topology_mgr *mgr,
441                                         struct drm_connector *connector)
442 {
443         struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
444
445         DRM_INFO("DM_MST: Disabling connector: %p [id: %d] [master: %p]\n",
446                  aconnector, connector->base.id, aconnector->mst_port);
447
448         if (aconnector->dc_sink) {
449                 amdgpu_dm_update_freesync_caps(connector, NULL);
450                 dc_link_remove_remote_sink(aconnector->dc_link,
451                                            aconnector->dc_sink);
452                 dc_sink_release(aconnector->dc_sink);
453                 aconnector->dc_sink = NULL;
454                 aconnector->dc_link->cur_link_settings.lane_count = 0;
455         }
456
457         drm_connector_unregister(connector);
458         drm_connector_put(connector);
459 }
460
461 static const struct drm_dp_mst_topology_cbs dm_mst_cbs = {
462         .add_connector = dm_dp_add_mst_connector,
463         .destroy_connector = dm_dp_destroy_mst_connector,
464 };
465
466 void amdgpu_dm_initialize_dp_connector(struct amdgpu_display_manager *dm,
467                                        struct amdgpu_dm_connector *aconnector)
468 {
469         aconnector->dm_dp_aux.aux.name = "dmdc";
470         aconnector->dm_dp_aux.aux.transfer = dm_dp_aux_transfer;
471         aconnector->dm_dp_aux.ddc_service = aconnector->dc_link->ddc;
472
473         drm_dp_aux_init(&aconnector->dm_dp_aux.aux);
474         drm_dp_cec_register_connector(&aconnector->dm_dp_aux.aux,
475                                       &aconnector->base);
476
477         if (aconnector->base.connector_type == DRM_MODE_CONNECTOR_eDP)
478                 return;
479
480         aconnector->mst_mgr.cbs = &dm_mst_cbs;
481         drm_dp_mst_topology_mgr_init(
482                 &aconnector->mst_mgr,
483                 dm->adev->ddev,
484                 &aconnector->dm_dp_aux.aux,
485                 16,
486                 4,
487                 aconnector->connector_id);
488 }
489
490 int dm_mst_get_pbn_divider(struct dc_link *link)
491 {
492         if (!link)
493                 return 0;
494
495         return dc_link_bandwidth_kbps(link,
496                         dc_link_get_link_cap(link)) / (8 * 1000 * 54);
497 }
498
499 #if defined(CONFIG_DRM_AMD_DC_DCN)
500
501 struct dsc_mst_fairness_params {
502         struct dc_crtc_timing *timing;
503         struct dc_sink *sink;
504         struct dc_dsc_bw_range bw_range;
505         bool compression_possible;
506         struct drm_dp_mst_port *port;
507 };
508
509 struct dsc_mst_fairness_vars {
510         int pbn;
511         bool dsc_enabled;
512         int bpp_x16;
513 };
514
515 static int kbps_to_peak_pbn(int kbps)
516 {
517         u64 peak_kbps = kbps;
518
519         peak_kbps *= 1006;
520         peak_kbps = div_u64(peak_kbps, 1000);
521         return (int) DIV64_U64_ROUND_UP(peak_kbps * 64, (54 * 8 * 1000));
522 }
523
524 static void set_dsc_configs_from_fairness_vars(struct dsc_mst_fairness_params *params,
525                 struct dsc_mst_fairness_vars *vars,
526                 int count)
527 {
528         int i;
529
530         for (i = 0; i < count; i++) {
531                 memset(&params[i].timing->dsc_cfg, 0, sizeof(params[i].timing->dsc_cfg));
532                 if (vars[i].dsc_enabled && dc_dsc_compute_config(
533                                         params[i].sink->ctx->dc->res_pool->dscs[0],
534                                         &params[i].sink->dsc_caps.dsc_dec_caps,
535                                         params[i].sink->ctx->dc->debug.dsc_min_slice_height_override,
536                                         0,
537                                         params[i].timing,
538                                         &params[i].timing->dsc_cfg)) {
539                         params[i].timing->flags.DSC = 1;
540                         params[i].timing->dsc_cfg.bits_per_pixel = vars[i].bpp_x16;
541                 } else {
542                         params[i].timing->flags.DSC = 0;
543                 }
544         }
545 }
546
547 static int bpp_x16_from_pbn(struct dsc_mst_fairness_params param, int pbn)
548 {
549         struct dc_dsc_config dsc_config;
550         u64 kbps;
551
552         kbps = div_u64((u64)pbn * 994 * 8 * 54, 64);
553         dc_dsc_compute_config(
554                         param.sink->ctx->dc->res_pool->dscs[0],
555                         &param.sink->dsc_caps.dsc_dec_caps,
556                         param.sink->ctx->dc->debug.dsc_min_slice_height_override,
557                         (int) kbps, param.timing, &dsc_config);
558
559         return dsc_config.bits_per_pixel;
560 }
561
562 static void increase_dsc_bpp(struct drm_atomic_state *state,
563                              struct dc_link *dc_link,
564                              struct dsc_mst_fairness_params *params,
565                              struct dsc_mst_fairness_vars *vars,
566                              int count)
567 {
568         int i;
569         bool bpp_increased[MAX_PIPES];
570         int initial_slack[MAX_PIPES];
571         int min_initial_slack;
572         int next_index;
573         int remaining_to_increase = 0;
574         int pbn_per_timeslot;
575         int link_timeslots_used;
576         int fair_pbn_alloc;
577
578         for (i = 0; i < count; i++) {
579                 if (vars[i].dsc_enabled) {
580                         initial_slack[i] = kbps_to_peak_pbn(params[i].bw_range.max_kbps) - vars[i].pbn;
581                         bpp_increased[i] = false;
582                         remaining_to_increase += 1;
583                 } else {
584                         initial_slack[i] = 0;
585                         bpp_increased[i] = true;
586                 }
587         }
588
589         pbn_per_timeslot = dc_link_bandwidth_kbps(dc_link,
590                         dc_link_get_link_cap(dc_link)) / (8 * 1000 * 54);
591
592         while (remaining_to_increase) {
593                 next_index = -1;
594                 min_initial_slack = -1;
595                 for (i = 0; i < count; i++) {
596                         if (!bpp_increased[i]) {
597                                 if (min_initial_slack == -1 || min_initial_slack > initial_slack[i]) {
598                                         min_initial_slack = initial_slack[i];
599                                         next_index = i;
600                                 }
601                         }
602                 }
603
604                 if (next_index == -1)
605                         break;
606
607                 link_timeslots_used = 0;
608
609                 for (i = 0; i < count; i++)
610                         link_timeslots_used += DIV_ROUND_UP(vars[i].pbn, pbn_per_timeslot);
611
612                 fair_pbn_alloc = (63 - link_timeslots_used) / remaining_to_increase * pbn_per_timeslot;
613
614                 if (initial_slack[next_index] > fair_pbn_alloc) {
615                         vars[next_index].pbn += fair_pbn_alloc;
616                         if (drm_dp_atomic_find_vcpi_slots(state,
617                                                           params[next_index].port->mgr,
618                                                           params[next_index].port,
619                                                           vars[next_index].pbn,
620                                                           dm_mst_get_pbn_divider(dc_link)) < 0)
621                                 return;
622                         if (!drm_dp_mst_atomic_check(state)) {
623                                 vars[next_index].bpp_x16 = bpp_x16_from_pbn(params[next_index], vars[next_index].pbn);
624                         } else {
625                                 vars[next_index].pbn -= fair_pbn_alloc;
626                                 if (drm_dp_atomic_find_vcpi_slots(state,
627                                                                   params[next_index].port->mgr,
628                                                                   params[next_index].port,
629                                                                   vars[next_index].pbn,
630                                                                   dm_mst_get_pbn_divider(dc_link)) < 0)
631                                         return;
632                         }
633                 } else {
634                         vars[next_index].pbn += initial_slack[next_index];
635                         if (drm_dp_atomic_find_vcpi_slots(state,
636                                                           params[next_index].port->mgr,
637                                                           params[next_index].port,
638                                                           vars[next_index].pbn,
639                                                           dm_mst_get_pbn_divider(dc_link)) < 0)
640                                 return;
641                         if (!drm_dp_mst_atomic_check(state)) {
642                                 vars[next_index].bpp_x16 = params[next_index].bw_range.max_target_bpp_x16;
643                         } else {
644                                 vars[next_index].pbn -= initial_slack[next_index];
645                                 if (drm_dp_atomic_find_vcpi_slots(state,
646                                                                   params[next_index].port->mgr,
647                                                                   params[next_index].port,
648                                                                   vars[next_index].pbn,
649                                                                   dm_mst_get_pbn_divider(dc_link)) < 0)
650                                         return;
651                         }
652                 }
653
654                 bpp_increased[next_index] = true;
655                 remaining_to_increase--;
656         }
657 }
658
659 static void try_disable_dsc(struct drm_atomic_state *state,
660                             struct dc_link *dc_link,
661                             struct dsc_mst_fairness_params *params,
662                             struct dsc_mst_fairness_vars *vars,
663                             int count)
664 {
665         int i;
666         bool tried[MAX_PIPES];
667         int kbps_increase[MAX_PIPES];
668         int max_kbps_increase;
669         int next_index;
670         int remaining_to_try = 0;
671
672         for (i = 0; i < count; i++) {
673                 if (vars[i].dsc_enabled && vars[i].bpp_x16 == params[i].bw_range.max_target_bpp_x16) {
674                         kbps_increase[i] = params[i].bw_range.stream_kbps - params[i].bw_range.max_kbps;
675                         tried[i] = false;
676                         remaining_to_try += 1;
677                 } else {
678                         kbps_increase[i] = 0;
679                         tried[i] = true;
680                 }
681         }
682
683         while (remaining_to_try) {
684                 next_index = -1;
685                 max_kbps_increase = -1;
686                 for (i = 0; i < count; i++) {
687                         if (!tried[i]) {
688                                 if (max_kbps_increase == -1 || max_kbps_increase < kbps_increase[i]) {
689                                         max_kbps_increase = kbps_increase[i];
690                                         next_index = i;
691                                 }
692                         }
693                 }
694
695                 if (next_index == -1)
696                         break;
697
698                 vars[next_index].pbn = kbps_to_peak_pbn(params[next_index].bw_range.stream_kbps);
699                 if (drm_dp_atomic_find_vcpi_slots(state,
700                                                   params[next_index].port->mgr,
701                                                   params[next_index].port,
702                                                   vars[next_index].pbn,
703                                                   0) < 0)
704                         return;
705
706                 if (!drm_dp_mst_atomic_check(state)) {
707                         vars[next_index].dsc_enabled = false;
708                         vars[next_index].bpp_x16 = 0;
709                 } else {
710                         vars[next_index].pbn = kbps_to_peak_pbn(params[next_index].bw_range.max_kbps);
711                         if (drm_dp_atomic_find_vcpi_slots(state,
712                                                           params[next_index].port->mgr,
713                                                           params[next_index].port,
714                                                           vars[next_index].pbn,
715                                                           dm_mst_get_pbn_divider(dc_link)) < 0)
716                                 return;
717                 }
718
719                 tried[next_index] = true;
720                 remaining_to_try--;
721         }
722 }
723
724 static bool compute_mst_dsc_configs_for_link(struct drm_atomic_state *state,
725                                              struct dc_state *dc_state,
726                                              struct dc_link *dc_link)
727 {
728         int i;
729         struct dc_stream_state *stream;
730         struct dsc_mst_fairness_params params[MAX_PIPES];
731         struct dsc_mst_fairness_vars vars[MAX_PIPES];
732         struct amdgpu_dm_connector *aconnector;
733         int count = 0;
734
735         memset(params, 0, sizeof(params));
736
737         /* Set up params */
738         for (i = 0; i < dc_state->stream_count; i++) {
739                 struct dc_dsc_policy dsc_policy = {0};
740
741                 stream = dc_state->streams[i];
742
743                 if (stream->link != dc_link)
744                         continue;
745
746                 stream->timing.flags.DSC = 0;
747
748                 params[count].timing = &stream->timing;
749                 params[count].sink = stream->sink;
750                 aconnector = (struct amdgpu_dm_connector *)stream->dm_stream_context;
751                 params[count].port = aconnector->port;
752                 params[count].compression_possible = stream->sink->dsc_caps.dsc_dec_caps.is_dsc_supported;
753                 dc_dsc_get_policy_for_timing(params[count].timing, &dsc_policy);
754                 if (!dc_dsc_compute_bandwidth_range(
755                                 stream->sink->ctx->dc->res_pool->dscs[0],
756                                 stream->sink->ctx->dc->debug.dsc_min_slice_height_override,
757                                 dsc_policy.min_target_bpp,
758                                 dsc_policy.max_target_bpp,
759                                 &stream->sink->dsc_caps.dsc_dec_caps,
760                                 &stream->timing, &params[count].bw_range))
761                         params[count].bw_range.stream_kbps = dc_bandwidth_in_kbps_from_timing(&stream->timing);
762
763                 count++;
764         }
765         /* Try no compression */
766         for (i = 0; i < count; i++) {
767                 vars[i].pbn = kbps_to_peak_pbn(params[i].bw_range.stream_kbps);
768                 vars[i].dsc_enabled = false;
769                 vars[i].bpp_x16 = 0;
770                 if (drm_dp_atomic_find_vcpi_slots(state,
771                                                  params[i].port->mgr,
772                                                  params[i].port,
773                                                  vars[i].pbn,
774                                                  0) < 0)
775                         return false;
776         }
777         if (!drm_dp_mst_atomic_check(state)) {
778                 set_dsc_configs_from_fairness_vars(params, vars, count);
779                 return true;
780         }
781
782         /* Try max compression */
783         for (i = 0; i < count; i++) {
784                 if (params[i].compression_possible) {
785                         vars[i].pbn = kbps_to_peak_pbn(params[i].bw_range.min_kbps);
786                         vars[i].dsc_enabled = true;
787                         vars[i].bpp_x16 = params[i].bw_range.min_target_bpp_x16;
788                         if (drm_dp_atomic_find_vcpi_slots(state,
789                                                           params[i].port->mgr,
790                                                           params[i].port,
791                                                           vars[i].pbn,
792                                                           dm_mst_get_pbn_divider(dc_link)) < 0)
793                                 return false;
794                 } else {
795                         vars[i].pbn = kbps_to_peak_pbn(params[i].bw_range.stream_kbps);
796                         vars[i].dsc_enabled = false;
797                         vars[i].bpp_x16 = 0;
798                         if (drm_dp_atomic_find_vcpi_slots(state,
799                                                           params[i].port->mgr,
800                                                           params[i].port,
801                                                           vars[i].pbn,
802                                                           0) < 0)
803                                 return false;
804                 }
805         }
806         if (drm_dp_mst_atomic_check(state))
807                 return false;
808
809         /* Optimize degree of compression */
810         increase_dsc_bpp(state, dc_link, params, vars, count);
811
812         try_disable_dsc(state, dc_link, params, vars, count);
813
814         set_dsc_configs_from_fairness_vars(params, vars, count);
815
816         return true;
817 }
818
819 bool compute_mst_dsc_configs_for_state(struct drm_atomic_state *state,
820                                        struct dc_state *dc_state)
821 {
822         int i, j;
823         struct dc_stream_state *stream;
824         bool computed_streams[MAX_PIPES];
825         struct amdgpu_dm_connector *aconnector;
826
827         for (i = 0; i < dc_state->stream_count; i++)
828                 computed_streams[i] = false;
829
830         for (i = 0; i < dc_state->stream_count; i++) {
831                 stream = dc_state->streams[i];
832
833                 if (stream->signal != SIGNAL_TYPE_DISPLAY_PORT_MST)
834                         continue;
835
836                 aconnector = (struct amdgpu_dm_connector *)stream->dm_stream_context;
837
838                 if (!aconnector || !aconnector->dc_sink)
839                         continue;
840
841                 if (!aconnector->dc_sink->dsc_caps.dsc_dec_caps.is_dsc_supported)
842                         continue;
843
844                 if (computed_streams[i])
845                         continue;
846
847                 mutex_lock(&aconnector->mst_mgr.lock);
848                 if (!compute_mst_dsc_configs_for_link(state, dc_state, stream->link)) {
849                         mutex_unlock(&aconnector->mst_mgr.lock);
850                         return false;
851                 }
852                 mutex_unlock(&aconnector->mst_mgr.lock);
853
854                 for (j = 0; j < dc_state->stream_count; j++) {
855                         if (dc_state->streams[j]->link == stream->link)
856                                 computed_streams[j] = true;
857                 }
858         }
859
860         for (i = 0; i < dc_state->stream_count; i++) {
861                 stream = dc_state->streams[i];
862
863                 if (stream->timing.flags.DSC == 1)
864                         dcn20_add_dsc_to_stream_resource(stream->ctx->dc, dc_state, stream);
865         }
866
867         return true;
868 }
869
870 #endif