Merge tag 'for-5.6-rc6-tag' of git://git.kernel.org/pub/scm/linux/kernel/git/kdave...
[sfrench/cifs-2.6.git] / arch / powerpc / kernel / fpu.S
1 /* SPDX-License-Identifier: GPL-2.0-or-later */
2 /*
3  *  FPU support code, moved here from head.S so that it can be used
4  *  by chips which use other head-whatever.S files.
5  *
6  *    Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
7  *    Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu>
8  *    Copyright (C) 1996 Paul Mackerras.
9  *    Copyright (C) 1997 Dan Malek (dmalek@jlc.net).
10  */
11
12 #include <asm/reg.h>
13 #include <asm/page.h>
14 #include <asm/mmu.h>
15 #include <asm/pgtable.h>
16 #include <asm/cputable.h>
17 #include <asm/cache.h>
18 #include <asm/thread_info.h>
19 #include <asm/ppc_asm.h>
20 #include <asm/asm-offsets.h>
21 #include <asm/ptrace.h>
22 #include <asm/export.h>
23 #include <asm/asm-compat.h>
24 #include <asm/feature-fixups.h>
25
26 #ifdef CONFIG_VSX
27 #define __REST_32FPVSRS(n,c,base)                                       \
28 BEGIN_FTR_SECTION                                                       \
29         b       2f;                                                     \
30 END_FTR_SECTION_IFSET(CPU_FTR_VSX);                                     \
31         REST_32FPRS(n,base);                                            \
32         b       3f;                                                     \
33 2:      REST_32VSRS(n,c,base);                                          \
34 3:
35
36 #define __SAVE_32FPVSRS(n,c,base)                                       \
37 BEGIN_FTR_SECTION                                                       \
38         b       2f;                                                     \
39 END_FTR_SECTION_IFSET(CPU_FTR_VSX);                                     \
40         SAVE_32FPRS(n,base);                                            \
41         b       3f;                                                     \
42 2:      SAVE_32VSRS(n,c,base);                                          \
43 3:
44 #else
45 #define __REST_32FPVSRS(n,b,base)       REST_32FPRS(n, base)
46 #define __SAVE_32FPVSRS(n,b,base)       SAVE_32FPRS(n, base)
47 #endif
48 #define REST_32FPVSRS(n,c,base) __REST_32FPVSRS(n,__REG_##c,__REG_##base)
49 #define SAVE_32FPVSRS(n,c,base) __SAVE_32FPVSRS(n,__REG_##c,__REG_##base)
50
51 /*
52  * Load state from memory into FP registers including FPSCR.
53  * Assumes the caller has enabled FP in the MSR.
54  */
55 _GLOBAL(load_fp_state)
56         lfd     fr0,FPSTATE_FPSCR(r3)
57         MTFSF_L(fr0)
58         REST_32FPVSRS(0, R4, R3)
59         blr
60 EXPORT_SYMBOL(load_fp_state)
61 _ASM_NOKPROBE_SYMBOL(load_fp_state); /* used by restore_math */
62
63 /*
64  * Store FP state into memory, including FPSCR
65  * Assumes the caller has enabled FP in the MSR.
66  */
67 _GLOBAL(store_fp_state)
68         SAVE_32FPVSRS(0, R4, R3)
69         mffs    fr0
70         stfd    fr0,FPSTATE_FPSCR(r3)
71         blr
72 EXPORT_SYMBOL(store_fp_state)
73
74 /*
75  * This task wants to use the FPU now.
76  * On UP, disable FP for the task which had the FPU previously,
77  * and save its floating-point registers in its thread_struct.
78  * Load up this task's FP registers from its thread_struct,
79  * enable the FPU for the current task and return to the task.
80  * Note that on 32-bit this can only use registers that will be
81  * restored by fast_exception_return, i.e. r3 - r6, r10 and r11.
82  */
83 _GLOBAL(load_up_fpu)
84         mfmsr   r5
85         ori     r5,r5,MSR_FP
86 #ifdef CONFIG_VSX
87 BEGIN_FTR_SECTION
88         oris    r5,r5,MSR_VSX@h
89 END_FTR_SECTION_IFSET(CPU_FTR_VSX)
90 #endif
91         SYNC
92         MTMSRD(r5)                      /* enable use of fpu now */
93         isync
94         /* enable use of FP after return */
95 #ifdef CONFIG_PPC32
96         mfspr   r5,SPRN_SPRG_THREAD     /* current task's THREAD (phys) */
97 #ifdef CONFIG_VMAP_STACK
98         tovirt(r5, r5)
99 #endif
100         lwz     r4,THREAD_FPEXC_MODE(r5)
101         ori     r9,r9,MSR_FP            /* enable FP for current */
102         or      r9,r9,r4
103 #else
104         ld      r4,PACACURRENT(r13)
105         addi    r5,r4,THREAD            /* Get THREAD */
106         lwz     r4,THREAD_FPEXC_MODE(r5)
107         ori     r12,r12,MSR_FP
108         or      r12,r12,r4
109         std     r12,_MSR(r1)
110 #endif
111         /* Don't care if r4 overflows, this is desired behaviour */
112         lbz     r4,THREAD_LOAD_FP(r5)
113         addi    r4,r4,1
114         stb     r4,THREAD_LOAD_FP(r5)
115         addi    r10,r5,THREAD_FPSTATE
116         lfd     fr0,FPSTATE_FPSCR(r10)
117         MTFSF_L(fr0)
118         REST_32FPVSRS(0, R4, R10)
119         /* restore registers and return */
120         /* we haven't used ctr or xer or lr */
121         blr
122
123 /*
124  * save_fpu(tsk)
125  * Save the floating-point registers in its thread_struct.
126  * Enables the FPU for use in the kernel on return.
127  */
128 _GLOBAL(save_fpu)
129         addi    r3,r3,THREAD            /* want THREAD of task */
130         PPC_LL  r6,THREAD_FPSAVEAREA(r3)
131         PPC_LL  r5,PT_REGS(r3)
132         PPC_LCMPI       0,r6,0
133         bne     2f
134         addi    r6,r3,THREAD_FPSTATE
135 2:      SAVE_32FPVSRS(0, R4, R6)
136         mffs    fr0
137         stfd    fr0,FPSTATE_FPSCR(r6)
138         blr
139
140 /*
141  * These are used in the alignment trap handler when emulating
142  * single-precision loads and stores.
143  */
144
145 _GLOBAL(cvt_fd)
146         lfs     0,0(r3)
147         stfd    0,0(r4)
148         blr
149
150 _GLOBAL(cvt_df)
151         lfd     0,0(r3)
152         stfs    0,0(r4)
153         blr